xhci-ring.c 124 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067
  1. /*
  2. * xHCI host controller driver
  3. *
  4. * Copyright (C) 2008 Intel Corp.
  5. *
  6. * Author: Sarah Sharp
  7. * Some code borrowed from the Linux EHCI driver.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. /*
  23. * Ring initialization rules:
  24. * 1. Each segment is initialized to zero, except for link TRBs.
  25. * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
  26. * Consumer Cycle State (CCS), depending on ring function.
  27. * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
  28. *
  29. * Ring behavior rules:
  30. * 1. A ring is empty if enqueue == dequeue. This means there will always be at
  31. * least one free TRB in the ring. This is useful if you want to turn that
  32. * into a link TRB and expand the ring.
  33. * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
  34. * link TRB, then load the pointer with the address in the link TRB. If the
  35. * link TRB had its toggle bit set, you may need to update the ring cycle
  36. * state (see cycle bit rules). You may have to do this multiple times
  37. * until you reach a non-link TRB.
  38. * 3. A ring is full if enqueue++ (for the definition of increment above)
  39. * equals the dequeue pointer.
  40. *
  41. * Cycle bit rules:
  42. * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
  43. * in a link TRB, it must toggle the ring cycle state.
  44. * 2. When a producer increments an enqueue pointer and encounters a toggle bit
  45. * in a link TRB, it must toggle the ring cycle state.
  46. *
  47. * Producer rules:
  48. * 1. Check if ring is full before you enqueue.
  49. * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
  50. * Update enqueue pointer between each write (which may update the ring
  51. * cycle state).
  52. * 3. Notify consumer. If SW is producer, it rings the doorbell for command
  53. * and endpoint rings. If HC is the producer for the event ring,
  54. * and it generates an interrupt according to interrupt modulation rules.
  55. *
  56. * Consumer rules:
  57. * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
  58. * the TRB is owned by the consumer.
  59. * 2. Update dequeue pointer (which may update the ring cycle state) and
  60. * continue processing TRBs until you reach a TRB which is not owned by you.
  61. * 3. Notify the producer. SW is the consumer for the event ring, and it
  62. * updates event ring dequeue pointer. HC is the consumer for the command and
  63. * endpoint rings; it generates events on the event ring for these.
  64. */
  65. #include <linux/scatterlist.h>
  66. #include <linux/slab.h>
  67. #include "xhci.h"
  68. #include "xhci-trace.h"
  69. static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
  70. struct xhci_virt_device *virt_dev,
  71. struct xhci_event_cmd *event);
  72. /*
  73. * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
  74. * address of the TRB.
  75. */
  76. dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
  77. union xhci_trb *trb)
  78. {
  79. unsigned long segment_offset;
  80. if (!seg || !trb || trb < seg->trbs)
  81. return 0;
  82. /* offset in TRBs */
  83. segment_offset = trb - seg->trbs;
  84. if (segment_offset > TRBS_PER_SEGMENT)
  85. return 0;
  86. return seg->dma + (segment_offset * sizeof(*trb));
  87. }
  88. /* Does this link TRB point to the first segment in a ring,
  89. * or was the previous TRB the last TRB on the last segment in the ERST?
  90. */
  91. static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
  92. struct xhci_segment *seg, union xhci_trb *trb)
  93. {
  94. if (ring == xhci->event_ring)
  95. return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
  96. (seg->next == xhci->event_ring->first_seg);
  97. else
  98. return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
  99. }
  100. /* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
  101. * segment? I.e. would the updated event TRB pointer step off the end of the
  102. * event seg?
  103. */
  104. static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
  105. struct xhci_segment *seg, union xhci_trb *trb)
  106. {
  107. if (ring == xhci->event_ring)
  108. return trb == &seg->trbs[TRBS_PER_SEGMENT];
  109. else
  110. return TRB_TYPE_LINK_LE32(trb->link.control);
  111. }
  112. static int enqueue_is_link_trb(struct xhci_ring *ring)
  113. {
  114. struct xhci_link_trb *link = &ring->enqueue->link;
  115. return TRB_TYPE_LINK_LE32(link->control);
  116. }
  117. union xhci_trb *xhci_find_next_enqueue(struct xhci_ring *ring)
  118. {
  119. /* Enqueue pointer can be left pointing to the link TRB,
  120. * we must handle that
  121. */
  122. if (TRB_TYPE_LINK_LE32(ring->enqueue->link.control))
  123. return ring->enq_seg->next->trbs;
  124. return ring->enqueue;
  125. }
  126. /* Updates trb to point to the next TRB in the ring, and updates seg if the next
  127. * TRB is in a new segment. This does not skip over link TRBs, and it does not
  128. * effect the ring dequeue or enqueue pointers.
  129. */
  130. static void next_trb(struct xhci_hcd *xhci,
  131. struct xhci_ring *ring,
  132. struct xhci_segment **seg,
  133. union xhci_trb **trb)
  134. {
  135. if (last_trb(xhci, ring, *seg, *trb)) {
  136. *seg = (*seg)->next;
  137. *trb = ((*seg)->trbs);
  138. } else {
  139. (*trb)++;
  140. }
  141. }
  142. /*
  143. * See Cycle bit rules. SW is the consumer for the event ring only.
  144. * Don't make a ring full of link TRBs. That would be dumb and this would loop.
  145. */
  146. static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
  147. {
  148. unsigned long long addr;
  149. ring->deq_updates++;
  150. /*
  151. * If this is not event ring, and the dequeue pointer
  152. * is not on a link TRB, there is one more usable TRB
  153. */
  154. if (ring->type != TYPE_EVENT &&
  155. !last_trb(xhci, ring, ring->deq_seg, ring->dequeue))
  156. ring->num_trbs_free++;
  157. do {
  158. /*
  159. * Update the dequeue pointer further if that was a link TRB or
  160. * we're at the end of an event ring segment (which doesn't have
  161. * link TRBS)
  162. */
  163. if (last_trb(xhci, ring, ring->deq_seg, ring->dequeue)) {
  164. if (ring->type == TYPE_EVENT &&
  165. last_trb_on_last_seg(xhci, ring,
  166. ring->deq_seg, ring->dequeue)) {
  167. ring->cycle_state = (ring->cycle_state ? 0 : 1);
  168. }
  169. ring->deq_seg = ring->deq_seg->next;
  170. ring->dequeue = ring->deq_seg->trbs;
  171. } else {
  172. ring->dequeue++;
  173. }
  174. } while (last_trb(xhci, ring, ring->deq_seg, ring->dequeue));
  175. addr = (unsigned long long) xhci_trb_virt_to_dma(ring->deq_seg, ring->dequeue);
  176. }
  177. /*
  178. * See Cycle bit rules. SW is the consumer for the event ring only.
  179. * Don't make a ring full of link TRBs. That would be dumb and this would loop.
  180. *
  181. * If we've just enqueued a TRB that is in the middle of a TD (meaning the
  182. * chain bit is set), then set the chain bit in all the following link TRBs.
  183. * If we've enqueued the last TRB in a TD, make sure the following link TRBs
  184. * have their chain bit cleared (so that each Link TRB is a separate TD).
  185. *
  186. * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
  187. * set, but other sections talk about dealing with the chain bit set. This was
  188. * fixed in the 0.96 specification errata, but we have to assume that all 0.95
  189. * xHCI hardware can't handle the chain bit being cleared on a link TRB.
  190. *
  191. * @more_trbs_coming: Will you enqueue more TRBs before calling
  192. * prepare_transfer()?
  193. */
  194. static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
  195. bool more_trbs_coming)
  196. {
  197. u32 chain;
  198. union xhci_trb *next;
  199. unsigned long long addr;
  200. chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
  201. /* If this is not event ring, there is one less usable TRB */
  202. if (ring->type != TYPE_EVENT &&
  203. !last_trb(xhci, ring, ring->enq_seg, ring->enqueue))
  204. ring->num_trbs_free--;
  205. next = ++(ring->enqueue);
  206. ring->enq_updates++;
  207. /* Update the dequeue pointer further if that was a link TRB or we're at
  208. * the end of an event ring segment (which doesn't have link TRBS)
  209. */
  210. while (last_trb(xhci, ring, ring->enq_seg, next)) {
  211. if (ring->type != TYPE_EVENT) {
  212. /*
  213. * If the caller doesn't plan on enqueueing more
  214. * TDs before ringing the doorbell, then we
  215. * don't want to give the link TRB to the
  216. * hardware just yet. We'll give the link TRB
  217. * back in prepare_ring() just before we enqueue
  218. * the TD at the top of the ring.
  219. */
  220. if (!chain && !more_trbs_coming)
  221. break;
  222. /* If we're not dealing with 0.95 hardware or
  223. * isoc rings on AMD 0.96 host,
  224. * carry over the chain bit of the previous TRB
  225. * (which may mean the chain bit is cleared).
  226. */
  227. if (!(ring->type == TYPE_ISOC &&
  228. (xhci->quirks & XHCI_AMD_0x96_HOST))
  229. && !xhci_link_trb_quirk(xhci)) {
  230. next->link.control &=
  231. cpu_to_le32(~TRB_CHAIN);
  232. next->link.control |=
  233. cpu_to_le32(chain);
  234. }
  235. /* Give this link TRB to the hardware */
  236. wmb();
  237. next->link.control ^= cpu_to_le32(TRB_CYCLE);
  238. /* Toggle the cycle bit after the last ring segment. */
  239. if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
  240. ring->cycle_state = (ring->cycle_state ? 0 : 1);
  241. }
  242. }
  243. ring->enq_seg = ring->enq_seg->next;
  244. ring->enqueue = ring->enq_seg->trbs;
  245. next = ring->enqueue;
  246. }
  247. addr = (unsigned long long) xhci_trb_virt_to_dma(ring->enq_seg, ring->enqueue);
  248. }
  249. /*
  250. * Check to see if there's room to enqueue num_trbs on the ring and make sure
  251. * enqueue pointer will not advance into dequeue segment. See rules above.
  252. */
  253. static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
  254. unsigned int num_trbs)
  255. {
  256. int num_trbs_in_deq_seg;
  257. if (ring->num_trbs_free < num_trbs)
  258. return 0;
  259. if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
  260. num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
  261. if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
  262. return 0;
  263. }
  264. return 1;
  265. }
  266. /* Ring the host controller doorbell after placing a command on the ring */
  267. void xhci_ring_cmd_db(struct xhci_hcd *xhci)
  268. {
  269. if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
  270. return;
  271. xhci_dbg(xhci, "// Ding dong!\n");
  272. xhci_writel(xhci, DB_VALUE_HOST, &xhci->dba->doorbell[0]);
  273. /* Flush PCI posted writes */
  274. xhci_readl(xhci, &xhci->dba->doorbell[0]);
  275. }
  276. static int xhci_abort_cmd_ring(struct xhci_hcd *xhci)
  277. {
  278. u64 temp_64;
  279. int ret;
  280. xhci_dbg(xhci, "Abort command ring\n");
  281. if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING)) {
  282. xhci_dbg(xhci, "The command ring isn't running, "
  283. "Have the command ring been stopped?\n");
  284. return 0;
  285. }
  286. temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
  287. if (!(temp_64 & CMD_RING_RUNNING)) {
  288. xhci_dbg(xhci, "Command ring had been stopped\n");
  289. return 0;
  290. }
  291. xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
  292. xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
  293. &xhci->op_regs->cmd_ring);
  294. /* Section 4.6.1.2 of xHCI 1.0 spec says software should
  295. * time the completion od all xHCI commands, including
  296. * the Command Abort operation. If software doesn't see
  297. * CRR negated in a timely manner (e.g. longer than 5
  298. * seconds), then it should assume that the there are
  299. * larger problems with the xHC and assert HCRST.
  300. */
  301. ret = xhci_handshake(xhci, &xhci->op_regs->cmd_ring,
  302. CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
  303. if (ret < 0) {
  304. xhci_err(xhci, "Stopped the command ring failed, "
  305. "maybe the host is dead\n");
  306. xhci->xhc_state |= XHCI_STATE_DYING;
  307. xhci_quiesce(xhci);
  308. xhci_halt(xhci);
  309. return -ESHUTDOWN;
  310. }
  311. return 0;
  312. }
  313. static int xhci_queue_cd(struct xhci_hcd *xhci,
  314. struct xhci_command *command,
  315. union xhci_trb *cmd_trb)
  316. {
  317. struct xhci_cd *cd;
  318. cd = kzalloc(sizeof(struct xhci_cd), GFP_ATOMIC);
  319. if (!cd)
  320. return -ENOMEM;
  321. INIT_LIST_HEAD(&cd->cancel_cmd_list);
  322. cd->command = command;
  323. cd->cmd_trb = cmd_trb;
  324. list_add_tail(&cd->cancel_cmd_list, &xhci->cancel_cmd_list);
  325. return 0;
  326. }
  327. /*
  328. * Cancel the command which has issue.
  329. *
  330. * Some commands may hang due to waiting for acknowledgement from
  331. * usb device. It is outside of the xHC's ability to control and
  332. * will cause the command ring is blocked. When it occurs software
  333. * should intervene to recover the command ring.
  334. * See Section 4.6.1.1 and 4.6.1.2
  335. */
  336. int xhci_cancel_cmd(struct xhci_hcd *xhci, struct xhci_command *command,
  337. union xhci_trb *cmd_trb)
  338. {
  339. int retval = 0;
  340. unsigned long flags;
  341. spin_lock_irqsave(&xhci->lock, flags);
  342. if (xhci->xhc_state & XHCI_STATE_DYING) {
  343. xhci_warn(xhci, "Abort the command ring,"
  344. " but the xHCI is dead.\n");
  345. retval = -ESHUTDOWN;
  346. goto fail;
  347. }
  348. /* queue the cmd desriptor to cancel_cmd_list */
  349. retval = xhci_queue_cd(xhci, command, cmd_trb);
  350. if (retval) {
  351. xhci_warn(xhci, "Queuing command descriptor failed.\n");
  352. goto fail;
  353. }
  354. /* abort command ring */
  355. retval = xhci_abort_cmd_ring(xhci);
  356. if (retval) {
  357. xhci_err(xhci, "Abort command ring failed\n");
  358. if (unlikely(retval == -ESHUTDOWN)) {
  359. spin_unlock_irqrestore(&xhci->lock, flags);
  360. usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
  361. xhci_dbg(xhci, "xHCI host controller is dead.\n");
  362. return retval;
  363. }
  364. }
  365. fail:
  366. spin_unlock_irqrestore(&xhci->lock, flags);
  367. return retval;
  368. }
  369. void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
  370. unsigned int slot_id,
  371. unsigned int ep_index,
  372. unsigned int stream_id)
  373. {
  374. __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
  375. struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
  376. unsigned int ep_state = ep->ep_state;
  377. /* Don't ring the doorbell for this endpoint if there are pending
  378. * cancellations because we don't want to interrupt processing.
  379. * We don't want to restart any stream rings if there's a set dequeue
  380. * pointer command pending because the device can choose to start any
  381. * stream once the endpoint is on the HW schedule.
  382. * FIXME - check all the stream rings for pending cancellations.
  383. */
  384. if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
  385. (ep_state & EP_HALTED))
  386. return;
  387. xhci_writel(xhci, DB_VALUE(ep_index, stream_id), db_addr);
  388. /* The CPU has better things to do at this point than wait for a
  389. * write-posting flush. It'll get there soon enough.
  390. */
  391. }
  392. /* Ring the doorbell for any rings with pending URBs */
  393. static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
  394. unsigned int slot_id,
  395. unsigned int ep_index)
  396. {
  397. unsigned int stream_id;
  398. struct xhci_virt_ep *ep;
  399. ep = &xhci->devs[slot_id]->eps[ep_index];
  400. /* A ring has pending URBs if its TD list is not empty */
  401. if (!(ep->ep_state & EP_HAS_STREAMS)) {
  402. if (ep->ring && !(list_empty(&ep->ring->td_list)))
  403. xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
  404. return;
  405. }
  406. for (stream_id = 1; stream_id < ep->stream_info->num_streams;
  407. stream_id++) {
  408. struct xhci_stream_info *stream_info = ep->stream_info;
  409. if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
  410. xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
  411. stream_id);
  412. }
  413. }
  414. /*
  415. * Find the segment that trb is in. Start searching in start_seg.
  416. * If we must move past a segment that has a link TRB with a toggle cycle state
  417. * bit set, then we will toggle the value pointed at by cycle_state.
  418. */
  419. static struct xhci_segment *find_trb_seg(
  420. struct xhci_segment *start_seg,
  421. union xhci_trb *trb, int *cycle_state)
  422. {
  423. struct xhci_segment *cur_seg = start_seg;
  424. struct xhci_generic_trb *generic_trb;
  425. while (cur_seg->trbs > trb ||
  426. &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
  427. generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
  428. if (generic_trb->field[3] & cpu_to_le32(LINK_TOGGLE))
  429. *cycle_state ^= 0x1;
  430. cur_seg = cur_seg->next;
  431. if (cur_seg == start_seg)
  432. /* Looped over the entire list. Oops! */
  433. return NULL;
  434. }
  435. return cur_seg;
  436. }
  437. static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
  438. unsigned int slot_id, unsigned int ep_index,
  439. unsigned int stream_id)
  440. {
  441. struct xhci_virt_ep *ep;
  442. ep = &xhci->devs[slot_id]->eps[ep_index];
  443. /* Common case: no streams */
  444. if (!(ep->ep_state & EP_HAS_STREAMS))
  445. return ep->ring;
  446. if (stream_id == 0) {
  447. xhci_warn(xhci,
  448. "WARN: Slot ID %u, ep index %u has streams, "
  449. "but URB has no stream ID.\n",
  450. slot_id, ep_index);
  451. return NULL;
  452. }
  453. if (stream_id < ep->stream_info->num_streams)
  454. return ep->stream_info->stream_rings[stream_id];
  455. xhci_warn(xhci,
  456. "WARN: Slot ID %u, ep index %u has "
  457. "stream IDs 1 to %u allocated, "
  458. "but stream ID %u is requested.\n",
  459. slot_id, ep_index,
  460. ep->stream_info->num_streams - 1,
  461. stream_id);
  462. return NULL;
  463. }
  464. /* Get the right ring for the given URB.
  465. * If the endpoint supports streams, boundary check the URB's stream ID.
  466. * If the endpoint doesn't support streams, return the singular endpoint ring.
  467. */
  468. static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
  469. struct urb *urb)
  470. {
  471. return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
  472. xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
  473. }
  474. /*
  475. * Move the xHC's endpoint ring dequeue pointer past cur_td.
  476. * Record the new state of the xHC's endpoint ring dequeue segment,
  477. * dequeue pointer, and new consumer cycle state in state.
  478. * Update our internal representation of the ring's dequeue pointer.
  479. *
  480. * We do this in three jumps:
  481. * - First we update our new ring state to be the same as when the xHC stopped.
  482. * - Then we traverse the ring to find the segment that contains
  483. * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
  484. * any link TRBs with the toggle cycle bit set.
  485. * - Finally we move the dequeue state one TRB further, toggling the cycle bit
  486. * if we've moved it past a link TRB with the toggle cycle bit set.
  487. *
  488. * Some of the uses of xhci_generic_trb are grotty, but if they're done
  489. * with correct __le32 accesses they should work fine. Only users of this are
  490. * in here.
  491. */
  492. void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
  493. unsigned int slot_id, unsigned int ep_index,
  494. unsigned int stream_id, struct xhci_td *cur_td,
  495. struct xhci_dequeue_state *state)
  496. {
  497. struct xhci_virt_device *dev = xhci->devs[slot_id];
  498. struct xhci_ring *ep_ring;
  499. struct xhci_generic_trb *trb;
  500. struct xhci_ep_ctx *ep_ctx;
  501. dma_addr_t addr;
  502. ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
  503. ep_index, stream_id);
  504. if (!ep_ring) {
  505. xhci_warn(xhci, "WARN can't find new dequeue state "
  506. "for invalid stream ID %u.\n",
  507. stream_id);
  508. return;
  509. }
  510. state->new_cycle_state = 0;
  511. xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
  512. "Finding segment containing stopped TRB.");
  513. state->new_deq_seg = find_trb_seg(cur_td->start_seg,
  514. dev->eps[ep_index].stopped_trb,
  515. &state->new_cycle_state);
  516. if (!state->new_deq_seg) {
  517. WARN_ON(1);
  518. return;
  519. }
  520. /* Dig out the cycle state saved by the xHC during the stop ep cmd */
  521. xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
  522. "Finding endpoint context");
  523. ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
  524. state->new_cycle_state = 0x1 & le64_to_cpu(ep_ctx->deq);
  525. state->new_deq_ptr = cur_td->last_trb;
  526. xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
  527. "Finding segment containing last TRB in TD.");
  528. state->new_deq_seg = find_trb_seg(state->new_deq_seg,
  529. state->new_deq_ptr,
  530. &state->new_cycle_state);
  531. if (!state->new_deq_seg) {
  532. WARN_ON(1);
  533. return;
  534. }
  535. trb = &state->new_deq_ptr->generic;
  536. if (TRB_TYPE_LINK_LE32(trb->field[3]) &&
  537. (trb->field[3] & cpu_to_le32(LINK_TOGGLE)))
  538. state->new_cycle_state ^= 0x1;
  539. next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
  540. /*
  541. * If there is only one segment in a ring, find_trb_seg()'s while loop
  542. * will not run, and it will return before it has a chance to see if it
  543. * needs to toggle the cycle bit. It can't tell if the stalled transfer
  544. * ended just before the link TRB on a one-segment ring, or if the TD
  545. * wrapped around the top of the ring, because it doesn't have the TD in
  546. * question. Look for the one-segment case where stalled TRB's address
  547. * is greater than the new dequeue pointer address.
  548. */
  549. if (ep_ring->first_seg == ep_ring->first_seg->next &&
  550. state->new_deq_ptr < dev->eps[ep_index].stopped_trb)
  551. state->new_cycle_state ^= 0x1;
  552. xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
  553. "Cycle state = 0x%x", state->new_cycle_state);
  554. /* Don't update the ring cycle state for the producer (us). */
  555. xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
  556. "New dequeue segment = %p (virtual)",
  557. state->new_deq_seg);
  558. addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
  559. xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
  560. "New dequeue pointer = 0x%llx (DMA)",
  561. (unsigned long long) addr);
  562. }
  563. /* flip_cycle means flip the cycle bit of all but the first and last TRB.
  564. * (The last TRB actually points to the ring enqueue pointer, which is not part
  565. * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
  566. */
  567. static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
  568. struct xhci_td *cur_td, bool flip_cycle)
  569. {
  570. struct xhci_segment *cur_seg;
  571. union xhci_trb *cur_trb;
  572. for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
  573. true;
  574. next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
  575. if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
  576. /* Unchain any chained Link TRBs, but
  577. * leave the pointers intact.
  578. */
  579. cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
  580. /* Flip the cycle bit (link TRBs can't be the first
  581. * or last TRB).
  582. */
  583. if (flip_cycle)
  584. cur_trb->generic.field[3] ^=
  585. cpu_to_le32(TRB_CYCLE);
  586. xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
  587. "Cancel (unchain) link TRB");
  588. xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
  589. "Address = %p (0x%llx dma); "
  590. "in seg %p (0x%llx dma)",
  591. cur_trb,
  592. (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
  593. cur_seg,
  594. (unsigned long long)cur_seg->dma);
  595. } else {
  596. cur_trb->generic.field[0] = 0;
  597. cur_trb->generic.field[1] = 0;
  598. cur_trb->generic.field[2] = 0;
  599. /* Preserve only the cycle bit of this TRB */
  600. cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
  601. /* Flip the cycle bit except on the first or last TRB */
  602. if (flip_cycle && cur_trb != cur_td->first_trb &&
  603. cur_trb != cur_td->last_trb)
  604. cur_trb->generic.field[3] ^=
  605. cpu_to_le32(TRB_CYCLE);
  606. cur_trb->generic.field[3] |= cpu_to_le32(
  607. TRB_TYPE(TRB_TR_NOOP));
  608. xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
  609. "TRB to noop at offset 0x%llx",
  610. (unsigned long long)
  611. xhci_trb_virt_to_dma(cur_seg, cur_trb));
  612. }
  613. if (cur_trb == cur_td->last_trb)
  614. break;
  615. }
  616. }
  617. static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
  618. unsigned int ep_index, unsigned int stream_id,
  619. struct xhci_segment *deq_seg,
  620. union xhci_trb *deq_ptr, u32 cycle_state);
  621. void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
  622. unsigned int slot_id, unsigned int ep_index,
  623. unsigned int stream_id,
  624. struct xhci_dequeue_state *deq_state)
  625. {
  626. struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
  627. xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
  628. "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
  629. "new deq ptr = %p (0x%llx dma), new cycle = %u",
  630. deq_state->new_deq_seg,
  631. (unsigned long long)deq_state->new_deq_seg->dma,
  632. deq_state->new_deq_ptr,
  633. (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
  634. deq_state->new_cycle_state);
  635. queue_set_tr_deq(xhci, slot_id, ep_index, stream_id,
  636. deq_state->new_deq_seg,
  637. deq_state->new_deq_ptr,
  638. (u32) deq_state->new_cycle_state);
  639. /* Stop the TD queueing code from ringing the doorbell until
  640. * this command completes. The HC won't set the dequeue pointer
  641. * if the ring is running, and ringing the doorbell starts the
  642. * ring running.
  643. */
  644. ep->ep_state |= SET_DEQ_PENDING;
  645. }
  646. static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
  647. struct xhci_virt_ep *ep)
  648. {
  649. ep->ep_state &= ~EP_HALT_PENDING;
  650. /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
  651. * timer is running on another CPU, we don't decrement stop_cmds_pending
  652. * (since we didn't successfully stop the watchdog timer).
  653. */
  654. if (del_timer(&ep->stop_cmd_timer))
  655. ep->stop_cmds_pending--;
  656. }
  657. /* Must be called with xhci->lock held in interrupt context */
  658. static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
  659. struct xhci_td *cur_td, int status, char *adjective)
  660. {
  661. struct usb_hcd *hcd;
  662. struct urb *urb;
  663. struct urb_priv *urb_priv;
  664. urb = cur_td->urb;
  665. urb_priv = urb->hcpriv;
  666. urb_priv->td_cnt++;
  667. hcd = bus_to_hcd(urb->dev->bus);
  668. /* Only giveback urb when this is the last td in urb */
  669. if (urb_priv->td_cnt == urb_priv->length) {
  670. if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
  671. xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
  672. if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
  673. if (xhci->quirks & XHCI_AMD_PLL_FIX)
  674. usb_amd_quirk_pll_enable();
  675. }
  676. }
  677. usb_hcd_unlink_urb_from_ep(hcd, urb);
  678. spin_unlock(&xhci->lock);
  679. usb_hcd_giveback_urb(hcd, urb, status);
  680. xhci_urb_free_priv(xhci, urb_priv);
  681. spin_lock(&xhci->lock);
  682. }
  683. }
  684. /*
  685. * When we get a command completion for a Stop Endpoint Command, we need to
  686. * unlink any cancelled TDs from the ring. There are two ways to do that:
  687. *
  688. * 1. If the HW was in the middle of processing the TD that needs to be
  689. * cancelled, then we must move the ring's dequeue pointer past the last TRB
  690. * in the TD with a Set Dequeue Pointer Command.
  691. * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
  692. * bit cleared) so that the HW will skip over them.
  693. */
  694. static void handle_stopped_endpoint(struct xhci_hcd *xhci,
  695. union xhci_trb *trb, struct xhci_event_cmd *event)
  696. {
  697. unsigned int slot_id;
  698. unsigned int ep_index;
  699. struct xhci_virt_device *virt_dev;
  700. struct xhci_ring *ep_ring;
  701. struct xhci_virt_ep *ep;
  702. struct list_head *entry;
  703. struct xhci_td *cur_td = NULL;
  704. struct xhci_td *last_unlinked_td;
  705. struct xhci_dequeue_state deq_state;
  706. if (unlikely(TRB_TO_SUSPEND_PORT(
  707. le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])))) {
  708. slot_id = TRB_TO_SLOT_ID(
  709. le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
  710. virt_dev = xhci->devs[slot_id];
  711. if (virt_dev)
  712. handle_cmd_in_cmd_wait_list(xhci, virt_dev,
  713. event);
  714. else
  715. xhci_warn(xhci, "Stop endpoint command "
  716. "completion for disabled slot %u\n",
  717. slot_id);
  718. return;
  719. }
  720. memset(&deq_state, 0, sizeof(deq_state));
  721. slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
  722. ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
  723. ep = &xhci->devs[slot_id]->eps[ep_index];
  724. if (list_empty(&ep->cancelled_td_list)) {
  725. xhci_stop_watchdog_timer_in_irq(xhci, ep);
  726. ep->stopped_td = NULL;
  727. ep->stopped_trb = NULL;
  728. ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
  729. return;
  730. }
  731. /* Fix up the ep ring first, so HW stops executing cancelled TDs.
  732. * We have the xHCI lock, so nothing can modify this list until we drop
  733. * it. We're also in the event handler, so we can't get re-interrupted
  734. * if another Stop Endpoint command completes
  735. */
  736. list_for_each(entry, &ep->cancelled_td_list) {
  737. cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
  738. xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
  739. "Removing canceled TD starting at 0x%llx (dma).",
  740. (unsigned long long)xhci_trb_virt_to_dma(
  741. cur_td->start_seg, cur_td->first_trb));
  742. ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
  743. if (!ep_ring) {
  744. /* This shouldn't happen unless a driver is mucking
  745. * with the stream ID after submission. This will
  746. * leave the TD on the hardware ring, and the hardware
  747. * will try to execute it, and may access a buffer
  748. * that has already been freed. In the best case, the
  749. * hardware will execute it, and the event handler will
  750. * ignore the completion event for that TD, since it was
  751. * removed from the td_list for that endpoint. In
  752. * short, don't muck with the stream ID after
  753. * submission.
  754. */
  755. xhci_warn(xhci, "WARN Cancelled URB %p "
  756. "has invalid stream ID %u.\n",
  757. cur_td->urb,
  758. cur_td->urb->stream_id);
  759. goto remove_finished_td;
  760. }
  761. /*
  762. * If we stopped on the TD we need to cancel, then we have to
  763. * move the xHC endpoint ring dequeue pointer past this TD.
  764. */
  765. if (cur_td == ep->stopped_td)
  766. xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
  767. cur_td->urb->stream_id,
  768. cur_td, &deq_state);
  769. else
  770. td_to_noop(xhci, ep_ring, cur_td, false);
  771. remove_finished_td:
  772. /*
  773. * The event handler won't see a completion for this TD anymore,
  774. * so remove it from the endpoint ring's TD list. Keep it in
  775. * the cancelled TD list for URB completion later.
  776. */
  777. list_del_init(&cur_td->td_list);
  778. }
  779. last_unlinked_td = cur_td;
  780. xhci_stop_watchdog_timer_in_irq(xhci, ep);
  781. /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
  782. if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
  783. xhci_queue_new_dequeue_state(xhci,
  784. slot_id, ep_index,
  785. ep->stopped_td->urb->stream_id,
  786. &deq_state);
  787. xhci_ring_cmd_db(xhci);
  788. } else {
  789. /* Otherwise ring the doorbell(s) to restart queued transfers */
  790. ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
  791. }
  792. /* Clear stopped_td and stopped_trb if endpoint is not halted */
  793. if (!(ep->ep_state & EP_HALTED)) {
  794. ep->stopped_td = NULL;
  795. ep->stopped_trb = NULL;
  796. }
  797. /*
  798. * Drop the lock and complete the URBs in the cancelled TD list.
  799. * New TDs to be cancelled might be added to the end of the list before
  800. * we can complete all the URBs for the TDs we already unlinked.
  801. * So stop when we've completed the URB for the last TD we unlinked.
  802. */
  803. do {
  804. cur_td = list_entry(ep->cancelled_td_list.next,
  805. struct xhci_td, cancelled_td_list);
  806. list_del_init(&cur_td->cancelled_td_list);
  807. /* Clean up the cancelled URB */
  808. /* Doesn't matter what we pass for status, since the core will
  809. * just overwrite it (because the URB has been unlinked).
  810. */
  811. xhci_giveback_urb_in_irq(xhci, cur_td, 0, "cancelled");
  812. /* Stop processing the cancelled list if the watchdog timer is
  813. * running.
  814. */
  815. if (xhci->xhc_state & XHCI_STATE_DYING)
  816. return;
  817. } while (cur_td != last_unlinked_td);
  818. /* Return to the event handler with xhci->lock re-acquired */
  819. }
  820. /* Watchdog timer function for when a stop endpoint command fails to complete.
  821. * In this case, we assume the host controller is broken or dying or dead. The
  822. * host may still be completing some other events, so we have to be careful to
  823. * let the event ring handler and the URB dequeueing/enqueueing functions know
  824. * through xhci->state.
  825. *
  826. * The timer may also fire if the host takes a very long time to respond to the
  827. * command, and the stop endpoint command completion handler cannot delete the
  828. * timer before the timer function is called. Another endpoint cancellation may
  829. * sneak in before the timer function can grab the lock, and that may queue
  830. * another stop endpoint command and add the timer back. So we cannot use a
  831. * simple flag to say whether there is a pending stop endpoint command for a
  832. * particular endpoint.
  833. *
  834. * Instead we use a combination of that flag and a counter for the number of
  835. * pending stop endpoint commands. If the timer is the tail end of the last
  836. * stop endpoint command, and the endpoint's command is still pending, we assume
  837. * the host is dying.
  838. */
  839. void xhci_stop_endpoint_command_watchdog(unsigned long arg)
  840. {
  841. struct xhci_hcd *xhci;
  842. struct xhci_virt_ep *ep;
  843. struct xhci_virt_ep *temp_ep;
  844. struct xhci_ring *ring;
  845. struct xhci_td *cur_td;
  846. int ret, i, j;
  847. unsigned long flags;
  848. ep = (struct xhci_virt_ep *) arg;
  849. xhci = ep->xhci;
  850. spin_lock_irqsave(&xhci->lock, flags);
  851. ep->stop_cmds_pending--;
  852. if (xhci->xhc_state & XHCI_STATE_DYING) {
  853. xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
  854. "Stop EP timer ran, but another timer marked "
  855. "xHCI as DYING, exiting.");
  856. spin_unlock_irqrestore(&xhci->lock, flags);
  857. return;
  858. }
  859. if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
  860. xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
  861. "Stop EP timer ran, but no command pending, "
  862. "exiting.");
  863. spin_unlock_irqrestore(&xhci->lock, flags);
  864. return;
  865. }
  866. xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
  867. xhci_warn(xhci, "Assuming host is dying, halting host.\n");
  868. /* Oops, HC is dead or dying or at least not responding to the stop
  869. * endpoint command.
  870. */
  871. xhci->xhc_state |= XHCI_STATE_DYING;
  872. /* Disable interrupts from the host controller and start halting it */
  873. xhci_quiesce(xhci);
  874. spin_unlock_irqrestore(&xhci->lock, flags);
  875. ret = xhci_halt(xhci);
  876. spin_lock_irqsave(&xhci->lock, flags);
  877. if (ret < 0) {
  878. /* This is bad; the host is not responding to commands and it's
  879. * not allowing itself to be halted. At least interrupts are
  880. * disabled. If we call usb_hc_died(), it will attempt to
  881. * disconnect all device drivers under this host. Those
  882. * disconnect() methods will wait for all URBs to be unlinked,
  883. * so we must complete them.
  884. */
  885. xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
  886. xhci_warn(xhci, "Completing active URBs anyway.\n");
  887. /* We could turn all TDs on the rings to no-ops. This won't
  888. * help if the host has cached part of the ring, and is slow if
  889. * we want to preserve the cycle bit. Skip it and hope the host
  890. * doesn't touch the memory.
  891. */
  892. }
  893. for (i = 0; i < MAX_HC_SLOTS; i++) {
  894. if (!xhci->devs[i])
  895. continue;
  896. for (j = 0; j < 31; j++) {
  897. temp_ep = &xhci->devs[i]->eps[j];
  898. ring = temp_ep->ring;
  899. if (!ring)
  900. continue;
  901. xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
  902. "Killing URBs for slot ID %u, "
  903. "ep index %u", i, j);
  904. while (!list_empty(&ring->td_list)) {
  905. cur_td = list_first_entry(&ring->td_list,
  906. struct xhci_td,
  907. td_list);
  908. list_del_init(&cur_td->td_list);
  909. if (!list_empty(&cur_td->cancelled_td_list))
  910. list_del_init(&cur_td->cancelled_td_list);
  911. xhci_giveback_urb_in_irq(xhci, cur_td,
  912. -ESHUTDOWN, "killed");
  913. }
  914. while (!list_empty(&temp_ep->cancelled_td_list)) {
  915. cur_td = list_first_entry(
  916. &temp_ep->cancelled_td_list,
  917. struct xhci_td,
  918. cancelled_td_list);
  919. list_del_init(&cur_td->cancelled_td_list);
  920. xhci_giveback_urb_in_irq(xhci, cur_td,
  921. -ESHUTDOWN, "killed");
  922. }
  923. }
  924. }
  925. spin_unlock_irqrestore(&xhci->lock, flags);
  926. xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
  927. "Calling usb_hc_died()");
  928. usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
  929. xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
  930. "xHCI host controller is dead.");
  931. }
  932. static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
  933. struct xhci_virt_device *dev,
  934. struct xhci_ring *ep_ring,
  935. unsigned int ep_index)
  936. {
  937. union xhci_trb *dequeue_temp;
  938. int num_trbs_free_temp;
  939. bool revert = false;
  940. num_trbs_free_temp = ep_ring->num_trbs_free;
  941. dequeue_temp = ep_ring->dequeue;
  942. /* If we get two back-to-back stalls, and the first stalled transfer
  943. * ends just before a link TRB, the dequeue pointer will be left on
  944. * the link TRB by the code in the while loop. So we have to update
  945. * the dequeue pointer one segment further, or we'll jump off
  946. * the segment into la-la-land.
  947. */
  948. if (last_trb(xhci, ep_ring, ep_ring->deq_seg, ep_ring->dequeue)) {
  949. ep_ring->deq_seg = ep_ring->deq_seg->next;
  950. ep_ring->dequeue = ep_ring->deq_seg->trbs;
  951. }
  952. while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
  953. /* We have more usable TRBs */
  954. ep_ring->num_trbs_free++;
  955. ep_ring->dequeue++;
  956. if (last_trb(xhci, ep_ring, ep_ring->deq_seg,
  957. ep_ring->dequeue)) {
  958. if (ep_ring->dequeue ==
  959. dev->eps[ep_index].queued_deq_ptr)
  960. break;
  961. ep_ring->deq_seg = ep_ring->deq_seg->next;
  962. ep_ring->dequeue = ep_ring->deq_seg->trbs;
  963. }
  964. if (ep_ring->dequeue == dequeue_temp) {
  965. revert = true;
  966. break;
  967. }
  968. }
  969. if (revert) {
  970. xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
  971. ep_ring->num_trbs_free = num_trbs_free_temp;
  972. }
  973. }
  974. /*
  975. * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
  976. * we need to clear the set deq pending flag in the endpoint ring state, so that
  977. * the TD queueing code can ring the doorbell again. We also need to ring the
  978. * endpoint doorbell to restart the ring, but only if there aren't more
  979. * cancellations pending.
  980. */
  981. static void handle_set_deq_completion(struct xhci_hcd *xhci,
  982. struct xhci_event_cmd *event,
  983. union xhci_trb *trb)
  984. {
  985. unsigned int slot_id;
  986. unsigned int ep_index;
  987. unsigned int stream_id;
  988. struct xhci_ring *ep_ring;
  989. struct xhci_virt_device *dev;
  990. struct xhci_ep_ctx *ep_ctx;
  991. struct xhci_slot_ctx *slot_ctx;
  992. slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
  993. ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
  994. stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
  995. dev = xhci->devs[slot_id];
  996. ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
  997. if (!ep_ring) {
  998. xhci_warn(xhci, "WARN Set TR deq ptr command for "
  999. "freed stream ID %u\n",
  1000. stream_id);
  1001. /* XXX: Harmless??? */
  1002. dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
  1003. return;
  1004. }
  1005. ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
  1006. slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
  1007. if (GET_COMP_CODE(le32_to_cpu(event->status)) != COMP_SUCCESS) {
  1008. unsigned int ep_state;
  1009. unsigned int slot_state;
  1010. switch (GET_COMP_CODE(le32_to_cpu(event->status))) {
  1011. case COMP_TRB_ERR:
  1012. xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because "
  1013. "of stream ID configuration\n");
  1014. break;
  1015. case COMP_CTX_STATE:
  1016. xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due "
  1017. "to incorrect slot or ep state.\n");
  1018. ep_state = le32_to_cpu(ep_ctx->ep_info);
  1019. ep_state &= EP_STATE_MASK;
  1020. slot_state = le32_to_cpu(slot_ctx->dev_state);
  1021. slot_state = GET_SLOT_STATE(slot_state);
  1022. xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
  1023. "Slot state = %u, EP state = %u",
  1024. slot_state, ep_state);
  1025. break;
  1026. case COMP_EBADSLT:
  1027. xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because "
  1028. "slot %u was not enabled.\n", slot_id);
  1029. break;
  1030. default:
  1031. xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown "
  1032. "completion code of %u.\n",
  1033. GET_COMP_CODE(le32_to_cpu(event->status)));
  1034. break;
  1035. }
  1036. /* OK what do we do now? The endpoint state is hosed, and we
  1037. * should never get to this point if the synchronization between
  1038. * queueing, and endpoint state are correct. This might happen
  1039. * if the device gets disconnected after we've finished
  1040. * cancelling URBs, which might not be an error...
  1041. */
  1042. } else {
  1043. xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
  1044. "Successful Set TR Deq Ptr cmd, deq = @%08llx",
  1045. le64_to_cpu(ep_ctx->deq));
  1046. if (xhci_trb_virt_to_dma(dev->eps[ep_index].queued_deq_seg,
  1047. dev->eps[ep_index].queued_deq_ptr) ==
  1048. (le64_to_cpu(ep_ctx->deq) & ~(EP_CTX_CYCLE_MASK))) {
  1049. /* Update the ring's dequeue segment and dequeue pointer
  1050. * to reflect the new position.
  1051. */
  1052. update_ring_for_set_deq_completion(xhci, dev,
  1053. ep_ring, ep_index);
  1054. } else {
  1055. xhci_warn(xhci, "Mismatch between completed Set TR Deq "
  1056. "Ptr command & xHCI internal state.\n");
  1057. xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
  1058. dev->eps[ep_index].queued_deq_seg,
  1059. dev->eps[ep_index].queued_deq_ptr);
  1060. }
  1061. }
  1062. dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
  1063. dev->eps[ep_index].queued_deq_seg = NULL;
  1064. dev->eps[ep_index].queued_deq_ptr = NULL;
  1065. /* Restart any rings with pending URBs */
  1066. ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
  1067. }
  1068. static void handle_reset_ep_completion(struct xhci_hcd *xhci,
  1069. struct xhci_event_cmd *event,
  1070. union xhci_trb *trb)
  1071. {
  1072. int slot_id;
  1073. unsigned int ep_index;
  1074. slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
  1075. ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
  1076. /* This command will only fail if the endpoint wasn't halted,
  1077. * but we don't care.
  1078. */
  1079. xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
  1080. "Ignoring reset ep completion code of %u",
  1081. GET_COMP_CODE(le32_to_cpu(event->status)));
  1082. /* HW with the reset endpoint quirk needs to have a configure endpoint
  1083. * command complete before the endpoint can be used. Queue that here
  1084. * because the HW can't handle two commands being queued in a row.
  1085. */
  1086. if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
  1087. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  1088. "Queueing configure endpoint command");
  1089. xhci_queue_configure_endpoint(xhci,
  1090. xhci->devs[slot_id]->in_ctx->dma, slot_id,
  1091. false);
  1092. xhci_ring_cmd_db(xhci);
  1093. } else {
  1094. /* Clear our internal halted state and restart the ring(s) */
  1095. xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
  1096. ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
  1097. }
  1098. }
  1099. /* Complete the command and detele it from the devcie's command queue.
  1100. */
  1101. static void xhci_complete_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
  1102. struct xhci_command *command, u32 status)
  1103. {
  1104. command->status = status;
  1105. list_del(&command->cmd_list);
  1106. if (command->completion)
  1107. complete(command->completion);
  1108. else
  1109. xhci_free_command(xhci, command);
  1110. }
  1111. /* Check to see if a command in the device's command queue matches this one.
  1112. * Signal the completion or free the command, and return 1. Return 0 if the
  1113. * completed command isn't at the head of the command list.
  1114. */
  1115. static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
  1116. struct xhci_virt_device *virt_dev,
  1117. struct xhci_event_cmd *event)
  1118. {
  1119. struct xhci_command *command;
  1120. if (list_empty(&virt_dev->cmd_list))
  1121. return 0;
  1122. command = list_entry(virt_dev->cmd_list.next,
  1123. struct xhci_command, cmd_list);
  1124. if (xhci->cmd_ring->dequeue != command->command_trb)
  1125. return 0;
  1126. xhci_complete_cmd_in_cmd_wait_list(xhci, command,
  1127. GET_COMP_CODE(le32_to_cpu(event->status)));
  1128. return 1;
  1129. }
  1130. /*
  1131. * Finding the command trb need to be cancelled and modifying it to
  1132. * NO OP command. And if the command is in device's command wait
  1133. * list, finishing and freeing it.
  1134. *
  1135. * If we can't find the command trb, we think it had already been
  1136. * executed.
  1137. */
  1138. static void xhci_cmd_to_noop(struct xhci_hcd *xhci, struct xhci_cd *cur_cd)
  1139. {
  1140. struct xhci_segment *cur_seg;
  1141. union xhci_trb *cmd_trb;
  1142. u32 cycle_state;
  1143. if (xhci->cmd_ring->dequeue == xhci->cmd_ring->enqueue)
  1144. return;
  1145. /* find the current segment of command ring */
  1146. cur_seg = find_trb_seg(xhci->cmd_ring->first_seg,
  1147. xhci->cmd_ring->dequeue, &cycle_state);
  1148. if (!cur_seg) {
  1149. xhci_warn(xhci, "Command ring mismatch, dequeue = %p %llx (dma)\n",
  1150. xhci->cmd_ring->dequeue,
  1151. (unsigned long long)
  1152. xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
  1153. xhci->cmd_ring->dequeue));
  1154. xhci_debug_ring(xhci, xhci->cmd_ring);
  1155. xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
  1156. return;
  1157. }
  1158. /* find the command trb matched by cd from command ring */
  1159. for (cmd_trb = xhci->cmd_ring->dequeue;
  1160. cmd_trb != xhci->cmd_ring->enqueue;
  1161. next_trb(xhci, xhci->cmd_ring, &cur_seg, &cmd_trb)) {
  1162. /* If the trb is link trb, continue */
  1163. if (TRB_TYPE_LINK_LE32(cmd_trb->generic.field[3]))
  1164. continue;
  1165. if (cur_cd->cmd_trb == cmd_trb) {
  1166. /* If the command in device's command list, we should
  1167. * finish it and free the command structure.
  1168. */
  1169. if (cur_cd->command)
  1170. xhci_complete_cmd_in_cmd_wait_list(xhci,
  1171. cur_cd->command, COMP_CMD_STOP);
  1172. /* get cycle state from the origin command trb */
  1173. cycle_state = le32_to_cpu(cmd_trb->generic.field[3])
  1174. & TRB_CYCLE;
  1175. /* modify the command trb to NO OP command */
  1176. cmd_trb->generic.field[0] = 0;
  1177. cmd_trb->generic.field[1] = 0;
  1178. cmd_trb->generic.field[2] = 0;
  1179. cmd_trb->generic.field[3] = cpu_to_le32(
  1180. TRB_TYPE(TRB_CMD_NOOP) | cycle_state);
  1181. break;
  1182. }
  1183. }
  1184. }
  1185. static void xhci_cancel_cmd_in_cd_list(struct xhci_hcd *xhci)
  1186. {
  1187. struct xhci_cd *cur_cd, *next_cd;
  1188. if (list_empty(&xhci->cancel_cmd_list))
  1189. return;
  1190. list_for_each_entry_safe(cur_cd, next_cd,
  1191. &xhci->cancel_cmd_list, cancel_cmd_list) {
  1192. xhci_cmd_to_noop(xhci, cur_cd);
  1193. list_del(&cur_cd->cancel_cmd_list);
  1194. kfree(cur_cd);
  1195. }
  1196. }
  1197. /*
  1198. * traversing the cancel_cmd_list. If the command descriptor according
  1199. * to cmd_trb is found, the function free it and return 1, otherwise
  1200. * return 0.
  1201. */
  1202. static int xhci_search_cmd_trb_in_cd_list(struct xhci_hcd *xhci,
  1203. union xhci_trb *cmd_trb)
  1204. {
  1205. struct xhci_cd *cur_cd, *next_cd;
  1206. if (list_empty(&xhci->cancel_cmd_list))
  1207. return 0;
  1208. list_for_each_entry_safe(cur_cd, next_cd,
  1209. &xhci->cancel_cmd_list, cancel_cmd_list) {
  1210. if (cur_cd->cmd_trb == cmd_trb) {
  1211. if (cur_cd->command)
  1212. xhci_complete_cmd_in_cmd_wait_list(xhci,
  1213. cur_cd->command, COMP_CMD_STOP);
  1214. list_del(&cur_cd->cancel_cmd_list);
  1215. kfree(cur_cd);
  1216. return 1;
  1217. }
  1218. }
  1219. return 0;
  1220. }
  1221. /*
  1222. * If the cmd_trb_comp_code is COMP_CMD_ABORT, we just check whether the
  1223. * trb pointed by the command ring dequeue pointer is the trb we want to
  1224. * cancel or not. And if the cmd_trb_comp_code is COMP_CMD_STOP, we will
  1225. * traverse the cancel_cmd_list to trun the all of the commands according
  1226. * to command descriptor to NO-OP trb.
  1227. */
  1228. static int handle_stopped_cmd_ring(struct xhci_hcd *xhci,
  1229. int cmd_trb_comp_code)
  1230. {
  1231. int cur_trb_is_good = 0;
  1232. /* Searching the cmd trb pointed by the command ring dequeue
  1233. * pointer in command descriptor list. If it is found, free it.
  1234. */
  1235. cur_trb_is_good = xhci_search_cmd_trb_in_cd_list(xhci,
  1236. xhci->cmd_ring->dequeue);
  1237. if (cmd_trb_comp_code == COMP_CMD_ABORT)
  1238. xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
  1239. else if (cmd_trb_comp_code == COMP_CMD_STOP) {
  1240. /* traversing the cancel_cmd_list and canceling
  1241. * the command according to command descriptor
  1242. */
  1243. xhci_cancel_cmd_in_cd_list(xhci);
  1244. xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
  1245. /*
  1246. * ring command ring doorbell again to restart the
  1247. * command ring
  1248. */
  1249. if (xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue)
  1250. xhci_ring_cmd_db(xhci);
  1251. }
  1252. return cur_trb_is_good;
  1253. }
  1254. static void handle_cmd_completion(struct xhci_hcd *xhci,
  1255. struct xhci_event_cmd *event)
  1256. {
  1257. int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
  1258. u64 cmd_dma;
  1259. dma_addr_t cmd_dequeue_dma;
  1260. struct xhci_input_control_ctx *ctrl_ctx;
  1261. struct xhci_virt_device *virt_dev;
  1262. unsigned int ep_index;
  1263. struct xhci_ring *ep_ring;
  1264. unsigned int ep_state;
  1265. cmd_dma = le64_to_cpu(event->cmd_trb);
  1266. cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
  1267. xhci->cmd_ring->dequeue);
  1268. /* Is the command ring deq ptr out of sync with the deq seg ptr? */
  1269. if (cmd_dequeue_dma == 0) {
  1270. xhci->error_bitmask |= 1 << 4;
  1271. return;
  1272. }
  1273. /* Does the DMA address match our internal dequeue pointer address? */
  1274. if (cmd_dma != (u64) cmd_dequeue_dma) {
  1275. xhci->error_bitmask |= 1 << 5;
  1276. return;
  1277. }
  1278. trace_xhci_cmd_completion(&xhci->cmd_ring->dequeue->generic,
  1279. (struct xhci_generic_trb *) event);
  1280. if ((GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_CMD_ABORT) ||
  1281. (GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_CMD_STOP)) {
  1282. /* If the return value is 0, we think the trb pointed by
  1283. * command ring dequeue pointer is a good trb. The good
  1284. * trb means we don't want to cancel the trb, but it have
  1285. * been stopped by host. So we should handle it normally.
  1286. * Otherwise, driver should invoke inc_deq() and return.
  1287. */
  1288. if (handle_stopped_cmd_ring(xhci,
  1289. GET_COMP_CODE(le32_to_cpu(event->status)))) {
  1290. inc_deq(xhci, xhci->cmd_ring);
  1291. return;
  1292. }
  1293. /* There is no command to handle if we get a stop event when the
  1294. * command ring is empty, event->cmd_trb points to the next
  1295. * unset command
  1296. */
  1297. if (xhci->cmd_ring->dequeue == xhci->cmd_ring->enqueue)
  1298. return;
  1299. }
  1300. switch (le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])
  1301. & TRB_TYPE_BITMASK) {
  1302. case TRB_TYPE(TRB_ENABLE_SLOT):
  1303. if (GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_SUCCESS)
  1304. xhci->slot_id = slot_id;
  1305. else
  1306. xhci->slot_id = 0;
  1307. complete(&xhci->addr_dev);
  1308. break;
  1309. case TRB_TYPE(TRB_DISABLE_SLOT):
  1310. if (xhci->devs[slot_id]) {
  1311. if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
  1312. /* Delete default control endpoint resources */
  1313. xhci_free_device_endpoint_resources(xhci,
  1314. xhci->devs[slot_id], true);
  1315. xhci_free_virt_device(xhci, slot_id);
  1316. }
  1317. break;
  1318. case TRB_TYPE(TRB_CONFIG_EP):
  1319. virt_dev = xhci->devs[slot_id];
  1320. if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
  1321. break;
  1322. /*
  1323. * Configure endpoint commands can come from the USB core
  1324. * configuration or alt setting changes, or because the HW
  1325. * needed an extra configure endpoint command after a reset
  1326. * endpoint command or streams were being configured.
  1327. * If the command was for a halted endpoint, the xHCI driver
  1328. * is not waiting on the configure endpoint command.
  1329. */
  1330. ctrl_ctx = xhci_get_input_control_ctx(xhci,
  1331. virt_dev->in_ctx);
  1332. if (!ctrl_ctx) {
  1333. xhci_warn(xhci, "Could not get input context, bad type.\n");
  1334. break;
  1335. }
  1336. /* Input ctx add_flags are the endpoint index plus one */
  1337. ep_index = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags)) - 1;
  1338. /* A usb_set_interface() call directly after clearing a halted
  1339. * condition may race on this quirky hardware. Not worth
  1340. * worrying about, since this is prototype hardware. Not sure
  1341. * if this will work for streams, but streams support was
  1342. * untested on this prototype.
  1343. */
  1344. if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
  1345. ep_index != (unsigned int) -1 &&
  1346. le32_to_cpu(ctrl_ctx->add_flags) - SLOT_FLAG ==
  1347. le32_to_cpu(ctrl_ctx->drop_flags)) {
  1348. ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
  1349. ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
  1350. if (!(ep_state & EP_HALTED))
  1351. goto bandwidth_change;
  1352. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  1353. "Completed config ep cmd - "
  1354. "last ep index = %d, state = %d",
  1355. ep_index, ep_state);
  1356. /* Clear internal halted state and restart ring(s) */
  1357. xhci->devs[slot_id]->eps[ep_index].ep_state &=
  1358. ~EP_HALTED;
  1359. ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
  1360. break;
  1361. }
  1362. bandwidth_change:
  1363. xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
  1364. "Completed config ep cmd");
  1365. xhci->devs[slot_id]->cmd_status =
  1366. GET_COMP_CODE(le32_to_cpu(event->status));
  1367. complete(&xhci->devs[slot_id]->cmd_completion);
  1368. break;
  1369. case TRB_TYPE(TRB_EVAL_CONTEXT):
  1370. virt_dev = xhci->devs[slot_id];
  1371. if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
  1372. break;
  1373. xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
  1374. complete(&xhci->devs[slot_id]->cmd_completion);
  1375. break;
  1376. case TRB_TYPE(TRB_ADDR_DEV):
  1377. xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
  1378. complete(&xhci->addr_dev);
  1379. break;
  1380. case TRB_TYPE(TRB_STOP_RING):
  1381. handle_stopped_endpoint(xhci, xhci->cmd_ring->dequeue, event);
  1382. break;
  1383. case TRB_TYPE(TRB_SET_DEQ):
  1384. handle_set_deq_completion(xhci, event, xhci->cmd_ring->dequeue);
  1385. break;
  1386. case TRB_TYPE(TRB_CMD_NOOP):
  1387. break;
  1388. case TRB_TYPE(TRB_RESET_EP):
  1389. handle_reset_ep_completion(xhci, event, xhci->cmd_ring->dequeue);
  1390. break;
  1391. case TRB_TYPE(TRB_RESET_DEV):
  1392. xhci_dbg(xhci, "Completed reset device command.\n");
  1393. slot_id = TRB_TO_SLOT_ID(
  1394. le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
  1395. virt_dev = xhci->devs[slot_id];
  1396. if (virt_dev)
  1397. handle_cmd_in_cmd_wait_list(xhci, virt_dev, event);
  1398. else
  1399. xhci_warn(xhci, "Reset device command completion "
  1400. "for disabled slot %u\n", slot_id);
  1401. break;
  1402. case TRB_TYPE(TRB_NEC_GET_FW):
  1403. if (!(xhci->quirks & XHCI_NEC_HOST)) {
  1404. xhci->error_bitmask |= 1 << 6;
  1405. break;
  1406. }
  1407. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  1408. "NEC firmware version %2x.%02x",
  1409. NEC_FW_MAJOR(le32_to_cpu(event->status)),
  1410. NEC_FW_MINOR(le32_to_cpu(event->status)));
  1411. break;
  1412. default:
  1413. /* Skip over unknown commands on the event ring */
  1414. xhci->error_bitmask |= 1 << 6;
  1415. break;
  1416. }
  1417. inc_deq(xhci, xhci->cmd_ring);
  1418. }
  1419. static void handle_vendor_event(struct xhci_hcd *xhci,
  1420. union xhci_trb *event)
  1421. {
  1422. u32 trb_type;
  1423. trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
  1424. xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
  1425. if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
  1426. handle_cmd_completion(xhci, &event->event_cmd);
  1427. }
  1428. /* @port_id: the one-based port ID from the hardware (indexed from array of all
  1429. * port registers -- USB 3.0 and USB 2.0).
  1430. *
  1431. * Returns a zero-based port number, which is suitable for indexing into each of
  1432. * the split roothubs' port arrays and bus state arrays.
  1433. * Add one to it in order to call xhci_find_slot_id_by_port.
  1434. */
  1435. static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
  1436. struct xhci_hcd *xhci, u32 port_id)
  1437. {
  1438. unsigned int i;
  1439. unsigned int num_similar_speed_ports = 0;
  1440. /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
  1441. * and usb2_ports are 0-based indexes. Count the number of similar
  1442. * speed ports, up to 1 port before this port.
  1443. */
  1444. for (i = 0; i < (port_id - 1); i++) {
  1445. u8 port_speed = xhci->port_array[i];
  1446. /*
  1447. * Skip ports that don't have known speeds, or have duplicate
  1448. * Extended Capabilities port speed entries.
  1449. */
  1450. if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
  1451. continue;
  1452. /*
  1453. * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
  1454. * 1.1 ports are under the USB 2.0 hub. If the port speed
  1455. * matches the device speed, it's a similar speed port.
  1456. */
  1457. if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
  1458. num_similar_speed_ports++;
  1459. }
  1460. return num_similar_speed_ports;
  1461. }
  1462. static void handle_device_notification(struct xhci_hcd *xhci,
  1463. union xhci_trb *event)
  1464. {
  1465. u32 slot_id;
  1466. struct usb_device *udev;
  1467. slot_id = TRB_TO_SLOT_ID(event->generic.field[3]);
  1468. if (!xhci->devs[slot_id]) {
  1469. xhci_warn(xhci, "Device Notification event for "
  1470. "unused slot %u\n", slot_id);
  1471. return;
  1472. }
  1473. xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
  1474. slot_id);
  1475. udev = xhci->devs[slot_id]->udev;
  1476. if (udev && udev->parent)
  1477. usb_wakeup_notification(udev->parent, udev->portnum);
  1478. }
  1479. static void handle_port_status(struct xhci_hcd *xhci,
  1480. union xhci_trb *event)
  1481. {
  1482. struct usb_hcd *hcd;
  1483. u32 port_id;
  1484. u32 temp, temp1;
  1485. int max_ports;
  1486. int slot_id;
  1487. unsigned int faked_port_index;
  1488. u8 major_revision;
  1489. struct xhci_bus_state *bus_state;
  1490. __le32 __iomem **port_array;
  1491. bool bogus_port_status = false;
  1492. /* Port status change events always have a successful completion code */
  1493. if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
  1494. xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
  1495. xhci->error_bitmask |= 1 << 8;
  1496. }
  1497. port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
  1498. xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
  1499. max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
  1500. if ((port_id <= 0) || (port_id > max_ports)) {
  1501. xhci_warn(xhci, "Invalid port id %d\n", port_id);
  1502. inc_deq(xhci, xhci->event_ring);
  1503. return;
  1504. }
  1505. /* Figure out which usb_hcd this port is attached to:
  1506. * is it a USB 3.0 port or a USB 2.0/1.1 port?
  1507. */
  1508. major_revision = xhci->port_array[port_id - 1];
  1509. /* Find the right roothub. */
  1510. hcd = xhci_to_hcd(xhci);
  1511. if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
  1512. hcd = xhci->shared_hcd;
  1513. if (major_revision == 0) {
  1514. xhci_warn(xhci, "Event for port %u not in "
  1515. "Extended Capabilities, ignoring.\n",
  1516. port_id);
  1517. bogus_port_status = true;
  1518. goto cleanup;
  1519. }
  1520. if (major_revision == DUPLICATE_ENTRY) {
  1521. xhci_warn(xhci, "Event for port %u duplicated in"
  1522. "Extended Capabilities, ignoring.\n",
  1523. port_id);
  1524. bogus_port_status = true;
  1525. goto cleanup;
  1526. }
  1527. /*
  1528. * Hardware port IDs reported by a Port Status Change Event include USB
  1529. * 3.0 and USB 2.0 ports. We want to check if the port has reported a
  1530. * resume event, but we first need to translate the hardware port ID
  1531. * into the index into the ports on the correct split roothub, and the
  1532. * correct bus_state structure.
  1533. */
  1534. bus_state = &xhci->bus_state[hcd_index(hcd)];
  1535. if (hcd->speed == HCD_USB3)
  1536. port_array = xhci->usb3_ports;
  1537. else
  1538. port_array = xhci->usb2_ports;
  1539. /* Find the faked port hub number */
  1540. faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
  1541. port_id);
  1542. temp = xhci_readl(xhci, port_array[faked_port_index]);
  1543. if (hcd->state == HC_STATE_SUSPENDED) {
  1544. xhci_dbg(xhci, "resume root hub\n");
  1545. usb_hcd_resume_root_hub(hcd);
  1546. }
  1547. if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
  1548. xhci_dbg(xhci, "port resume event for port %d\n", port_id);
  1549. temp1 = xhci_readl(xhci, &xhci->op_regs->command);
  1550. if (!(temp1 & CMD_RUN)) {
  1551. xhci_warn(xhci, "xHC is not running.\n");
  1552. goto cleanup;
  1553. }
  1554. if (DEV_SUPERSPEED(temp)) {
  1555. xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
  1556. /* Set a flag to say the port signaled remote wakeup,
  1557. * so we can tell the difference between the end of
  1558. * device and host initiated resume.
  1559. */
  1560. bus_state->port_remote_wakeup |= 1 << faked_port_index;
  1561. xhci_test_and_clear_bit(xhci, port_array,
  1562. faked_port_index, PORT_PLC);
  1563. xhci_set_link_state(xhci, port_array, faked_port_index,
  1564. XDEV_U0);
  1565. /* Need to wait until the next link state change
  1566. * indicates the device is actually in U0.
  1567. */
  1568. bogus_port_status = true;
  1569. goto cleanup;
  1570. } else {
  1571. xhci_dbg(xhci, "resume HS port %d\n", port_id);
  1572. bus_state->resume_done[faked_port_index] = jiffies +
  1573. msecs_to_jiffies(20);
  1574. set_bit(faked_port_index, &bus_state->resuming_ports);
  1575. mod_timer(&hcd->rh_timer,
  1576. bus_state->resume_done[faked_port_index]);
  1577. /* Do the rest in GetPortStatus */
  1578. }
  1579. }
  1580. if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
  1581. DEV_SUPERSPEED(temp)) {
  1582. xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
  1583. /* We've just brought the device into U0 through either the
  1584. * Resume state after a device remote wakeup, or through the
  1585. * U3Exit state after a host-initiated resume. If it's a device
  1586. * initiated remote wake, don't pass up the link state change,
  1587. * so the roothub behavior is consistent with external
  1588. * USB 3.0 hub behavior.
  1589. */
  1590. slot_id = xhci_find_slot_id_by_port(hcd, xhci,
  1591. faked_port_index + 1);
  1592. if (slot_id && xhci->devs[slot_id])
  1593. xhci_ring_device(xhci, slot_id);
  1594. if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
  1595. bus_state->port_remote_wakeup &=
  1596. ~(1 << faked_port_index);
  1597. xhci_test_and_clear_bit(xhci, port_array,
  1598. faked_port_index, PORT_PLC);
  1599. usb_wakeup_notification(hcd->self.root_hub,
  1600. faked_port_index + 1);
  1601. bogus_port_status = true;
  1602. goto cleanup;
  1603. }
  1604. }
  1605. /*
  1606. * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
  1607. * RExit to a disconnect state). If so, let the the driver know it's
  1608. * out of the RExit state.
  1609. */
  1610. if (!DEV_SUPERSPEED(temp) &&
  1611. test_and_clear_bit(faked_port_index,
  1612. &bus_state->rexit_ports)) {
  1613. complete(&bus_state->rexit_done[faked_port_index]);
  1614. bogus_port_status = true;
  1615. goto cleanup;
  1616. }
  1617. if (hcd->speed != HCD_USB3)
  1618. xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
  1619. PORT_PLC);
  1620. cleanup:
  1621. /* Update event ring dequeue pointer before dropping the lock */
  1622. inc_deq(xhci, xhci->event_ring);
  1623. /* Don't make the USB core poll the roothub if we got a bad port status
  1624. * change event. Besides, at that point we can't tell which roothub
  1625. * (USB 2.0 or USB 3.0) to kick.
  1626. */
  1627. if (bogus_port_status)
  1628. return;
  1629. /*
  1630. * xHCI port-status-change events occur when the "or" of all the
  1631. * status-change bits in the portsc register changes from 0 to 1.
  1632. * New status changes won't cause an event if any other change
  1633. * bits are still set. When an event occurs, switch over to
  1634. * polling to avoid losing status changes.
  1635. */
  1636. xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
  1637. set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
  1638. spin_unlock(&xhci->lock);
  1639. /* Pass this up to the core */
  1640. usb_hcd_poll_rh_status(hcd);
  1641. spin_lock(&xhci->lock);
  1642. }
  1643. /*
  1644. * This TD is defined by the TRBs starting at start_trb in start_seg and ending
  1645. * at end_trb, which may be in another segment. If the suspect DMA address is a
  1646. * TRB in this TD, this function returns that TRB's segment. Otherwise it
  1647. * returns 0.
  1648. */
  1649. struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
  1650. union xhci_trb *start_trb,
  1651. union xhci_trb *end_trb,
  1652. dma_addr_t suspect_dma)
  1653. {
  1654. dma_addr_t start_dma;
  1655. dma_addr_t end_seg_dma;
  1656. dma_addr_t end_trb_dma;
  1657. struct xhci_segment *cur_seg;
  1658. start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
  1659. cur_seg = start_seg;
  1660. do {
  1661. if (start_dma == 0)
  1662. return NULL;
  1663. /* We may get an event for a Link TRB in the middle of a TD */
  1664. end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
  1665. &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
  1666. /* If the end TRB isn't in this segment, this is set to 0 */
  1667. end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
  1668. if (end_trb_dma > 0) {
  1669. /* The end TRB is in this segment, so suspect should be here */
  1670. if (start_dma <= end_trb_dma) {
  1671. if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
  1672. return cur_seg;
  1673. } else {
  1674. /* Case for one segment with
  1675. * a TD wrapped around to the top
  1676. */
  1677. if ((suspect_dma >= start_dma &&
  1678. suspect_dma <= end_seg_dma) ||
  1679. (suspect_dma >= cur_seg->dma &&
  1680. suspect_dma <= end_trb_dma))
  1681. return cur_seg;
  1682. }
  1683. return NULL;
  1684. } else {
  1685. /* Might still be somewhere in this segment */
  1686. if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
  1687. return cur_seg;
  1688. }
  1689. cur_seg = cur_seg->next;
  1690. start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
  1691. } while (cur_seg != start_seg);
  1692. return NULL;
  1693. }
  1694. static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
  1695. unsigned int slot_id, unsigned int ep_index,
  1696. unsigned int stream_id,
  1697. struct xhci_td *td, union xhci_trb *event_trb)
  1698. {
  1699. struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
  1700. ep->ep_state |= EP_HALTED;
  1701. ep->stopped_td = td;
  1702. ep->stopped_trb = event_trb;
  1703. ep->stopped_stream = stream_id;
  1704. xhci_queue_reset_ep(xhci, slot_id, ep_index);
  1705. xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
  1706. ep->stopped_td = NULL;
  1707. ep->stopped_trb = NULL;
  1708. ep->stopped_stream = 0;
  1709. xhci_ring_cmd_db(xhci);
  1710. }
  1711. /* Check if an error has halted the endpoint ring. The class driver will
  1712. * cleanup the halt for a non-default control endpoint if we indicate a stall.
  1713. * However, a babble and other errors also halt the endpoint ring, and the class
  1714. * driver won't clear the halt in that case, so we need to issue a Set Transfer
  1715. * Ring Dequeue Pointer command manually.
  1716. */
  1717. static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
  1718. struct xhci_ep_ctx *ep_ctx,
  1719. unsigned int trb_comp_code)
  1720. {
  1721. /* TRB completion codes that may require a manual halt cleanup */
  1722. if (trb_comp_code == COMP_TX_ERR ||
  1723. trb_comp_code == COMP_BABBLE ||
  1724. trb_comp_code == COMP_SPLIT_ERR)
  1725. /* The 0.96 spec says a babbling control endpoint
  1726. * is not halted. The 0.96 spec says it is. Some HW
  1727. * claims to be 0.95 compliant, but it halts the control
  1728. * endpoint anyway. Check if a babble halted the
  1729. * endpoint.
  1730. */
  1731. if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
  1732. cpu_to_le32(EP_STATE_HALTED))
  1733. return 1;
  1734. return 0;
  1735. }
  1736. int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
  1737. {
  1738. if (trb_comp_code >= 224 && trb_comp_code <= 255) {
  1739. /* Vendor defined "informational" completion code,
  1740. * treat as not-an-error.
  1741. */
  1742. xhci_dbg(xhci, "Vendor defined info completion code %u\n",
  1743. trb_comp_code);
  1744. xhci_dbg(xhci, "Treating code as success.\n");
  1745. return 1;
  1746. }
  1747. return 0;
  1748. }
  1749. /*
  1750. * Finish the td processing, remove the td from td list;
  1751. * Return 1 if the urb can be given back.
  1752. */
  1753. static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
  1754. union xhci_trb *event_trb, struct xhci_transfer_event *event,
  1755. struct xhci_virt_ep *ep, int *status, bool skip)
  1756. {
  1757. struct xhci_virt_device *xdev;
  1758. struct xhci_ring *ep_ring;
  1759. unsigned int slot_id;
  1760. int ep_index;
  1761. struct urb *urb = NULL;
  1762. struct xhci_ep_ctx *ep_ctx;
  1763. int ret = 0;
  1764. struct urb_priv *urb_priv;
  1765. u32 trb_comp_code;
  1766. slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
  1767. xdev = xhci->devs[slot_id];
  1768. ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
  1769. ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
  1770. ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
  1771. trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
  1772. if (skip)
  1773. goto td_cleanup;
  1774. if (trb_comp_code == COMP_STOP_INVAL ||
  1775. trb_comp_code == COMP_STOP) {
  1776. /* The Endpoint Stop Command completion will take care of any
  1777. * stopped TDs. A stopped TD may be restarted, so don't update
  1778. * the ring dequeue pointer or take this TD off any lists yet.
  1779. */
  1780. ep->stopped_td = td;
  1781. ep->stopped_trb = event_trb;
  1782. return 0;
  1783. } else {
  1784. if (trb_comp_code == COMP_STALL) {
  1785. /* The transfer is completed from the driver's
  1786. * perspective, but we need to issue a set dequeue
  1787. * command for this stalled endpoint to move the dequeue
  1788. * pointer past the TD. We can't do that here because
  1789. * the halt condition must be cleared first. Let the
  1790. * USB class driver clear the stall later.
  1791. */
  1792. ep->stopped_td = td;
  1793. ep->stopped_trb = event_trb;
  1794. ep->stopped_stream = ep_ring->stream_id;
  1795. } else if (xhci_requires_manual_halt_cleanup(xhci,
  1796. ep_ctx, trb_comp_code)) {
  1797. /* Other types of errors halt the endpoint, but the
  1798. * class driver doesn't call usb_reset_endpoint() unless
  1799. * the error is -EPIPE. Clear the halted status in the
  1800. * xHCI hardware manually.
  1801. */
  1802. xhci_cleanup_halted_endpoint(xhci,
  1803. slot_id, ep_index, ep_ring->stream_id,
  1804. td, event_trb);
  1805. } else {
  1806. /* Update ring dequeue pointer */
  1807. while (ep_ring->dequeue != td->last_trb)
  1808. inc_deq(xhci, ep_ring);
  1809. inc_deq(xhci, ep_ring);
  1810. }
  1811. td_cleanup:
  1812. /* Clean up the endpoint's TD list */
  1813. urb = td->urb;
  1814. urb_priv = urb->hcpriv;
  1815. /* Do one last check of the actual transfer length.
  1816. * If the host controller said we transferred more data than
  1817. * the buffer length, urb->actual_length will be a very big
  1818. * number (since it's unsigned). Play it safe and say we didn't
  1819. * transfer anything.
  1820. */
  1821. if (urb->actual_length > urb->transfer_buffer_length) {
  1822. xhci_warn(xhci, "URB transfer length is wrong, "
  1823. "xHC issue? req. len = %u, "
  1824. "act. len = %u\n",
  1825. urb->transfer_buffer_length,
  1826. urb->actual_length);
  1827. urb->actual_length = 0;
  1828. if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
  1829. *status = -EREMOTEIO;
  1830. else
  1831. *status = 0;
  1832. }
  1833. list_del_init(&td->td_list);
  1834. /* Was this TD slated to be cancelled but completed anyway? */
  1835. if (!list_empty(&td->cancelled_td_list))
  1836. list_del_init(&td->cancelled_td_list);
  1837. urb_priv->td_cnt++;
  1838. /* Giveback the urb when all the tds are completed */
  1839. if (urb_priv->td_cnt == urb_priv->length) {
  1840. ret = 1;
  1841. if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
  1842. xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
  1843. if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs
  1844. == 0) {
  1845. if (xhci->quirks & XHCI_AMD_PLL_FIX)
  1846. usb_amd_quirk_pll_enable();
  1847. }
  1848. }
  1849. }
  1850. }
  1851. return ret;
  1852. }
  1853. /*
  1854. * Process control tds, update urb status and actual_length.
  1855. */
  1856. static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
  1857. union xhci_trb *event_trb, struct xhci_transfer_event *event,
  1858. struct xhci_virt_ep *ep, int *status)
  1859. {
  1860. struct xhci_virt_device *xdev;
  1861. struct xhci_ring *ep_ring;
  1862. unsigned int slot_id;
  1863. int ep_index;
  1864. struct xhci_ep_ctx *ep_ctx;
  1865. u32 trb_comp_code;
  1866. slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
  1867. xdev = xhci->devs[slot_id];
  1868. ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
  1869. ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
  1870. ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
  1871. trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
  1872. switch (trb_comp_code) {
  1873. case COMP_SUCCESS:
  1874. if (event_trb == ep_ring->dequeue) {
  1875. xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
  1876. "without IOC set??\n");
  1877. *status = -ESHUTDOWN;
  1878. } else if (event_trb != td->last_trb) {
  1879. xhci_warn(xhci, "WARN: Success on ctrl data TRB "
  1880. "without IOC set??\n");
  1881. *status = -ESHUTDOWN;
  1882. } else {
  1883. *status = 0;
  1884. }
  1885. break;
  1886. case COMP_SHORT_TX:
  1887. if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
  1888. *status = -EREMOTEIO;
  1889. else
  1890. *status = 0;
  1891. break;
  1892. case COMP_STOP_INVAL:
  1893. case COMP_STOP:
  1894. return finish_td(xhci, td, event_trb, event, ep, status, false);
  1895. default:
  1896. if (!xhci_requires_manual_halt_cleanup(xhci,
  1897. ep_ctx, trb_comp_code))
  1898. break;
  1899. xhci_dbg(xhci, "TRB error code %u, "
  1900. "halted endpoint index = %u\n",
  1901. trb_comp_code, ep_index);
  1902. /* else fall through */
  1903. case COMP_STALL:
  1904. /* Did we transfer part of the data (middle) phase? */
  1905. if (event_trb != ep_ring->dequeue &&
  1906. event_trb != td->last_trb)
  1907. td->urb->actual_length =
  1908. td->urb->transfer_buffer_length -
  1909. EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
  1910. else
  1911. td->urb->actual_length = 0;
  1912. xhci_cleanup_halted_endpoint(xhci,
  1913. slot_id, ep_index, 0, td, event_trb);
  1914. return finish_td(xhci, td, event_trb, event, ep, status, true);
  1915. }
  1916. /*
  1917. * Did we transfer any data, despite the errors that might have
  1918. * happened? I.e. did we get past the setup stage?
  1919. */
  1920. if (event_trb != ep_ring->dequeue) {
  1921. /* The event was for the status stage */
  1922. if (event_trb == td->last_trb) {
  1923. if (td->urb->actual_length != 0) {
  1924. /* Don't overwrite a previously set error code
  1925. */
  1926. if ((*status == -EINPROGRESS || *status == 0) &&
  1927. (td->urb->transfer_flags
  1928. & URB_SHORT_NOT_OK))
  1929. /* Did we already see a short data
  1930. * stage? */
  1931. *status = -EREMOTEIO;
  1932. } else {
  1933. td->urb->actual_length =
  1934. td->urb->transfer_buffer_length;
  1935. }
  1936. } else {
  1937. /* Maybe the event was for the data stage? */
  1938. td->urb->actual_length =
  1939. td->urb->transfer_buffer_length -
  1940. EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
  1941. xhci_dbg(xhci, "Waiting for status "
  1942. "stage event\n");
  1943. return 0;
  1944. }
  1945. }
  1946. return finish_td(xhci, td, event_trb, event, ep, status, false);
  1947. }
  1948. /*
  1949. * Process isochronous tds, update urb packet status and actual_length.
  1950. */
  1951. static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
  1952. union xhci_trb *event_trb, struct xhci_transfer_event *event,
  1953. struct xhci_virt_ep *ep, int *status)
  1954. {
  1955. struct xhci_ring *ep_ring;
  1956. struct urb_priv *urb_priv;
  1957. int idx;
  1958. int len = 0;
  1959. union xhci_trb *cur_trb;
  1960. struct xhci_segment *cur_seg;
  1961. struct usb_iso_packet_descriptor *frame;
  1962. u32 trb_comp_code;
  1963. bool skip_td = false;
  1964. ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
  1965. trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
  1966. urb_priv = td->urb->hcpriv;
  1967. idx = urb_priv->td_cnt;
  1968. frame = &td->urb->iso_frame_desc[idx];
  1969. /* handle completion code */
  1970. switch (trb_comp_code) {
  1971. case COMP_SUCCESS:
  1972. if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) {
  1973. frame->status = 0;
  1974. break;
  1975. }
  1976. if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
  1977. trb_comp_code = COMP_SHORT_TX;
  1978. case COMP_SHORT_TX:
  1979. frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
  1980. -EREMOTEIO : 0;
  1981. break;
  1982. case COMP_BW_OVER:
  1983. frame->status = -ECOMM;
  1984. skip_td = true;
  1985. break;
  1986. case COMP_BUFF_OVER:
  1987. case COMP_BABBLE:
  1988. frame->status = -EOVERFLOW;
  1989. skip_td = true;
  1990. break;
  1991. case COMP_DEV_ERR:
  1992. case COMP_STALL:
  1993. case COMP_TX_ERR:
  1994. frame->status = -EPROTO;
  1995. skip_td = true;
  1996. break;
  1997. case COMP_STOP:
  1998. case COMP_STOP_INVAL:
  1999. break;
  2000. default:
  2001. frame->status = -1;
  2002. break;
  2003. }
  2004. if (trb_comp_code == COMP_SUCCESS || skip_td) {
  2005. frame->actual_length = frame->length;
  2006. td->urb->actual_length += frame->length;
  2007. } else {
  2008. for (cur_trb = ep_ring->dequeue,
  2009. cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
  2010. next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
  2011. if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
  2012. !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
  2013. len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
  2014. }
  2015. len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
  2016. EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
  2017. if (trb_comp_code != COMP_STOP_INVAL) {
  2018. frame->actual_length = len;
  2019. td->urb->actual_length += len;
  2020. }
  2021. }
  2022. return finish_td(xhci, td, event_trb, event, ep, status, false);
  2023. }
  2024. static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
  2025. struct xhci_transfer_event *event,
  2026. struct xhci_virt_ep *ep, int *status)
  2027. {
  2028. struct xhci_ring *ep_ring;
  2029. struct urb_priv *urb_priv;
  2030. struct usb_iso_packet_descriptor *frame;
  2031. int idx;
  2032. ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
  2033. urb_priv = td->urb->hcpriv;
  2034. idx = urb_priv->td_cnt;
  2035. frame = &td->urb->iso_frame_desc[idx];
  2036. /* The transfer is partly done. */
  2037. frame->status = -EXDEV;
  2038. /* calc actual length */
  2039. frame->actual_length = 0;
  2040. /* Update ring dequeue pointer */
  2041. while (ep_ring->dequeue != td->last_trb)
  2042. inc_deq(xhci, ep_ring);
  2043. inc_deq(xhci, ep_ring);
  2044. return finish_td(xhci, td, NULL, event, ep, status, true);
  2045. }
  2046. /*
  2047. * Process bulk and interrupt tds, update urb status and actual_length.
  2048. */
  2049. static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
  2050. union xhci_trb *event_trb, struct xhci_transfer_event *event,
  2051. struct xhci_virt_ep *ep, int *status)
  2052. {
  2053. struct xhci_ring *ep_ring;
  2054. union xhci_trb *cur_trb;
  2055. struct xhci_segment *cur_seg;
  2056. u32 trb_comp_code;
  2057. ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
  2058. trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
  2059. switch (trb_comp_code) {
  2060. case COMP_SUCCESS:
  2061. /* Double check that the HW transferred everything. */
  2062. if (event_trb != td->last_trb ||
  2063. EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
  2064. xhci_warn(xhci, "WARN Successful completion "
  2065. "on short TX\n");
  2066. if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
  2067. *status = -EREMOTEIO;
  2068. else
  2069. *status = 0;
  2070. if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
  2071. trb_comp_code = COMP_SHORT_TX;
  2072. } else {
  2073. *status = 0;
  2074. }
  2075. break;
  2076. case COMP_SHORT_TX:
  2077. if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
  2078. *status = -EREMOTEIO;
  2079. else
  2080. *status = 0;
  2081. break;
  2082. default:
  2083. /* Others already handled above */
  2084. break;
  2085. }
  2086. if (trb_comp_code == COMP_SHORT_TX)
  2087. xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
  2088. "%d bytes untransferred\n",
  2089. td->urb->ep->desc.bEndpointAddress,
  2090. td->urb->transfer_buffer_length,
  2091. EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
  2092. /* Fast path - was this the last TRB in the TD for this URB? */
  2093. if (event_trb == td->last_trb) {
  2094. if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
  2095. td->urb->actual_length =
  2096. td->urb->transfer_buffer_length -
  2097. EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
  2098. if (td->urb->transfer_buffer_length <
  2099. td->urb->actual_length) {
  2100. xhci_warn(xhci, "HC gave bad length "
  2101. "of %d bytes left\n",
  2102. EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
  2103. td->urb->actual_length = 0;
  2104. if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
  2105. *status = -EREMOTEIO;
  2106. else
  2107. *status = 0;
  2108. }
  2109. /* Don't overwrite a previously set error code */
  2110. if (*status == -EINPROGRESS) {
  2111. if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
  2112. *status = -EREMOTEIO;
  2113. else
  2114. *status = 0;
  2115. }
  2116. } else {
  2117. td->urb->actual_length =
  2118. td->urb->transfer_buffer_length;
  2119. /* Ignore a short packet completion if the
  2120. * untransferred length was zero.
  2121. */
  2122. if (*status == -EREMOTEIO)
  2123. *status = 0;
  2124. }
  2125. } else {
  2126. /* Slow path - walk the list, starting from the dequeue
  2127. * pointer, to get the actual length transferred.
  2128. */
  2129. td->urb->actual_length = 0;
  2130. for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
  2131. cur_trb != event_trb;
  2132. next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
  2133. if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
  2134. !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
  2135. td->urb->actual_length +=
  2136. TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
  2137. }
  2138. /* If the ring didn't stop on a Link or No-op TRB, add
  2139. * in the actual bytes transferred from the Normal TRB
  2140. */
  2141. if (trb_comp_code != COMP_STOP_INVAL)
  2142. td->urb->actual_length +=
  2143. TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
  2144. EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
  2145. }
  2146. return finish_td(xhci, td, event_trb, event, ep, status, false);
  2147. }
  2148. /*
  2149. * If this function returns an error condition, it means it got a Transfer
  2150. * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
  2151. * At this point, the host controller is probably hosed and should be reset.
  2152. */
  2153. static int handle_tx_event(struct xhci_hcd *xhci,
  2154. struct xhci_transfer_event *event)
  2155. __releases(&xhci->lock)
  2156. __acquires(&xhci->lock)
  2157. {
  2158. struct xhci_virt_device *xdev;
  2159. struct xhci_virt_ep *ep;
  2160. struct xhci_ring *ep_ring;
  2161. unsigned int slot_id;
  2162. int ep_index;
  2163. struct xhci_td *td = NULL;
  2164. dma_addr_t event_dma;
  2165. struct xhci_segment *event_seg;
  2166. union xhci_trb *event_trb;
  2167. struct urb *urb = NULL;
  2168. int status = -EINPROGRESS;
  2169. struct urb_priv *urb_priv;
  2170. struct xhci_ep_ctx *ep_ctx;
  2171. struct list_head *tmp;
  2172. u32 trb_comp_code;
  2173. int ret = 0;
  2174. int td_num = 0;
  2175. slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
  2176. xdev = xhci->devs[slot_id];
  2177. if (!xdev) {
  2178. xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
  2179. xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
  2180. (unsigned long long) xhci_trb_virt_to_dma(
  2181. xhci->event_ring->deq_seg,
  2182. xhci->event_ring->dequeue),
  2183. lower_32_bits(le64_to_cpu(event->buffer)),
  2184. upper_32_bits(le64_to_cpu(event->buffer)),
  2185. le32_to_cpu(event->transfer_len),
  2186. le32_to_cpu(event->flags));
  2187. xhci_dbg(xhci, "Event ring:\n");
  2188. xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
  2189. return -ENODEV;
  2190. }
  2191. /* Endpoint ID is 1 based, our index is zero based */
  2192. ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
  2193. ep = &xdev->eps[ep_index];
  2194. ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
  2195. ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
  2196. if (!ep_ring ||
  2197. (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
  2198. EP_STATE_DISABLED) {
  2199. xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
  2200. "or incorrect stream ring\n");
  2201. xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
  2202. (unsigned long long) xhci_trb_virt_to_dma(
  2203. xhci->event_ring->deq_seg,
  2204. xhci->event_ring->dequeue),
  2205. lower_32_bits(le64_to_cpu(event->buffer)),
  2206. upper_32_bits(le64_to_cpu(event->buffer)),
  2207. le32_to_cpu(event->transfer_len),
  2208. le32_to_cpu(event->flags));
  2209. xhci_dbg(xhci, "Event ring:\n");
  2210. xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
  2211. return -ENODEV;
  2212. }
  2213. /* Count current td numbers if ep->skip is set */
  2214. if (ep->skip) {
  2215. list_for_each(tmp, &ep_ring->td_list)
  2216. td_num++;
  2217. }
  2218. event_dma = le64_to_cpu(event->buffer);
  2219. trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
  2220. /* Look for common error cases */
  2221. switch (trb_comp_code) {
  2222. /* Skip codes that require special handling depending on
  2223. * transfer type
  2224. */
  2225. case COMP_SUCCESS:
  2226. if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
  2227. break;
  2228. if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
  2229. trb_comp_code = COMP_SHORT_TX;
  2230. else
  2231. xhci_warn_ratelimited(xhci,
  2232. "WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n");
  2233. case COMP_SHORT_TX:
  2234. break;
  2235. case COMP_STOP:
  2236. xhci_dbg(xhci, "Stopped on Transfer TRB\n");
  2237. break;
  2238. case COMP_STOP_INVAL:
  2239. xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
  2240. break;
  2241. case COMP_STALL:
  2242. xhci_dbg(xhci, "Stalled endpoint\n");
  2243. ep->ep_state |= EP_HALTED;
  2244. status = -EPIPE;
  2245. break;
  2246. case COMP_TRB_ERR:
  2247. xhci_warn(xhci, "WARN: TRB error on endpoint\n");
  2248. status = -EILSEQ;
  2249. break;
  2250. case COMP_SPLIT_ERR:
  2251. case COMP_TX_ERR:
  2252. xhci_dbg(xhci, "Transfer error on endpoint\n");
  2253. status = -EPROTO;
  2254. break;
  2255. case COMP_BABBLE:
  2256. xhci_dbg(xhci, "Babble error on endpoint\n");
  2257. status = -EOVERFLOW;
  2258. break;
  2259. case COMP_DB_ERR:
  2260. xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
  2261. status = -ENOSR;
  2262. break;
  2263. case COMP_BW_OVER:
  2264. xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
  2265. break;
  2266. case COMP_BUFF_OVER:
  2267. xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
  2268. break;
  2269. case COMP_UNDERRUN:
  2270. /*
  2271. * When the Isoch ring is empty, the xHC will generate
  2272. * a Ring Overrun Event for IN Isoch endpoint or Ring
  2273. * Underrun Event for OUT Isoch endpoint.
  2274. */
  2275. xhci_dbg(xhci, "underrun event on endpoint\n");
  2276. if (!list_empty(&ep_ring->td_list))
  2277. xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
  2278. "still with TDs queued?\n",
  2279. TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
  2280. ep_index);
  2281. goto cleanup;
  2282. case COMP_OVERRUN:
  2283. xhci_dbg(xhci, "overrun event on endpoint\n");
  2284. if (!list_empty(&ep_ring->td_list))
  2285. xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
  2286. "still with TDs queued?\n",
  2287. TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
  2288. ep_index);
  2289. goto cleanup;
  2290. case COMP_DEV_ERR:
  2291. xhci_warn(xhci, "WARN: detect an incompatible device");
  2292. status = -EPROTO;
  2293. break;
  2294. case COMP_MISSED_INT:
  2295. /*
  2296. * When encounter missed service error, one or more isoc tds
  2297. * may be missed by xHC.
  2298. * Set skip flag of the ep_ring; Complete the missed tds as
  2299. * short transfer when process the ep_ring next time.
  2300. */
  2301. ep->skip = true;
  2302. xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
  2303. goto cleanup;
  2304. default:
  2305. if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
  2306. status = 0;
  2307. break;
  2308. }
  2309. xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
  2310. "busted\n");
  2311. goto cleanup;
  2312. }
  2313. do {
  2314. /* This TRB should be in the TD at the head of this ring's
  2315. * TD list.
  2316. */
  2317. if (list_empty(&ep_ring->td_list)) {
  2318. /*
  2319. * A stopped endpoint may generate an extra completion
  2320. * event if the device was suspended. Don't print
  2321. * warnings.
  2322. */
  2323. if (!(trb_comp_code == COMP_STOP ||
  2324. trb_comp_code == COMP_STOP_INVAL)) {
  2325. xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
  2326. TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
  2327. ep_index);
  2328. xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
  2329. (le32_to_cpu(event->flags) &
  2330. TRB_TYPE_BITMASK)>>10);
  2331. xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
  2332. }
  2333. if (ep->skip) {
  2334. ep->skip = false;
  2335. xhci_dbg(xhci, "td_list is empty while skip "
  2336. "flag set. Clear skip flag.\n");
  2337. }
  2338. ret = 0;
  2339. goto cleanup;
  2340. }
  2341. /* We've skipped all the TDs on the ep ring when ep->skip set */
  2342. if (ep->skip && td_num == 0) {
  2343. ep->skip = false;
  2344. xhci_dbg(xhci, "All tds on the ep_ring skipped. "
  2345. "Clear skip flag.\n");
  2346. ret = 0;
  2347. goto cleanup;
  2348. }
  2349. td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
  2350. if (ep->skip)
  2351. td_num--;
  2352. /* Is this a TRB in the currently executing TD? */
  2353. event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
  2354. td->last_trb, event_dma);
  2355. /*
  2356. * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
  2357. * is not in the current TD pointed by ep_ring->dequeue because
  2358. * that the hardware dequeue pointer still at the previous TRB
  2359. * of the current TD. The previous TRB maybe a Link TD or the
  2360. * last TRB of the previous TD. The command completion handle
  2361. * will take care the rest.
  2362. */
  2363. if (!event_seg && trb_comp_code == COMP_STOP_INVAL) {
  2364. ret = 0;
  2365. goto cleanup;
  2366. }
  2367. if (!event_seg) {
  2368. if (!ep->skip ||
  2369. !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
  2370. /* Some host controllers give a spurious
  2371. * successful event after a short transfer.
  2372. * Ignore it.
  2373. */
  2374. if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
  2375. ep_ring->last_td_was_short) {
  2376. ep_ring->last_td_was_short = false;
  2377. ret = 0;
  2378. goto cleanup;
  2379. }
  2380. /* HC is busted, give up! */
  2381. xhci_err(xhci,
  2382. "ERROR Transfer event TRB DMA ptr not "
  2383. "part of current TD\n");
  2384. return -ESHUTDOWN;
  2385. }
  2386. ret = skip_isoc_td(xhci, td, event, ep, &status);
  2387. goto cleanup;
  2388. }
  2389. if (trb_comp_code == COMP_SHORT_TX)
  2390. ep_ring->last_td_was_short = true;
  2391. else
  2392. ep_ring->last_td_was_short = false;
  2393. if (ep->skip) {
  2394. xhci_dbg(xhci, "Found td. Clear skip flag.\n");
  2395. ep->skip = false;
  2396. }
  2397. event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
  2398. sizeof(*event_trb)];
  2399. /*
  2400. * No-op TRB should not trigger interrupts.
  2401. * If event_trb is a no-op TRB, it means the
  2402. * corresponding TD has been cancelled. Just ignore
  2403. * the TD.
  2404. */
  2405. if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
  2406. xhci_dbg(xhci,
  2407. "event_trb is a no-op TRB. Skip it\n");
  2408. goto cleanup;
  2409. }
  2410. /* Now update the urb's actual_length and give back to
  2411. * the core
  2412. */
  2413. if (usb_endpoint_xfer_control(&td->urb->ep->desc))
  2414. ret = process_ctrl_td(xhci, td, event_trb, event, ep,
  2415. &status);
  2416. else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
  2417. ret = process_isoc_td(xhci, td, event_trb, event, ep,
  2418. &status);
  2419. else
  2420. ret = process_bulk_intr_td(xhci, td, event_trb, event,
  2421. ep, &status);
  2422. cleanup:
  2423. /*
  2424. * Do not update event ring dequeue pointer if ep->skip is set.
  2425. * Will roll back to continue process missed tds.
  2426. */
  2427. if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
  2428. inc_deq(xhci, xhci->event_ring);
  2429. }
  2430. if (ret) {
  2431. urb = td->urb;
  2432. urb_priv = urb->hcpriv;
  2433. /* Leave the TD around for the reset endpoint function
  2434. * to use(but only if it's not a control endpoint,
  2435. * since we already queued the Set TR dequeue pointer
  2436. * command for stalled control endpoints).
  2437. */
  2438. if (usb_endpoint_xfer_control(&urb->ep->desc) ||
  2439. (trb_comp_code != COMP_STALL &&
  2440. trb_comp_code != COMP_BABBLE))
  2441. xhci_urb_free_priv(xhci, urb_priv);
  2442. else
  2443. kfree(urb_priv);
  2444. usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
  2445. if ((urb->actual_length != urb->transfer_buffer_length &&
  2446. (urb->transfer_flags &
  2447. URB_SHORT_NOT_OK)) ||
  2448. (status != 0 &&
  2449. !usb_endpoint_xfer_isoc(&urb->ep->desc)))
  2450. xhci_dbg(xhci, "Giveback URB %p, len = %d, "
  2451. "expected = %d, status = %d\n",
  2452. urb, urb->actual_length,
  2453. urb->transfer_buffer_length,
  2454. status);
  2455. spin_unlock(&xhci->lock);
  2456. /* EHCI, UHCI, and OHCI always unconditionally set the
  2457. * urb->status of an isochronous endpoint to 0.
  2458. */
  2459. if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
  2460. status = 0;
  2461. usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
  2462. spin_lock(&xhci->lock);
  2463. }
  2464. /*
  2465. * If ep->skip is set, it means there are missed tds on the
  2466. * endpoint ring need to take care of.
  2467. * Process them as short transfer until reach the td pointed by
  2468. * the event.
  2469. */
  2470. } while (ep->skip && trb_comp_code != COMP_MISSED_INT);
  2471. return 0;
  2472. }
  2473. /*
  2474. * This function handles all OS-owned events on the event ring. It may drop
  2475. * xhci->lock between event processing (e.g. to pass up port status changes).
  2476. * Returns >0 for "possibly more events to process" (caller should call again),
  2477. * otherwise 0 if done. In future, <0 returns should indicate error code.
  2478. */
  2479. static int xhci_handle_event(struct xhci_hcd *xhci)
  2480. {
  2481. union xhci_trb *event;
  2482. int update_ptrs = 1;
  2483. int ret;
  2484. if (!xhci->event_ring || !xhci->event_ring->dequeue) {
  2485. xhci->error_bitmask |= 1 << 1;
  2486. return 0;
  2487. }
  2488. event = xhci->event_ring->dequeue;
  2489. /* Does the HC or OS own the TRB? */
  2490. if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
  2491. xhci->event_ring->cycle_state) {
  2492. xhci->error_bitmask |= 1 << 2;
  2493. return 0;
  2494. }
  2495. /*
  2496. * Barrier between reading the TRB_CYCLE (valid) flag above and any
  2497. * speculative reads of the event's flags/data below.
  2498. */
  2499. rmb();
  2500. /* FIXME: Handle more event types. */
  2501. switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
  2502. case TRB_TYPE(TRB_COMPLETION):
  2503. handle_cmd_completion(xhci, &event->event_cmd);
  2504. break;
  2505. case TRB_TYPE(TRB_PORT_STATUS):
  2506. handle_port_status(xhci, event);
  2507. update_ptrs = 0;
  2508. break;
  2509. case TRB_TYPE(TRB_TRANSFER):
  2510. ret = handle_tx_event(xhci, &event->trans_event);
  2511. if (ret < 0)
  2512. xhci->error_bitmask |= 1 << 9;
  2513. else
  2514. update_ptrs = 0;
  2515. break;
  2516. case TRB_TYPE(TRB_DEV_NOTE):
  2517. handle_device_notification(xhci, event);
  2518. break;
  2519. default:
  2520. if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
  2521. TRB_TYPE(48))
  2522. handle_vendor_event(xhci, event);
  2523. else
  2524. xhci->error_bitmask |= 1 << 3;
  2525. }
  2526. /* Any of the above functions may drop and re-acquire the lock, so check
  2527. * to make sure a watchdog timer didn't mark the host as non-responsive.
  2528. */
  2529. if (xhci->xhc_state & XHCI_STATE_DYING) {
  2530. xhci_dbg(xhci, "xHCI host dying, returning from "
  2531. "event handler.\n");
  2532. return 0;
  2533. }
  2534. if (update_ptrs)
  2535. /* Update SW event ring dequeue pointer */
  2536. inc_deq(xhci, xhci->event_ring);
  2537. /* Are there more items on the event ring? Caller will call us again to
  2538. * check.
  2539. */
  2540. return 1;
  2541. }
  2542. /*
  2543. * xHCI spec says we can get an interrupt, and if the HC has an error condition,
  2544. * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
  2545. * indicators of an event TRB error, but we check the status *first* to be safe.
  2546. */
  2547. irqreturn_t xhci_irq(struct usb_hcd *hcd)
  2548. {
  2549. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  2550. u32 status;
  2551. u64 temp_64;
  2552. union xhci_trb *event_ring_deq;
  2553. dma_addr_t deq;
  2554. spin_lock(&xhci->lock);
  2555. /* Check if the xHC generated the interrupt, or the irq is shared */
  2556. status = xhci_readl(xhci, &xhci->op_regs->status);
  2557. if (status == 0xffffffff)
  2558. goto hw_died;
  2559. if (!(status & STS_EINT)) {
  2560. spin_unlock(&xhci->lock);
  2561. return IRQ_NONE;
  2562. }
  2563. if (status & STS_FATAL) {
  2564. xhci_warn(xhci, "WARNING: Host System Error\n");
  2565. xhci_halt(xhci);
  2566. hw_died:
  2567. spin_unlock(&xhci->lock);
  2568. return -ESHUTDOWN;
  2569. }
  2570. /*
  2571. * Clear the op reg interrupt status first,
  2572. * so we can receive interrupts from other MSI-X interrupters.
  2573. * Write 1 to clear the interrupt status.
  2574. */
  2575. status |= STS_EINT;
  2576. xhci_writel(xhci, status, &xhci->op_regs->status);
  2577. /* FIXME when MSI-X is supported and there are multiple vectors */
  2578. /* Clear the MSI-X event interrupt status */
  2579. if (hcd->irq) {
  2580. u32 irq_pending;
  2581. /* Acknowledge the PCI interrupt */
  2582. irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
  2583. irq_pending |= IMAN_IP;
  2584. xhci_writel(xhci, irq_pending, &xhci->ir_set->irq_pending);
  2585. }
  2586. if (xhci->xhc_state & XHCI_STATE_DYING) {
  2587. xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
  2588. "Shouldn't IRQs be disabled?\n");
  2589. /* Clear the event handler busy flag (RW1C);
  2590. * the event ring should be empty.
  2591. */
  2592. temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
  2593. xhci_write_64(xhci, temp_64 | ERST_EHB,
  2594. &xhci->ir_set->erst_dequeue);
  2595. spin_unlock(&xhci->lock);
  2596. return IRQ_HANDLED;
  2597. }
  2598. event_ring_deq = xhci->event_ring->dequeue;
  2599. /* FIXME this should be a delayed service routine
  2600. * that clears the EHB.
  2601. */
  2602. while (xhci_handle_event(xhci) > 0) {}
  2603. temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
  2604. /* If necessary, update the HW's version of the event ring deq ptr. */
  2605. if (event_ring_deq != xhci->event_ring->dequeue) {
  2606. deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
  2607. xhci->event_ring->dequeue);
  2608. if (deq == 0)
  2609. xhci_warn(xhci, "WARN something wrong with SW event "
  2610. "ring dequeue ptr.\n");
  2611. /* Update HC event ring dequeue pointer */
  2612. temp_64 &= ERST_PTR_MASK;
  2613. temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
  2614. }
  2615. /* Clear the event handler busy flag (RW1C); event ring is empty. */
  2616. temp_64 |= ERST_EHB;
  2617. xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
  2618. spin_unlock(&xhci->lock);
  2619. return IRQ_HANDLED;
  2620. }
  2621. irqreturn_t xhci_msi_irq(int irq, void *hcd)
  2622. {
  2623. return xhci_irq(hcd);
  2624. }
  2625. /**** Endpoint Ring Operations ****/
  2626. /*
  2627. * Generic function for queueing a TRB on a ring.
  2628. * The caller must have checked to make sure there's room on the ring.
  2629. *
  2630. * @more_trbs_coming: Will you enqueue more TRBs before calling
  2631. * prepare_transfer()?
  2632. */
  2633. static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
  2634. bool more_trbs_coming,
  2635. u32 field1, u32 field2, u32 field3, u32 field4)
  2636. {
  2637. struct xhci_generic_trb *trb;
  2638. trb = &ring->enqueue->generic;
  2639. trb->field[0] = cpu_to_le32(field1);
  2640. trb->field[1] = cpu_to_le32(field2);
  2641. trb->field[2] = cpu_to_le32(field3);
  2642. trb->field[3] = cpu_to_le32(field4);
  2643. inc_enq(xhci, ring, more_trbs_coming);
  2644. }
  2645. /*
  2646. * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
  2647. * FIXME allocate segments if the ring is full.
  2648. */
  2649. static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
  2650. u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
  2651. {
  2652. unsigned int num_trbs_needed;
  2653. /* Make sure the endpoint has been added to xHC schedule */
  2654. switch (ep_state) {
  2655. case EP_STATE_DISABLED:
  2656. /*
  2657. * USB core changed config/interfaces without notifying us,
  2658. * or hardware is reporting the wrong state.
  2659. */
  2660. xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
  2661. return -ENOENT;
  2662. case EP_STATE_ERROR:
  2663. xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
  2664. /* FIXME event handling code for error needs to clear it */
  2665. /* XXX not sure if this should be -ENOENT or not */
  2666. return -EINVAL;
  2667. case EP_STATE_HALTED:
  2668. xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
  2669. case EP_STATE_STOPPED:
  2670. case EP_STATE_RUNNING:
  2671. break;
  2672. default:
  2673. xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
  2674. /*
  2675. * FIXME issue Configure Endpoint command to try to get the HC
  2676. * back into a known state.
  2677. */
  2678. return -EINVAL;
  2679. }
  2680. while (1) {
  2681. if (room_on_ring(xhci, ep_ring, num_trbs))
  2682. break;
  2683. if (ep_ring == xhci->cmd_ring) {
  2684. xhci_err(xhci, "Do not support expand command ring\n");
  2685. return -ENOMEM;
  2686. }
  2687. xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
  2688. "ERROR no room on ep ring, try ring expansion");
  2689. num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
  2690. if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
  2691. mem_flags)) {
  2692. xhci_err(xhci, "Ring expansion failed\n");
  2693. return -ENOMEM;
  2694. }
  2695. }
  2696. if (enqueue_is_link_trb(ep_ring)) {
  2697. struct xhci_ring *ring = ep_ring;
  2698. union xhci_trb *next;
  2699. next = ring->enqueue;
  2700. while (last_trb(xhci, ring, ring->enq_seg, next)) {
  2701. /* If we're not dealing with 0.95 hardware or isoc rings
  2702. * on AMD 0.96 host, clear the chain bit.
  2703. */
  2704. if (!xhci_link_trb_quirk(xhci) &&
  2705. !(ring->type == TYPE_ISOC &&
  2706. (xhci->quirks & XHCI_AMD_0x96_HOST)))
  2707. next->link.control &= cpu_to_le32(~TRB_CHAIN);
  2708. else
  2709. next->link.control |= cpu_to_le32(TRB_CHAIN);
  2710. wmb();
  2711. next->link.control ^= cpu_to_le32(TRB_CYCLE);
  2712. /* Toggle the cycle bit after the last ring segment. */
  2713. if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
  2714. ring->cycle_state = (ring->cycle_state ? 0 : 1);
  2715. }
  2716. ring->enq_seg = ring->enq_seg->next;
  2717. ring->enqueue = ring->enq_seg->trbs;
  2718. next = ring->enqueue;
  2719. }
  2720. }
  2721. return 0;
  2722. }
  2723. static int prepare_transfer(struct xhci_hcd *xhci,
  2724. struct xhci_virt_device *xdev,
  2725. unsigned int ep_index,
  2726. unsigned int stream_id,
  2727. unsigned int num_trbs,
  2728. struct urb *urb,
  2729. unsigned int td_index,
  2730. gfp_t mem_flags)
  2731. {
  2732. int ret;
  2733. struct urb_priv *urb_priv;
  2734. struct xhci_td *td;
  2735. struct xhci_ring *ep_ring;
  2736. struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
  2737. ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
  2738. if (!ep_ring) {
  2739. xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
  2740. stream_id);
  2741. return -EINVAL;
  2742. }
  2743. ret = prepare_ring(xhci, ep_ring,
  2744. le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
  2745. num_trbs, mem_flags);
  2746. if (ret)
  2747. return ret;
  2748. urb_priv = urb->hcpriv;
  2749. td = urb_priv->td[td_index];
  2750. INIT_LIST_HEAD(&td->td_list);
  2751. INIT_LIST_HEAD(&td->cancelled_td_list);
  2752. if (td_index == 0) {
  2753. ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
  2754. if (unlikely(ret))
  2755. return ret;
  2756. }
  2757. td->urb = urb;
  2758. /* Add this TD to the tail of the endpoint ring's TD list */
  2759. list_add_tail(&td->td_list, &ep_ring->td_list);
  2760. td->start_seg = ep_ring->enq_seg;
  2761. td->first_trb = ep_ring->enqueue;
  2762. urb_priv->td[td_index] = td;
  2763. return 0;
  2764. }
  2765. static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
  2766. {
  2767. int num_sgs, num_trbs, running_total, temp, i;
  2768. struct scatterlist *sg;
  2769. sg = NULL;
  2770. num_sgs = urb->num_mapped_sgs;
  2771. temp = urb->transfer_buffer_length;
  2772. num_trbs = 0;
  2773. for_each_sg(urb->sg, sg, num_sgs, i) {
  2774. unsigned int len = sg_dma_len(sg);
  2775. /* Scatter gather list entries may cross 64KB boundaries */
  2776. running_total = TRB_MAX_BUFF_SIZE -
  2777. (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
  2778. running_total &= TRB_MAX_BUFF_SIZE - 1;
  2779. if (running_total != 0)
  2780. num_trbs++;
  2781. /* How many more 64KB chunks to transfer, how many more TRBs? */
  2782. while (running_total < sg_dma_len(sg) && running_total < temp) {
  2783. num_trbs++;
  2784. running_total += TRB_MAX_BUFF_SIZE;
  2785. }
  2786. len = min_t(int, len, temp);
  2787. temp -= len;
  2788. if (temp == 0)
  2789. break;
  2790. }
  2791. return num_trbs;
  2792. }
  2793. static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
  2794. {
  2795. if (num_trbs != 0)
  2796. dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
  2797. "TRBs, %d left\n", __func__,
  2798. urb->ep->desc.bEndpointAddress, num_trbs);
  2799. if (running_total != urb->transfer_buffer_length)
  2800. dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
  2801. "queued %#x (%d), asked for %#x (%d)\n",
  2802. __func__,
  2803. urb->ep->desc.bEndpointAddress,
  2804. running_total, running_total,
  2805. urb->transfer_buffer_length,
  2806. urb->transfer_buffer_length);
  2807. }
  2808. static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
  2809. unsigned int ep_index, unsigned int stream_id, int start_cycle,
  2810. struct xhci_generic_trb *start_trb)
  2811. {
  2812. /*
  2813. * Pass all the TRBs to the hardware at once and make sure this write
  2814. * isn't reordered.
  2815. */
  2816. wmb();
  2817. if (start_cycle)
  2818. start_trb->field[3] |= cpu_to_le32(start_cycle);
  2819. else
  2820. start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
  2821. xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
  2822. }
  2823. /*
  2824. * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
  2825. * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
  2826. * (comprised of sg list entries) can take several service intervals to
  2827. * transmit.
  2828. */
  2829. int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
  2830. struct urb *urb, int slot_id, unsigned int ep_index)
  2831. {
  2832. struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
  2833. xhci->devs[slot_id]->out_ctx, ep_index);
  2834. int xhci_interval;
  2835. int ep_interval;
  2836. xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
  2837. ep_interval = urb->interval;
  2838. /* Convert to microframes */
  2839. if (urb->dev->speed == USB_SPEED_LOW ||
  2840. urb->dev->speed == USB_SPEED_FULL)
  2841. ep_interval *= 8;
  2842. /* FIXME change this to a warning and a suggestion to use the new API
  2843. * to set the polling interval (once the API is added).
  2844. */
  2845. if (xhci_interval != ep_interval) {
  2846. dev_dbg_ratelimited(&urb->dev->dev,
  2847. "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
  2848. ep_interval, ep_interval == 1 ? "" : "s",
  2849. xhci_interval, xhci_interval == 1 ? "" : "s");
  2850. urb->interval = xhci_interval;
  2851. /* Convert back to frames for LS/FS devices */
  2852. if (urb->dev->speed == USB_SPEED_LOW ||
  2853. urb->dev->speed == USB_SPEED_FULL)
  2854. urb->interval /= 8;
  2855. }
  2856. return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
  2857. }
  2858. /*
  2859. * The TD size is the number of bytes remaining in the TD (including this TRB),
  2860. * right shifted by 10.
  2861. * It must fit in bits 21:17, so it can't be bigger than 31.
  2862. */
  2863. static u32 xhci_td_remainder(unsigned int remainder)
  2864. {
  2865. u32 max = (1 << (21 - 17 + 1)) - 1;
  2866. if ((remainder >> 10) >= max)
  2867. return max << 17;
  2868. else
  2869. return (remainder >> 10) << 17;
  2870. }
  2871. /*
  2872. * For xHCI 1.0 host controllers, TD size is the number of max packet sized
  2873. * packets remaining in the TD (*not* including this TRB).
  2874. *
  2875. * Total TD packet count = total_packet_count =
  2876. * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
  2877. *
  2878. * Packets transferred up to and including this TRB = packets_transferred =
  2879. * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
  2880. *
  2881. * TD size = total_packet_count - packets_transferred
  2882. *
  2883. * It must fit in bits 21:17, so it can't be bigger than 31.
  2884. * The last TRB in a TD must have the TD size set to zero.
  2885. */
  2886. static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
  2887. unsigned int total_packet_count, struct urb *urb,
  2888. unsigned int num_trbs_left)
  2889. {
  2890. int packets_transferred;
  2891. /* One TRB with a zero-length data packet. */
  2892. if (num_trbs_left == 0 || (running_total == 0 && trb_buff_len == 0))
  2893. return 0;
  2894. /* All the TRB queueing functions don't count the current TRB in
  2895. * running_total.
  2896. */
  2897. packets_transferred = (running_total + trb_buff_len) /
  2898. GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
  2899. if ((total_packet_count - packets_transferred) > 31)
  2900. return 31 << 17;
  2901. return (total_packet_count - packets_transferred) << 17;
  2902. }
  2903. static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
  2904. struct urb *urb, int slot_id, unsigned int ep_index)
  2905. {
  2906. struct xhci_ring *ep_ring;
  2907. unsigned int num_trbs;
  2908. struct urb_priv *urb_priv;
  2909. struct xhci_td *td;
  2910. struct scatterlist *sg;
  2911. int num_sgs;
  2912. int trb_buff_len, this_sg_len, running_total;
  2913. unsigned int total_packet_count;
  2914. bool first_trb;
  2915. u64 addr;
  2916. bool more_trbs_coming;
  2917. struct xhci_generic_trb *start_trb;
  2918. int start_cycle;
  2919. ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
  2920. if (!ep_ring)
  2921. return -EINVAL;
  2922. num_trbs = count_sg_trbs_needed(xhci, urb);
  2923. num_sgs = urb->num_mapped_sgs;
  2924. total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
  2925. usb_endpoint_maxp(&urb->ep->desc));
  2926. trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
  2927. ep_index, urb->stream_id,
  2928. num_trbs, urb, 0, mem_flags);
  2929. if (trb_buff_len < 0)
  2930. return trb_buff_len;
  2931. urb_priv = urb->hcpriv;
  2932. td = urb_priv->td[0];
  2933. /*
  2934. * Don't give the first TRB to the hardware (by toggling the cycle bit)
  2935. * until we've finished creating all the other TRBs. The ring's cycle
  2936. * state may change as we enqueue the other TRBs, so save it too.
  2937. */
  2938. start_trb = &ep_ring->enqueue->generic;
  2939. start_cycle = ep_ring->cycle_state;
  2940. running_total = 0;
  2941. /*
  2942. * How much data is in the first TRB?
  2943. *
  2944. * There are three forces at work for TRB buffer pointers and lengths:
  2945. * 1. We don't want to walk off the end of this sg-list entry buffer.
  2946. * 2. The transfer length that the driver requested may be smaller than
  2947. * the amount of memory allocated for this scatter-gather list.
  2948. * 3. TRBs buffers can't cross 64KB boundaries.
  2949. */
  2950. sg = urb->sg;
  2951. addr = (u64) sg_dma_address(sg);
  2952. this_sg_len = sg_dma_len(sg);
  2953. trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
  2954. trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
  2955. if (trb_buff_len > urb->transfer_buffer_length)
  2956. trb_buff_len = urb->transfer_buffer_length;
  2957. first_trb = true;
  2958. /* Queue the first TRB, even if it's zero-length */
  2959. do {
  2960. u32 field = 0;
  2961. u32 length_field = 0;
  2962. u32 remainder = 0;
  2963. /* Don't change the cycle bit of the first TRB until later */
  2964. if (first_trb) {
  2965. first_trb = false;
  2966. if (start_cycle == 0)
  2967. field |= 0x1;
  2968. } else
  2969. field |= ep_ring->cycle_state;
  2970. /* Chain all the TRBs together; clear the chain bit in the last
  2971. * TRB to indicate it's the last TRB in the chain.
  2972. */
  2973. if (num_trbs > 1) {
  2974. field |= TRB_CHAIN;
  2975. } else {
  2976. /* FIXME - add check for ZERO_PACKET flag before this */
  2977. td->last_trb = ep_ring->enqueue;
  2978. field |= TRB_IOC;
  2979. }
  2980. /* Only set interrupt on short packet for IN endpoints */
  2981. if (usb_urb_dir_in(urb))
  2982. field |= TRB_ISP;
  2983. if (TRB_MAX_BUFF_SIZE -
  2984. (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
  2985. xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
  2986. xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
  2987. (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
  2988. (unsigned int) addr + trb_buff_len);
  2989. }
  2990. /* Set the TRB length, TD size, and interrupter fields. */
  2991. if (xhci->hci_version < 0x100) {
  2992. remainder = xhci_td_remainder(
  2993. urb->transfer_buffer_length -
  2994. running_total);
  2995. } else {
  2996. remainder = xhci_v1_0_td_remainder(running_total,
  2997. trb_buff_len, total_packet_count, urb,
  2998. num_trbs - 1);
  2999. }
  3000. length_field = TRB_LEN(trb_buff_len) |
  3001. remainder |
  3002. TRB_INTR_TARGET(0);
  3003. if (num_trbs > 1)
  3004. more_trbs_coming = true;
  3005. else
  3006. more_trbs_coming = false;
  3007. queue_trb(xhci, ep_ring, more_trbs_coming,
  3008. lower_32_bits(addr),
  3009. upper_32_bits(addr),
  3010. length_field,
  3011. field | TRB_TYPE(TRB_NORMAL));
  3012. --num_trbs;
  3013. running_total += trb_buff_len;
  3014. /* Calculate length for next transfer --
  3015. * Are we done queueing all the TRBs for this sg entry?
  3016. */
  3017. this_sg_len -= trb_buff_len;
  3018. if (this_sg_len == 0) {
  3019. --num_sgs;
  3020. if (num_sgs == 0)
  3021. break;
  3022. sg = sg_next(sg);
  3023. addr = (u64) sg_dma_address(sg);
  3024. this_sg_len = sg_dma_len(sg);
  3025. } else {
  3026. addr += trb_buff_len;
  3027. }
  3028. trb_buff_len = TRB_MAX_BUFF_SIZE -
  3029. (addr & (TRB_MAX_BUFF_SIZE - 1));
  3030. trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
  3031. if (running_total + trb_buff_len > urb->transfer_buffer_length)
  3032. trb_buff_len =
  3033. urb->transfer_buffer_length - running_total;
  3034. } while (running_total < urb->transfer_buffer_length);
  3035. check_trb_math(urb, num_trbs, running_total);
  3036. giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
  3037. start_cycle, start_trb);
  3038. return 0;
  3039. }
  3040. /* This is very similar to what ehci-q.c qtd_fill() does */
  3041. int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
  3042. struct urb *urb, int slot_id, unsigned int ep_index)
  3043. {
  3044. struct xhci_ring *ep_ring;
  3045. struct urb_priv *urb_priv;
  3046. struct xhci_td *td;
  3047. int num_trbs;
  3048. struct xhci_generic_trb *start_trb;
  3049. bool first_trb;
  3050. bool more_trbs_coming;
  3051. int start_cycle;
  3052. u32 field, length_field;
  3053. int running_total, trb_buff_len, ret;
  3054. unsigned int total_packet_count;
  3055. u64 addr;
  3056. if (urb->num_sgs)
  3057. return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
  3058. ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
  3059. if (!ep_ring)
  3060. return -EINVAL;
  3061. num_trbs = 0;
  3062. /* How much data is (potentially) left before the 64KB boundary? */
  3063. running_total = TRB_MAX_BUFF_SIZE -
  3064. (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
  3065. running_total &= TRB_MAX_BUFF_SIZE - 1;
  3066. /* If there's some data on this 64KB chunk, or we have to send a
  3067. * zero-length transfer, we need at least one TRB
  3068. */
  3069. if (running_total != 0 || urb->transfer_buffer_length == 0)
  3070. num_trbs++;
  3071. /* How many more 64KB chunks to transfer, how many more TRBs? */
  3072. while (running_total < urb->transfer_buffer_length) {
  3073. num_trbs++;
  3074. running_total += TRB_MAX_BUFF_SIZE;
  3075. }
  3076. /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
  3077. ret = prepare_transfer(xhci, xhci->devs[slot_id],
  3078. ep_index, urb->stream_id,
  3079. num_trbs, urb, 0, mem_flags);
  3080. if (ret < 0)
  3081. return ret;
  3082. urb_priv = urb->hcpriv;
  3083. td = urb_priv->td[0];
  3084. /*
  3085. * Don't give the first TRB to the hardware (by toggling the cycle bit)
  3086. * until we've finished creating all the other TRBs. The ring's cycle
  3087. * state may change as we enqueue the other TRBs, so save it too.
  3088. */
  3089. start_trb = &ep_ring->enqueue->generic;
  3090. start_cycle = ep_ring->cycle_state;
  3091. running_total = 0;
  3092. total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
  3093. usb_endpoint_maxp(&urb->ep->desc));
  3094. /* How much data is in the first TRB? */
  3095. addr = (u64) urb->transfer_dma;
  3096. trb_buff_len = TRB_MAX_BUFF_SIZE -
  3097. (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
  3098. if (trb_buff_len > urb->transfer_buffer_length)
  3099. trb_buff_len = urb->transfer_buffer_length;
  3100. first_trb = true;
  3101. /* Queue the first TRB, even if it's zero-length */
  3102. do {
  3103. u32 remainder = 0;
  3104. field = 0;
  3105. /* Don't change the cycle bit of the first TRB until later */
  3106. if (first_trb) {
  3107. first_trb = false;
  3108. if (start_cycle == 0)
  3109. field |= 0x1;
  3110. } else
  3111. field |= ep_ring->cycle_state;
  3112. /* Chain all the TRBs together; clear the chain bit in the last
  3113. * TRB to indicate it's the last TRB in the chain.
  3114. */
  3115. if (num_trbs > 1) {
  3116. field |= TRB_CHAIN;
  3117. } else {
  3118. /* FIXME - add check for ZERO_PACKET flag before this */
  3119. td->last_trb = ep_ring->enqueue;
  3120. field |= TRB_IOC;
  3121. }
  3122. /* Only set interrupt on short packet for IN endpoints */
  3123. if (usb_urb_dir_in(urb))
  3124. field |= TRB_ISP;
  3125. /* Set the TRB length, TD size, and interrupter fields. */
  3126. if (xhci->hci_version < 0x100) {
  3127. remainder = xhci_td_remainder(
  3128. urb->transfer_buffer_length -
  3129. running_total);
  3130. } else {
  3131. remainder = xhci_v1_0_td_remainder(running_total,
  3132. trb_buff_len, total_packet_count, urb,
  3133. num_trbs - 1);
  3134. }
  3135. length_field = TRB_LEN(trb_buff_len) |
  3136. remainder |
  3137. TRB_INTR_TARGET(0);
  3138. if (num_trbs > 1)
  3139. more_trbs_coming = true;
  3140. else
  3141. more_trbs_coming = false;
  3142. queue_trb(xhci, ep_ring, more_trbs_coming,
  3143. lower_32_bits(addr),
  3144. upper_32_bits(addr),
  3145. length_field,
  3146. field | TRB_TYPE(TRB_NORMAL));
  3147. --num_trbs;
  3148. running_total += trb_buff_len;
  3149. /* Calculate length for next transfer */
  3150. addr += trb_buff_len;
  3151. trb_buff_len = urb->transfer_buffer_length - running_total;
  3152. if (trb_buff_len > TRB_MAX_BUFF_SIZE)
  3153. trb_buff_len = TRB_MAX_BUFF_SIZE;
  3154. } while (running_total < urb->transfer_buffer_length);
  3155. check_trb_math(urb, num_trbs, running_total);
  3156. giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
  3157. start_cycle, start_trb);
  3158. return 0;
  3159. }
  3160. /* Caller must have locked xhci->lock */
  3161. int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
  3162. struct urb *urb, int slot_id, unsigned int ep_index)
  3163. {
  3164. struct xhci_ring *ep_ring;
  3165. int num_trbs;
  3166. int ret;
  3167. struct usb_ctrlrequest *setup;
  3168. struct xhci_generic_trb *start_trb;
  3169. int start_cycle;
  3170. u32 field, length_field;
  3171. struct urb_priv *urb_priv;
  3172. struct xhci_td *td;
  3173. ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
  3174. if (!ep_ring)
  3175. return -EINVAL;
  3176. /*
  3177. * Need to copy setup packet into setup TRB, so we can't use the setup
  3178. * DMA address.
  3179. */
  3180. if (!urb->setup_packet)
  3181. return -EINVAL;
  3182. /* 1 TRB for setup, 1 for status */
  3183. num_trbs = 2;
  3184. /*
  3185. * Don't need to check if we need additional event data and normal TRBs,
  3186. * since data in control transfers will never get bigger than 16MB
  3187. * XXX: can we get a buffer that crosses 64KB boundaries?
  3188. */
  3189. if (urb->transfer_buffer_length > 0)
  3190. num_trbs++;
  3191. ret = prepare_transfer(xhci, xhci->devs[slot_id],
  3192. ep_index, urb->stream_id,
  3193. num_trbs, urb, 0, mem_flags);
  3194. if (ret < 0)
  3195. return ret;
  3196. urb_priv = urb->hcpriv;
  3197. td = urb_priv->td[0];
  3198. /*
  3199. * Don't give the first TRB to the hardware (by toggling the cycle bit)
  3200. * until we've finished creating all the other TRBs. The ring's cycle
  3201. * state may change as we enqueue the other TRBs, so save it too.
  3202. */
  3203. start_trb = &ep_ring->enqueue->generic;
  3204. start_cycle = ep_ring->cycle_state;
  3205. /* Queue setup TRB - see section 6.4.1.2.1 */
  3206. /* FIXME better way to translate setup_packet into two u32 fields? */
  3207. setup = (struct usb_ctrlrequest *) urb->setup_packet;
  3208. field = 0;
  3209. field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
  3210. if (start_cycle == 0)
  3211. field |= 0x1;
  3212. /* xHCI 1.0 6.4.1.2.1: Transfer Type field */
  3213. if (xhci->hci_version == 0x100) {
  3214. if (urb->transfer_buffer_length > 0) {
  3215. if (setup->bRequestType & USB_DIR_IN)
  3216. field |= TRB_TX_TYPE(TRB_DATA_IN);
  3217. else
  3218. field |= TRB_TX_TYPE(TRB_DATA_OUT);
  3219. }
  3220. }
  3221. queue_trb(xhci, ep_ring, true,
  3222. setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
  3223. le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
  3224. TRB_LEN(8) | TRB_INTR_TARGET(0),
  3225. /* Immediate data in pointer */
  3226. field);
  3227. /* If there's data, queue data TRBs */
  3228. /* Only set interrupt on short packet for IN endpoints */
  3229. if (usb_urb_dir_in(urb))
  3230. field = TRB_ISP | TRB_TYPE(TRB_DATA);
  3231. else
  3232. field = TRB_TYPE(TRB_DATA);
  3233. length_field = TRB_LEN(urb->transfer_buffer_length) |
  3234. xhci_td_remainder(urb->transfer_buffer_length) |
  3235. TRB_INTR_TARGET(0);
  3236. if (urb->transfer_buffer_length > 0) {
  3237. if (setup->bRequestType & USB_DIR_IN)
  3238. field |= TRB_DIR_IN;
  3239. queue_trb(xhci, ep_ring, true,
  3240. lower_32_bits(urb->transfer_dma),
  3241. upper_32_bits(urb->transfer_dma),
  3242. length_field,
  3243. field | ep_ring->cycle_state);
  3244. }
  3245. /* Save the DMA address of the last TRB in the TD */
  3246. td->last_trb = ep_ring->enqueue;
  3247. /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
  3248. /* If the device sent data, the status stage is an OUT transfer */
  3249. if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
  3250. field = 0;
  3251. else
  3252. field = TRB_DIR_IN;
  3253. queue_trb(xhci, ep_ring, false,
  3254. 0,
  3255. 0,
  3256. TRB_INTR_TARGET(0),
  3257. /* Event on completion */
  3258. field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
  3259. giveback_first_trb(xhci, slot_id, ep_index, 0,
  3260. start_cycle, start_trb);
  3261. return 0;
  3262. }
  3263. static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
  3264. struct urb *urb, int i)
  3265. {
  3266. int num_trbs = 0;
  3267. u64 addr, td_len;
  3268. addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
  3269. td_len = urb->iso_frame_desc[i].length;
  3270. num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
  3271. TRB_MAX_BUFF_SIZE);
  3272. if (num_trbs == 0)
  3273. num_trbs++;
  3274. return num_trbs;
  3275. }
  3276. /*
  3277. * The transfer burst count field of the isochronous TRB defines the number of
  3278. * bursts that are required to move all packets in this TD. Only SuperSpeed
  3279. * devices can burst up to bMaxBurst number of packets per service interval.
  3280. * This field is zero based, meaning a value of zero in the field means one
  3281. * burst. Basically, for everything but SuperSpeed devices, this field will be
  3282. * zero. Only xHCI 1.0 host controllers support this field.
  3283. */
  3284. static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
  3285. struct usb_device *udev,
  3286. struct urb *urb, unsigned int total_packet_count)
  3287. {
  3288. unsigned int max_burst;
  3289. if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
  3290. return 0;
  3291. max_burst = urb->ep->ss_ep_comp.bMaxBurst;
  3292. return roundup(total_packet_count, max_burst + 1) - 1;
  3293. }
  3294. /*
  3295. * Returns the number of packets in the last "burst" of packets. This field is
  3296. * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
  3297. * the last burst packet count is equal to the total number of packets in the
  3298. * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
  3299. * must contain (bMaxBurst + 1) number of packets, but the last burst can
  3300. * contain 1 to (bMaxBurst + 1) packets.
  3301. */
  3302. static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
  3303. struct usb_device *udev,
  3304. struct urb *urb, unsigned int total_packet_count)
  3305. {
  3306. unsigned int max_burst;
  3307. unsigned int residue;
  3308. if (xhci->hci_version < 0x100)
  3309. return 0;
  3310. switch (udev->speed) {
  3311. case USB_SPEED_SUPER:
  3312. /* bMaxBurst is zero based: 0 means 1 packet per burst */
  3313. max_burst = urb->ep->ss_ep_comp.bMaxBurst;
  3314. residue = total_packet_count % (max_burst + 1);
  3315. /* If residue is zero, the last burst contains (max_burst + 1)
  3316. * number of packets, but the TLBPC field is zero-based.
  3317. */
  3318. if (residue == 0)
  3319. return max_burst;
  3320. return residue - 1;
  3321. default:
  3322. if (total_packet_count == 0)
  3323. return 0;
  3324. return total_packet_count - 1;
  3325. }
  3326. }
  3327. /* This is for isoc transfer */
  3328. static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
  3329. struct urb *urb, int slot_id, unsigned int ep_index)
  3330. {
  3331. struct xhci_ring *ep_ring;
  3332. struct urb_priv *urb_priv;
  3333. struct xhci_td *td;
  3334. int num_tds, trbs_per_td;
  3335. struct xhci_generic_trb *start_trb;
  3336. bool first_trb;
  3337. int start_cycle;
  3338. u32 field, length_field;
  3339. int running_total, trb_buff_len, td_len, td_remain_len, ret;
  3340. u64 start_addr, addr;
  3341. int i, j;
  3342. bool more_trbs_coming;
  3343. ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
  3344. num_tds = urb->number_of_packets;
  3345. if (num_tds < 1) {
  3346. xhci_dbg(xhci, "Isoc URB with zero packets?\n");
  3347. return -EINVAL;
  3348. }
  3349. start_addr = (u64) urb->transfer_dma;
  3350. start_trb = &ep_ring->enqueue->generic;
  3351. start_cycle = ep_ring->cycle_state;
  3352. urb_priv = urb->hcpriv;
  3353. /* Queue the first TRB, even if it's zero-length */
  3354. for (i = 0; i < num_tds; i++) {
  3355. unsigned int total_packet_count;
  3356. unsigned int burst_count;
  3357. unsigned int residue;
  3358. first_trb = true;
  3359. running_total = 0;
  3360. addr = start_addr + urb->iso_frame_desc[i].offset;
  3361. td_len = urb->iso_frame_desc[i].length;
  3362. td_remain_len = td_len;
  3363. total_packet_count = DIV_ROUND_UP(td_len,
  3364. GET_MAX_PACKET(
  3365. usb_endpoint_maxp(&urb->ep->desc)));
  3366. /* A zero-length transfer still involves at least one packet. */
  3367. if (total_packet_count == 0)
  3368. total_packet_count++;
  3369. burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
  3370. total_packet_count);
  3371. residue = xhci_get_last_burst_packet_count(xhci,
  3372. urb->dev, urb, total_packet_count);
  3373. trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
  3374. ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
  3375. urb->stream_id, trbs_per_td, urb, i, mem_flags);
  3376. if (ret < 0) {
  3377. if (i == 0)
  3378. return ret;
  3379. goto cleanup;
  3380. }
  3381. td = urb_priv->td[i];
  3382. for (j = 0; j < trbs_per_td; j++) {
  3383. u32 remainder = 0;
  3384. field = 0;
  3385. if (first_trb) {
  3386. field = TRB_TBC(burst_count) |
  3387. TRB_TLBPC(residue);
  3388. /* Queue the isoc TRB */
  3389. field |= TRB_TYPE(TRB_ISOC);
  3390. /* Assume URB_ISO_ASAP is set */
  3391. field |= TRB_SIA;
  3392. if (i == 0) {
  3393. if (start_cycle == 0)
  3394. field |= 0x1;
  3395. } else
  3396. field |= ep_ring->cycle_state;
  3397. first_trb = false;
  3398. } else {
  3399. /* Queue other normal TRBs */
  3400. field |= TRB_TYPE(TRB_NORMAL);
  3401. field |= ep_ring->cycle_state;
  3402. }
  3403. /* Only set interrupt on short packet for IN EPs */
  3404. if (usb_urb_dir_in(urb))
  3405. field |= TRB_ISP;
  3406. /* Chain all the TRBs together; clear the chain bit in
  3407. * the last TRB to indicate it's the last TRB in the
  3408. * chain.
  3409. */
  3410. if (j < trbs_per_td - 1) {
  3411. field |= TRB_CHAIN;
  3412. more_trbs_coming = true;
  3413. } else {
  3414. td->last_trb = ep_ring->enqueue;
  3415. field |= TRB_IOC;
  3416. if (xhci->hci_version == 0x100 &&
  3417. !(xhci->quirks &
  3418. XHCI_AVOID_BEI)) {
  3419. /* Set BEI bit except for the last td */
  3420. if (i < num_tds - 1)
  3421. field |= TRB_BEI;
  3422. }
  3423. more_trbs_coming = false;
  3424. }
  3425. /* Calculate TRB length */
  3426. trb_buff_len = TRB_MAX_BUFF_SIZE -
  3427. (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
  3428. if (trb_buff_len > td_remain_len)
  3429. trb_buff_len = td_remain_len;
  3430. /* Set the TRB length, TD size, & interrupter fields. */
  3431. if (xhci->hci_version < 0x100) {
  3432. remainder = xhci_td_remainder(
  3433. td_len - running_total);
  3434. } else {
  3435. remainder = xhci_v1_0_td_remainder(
  3436. running_total, trb_buff_len,
  3437. total_packet_count, urb,
  3438. (trbs_per_td - j - 1));
  3439. }
  3440. length_field = TRB_LEN(trb_buff_len) |
  3441. remainder |
  3442. TRB_INTR_TARGET(0);
  3443. queue_trb(xhci, ep_ring, more_trbs_coming,
  3444. lower_32_bits(addr),
  3445. upper_32_bits(addr),
  3446. length_field,
  3447. field);
  3448. running_total += trb_buff_len;
  3449. addr += trb_buff_len;
  3450. td_remain_len -= trb_buff_len;
  3451. }
  3452. /* Check TD length */
  3453. if (running_total != td_len) {
  3454. xhci_err(xhci, "ISOC TD length unmatch\n");
  3455. ret = -EINVAL;
  3456. goto cleanup;
  3457. }
  3458. }
  3459. if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
  3460. if (xhci->quirks & XHCI_AMD_PLL_FIX)
  3461. usb_amd_quirk_pll_disable();
  3462. }
  3463. xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
  3464. giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
  3465. start_cycle, start_trb);
  3466. return 0;
  3467. cleanup:
  3468. /* Clean up a partially enqueued isoc transfer. */
  3469. for (i--; i >= 0; i--)
  3470. list_del_init(&urb_priv->td[i]->td_list);
  3471. /* Use the first TD as a temporary variable to turn the TDs we've queued
  3472. * into No-ops with a software-owned cycle bit. That way the hardware
  3473. * won't accidentally start executing bogus TDs when we partially
  3474. * overwrite them. td->first_trb and td->start_seg are already set.
  3475. */
  3476. urb_priv->td[0]->last_trb = ep_ring->enqueue;
  3477. /* Every TRB except the first & last will have its cycle bit flipped. */
  3478. td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
  3479. /* Reset the ring enqueue back to the first TRB and its cycle bit. */
  3480. ep_ring->enqueue = urb_priv->td[0]->first_trb;
  3481. ep_ring->enq_seg = urb_priv->td[0]->start_seg;
  3482. ep_ring->cycle_state = start_cycle;
  3483. ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
  3484. usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
  3485. return ret;
  3486. }
  3487. /*
  3488. * Check transfer ring to guarantee there is enough room for the urb.
  3489. * Update ISO URB start_frame and interval.
  3490. * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
  3491. * update the urb->start_frame by now.
  3492. * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
  3493. */
  3494. int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
  3495. struct urb *urb, int slot_id, unsigned int ep_index)
  3496. {
  3497. struct xhci_virt_device *xdev;
  3498. struct xhci_ring *ep_ring;
  3499. struct xhci_ep_ctx *ep_ctx;
  3500. int start_frame;
  3501. int xhci_interval;
  3502. int ep_interval;
  3503. int num_tds, num_trbs, i;
  3504. int ret;
  3505. xdev = xhci->devs[slot_id];
  3506. ep_ring = xdev->eps[ep_index].ring;
  3507. ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
  3508. num_trbs = 0;
  3509. num_tds = urb->number_of_packets;
  3510. for (i = 0; i < num_tds; i++)
  3511. num_trbs += count_isoc_trbs_needed(xhci, urb, i);
  3512. /* Check the ring to guarantee there is enough room for the whole urb.
  3513. * Do not insert any td of the urb to the ring if the check failed.
  3514. */
  3515. ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
  3516. num_trbs, mem_flags);
  3517. if (ret)
  3518. return ret;
  3519. start_frame = xhci_readl(xhci, &xhci->run_regs->microframe_index);
  3520. start_frame &= 0x3fff;
  3521. urb->start_frame = start_frame;
  3522. if (urb->dev->speed == USB_SPEED_LOW ||
  3523. urb->dev->speed == USB_SPEED_FULL)
  3524. urb->start_frame >>= 3;
  3525. xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
  3526. ep_interval = urb->interval;
  3527. /* Convert to microframes */
  3528. if (urb->dev->speed == USB_SPEED_LOW ||
  3529. urb->dev->speed == USB_SPEED_FULL)
  3530. ep_interval *= 8;
  3531. /* FIXME change this to a warning and a suggestion to use the new API
  3532. * to set the polling interval (once the API is added).
  3533. */
  3534. if (xhci_interval != ep_interval) {
  3535. dev_dbg_ratelimited(&urb->dev->dev,
  3536. "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
  3537. ep_interval, ep_interval == 1 ? "" : "s",
  3538. xhci_interval, xhci_interval == 1 ? "" : "s");
  3539. urb->interval = xhci_interval;
  3540. /* Convert back to frames for LS/FS devices */
  3541. if (urb->dev->speed == USB_SPEED_LOW ||
  3542. urb->dev->speed == USB_SPEED_FULL)
  3543. urb->interval /= 8;
  3544. }
  3545. ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
  3546. return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
  3547. }
  3548. /**** Command Ring Operations ****/
  3549. /* Generic function for queueing a command TRB on the command ring.
  3550. * Check to make sure there's room on the command ring for one command TRB.
  3551. * Also check that there's room reserved for commands that must not fail.
  3552. * If this is a command that must not fail, meaning command_must_succeed = TRUE,
  3553. * then only check for the number of reserved spots.
  3554. * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
  3555. * because the command event handler may want to resubmit a failed command.
  3556. */
  3557. static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2,
  3558. u32 field3, u32 field4, bool command_must_succeed)
  3559. {
  3560. int reserved_trbs = xhci->cmd_ring_reserved_trbs;
  3561. int ret;
  3562. if (!command_must_succeed)
  3563. reserved_trbs++;
  3564. ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
  3565. reserved_trbs, GFP_ATOMIC);
  3566. if (ret < 0) {
  3567. xhci_err(xhci, "ERR: No room for command on command ring\n");
  3568. if (command_must_succeed)
  3569. xhci_err(xhci, "ERR: Reserved TRB counting for "
  3570. "unfailable commands failed.\n");
  3571. return ret;
  3572. }
  3573. queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
  3574. field4 | xhci->cmd_ring->cycle_state);
  3575. return 0;
  3576. }
  3577. /* Queue a slot enable or disable request on the command ring */
  3578. int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id)
  3579. {
  3580. return queue_command(xhci, 0, 0, 0,
  3581. TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
  3582. }
  3583. /* Queue an address device command TRB */
  3584. int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
  3585. u32 slot_id)
  3586. {
  3587. return queue_command(xhci, lower_32_bits(in_ctx_ptr),
  3588. upper_32_bits(in_ctx_ptr), 0,
  3589. TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id),
  3590. false);
  3591. }
  3592. int xhci_queue_vendor_command(struct xhci_hcd *xhci,
  3593. u32 field1, u32 field2, u32 field3, u32 field4)
  3594. {
  3595. return queue_command(xhci, field1, field2, field3, field4, false);
  3596. }
  3597. /* Queue a reset device command TRB */
  3598. int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id)
  3599. {
  3600. return queue_command(xhci, 0, 0, 0,
  3601. TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
  3602. false);
  3603. }
  3604. /* Queue a configure endpoint command TRB */
  3605. int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
  3606. u32 slot_id, bool command_must_succeed)
  3607. {
  3608. return queue_command(xhci, lower_32_bits(in_ctx_ptr),
  3609. upper_32_bits(in_ctx_ptr), 0,
  3610. TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
  3611. command_must_succeed);
  3612. }
  3613. /* Queue an evaluate context command TRB */
  3614. int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
  3615. u32 slot_id, bool command_must_succeed)
  3616. {
  3617. return queue_command(xhci, lower_32_bits(in_ctx_ptr),
  3618. upper_32_bits(in_ctx_ptr), 0,
  3619. TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
  3620. command_must_succeed);
  3621. }
  3622. /*
  3623. * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
  3624. * activity on an endpoint that is about to be suspended.
  3625. */
  3626. int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
  3627. unsigned int ep_index, int suspend)
  3628. {
  3629. u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
  3630. u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
  3631. u32 type = TRB_TYPE(TRB_STOP_RING);
  3632. u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
  3633. return queue_command(xhci, 0, 0, 0,
  3634. trb_slot_id | trb_ep_index | type | trb_suspend, false);
  3635. }
  3636. /* Set Transfer Ring Dequeue Pointer command.
  3637. * This should not be used for endpoints that have streams enabled.
  3638. */
  3639. static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
  3640. unsigned int ep_index, unsigned int stream_id,
  3641. struct xhci_segment *deq_seg,
  3642. union xhci_trb *deq_ptr, u32 cycle_state)
  3643. {
  3644. dma_addr_t addr;
  3645. u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
  3646. u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
  3647. u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
  3648. u32 type = TRB_TYPE(TRB_SET_DEQ);
  3649. struct xhci_virt_ep *ep;
  3650. addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
  3651. if (addr == 0) {
  3652. xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
  3653. xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
  3654. deq_seg, deq_ptr);
  3655. return 0;
  3656. }
  3657. ep = &xhci->devs[slot_id]->eps[ep_index];
  3658. if ((ep->ep_state & SET_DEQ_PENDING)) {
  3659. xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
  3660. xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
  3661. return 0;
  3662. }
  3663. ep->queued_deq_seg = deq_seg;
  3664. ep->queued_deq_ptr = deq_ptr;
  3665. return queue_command(xhci, lower_32_bits(addr) | cycle_state,
  3666. upper_32_bits(addr), trb_stream_id,
  3667. trb_slot_id | trb_ep_index | type, false);
  3668. }
  3669. int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
  3670. unsigned int ep_index)
  3671. {
  3672. u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
  3673. u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
  3674. u32 type = TRB_TYPE(TRB_RESET_EP);
  3675. return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type,
  3676. false);
  3677. }