mv_u3d_core.c 51 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079
  1. /*
  2. * Copyright (C) 2011 Marvell International Ltd. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. */
  8. #include <linux/module.h>
  9. #include <linux/dma-mapping.h>
  10. #include <linux/dmapool.h>
  11. #include <linux/kernel.h>
  12. #include <linux/delay.h>
  13. #include <linux/ioport.h>
  14. #include <linux/sched.h>
  15. #include <linux/slab.h>
  16. #include <linux/errno.h>
  17. #include <linux/init.h>
  18. #include <linux/timer.h>
  19. #include <linux/list.h>
  20. #include <linux/notifier.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/moduleparam.h>
  23. #include <linux/device.h>
  24. #include <linux/usb/ch9.h>
  25. #include <linux/usb/gadget.h>
  26. #include <linux/pm.h>
  27. #include <linux/io.h>
  28. #include <linux/irq.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/platform_data/mv_usb.h>
  31. #include <linux/clk.h>
  32. #include "mv_u3d.h"
  33. #define DRIVER_DESC "Marvell PXA USB3.0 Device Controller driver"
  34. static const char driver_name[] = "mv_u3d";
  35. static const char driver_desc[] = DRIVER_DESC;
  36. static void mv_u3d_nuke(struct mv_u3d_ep *ep, int status);
  37. static void mv_u3d_stop_activity(struct mv_u3d *u3d,
  38. struct usb_gadget_driver *driver);
  39. /* for endpoint 0 operations */
  40. static const struct usb_endpoint_descriptor mv_u3d_ep0_desc = {
  41. .bLength = USB_DT_ENDPOINT_SIZE,
  42. .bDescriptorType = USB_DT_ENDPOINT,
  43. .bEndpointAddress = 0,
  44. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  45. .wMaxPacketSize = MV_U3D_EP0_MAX_PKT_SIZE,
  46. };
  47. static void mv_u3d_ep0_reset(struct mv_u3d *u3d)
  48. {
  49. struct mv_u3d_ep *ep;
  50. u32 epxcr;
  51. int i;
  52. for (i = 0; i < 2; i++) {
  53. ep = &u3d->eps[i];
  54. ep->u3d = u3d;
  55. /* ep0 ep context, ep0 in and out share the same ep context */
  56. ep->ep_context = &u3d->ep_context[1];
  57. }
  58. /* reset ep state machine */
  59. /* reset ep0 out */
  60. epxcr = ioread32(&u3d->vuc_regs->epcr[0].epxoutcr0);
  61. epxcr |= MV_U3D_EPXCR_EP_INIT;
  62. iowrite32(epxcr, &u3d->vuc_regs->epcr[0].epxoutcr0);
  63. udelay(5);
  64. epxcr &= ~MV_U3D_EPXCR_EP_INIT;
  65. iowrite32(epxcr, &u3d->vuc_regs->epcr[0].epxoutcr0);
  66. epxcr = ((MV_U3D_EP0_MAX_PKT_SIZE
  67. << MV_U3D_EPXCR_MAX_PACKET_SIZE_SHIFT)
  68. | (1 << MV_U3D_EPXCR_MAX_BURST_SIZE_SHIFT)
  69. | (1 << MV_U3D_EPXCR_EP_ENABLE_SHIFT)
  70. | MV_U3D_EPXCR_EP_TYPE_CONTROL);
  71. iowrite32(epxcr, &u3d->vuc_regs->epcr[0].epxoutcr1);
  72. /* reset ep0 in */
  73. epxcr = ioread32(&u3d->vuc_regs->epcr[0].epxincr0);
  74. epxcr |= MV_U3D_EPXCR_EP_INIT;
  75. iowrite32(epxcr, &u3d->vuc_regs->epcr[0].epxincr0);
  76. udelay(5);
  77. epxcr &= ~MV_U3D_EPXCR_EP_INIT;
  78. iowrite32(epxcr, &u3d->vuc_regs->epcr[0].epxincr0);
  79. epxcr = ((MV_U3D_EP0_MAX_PKT_SIZE
  80. << MV_U3D_EPXCR_MAX_PACKET_SIZE_SHIFT)
  81. | (1 << MV_U3D_EPXCR_MAX_BURST_SIZE_SHIFT)
  82. | (1 << MV_U3D_EPXCR_EP_ENABLE_SHIFT)
  83. | MV_U3D_EPXCR_EP_TYPE_CONTROL);
  84. iowrite32(epxcr, &u3d->vuc_regs->epcr[0].epxincr1);
  85. }
  86. static void mv_u3d_ep0_stall(struct mv_u3d *u3d)
  87. {
  88. u32 tmp;
  89. dev_dbg(u3d->dev, "%s\n", __func__);
  90. /* set TX and RX to stall */
  91. tmp = ioread32(&u3d->vuc_regs->epcr[0].epxoutcr0);
  92. tmp |= MV_U3D_EPXCR_EP_HALT;
  93. iowrite32(tmp, &u3d->vuc_regs->epcr[0].epxoutcr0);
  94. tmp = ioread32(&u3d->vuc_regs->epcr[0].epxincr0);
  95. tmp |= MV_U3D_EPXCR_EP_HALT;
  96. iowrite32(tmp, &u3d->vuc_regs->epcr[0].epxincr0);
  97. /* update ep0 state */
  98. u3d->ep0_state = MV_U3D_WAIT_FOR_SETUP;
  99. u3d->ep0_dir = MV_U3D_EP_DIR_OUT;
  100. }
  101. static int mv_u3d_process_ep_req(struct mv_u3d *u3d, int index,
  102. struct mv_u3d_req *curr_req)
  103. {
  104. struct mv_u3d_trb *curr_trb;
  105. dma_addr_t cur_deq_lo;
  106. struct mv_u3d_ep_context *curr_ep_context;
  107. int trb_complete, actual, remaining_length = 0;
  108. int direction, ep_num;
  109. int retval = 0;
  110. u32 tmp, status, length;
  111. curr_ep_context = &u3d->ep_context[index];
  112. direction = index % 2;
  113. ep_num = index / 2;
  114. trb_complete = 0;
  115. actual = curr_req->req.length;
  116. while (!list_empty(&curr_req->trb_list)) {
  117. curr_trb = list_entry(curr_req->trb_list.next,
  118. struct mv_u3d_trb, trb_list);
  119. if (!curr_trb->trb_hw->ctrl.own) {
  120. dev_err(u3d->dev, "%s, TRB own error!\n",
  121. u3d->eps[index].name);
  122. return 1;
  123. }
  124. curr_trb->trb_hw->ctrl.own = 0;
  125. if (direction == MV_U3D_EP_DIR_OUT) {
  126. tmp = ioread32(&u3d->vuc_regs->rxst[ep_num].statuslo);
  127. cur_deq_lo =
  128. ioread32(&u3d->vuc_regs->rxst[ep_num].curdeqlo);
  129. } else {
  130. tmp = ioread32(&u3d->vuc_regs->txst[ep_num].statuslo);
  131. cur_deq_lo =
  132. ioread32(&u3d->vuc_regs->txst[ep_num].curdeqlo);
  133. }
  134. status = tmp >> MV_U3D_XFERSTATUS_COMPLETE_SHIFT;
  135. length = tmp & MV_U3D_XFERSTATUS_TRB_LENGTH_MASK;
  136. if (status == MV_U3D_COMPLETE_SUCCESS ||
  137. (status == MV_U3D_COMPLETE_SHORT_PACKET &&
  138. direction == MV_U3D_EP_DIR_OUT)) {
  139. remaining_length += length;
  140. actual -= remaining_length;
  141. } else {
  142. dev_err(u3d->dev,
  143. "complete_tr error: ep=%d %s: error = 0x%x\n",
  144. index >> 1, direction ? "SEND" : "RECV",
  145. status);
  146. retval = -EPROTO;
  147. }
  148. list_del_init(&curr_trb->trb_list);
  149. }
  150. if (retval)
  151. return retval;
  152. curr_req->req.actual = actual;
  153. return 0;
  154. }
  155. /*
  156. * mv_u3d_done() - retire a request; caller blocked irqs
  157. * @status : request status to be set, only works when
  158. * request is still in progress.
  159. */
  160. static
  161. void mv_u3d_done(struct mv_u3d_ep *ep, struct mv_u3d_req *req, int status)
  162. __releases(&ep->udc->lock)
  163. __acquires(&ep->udc->lock)
  164. {
  165. struct mv_u3d *u3d = (struct mv_u3d *)ep->u3d;
  166. dev_dbg(u3d->dev, "mv_u3d_done: remove req->queue\n");
  167. /* Removed the req from ep queue */
  168. list_del_init(&req->queue);
  169. /* req.status should be set as -EINPROGRESS in ep_queue() */
  170. if (req->req.status == -EINPROGRESS)
  171. req->req.status = status;
  172. else
  173. status = req->req.status;
  174. /* Free trb for the request */
  175. if (!req->chain)
  176. dma_pool_free(u3d->trb_pool,
  177. req->trb_head->trb_hw, req->trb_head->trb_dma);
  178. else {
  179. dma_unmap_single(ep->u3d->gadget.dev.parent,
  180. (dma_addr_t)req->trb_head->trb_dma,
  181. req->trb_count * sizeof(struct mv_u3d_trb_hw),
  182. DMA_BIDIRECTIONAL);
  183. kfree(req->trb_head->trb_hw);
  184. }
  185. kfree(req->trb_head);
  186. usb_gadget_unmap_request(&u3d->gadget, &req->req, mv_u3d_ep_dir(ep));
  187. if (status && (status != -ESHUTDOWN)) {
  188. dev_dbg(u3d->dev, "complete %s req %p stat %d len %u/%u",
  189. ep->ep.name, &req->req, status,
  190. req->req.actual, req->req.length);
  191. }
  192. spin_unlock(&ep->u3d->lock);
  193. /*
  194. * complete() is from gadget layer,
  195. * eg fsg->bulk_in_complete()
  196. */
  197. if (req->req.complete)
  198. req->req.complete(&ep->ep, &req->req);
  199. spin_lock(&ep->u3d->lock);
  200. }
  201. static int mv_u3d_queue_trb(struct mv_u3d_ep *ep, struct mv_u3d_req *req)
  202. {
  203. u32 tmp, direction;
  204. struct mv_u3d *u3d;
  205. struct mv_u3d_ep_context *ep_context;
  206. int retval = 0;
  207. u3d = ep->u3d;
  208. direction = mv_u3d_ep_dir(ep);
  209. /* ep0 in and out share the same ep context slot 1*/
  210. if (ep->ep_num == 0)
  211. ep_context = &(u3d->ep_context[1]);
  212. else
  213. ep_context = &(u3d->ep_context[ep->ep_num * 2 + direction]);
  214. /* check if the pipe is empty or not */
  215. if (!list_empty(&ep->queue)) {
  216. dev_err(u3d->dev, "add trb to non-empty queue!\n");
  217. retval = -ENOMEM;
  218. WARN_ON(1);
  219. } else {
  220. ep_context->rsvd0 = cpu_to_le32(1);
  221. ep_context->rsvd1 = 0;
  222. /* Configure the trb address and set the DCS bit.
  223. * Both DCS bit and own bit in trb should be set.
  224. */
  225. ep_context->trb_addr_lo =
  226. cpu_to_le32(req->trb_head->trb_dma | DCS_ENABLE);
  227. ep_context->trb_addr_hi = 0;
  228. /* Ensure that updates to the EP Context will
  229. * occure before Ring Bell.
  230. */
  231. wmb();
  232. /* ring bell the ep */
  233. if (ep->ep_num == 0)
  234. tmp = 0x1;
  235. else
  236. tmp = ep->ep_num * 2
  237. + ((direction == MV_U3D_EP_DIR_OUT) ? 0 : 1);
  238. iowrite32(tmp, &u3d->op_regs->doorbell);
  239. }
  240. return retval;
  241. }
  242. static struct mv_u3d_trb *mv_u3d_build_trb_one(struct mv_u3d_req *req,
  243. unsigned *length, dma_addr_t *dma)
  244. {
  245. u32 temp;
  246. unsigned int direction;
  247. struct mv_u3d_trb *trb;
  248. struct mv_u3d_trb_hw *trb_hw;
  249. struct mv_u3d *u3d;
  250. /* how big will this transfer be? */
  251. *length = req->req.length - req->req.actual;
  252. BUG_ON(*length > (unsigned)MV_U3D_EP_MAX_LENGTH_TRANSFER);
  253. u3d = req->ep->u3d;
  254. trb = kzalloc(sizeof(*trb), GFP_ATOMIC);
  255. if (!trb) {
  256. dev_err(u3d->dev, "%s, trb alloc fail\n", __func__);
  257. return NULL;
  258. }
  259. /*
  260. * Be careful that no _GFP_HIGHMEM is set,
  261. * or we can not use dma_to_virt
  262. * cannot use GFP_KERNEL in spin lock
  263. */
  264. trb_hw = dma_pool_alloc(u3d->trb_pool, GFP_ATOMIC, dma);
  265. if (!trb_hw) {
  266. dev_err(u3d->dev,
  267. "%s, dma_pool_alloc fail\n", __func__);
  268. return NULL;
  269. }
  270. trb->trb_dma = *dma;
  271. trb->trb_hw = trb_hw;
  272. /* initialize buffer page pointers */
  273. temp = (u32)(req->req.dma + req->req.actual);
  274. trb_hw->buf_addr_lo = cpu_to_le32(temp);
  275. trb_hw->buf_addr_hi = 0;
  276. trb_hw->trb_len = cpu_to_le32(*length);
  277. trb_hw->ctrl.own = 1;
  278. if (req->ep->ep_num == 0)
  279. trb_hw->ctrl.type = TYPE_DATA;
  280. else
  281. trb_hw->ctrl.type = TYPE_NORMAL;
  282. req->req.actual += *length;
  283. direction = mv_u3d_ep_dir(req->ep);
  284. if (direction == MV_U3D_EP_DIR_IN)
  285. trb_hw->ctrl.dir = 1;
  286. else
  287. trb_hw->ctrl.dir = 0;
  288. /* Enable interrupt for the last trb of a request */
  289. if (!req->req.no_interrupt)
  290. trb_hw->ctrl.ioc = 1;
  291. trb_hw->ctrl.chain = 0;
  292. wmb();
  293. return trb;
  294. }
  295. static int mv_u3d_build_trb_chain(struct mv_u3d_req *req, unsigned *length,
  296. struct mv_u3d_trb *trb, int *is_last)
  297. {
  298. u32 temp;
  299. unsigned int direction;
  300. struct mv_u3d *u3d;
  301. /* how big will this transfer be? */
  302. *length = min(req->req.length - req->req.actual,
  303. (unsigned)MV_U3D_EP_MAX_LENGTH_TRANSFER);
  304. u3d = req->ep->u3d;
  305. trb->trb_dma = 0;
  306. /* initialize buffer page pointers */
  307. temp = (u32)(req->req.dma + req->req.actual);
  308. trb->trb_hw->buf_addr_lo = cpu_to_le32(temp);
  309. trb->trb_hw->buf_addr_hi = 0;
  310. trb->trb_hw->trb_len = cpu_to_le32(*length);
  311. trb->trb_hw->ctrl.own = 1;
  312. if (req->ep->ep_num == 0)
  313. trb->trb_hw->ctrl.type = TYPE_DATA;
  314. else
  315. trb->trb_hw->ctrl.type = TYPE_NORMAL;
  316. req->req.actual += *length;
  317. direction = mv_u3d_ep_dir(req->ep);
  318. if (direction == MV_U3D_EP_DIR_IN)
  319. trb->trb_hw->ctrl.dir = 1;
  320. else
  321. trb->trb_hw->ctrl.dir = 0;
  322. /* zlp is needed if req->req.zero is set */
  323. if (req->req.zero) {
  324. if (*length == 0 || (*length % req->ep->ep.maxpacket) != 0)
  325. *is_last = 1;
  326. else
  327. *is_last = 0;
  328. } else if (req->req.length == req->req.actual)
  329. *is_last = 1;
  330. else
  331. *is_last = 0;
  332. /* Enable interrupt for the last trb of a request */
  333. if (*is_last && !req->req.no_interrupt)
  334. trb->trb_hw->ctrl.ioc = 1;
  335. if (*is_last)
  336. trb->trb_hw->ctrl.chain = 0;
  337. else {
  338. trb->trb_hw->ctrl.chain = 1;
  339. dev_dbg(u3d->dev, "chain trb\n");
  340. }
  341. wmb();
  342. return 0;
  343. }
  344. /* generate TRB linked list for a request
  345. * usb controller only supports continous trb chain,
  346. * that trb structure physical address should be continous.
  347. */
  348. static int mv_u3d_req_to_trb(struct mv_u3d_req *req)
  349. {
  350. unsigned count;
  351. int is_last;
  352. struct mv_u3d_trb *trb;
  353. struct mv_u3d_trb_hw *trb_hw;
  354. struct mv_u3d *u3d;
  355. dma_addr_t dma;
  356. unsigned length;
  357. unsigned trb_num;
  358. u3d = req->ep->u3d;
  359. INIT_LIST_HEAD(&req->trb_list);
  360. length = req->req.length - req->req.actual;
  361. /* normally the request transfer length is less than 16KB.
  362. * we use buil_trb_one() to optimize it.
  363. */
  364. if (length <= (unsigned)MV_U3D_EP_MAX_LENGTH_TRANSFER) {
  365. trb = mv_u3d_build_trb_one(req, &count, &dma);
  366. list_add_tail(&trb->trb_list, &req->trb_list);
  367. req->trb_head = trb;
  368. req->trb_count = 1;
  369. req->chain = 0;
  370. } else {
  371. trb_num = length / MV_U3D_EP_MAX_LENGTH_TRANSFER;
  372. if (length % MV_U3D_EP_MAX_LENGTH_TRANSFER)
  373. trb_num++;
  374. trb = kcalloc(trb_num, sizeof(*trb), GFP_ATOMIC);
  375. if (!trb) {
  376. dev_err(u3d->dev,
  377. "%s, trb alloc fail\n", __func__);
  378. return -ENOMEM;
  379. }
  380. trb_hw = kcalloc(trb_num, sizeof(*trb_hw), GFP_ATOMIC);
  381. if (!trb_hw) {
  382. dev_err(u3d->dev,
  383. "%s, trb_hw alloc fail\n", __func__);
  384. return -ENOMEM;
  385. }
  386. do {
  387. trb->trb_hw = trb_hw;
  388. if (mv_u3d_build_trb_chain(req, &count,
  389. trb, &is_last)) {
  390. dev_err(u3d->dev,
  391. "%s, mv_u3d_build_trb_chain fail\n",
  392. __func__);
  393. return -EIO;
  394. }
  395. list_add_tail(&trb->trb_list, &req->trb_list);
  396. req->trb_count++;
  397. trb++;
  398. trb_hw++;
  399. } while (!is_last);
  400. req->trb_head = list_entry(req->trb_list.next,
  401. struct mv_u3d_trb, trb_list);
  402. req->trb_head->trb_dma = dma_map_single(u3d->gadget.dev.parent,
  403. req->trb_head->trb_hw,
  404. trb_num * sizeof(*trb_hw),
  405. DMA_BIDIRECTIONAL);
  406. req->chain = 1;
  407. }
  408. return 0;
  409. }
  410. static int
  411. mv_u3d_start_queue(struct mv_u3d_ep *ep)
  412. {
  413. struct mv_u3d *u3d = ep->u3d;
  414. struct mv_u3d_req *req;
  415. int ret;
  416. if (!list_empty(&ep->req_list) && !ep->processing)
  417. req = list_entry(ep->req_list.next, struct mv_u3d_req, list);
  418. else
  419. return 0;
  420. ep->processing = 1;
  421. /* set up dma mapping */
  422. ret = usb_gadget_map_request(&u3d->gadget, &req->req,
  423. mv_u3d_ep_dir(ep));
  424. if (ret)
  425. return ret;
  426. req->req.status = -EINPROGRESS;
  427. req->req.actual = 0;
  428. req->trb_count = 0;
  429. /* build trbs and push them to device queue */
  430. if (!mv_u3d_req_to_trb(req)) {
  431. ret = mv_u3d_queue_trb(ep, req);
  432. if (ret) {
  433. ep->processing = 0;
  434. return ret;
  435. }
  436. } else {
  437. ep->processing = 0;
  438. dev_err(u3d->dev, "%s, mv_u3d_req_to_trb fail\n", __func__);
  439. return -ENOMEM;
  440. }
  441. /* irq handler advances the queue */
  442. if (req)
  443. list_add_tail(&req->queue, &ep->queue);
  444. return 0;
  445. }
  446. static int mv_u3d_ep_enable(struct usb_ep *_ep,
  447. const struct usb_endpoint_descriptor *desc)
  448. {
  449. struct mv_u3d *u3d;
  450. struct mv_u3d_ep *ep;
  451. struct mv_u3d_ep_context *ep_context;
  452. u16 max = 0;
  453. unsigned maxburst = 0;
  454. u32 epxcr, direction;
  455. if (!_ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT)
  456. return -EINVAL;
  457. ep = container_of(_ep, struct mv_u3d_ep, ep);
  458. u3d = ep->u3d;
  459. if (!u3d->driver || u3d->gadget.speed == USB_SPEED_UNKNOWN)
  460. return -ESHUTDOWN;
  461. direction = mv_u3d_ep_dir(ep);
  462. max = le16_to_cpu(desc->wMaxPacketSize);
  463. if (!_ep->maxburst)
  464. _ep->maxburst = 1;
  465. maxburst = _ep->maxburst;
  466. /* Get the endpoint context address */
  467. ep_context = (struct mv_u3d_ep_context *)ep->ep_context;
  468. /* Set the max burst size */
  469. switch (desc->bmAttributes & USB_ENDPOINT_XFERTYPE_MASK) {
  470. case USB_ENDPOINT_XFER_BULK:
  471. if (maxburst > 16) {
  472. dev_dbg(u3d->dev,
  473. "max burst should not be greater "
  474. "than 16 on bulk ep\n");
  475. maxburst = 1;
  476. _ep->maxburst = maxburst;
  477. }
  478. dev_dbg(u3d->dev,
  479. "maxburst: %d on bulk %s\n", maxburst, ep->name);
  480. break;
  481. case USB_ENDPOINT_XFER_CONTROL:
  482. /* control transfer only supports maxburst as one */
  483. maxburst = 1;
  484. _ep->maxburst = maxburst;
  485. break;
  486. case USB_ENDPOINT_XFER_INT:
  487. if (maxburst != 1) {
  488. dev_dbg(u3d->dev,
  489. "max burst should be 1 on int ep "
  490. "if transfer size is not 1024\n");
  491. maxburst = 1;
  492. _ep->maxburst = maxburst;
  493. }
  494. break;
  495. case USB_ENDPOINT_XFER_ISOC:
  496. if (maxburst != 1) {
  497. dev_dbg(u3d->dev,
  498. "max burst should be 1 on isoc ep "
  499. "if transfer size is not 1024\n");
  500. maxburst = 1;
  501. _ep->maxburst = maxburst;
  502. }
  503. break;
  504. default:
  505. goto en_done;
  506. }
  507. ep->ep.maxpacket = max;
  508. ep->ep.desc = desc;
  509. ep->enabled = 1;
  510. /* Enable the endpoint for Rx or Tx and set the endpoint type */
  511. if (direction == MV_U3D_EP_DIR_OUT) {
  512. epxcr = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  513. epxcr |= MV_U3D_EPXCR_EP_INIT;
  514. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  515. udelay(5);
  516. epxcr &= ~MV_U3D_EPXCR_EP_INIT;
  517. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  518. epxcr = ((max << MV_U3D_EPXCR_MAX_PACKET_SIZE_SHIFT)
  519. | ((maxburst - 1) << MV_U3D_EPXCR_MAX_BURST_SIZE_SHIFT)
  520. | (1 << MV_U3D_EPXCR_EP_ENABLE_SHIFT)
  521. | (desc->bmAttributes & USB_ENDPOINT_XFERTYPE_MASK));
  522. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxoutcr1);
  523. } else {
  524. epxcr = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  525. epxcr |= MV_U3D_EPXCR_EP_INIT;
  526. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  527. udelay(5);
  528. epxcr &= ~MV_U3D_EPXCR_EP_INIT;
  529. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  530. epxcr = ((max << MV_U3D_EPXCR_MAX_PACKET_SIZE_SHIFT)
  531. | ((maxburst - 1) << MV_U3D_EPXCR_MAX_BURST_SIZE_SHIFT)
  532. | (1 << MV_U3D_EPXCR_EP_ENABLE_SHIFT)
  533. | (desc->bmAttributes & USB_ENDPOINT_XFERTYPE_MASK));
  534. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxincr1);
  535. }
  536. return 0;
  537. en_done:
  538. return -EINVAL;
  539. }
  540. static int mv_u3d_ep_disable(struct usb_ep *_ep)
  541. {
  542. struct mv_u3d *u3d;
  543. struct mv_u3d_ep *ep;
  544. struct mv_u3d_ep_context *ep_context;
  545. u32 epxcr, direction;
  546. unsigned long flags;
  547. if (!_ep)
  548. return -EINVAL;
  549. ep = container_of(_ep, struct mv_u3d_ep, ep);
  550. if (!ep->ep.desc)
  551. return -EINVAL;
  552. u3d = ep->u3d;
  553. /* Get the endpoint context address */
  554. ep_context = ep->ep_context;
  555. direction = mv_u3d_ep_dir(ep);
  556. /* nuke all pending requests (does flush) */
  557. spin_lock_irqsave(&u3d->lock, flags);
  558. mv_u3d_nuke(ep, -ESHUTDOWN);
  559. spin_unlock_irqrestore(&u3d->lock, flags);
  560. /* Disable the endpoint for Rx or Tx and reset the endpoint type */
  561. if (direction == MV_U3D_EP_DIR_OUT) {
  562. epxcr = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxoutcr1);
  563. epxcr &= ~((1 << MV_U3D_EPXCR_EP_ENABLE_SHIFT)
  564. | USB_ENDPOINT_XFERTYPE_MASK);
  565. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxoutcr1);
  566. } else {
  567. epxcr = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxincr1);
  568. epxcr &= ~((1 << MV_U3D_EPXCR_EP_ENABLE_SHIFT)
  569. | USB_ENDPOINT_XFERTYPE_MASK);
  570. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxincr1);
  571. }
  572. ep->enabled = 0;
  573. ep->ep.desc = NULL;
  574. return 0;
  575. }
  576. static struct usb_request *
  577. mv_u3d_alloc_request(struct usb_ep *_ep, gfp_t gfp_flags)
  578. {
  579. struct mv_u3d_req *req = NULL;
  580. req = kzalloc(sizeof *req, gfp_flags);
  581. if (!req)
  582. return NULL;
  583. INIT_LIST_HEAD(&req->queue);
  584. return &req->req;
  585. }
  586. static void mv_u3d_free_request(struct usb_ep *_ep, struct usb_request *_req)
  587. {
  588. struct mv_u3d_req *req = container_of(_req, struct mv_u3d_req, req);
  589. kfree(req);
  590. }
  591. static void mv_u3d_ep_fifo_flush(struct usb_ep *_ep)
  592. {
  593. struct mv_u3d *u3d;
  594. u32 direction;
  595. struct mv_u3d_ep *ep = container_of(_ep, struct mv_u3d_ep, ep);
  596. unsigned int loops;
  597. u32 tmp;
  598. /* if endpoint is not enabled, cannot flush endpoint */
  599. if (!ep->enabled)
  600. return;
  601. u3d = ep->u3d;
  602. direction = mv_u3d_ep_dir(ep);
  603. /* ep0 need clear bit after flushing fifo. */
  604. if (!ep->ep_num) {
  605. if (direction == MV_U3D_EP_DIR_OUT) {
  606. tmp = ioread32(&u3d->vuc_regs->epcr[0].epxoutcr0);
  607. tmp |= MV_U3D_EPXCR_EP_FLUSH;
  608. iowrite32(tmp, &u3d->vuc_regs->epcr[0].epxoutcr0);
  609. udelay(10);
  610. tmp &= ~MV_U3D_EPXCR_EP_FLUSH;
  611. iowrite32(tmp, &u3d->vuc_regs->epcr[0].epxoutcr0);
  612. } else {
  613. tmp = ioread32(&u3d->vuc_regs->epcr[0].epxincr0);
  614. tmp |= MV_U3D_EPXCR_EP_FLUSH;
  615. iowrite32(tmp, &u3d->vuc_regs->epcr[0].epxincr0);
  616. udelay(10);
  617. tmp &= ~MV_U3D_EPXCR_EP_FLUSH;
  618. iowrite32(tmp, &u3d->vuc_regs->epcr[0].epxincr0);
  619. }
  620. return;
  621. }
  622. if (direction == MV_U3D_EP_DIR_OUT) {
  623. tmp = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  624. tmp |= MV_U3D_EPXCR_EP_FLUSH;
  625. iowrite32(tmp, &u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  626. /* Wait until flushing completed */
  627. loops = LOOPS(MV_U3D_FLUSH_TIMEOUT);
  628. while (ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0) &
  629. MV_U3D_EPXCR_EP_FLUSH) {
  630. /*
  631. * EP_FLUSH bit should be cleared to indicate this
  632. * operation is complete
  633. */
  634. if (loops == 0) {
  635. dev_dbg(u3d->dev,
  636. "EP FLUSH TIMEOUT for ep%d%s\n", ep->ep_num,
  637. direction ? "in" : "out");
  638. return;
  639. }
  640. loops--;
  641. udelay(LOOPS_USEC);
  642. }
  643. } else { /* EP_DIR_IN */
  644. tmp = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  645. tmp |= MV_U3D_EPXCR_EP_FLUSH;
  646. iowrite32(tmp, &u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  647. /* Wait until flushing completed */
  648. loops = LOOPS(MV_U3D_FLUSH_TIMEOUT);
  649. while (ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxincr0) &
  650. MV_U3D_EPXCR_EP_FLUSH) {
  651. /*
  652. * EP_FLUSH bit should be cleared to indicate this
  653. * operation is complete
  654. */
  655. if (loops == 0) {
  656. dev_dbg(u3d->dev,
  657. "EP FLUSH TIMEOUT for ep%d%s\n", ep->ep_num,
  658. direction ? "in" : "out");
  659. return;
  660. }
  661. loops--;
  662. udelay(LOOPS_USEC);
  663. }
  664. }
  665. }
  666. /* queues (submits) an I/O request to an endpoint */
  667. static int
  668. mv_u3d_ep_queue(struct usb_ep *_ep, struct usb_request *_req, gfp_t gfp_flags)
  669. {
  670. struct mv_u3d_ep *ep;
  671. struct mv_u3d_req *req;
  672. struct mv_u3d *u3d;
  673. unsigned long flags;
  674. int is_first_req = 0;
  675. if (unlikely(!_ep || !_req))
  676. return -EINVAL;
  677. ep = container_of(_ep, struct mv_u3d_ep, ep);
  678. u3d = ep->u3d;
  679. req = container_of(_req, struct mv_u3d_req, req);
  680. if (!ep->ep_num
  681. && u3d->ep0_state == MV_U3D_STATUS_STAGE
  682. && !_req->length) {
  683. dev_dbg(u3d->dev, "ep0 status stage\n");
  684. u3d->ep0_state = MV_U3D_WAIT_FOR_SETUP;
  685. return 0;
  686. }
  687. dev_dbg(u3d->dev, "%s: %s, req: 0x%p\n",
  688. __func__, _ep->name, req);
  689. /* catch various bogus parameters */
  690. if (!req->req.complete || !req->req.buf
  691. || !list_empty(&req->queue)) {
  692. dev_err(u3d->dev,
  693. "%s, bad params, _req: 0x%p,"
  694. "req->req.complete: 0x%p, req->req.buf: 0x%p,"
  695. "list_empty: 0x%x\n",
  696. __func__, _req,
  697. req->req.complete, req->req.buf,
  698. list_empty(&req->queue));
  699. return -EINVAL;
  700. }
  701. if (unlikely(!ep->ep.desc)) {
  702. dev_err(u3d->dev, "%s, bad ep\n", __func__);
  703. return -EINVAL;
  704. }
  705. if (ep->ep.desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
  706. if (req->req.length > ep->ep.maxpacket)
  707. return -EMSGSIZE;
  708. }
  709. if (!u3d->driver || u3d->gadget.speed == USB_SPEED_UNKNOWN) {
  710. dev_err(u3d->dev,
  711. "bad params of driver/speed\n");
  712. return -ESHUTDOWN;
  713. }
  714. req->ep = ep;
  715. /* Software list handles usb request. */
  716. spin_lock_irqsave(&ep->req_lock, flags);
  717. is_first_req = list_empty(&ep->req_list);
  718. list_add_tail(&req->list, &ep->req_list);
  719. spin_unlock_irqrestore(&ep->req_lock, flags);
  720. if (!is_first_req) {
  721. dev_dbg(u3d->dev, "list is not empty\n");
  722. return 0;
  723. }
  724. dev_dbg(u3d->dev, "call mv_u3d_start_queue from usb_ep_queue\n");
  725. spin_lock_irqsave(&u3d->lock, flags);
  726. mv_u3d_start_queue(ep);
  727. spin_unlock_irqrestore(&u3d->lock, flags);
  728. return 0;
  729. }
  730. /* dequeues (cancels, unlinks) an I/O request from an endpoint */
  731. static int mv_u3d_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
  732. {
  733. struct mv_u3d_ep *ep;
  734. struct mv_u3d_req *req;
  735. struct mv_u3d *u3d;
  736. struct mv_u3d_ep_context *ep_context;
  737. struct mv_u3d_req *next_req;
  738. unsigned long flags;
  739. int ret = 0;
  740. if (!_ep || !_req)
  741. return -EINVAL;
  742. ep = container_of(_ep, struct mv_u3d_ep, ep);
  743. u3d = ep->u3d;
  744. spin_lock_irqsave(&ep->u3d->lock, flags);
  745. /* make sure it's actually queued on this endpoint */
  746. list_for_each_entry(req, &ep->queue, queue) {
  747. if (&req->req == _req)
  748. break;
  749. }
  750. if (&req->req != _req) {
  751. ret = -EINVAL;
  752. goto out;
  753. }
  754. /* The request is in progress, or completed but not dequeued */
  755. if (ep->queue.next == &req->queue) {
  756. _req->status = -ECONNRESET;
  757. mv_u3d_ep_fifo_flush(_ep);
  758. /* The request isn't the last request in this ep queue */
  759. if (req->queue.next != &ep->queue) {
  760. dev_dbg(u3d->dev,
  761. "it is the last request in this ep queue\n");
  762. ep_context = ep->ep_context;
  763. next_req = list_entry(req->queue.next,
  764. struct mv_u3d_req, queue);
  765. /* Point first TRB of next request to the EP context. */
  766. iowrite32((unsigned long) next_req->trb_head,
  767. &ep_context->trb_addr_lo);
  768. } else {
  769. struct mv_u3d_ep_context *ep_context;
  770. ep_context = ep->ep_context;
  771. ep_context->trb_addr_lo = 0;
  772. ep_context->trb_addr_hi = 0;
  773. }
  774. } else
  775. WARN_ON(1);
  776. mv_u3d_done(ep, req, -ECONNRESET);
  777. /* remove the req from the ep req list */
  778. if (!list_empty(&ep->req_list)) {
  779. struct mv_u3d_req *curr_req;
  780. curr_req = list_entry(ep->req_list.next,
  781. struct mv_u3d_req, list);
  782. if (curr_req == req) {
  783. list_del_init(&req->list);
  784. ep->processing = 0;
  785. }
  786. }
  787. out:
  788. spin_unlock_irqrestore(&ep->u3d->lock, flags);
  789. return ret;
  790. }
  791. static void
  792. mv_u3d_ep_set_stall(struct mv_u3d *u3d, u8 ep_num, u8 direction, int stall)
  793. {
  794. u32 tmp;
  795. struct mv_u3d_ep *ep = u3d->eps;
  796. dev_dbg(u3d->dev, "%s\n", __func__);
  797. if (direction == MV_U3D_EP_DIR_OUT) {
  798. tmp = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  799. if (stall)
  800. tmp |= MV_U3D_EPXCR_EP_HALT;
  801. else
  802. tmp &= ~MV_U3D_EPXCR_EP_HALT;
  803. iowrite32(tmp, &u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  804. } else {
  805. tmp = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  806. if (stall)
  807. tmp |= MV_U3D_EPXCR_EP_HALT;
  808. else
  809. tmp &= ~MV_U3D_EPXCR_EP_HALT;
  810. iowrite32(tmp, &u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  811. }
  812. }
  813. static int mv_u3d_ep_set_halt_wedge(struct usb_ep *_ep, int halt, int wedge)
  814. {
  815. struct mv_u3d_ep *ep;
  816. unsigned long flags = 0;
  817. int status = 0;
  818. struct mv_u3d *u3d;
  819. ep = container_of(_ep, struct mv_u3d_ep, ep);
  820. u3d = ep->u3d;
  821. if (!ep->ep.desc) {
  822. status = -EINVAL;
  823. goto out;
  824. }
  825. if (ep->ep.desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
  826. status = -EOPNOTSUPP;
  827. goto out;
  828. }
  829. /*
  830. * Attempt to halt IN ep will fail if any transfer requests
  831. * are still queue
  832. */
  833. if (halt && (mv_u3d_ep_dir(ep) == MV_U3D_EP_DIR_IN)
  834. && !list_empty(&ep->queue)) {
  835. status = -EAGAIN;
  836. goto out;
  837. }
  838. spin_lock_irqsave(&ep->u3d->lock, flags);
  839. mv_u3d_ep_set_stall(u3d, ep->ep_num, mv_u3d_ep_dir(ep), halt);
  840. if (halt && wedge)
  841. ep->wedge = 1;
  842. else if (!halt)
  843. ep->wedge = 0;
  844. spin_unlock_irqrestore(&ep->u3d->lock, flags);
  845. if (ep->ep_num == 0)
  846. u3d->ep0_dir = MV_U3D_EP_DIR_OUT;
  847. out:
  848. return status;
  849. }
  850. static int mv_u3d_ep_set_halt(struct usb_ep *_ep, int halt)
  851. {
  852. return mv_u3d_ep_set_halt_wedge(_ep, halt, 0);
  853. }
  854. static int mv_u3d_ep_set_wedge(struct usb_ep *_ep)
  855. {
  856. return mv_u3d_ep_set_halt_wedge(_ep, 1, 1);
  857. }
  858. static struct usb_ep_ops mv_u3d_ep_ops = {
  859. .enable = mv_u3d_ep_enable,
  860. .disable = mv_u3d_ep_disable,
  861. .alloc_request = mv_u3d_alloc_request,
  862. .free_request = mv_u3d_free_request,
  863. .queue = mv_u3d_ep_queue,
  864. .dequeue = mv_u3d_ep_dequeue,
  865. .set_wedge = mv_u3d_ep_set_wedge,
  866. .set_halt = mv_u3d_ep_set_halt,
  867. .fifo_flush = mv_u3d_ep_fifo_flush,
  868. };
  869. static void mv_u3d_controller_stop(struct mv_u3d *u3d)
  870. {
  871. u32 tmp;
  872. if (!u3d->clock_gating && u3d->vbus_valid_detect)
  873. iowrite32(MV_U3D_INTR_ENABLE_VBUS_VALID,
  874. &u3d->vuc_regs->intrenable);
  875. else
  876. iowrite32(0, &u3d->vuc_regs->intrenable);
  877. iowrite32(~0x0, &u3d->vuc_regs->endcomplete);
  878. iowrite32(~0x0, &u3d->vuc_regs->trbunderrun);
  879. iowrite32(~0x0, &u3d->vuc_regs->trbcomplete);
  880. iowrite32(~0x0, &u3d->vuc_regs->linkchange);
  881. iowrite32(0x1, &u3d->vuc_regs->setuplock);
  882. /* Reset the RUN bit in the command register to stop USB */
  883. tmp = ioread32(&u3d->op_regs->usbcmd);
  884. tmp &= ~MV_U3D_CMD_RUN_STOP;
  885. iowrite32(tmp, &u3d->op_regs->usbcmd);
  886. dev_dbg(u3d->dev, "after u3d_stop, USBCMD 0x%x\n",
  887. ioread32(&u3d->op_regs->usbcmd));
  888. }
  889. static void mv_u3d_controller_start(struct mv_u3d *u3d)
  890. {
  891. u32 usbintr;
  892. u32 temp;
  893. /* enable link LTSSM state machine */
  894. temp = ioread32(&u3d->vuc_regs->ltssm);
  895. temp |= MV_U3D_LTSSM_PHY_INIT_DONE;
  896. iowrite32(temp, &u3d->vuc_regs->ltssm);
  897. /* Enable interrupts */
  898. usbintr = MV_U3D_INTR_ENABLE_LINK_CHG | MV_U3D_INTR_ENABLE_TXDESC_ERR |
  899. MV_U3D_INTR_ENABLE_RXDESC_ERR | MV_U3D_INTR_ENABLE_TX_COMPLETE |
  900. MV_U3D_INTR_ENABLE_RX_COMPLETE | MV_U3D_INTR_ENABLE_SETUP |
  901. (u3d->vbus_valid_detect ? MV_U3D_INTR_ENABLE_VBUS_VALID : 0);
  902. iowrite32(usbintr, &u3d->vuc_regs->intrenable);
  903. /* Enable ctrl ep */
  904. iowrite32(0x1, &u3d->vuc_regs->ctrlepenable);
  905. /* Set the Run bit in the command register */
  906. iowrite32(MV_U3D_CMD_RUN_STOP, &u3d->op_regs->usbcmd);
  907. dev_dbg(u3d->dev, "after u3d_start, USBCMD 0x%x\n",
  908. ioread32(&u3d->op_regs->usbcmd));
  909. }
  910. static int mv_u3d_controller_reset(struct mv_u3d *u3d)
  911. {
  912. unsigned int loops;
  913. u32 tmp;
  914. /* Stop the controller */
  915. tmp = ioread32(&u3d->op_regs->usbcmd);
  916. tmp &= ~MV_U3D_CMD_RUN_STOP;
  917. iowrite32(tmp, &u3d->op_regs->usbcmd);
  918. /* Reset the controller to get default values */
  919. iowrite32(MV_U3D_CMD_CTRL_RESET, &u3d->op_regs->usbcmd);
  920. /* wait for reset to complete */
  921. loops = LOOPS(MV_U3D_RESET_TIMEOUT);
  922. while (ioread32(&u3d->op_regs->usbcmd) & MV_U3D_CMD_CTRL_RESET) {
  923. if (loops == 0) {
  924. dev_err(u3d->dev,
  925. "Wait for RESET completed TIMEOUT\n");
  926. return -ETIMEDOUT;
  927. }
  928. loops--;
  929. udelay(LOOPS_USEC);
  930. }
  931. /* Configure the Endpoint Context Address */
  932. iowrite32(u3d->ep_context_dma, &u3d->op_regs->dcbaapl);
  933. iowrite32(0, &u3d->op_regs->dcbaaph);
  934. return 0;
  935. }
  936. static int mv_u3d_enable(struct mv_u3d *u3d)
  937. {
  938. struct mv_usb_platform_data *pdata = dev_get_platdata(u3d->dev);
  939. int retval;
  940. if (u3d->active)
  941. return 0;
  942. if (!u3d->clock_gating) {
  943. u3d->active = 1;
  944. return 0;
  945. }
  946. dev_dbg(u3d->dev, "enable u3d\n");
  947. clk_enable(u3d->clk);
  948. if (pdata->phy_init) {
  949. retval = pdata->phy_init(u3d->phy_regs);
  950. if (retval) {
  951. dev_err(u3d->dev,
  952. "init phy error %d\n", retval);
  953. clk_disable(u3d->clk);
  954. return retval;
  955. }
  956. }
  957. u3d->active = 1;
  958. return 0;
  959. }
  960. static void mv_u3d_disable(struct mv_u3d *u3d)
  961. {
  962. struct mv_usb_platform_data *pdata = dev_get_platdata(u3d->dev);
  963. if (u3d->clock_gating && u3d->active) {
  964. dev_dbg(u3d->dev, "disable u3d\n");
  965. if (pdata->phy_deinit)
  966. pdata->phy_deinit(u3d->phy_regs);
  967. clk_disable(u3d->clk);
  968. u3d->active = 0;
  969. }
  970. }
  971. static int mv_u3d_vbus_session(struct usb_gadget *gadget, int is_active)
  972. {
  973. struct mv_u3d *u3d;
  974. unsigned long flags;
  975. int retval = 0;
  976. u3d = container_of(gadget, struct mv_u3d, gadget);
  977. spin_lock_irqsave(&u3d->lock, flags);
  978. u3d->vbus_active = (is_active != 0);
  979. dev_dbg(u3d->dev, "%s: softconnect %d, vbus_active %d\n",
  980. __func__, u3d->softconnect, u3d->vbus_active);
  981. /*
  982. * 1. external VBUS detect: we can disable/enable clock on demand.
  983. * 2. UDC VBUS detect: we have to enable clock all the time.
  984. * 3. No VBUS detect: we have to enable clock all the time.
  985. */
  986. if (u3d->driver && u3d->softconnect && u3d->vbus_active) {
  987. retval = mv_u3d_enable(u3d);
  988. if (retval == 0) {
  989. /*
  990. * after clock is disabled, we lost all the register
  991. * context. We have to re-init registers
  992. */
  993. mv_u3d_controller_reset(u3d);
  994. mv_u3d_ep0_reset(u3d);
  995. mv_u3d_controller_start(u3d);
  996. }
  997. } else if (u3d->driver && u3d->softconnect) {
  998. if (!u3d->active)
  999. goto out;
  1000. /* stop all the transfer in queue*/
  1001. mv_u3d_stop_activity(u3d, u3d->driver);
  1002. mv_u3d_controller_stop(u3d);
  1003. mv_u3d_disable(u3d);
  1004. }
  1005. out:
  1006. spin_unlock_irqrestore(&u3d->lock, flags);
  1007. return retval;
  1008. }
  1009. /* constrain controller's VBUS power usage
  1010. * This call is used by gadget drivers during SET_CONFIGURATION calls,
  1011. * reporting how much power the device may consume. For example, this
  1012. * could affect how quickly batteries are recharged.
  1013. *
  1014. * Returns zero on success, else negative errno.
  1015. */
  1016. static int mv_u3d_vbus_draw(struct usb_gadget *gadget, unsigned mA)
  1017. {
  1018. struct mv_u3d *u3d = container_of(gadget, struct mv_u3d, gadget);
  1019. u3d->power = mA;
  1020. return 0;
  1021. }
  1022. static int mv_u3d_pullup(struct usb_gadget *gadget, int is_on)
  1023. {
  1024. struct mv_u3d *u3d = container_of(gadget, struct mv_u3d, gadget);
  1025. unsigned long flags;
  1026. int retval = 0;
  1027. spin_lock_irqsave(&u3d->lock, flags);
  1028. dev_dbg(u3d->dev, "%s: softconnect %d, vbus_active %d\n",
  1029. __func__, u3d->softconnect, u3d->vbus_active);
  1030. u3d->softconnect = (is_on != 0);
  1031. if (u3d->driver && u3d->softconnect && u3d->vbus_active) {
  1032. retval = mv_u3d_enable(u3d);
  1033. if (retval == 0) {
  1034. /*
  1035. * after clock is disabled, we lost all the register
  1036. * context. We have to re-init registers
  1037. */
  1038. mv_u3d_controller_reset(u3d);
  1039. mv_u3d_ep0_reset(u3d);
  1040. mv_u3d_controller_start(u3d);
  1041. }
  1042. } else if (u3d->driver && u3d->vbus_active) {
  1043. /* stop all the transfer in queue*/
  1044. mv_u3d_stop_activity(u3d, u3d->driver);
  1045. mv_u3d_controller_stop(u3d);
  1046. mv_u3d_disable(u3d);
  1047. }
  1048. spin_unlock_irqrestore(&u3d->lock, flags);
  1049. return retval;
  1050. }
  1051. static int mv_u3d_start(struct usb_gadget *g,
  1052. struct usb_gadget_driver *driver)
  1053. {
  1054. struct mv_u3d *u3d = container_of(g, struct mv_u3d, gadget);
  1055. struct mv_usb_platform_data *pdata = dev_get_platdata(u3d->dev);
  1056. unsigned long flags;
  1057. if (u3d->driver)
  1058. return -EBUSY;
  1059. spin_lock_irqsave(&u3d->lock, flags);
  1060. if (!u3d->clock_gating) {
  1061. clk_enable(u3d->clk);
  1062. if (pdata->phy_init)
  1063. pdata->phy_init(u3d->phy_regs);
  1064. }
  1065. /* hook up the driver ... */
  1066. driver->driver.bus = NULL;
  1067. u3d->driver = driver;
  1068. u3d->ep0_dir = USB_DIR_OUT;
  1069. spin_unlock_irqrestore(&u3d->lock, flags);
  1070. u3d->vbus_valid_detect = 1;
  1071. return 0;
  1072. }
  1073. static int mv_u3d_stop(struct usb_gadget *g,
  1074. struct usb_gadget_driver *driver)
  1075. {
  1076. struct mv_u3d *u3d = container_of(g, struct mv_u3d, gadget);
  1077. struct mv_usb_platform_data *pdata = dev_get_platdata(u3d->dev);
  1078. unsigned long flags;
  1079. u3d->vbus_valid_detect = 0;
  1080. spin_lock_irqsave(&u3d->lock, flags);
  1081. /* enable clock to access controller register */
  1082. clk_enable(u3d->clk);
  1083. if (pdata->phy_init)
  1084. pdata->phy_init(u3d->phy_regs);
  1085. mv_u3d_controller_stop(u3d);
  1086. /* stop all usb activities */
  1087. u3d->gadget.speed = USB_SPEED_UNKNOWN;
  1088. mv_u3d_stop_activity(u3d, driver);
  1089. mv_u3d_disable(u3d);
  1090. if (pdata->phy_deinit)
  1091. pdata->phy_deinit(u3d->phy_regs);
  1092. clk_disable(u3d->clk);
  1093. spin_unlock_irqrestore(&u3d->lock, flags);
  1094. u3d->driver = NULL;
  1095. return 0;
  1096. }
  1097. /* device controller usb_gadget_ops structure */
  1098. static const struct usb_gadget_ops mv_u3d_ops = {
  1099. /* notify controller that VBUS is powered or not */
  1100. .vbus_session = mv_u3d_vbus_session,
  1101. /* constrain controller's VBUS power usage */
  1102. .vbus_draw = mv_u3d_vbus_draw,
  1103. .pullup = mv_u3d_pullup,
  1104. .udc_start = mv_u3d_start,
  1105. .udc_stop = mv_u3d_stop,
  1106. };
  1107. static int mv_u3d_eps_init(struct mv_u3d *u3d)
  1108. {
  1109. struct mv_u3d_ep *ep;
  1110. char name[14];
  1111. int i;
  1112. /* initialize ep0, ep0 in/out use eps[1] */
  1113. ep = &u3d->eps[1];
  1114. ep->u3d = u3d;
  1115. strncpy(ep->name, "ep0", sizeof(ep->name));
  1116. ep->ep.name = ep->name;
  1117. ep->ep.ops = &mv_u3d_ep_ops;
  1118. ep->wedge = 0;
  1119. ep->ep.maxpacket = MV_U3D_EP0_MAX_PKT_SIZE;
  1120. ep->ep_num = 0;
  1121. ep->ep.desc = &mv_u3d_ep0_desc;
  1122. INIT_LIST_HEAD(&ep->queue);
  1123. INIT_LIST_HEAD(&ep->req_list);
  1124. ep->ep_type = USB_ENDPOINT_XFER_CONTROL;
  1125. /* add ep0 ep_context */
  1126. ep->ep_context = &u3d->ep_context[1];
  1127. /* initialize other endpoints */
  1128. for (i = 2; i < u3d->max_eps * 2; i++) {
  1129. ep = &u3d->eps[i];
  1130. if (i & 1) {
  1131. snprintf(name, sizeof(name), "ep%din", i >> 1);
  1132. ep->direction = MV_U3D_EP_DIR_IN;
  1133. } else {
  1134. snprintf(name, sizeof(name), "ep%dout", i >> 1);
  1135. ep->direction = MV_U3D_EP_DIR_OUT;
  1136. }
  1137. ep->u3d = u3d;
  1138. strncpy(ep->name, name, sizeof(ep->name));
  1139. ep->ep.name = ep->name;
  1140. ep->ep.ops = &mv_u3d_ep_ops;
  1141. ep->ep.maxpacket = (unsigned short) ~0;
  1142. ep->ep_num = i / 2;
  1143. INIT_LIST_HEAD(&ep->queue);
  1144. list_add_tail(&ep->ep.ep_list, &u3d->gadget.ep_list);
  1145. INIT_LIST_HEAD(&ep->req_list);
  1146. spin_lock_init(&ep->req_lock);
  1147. ep->ep_context = &u3d->ep_context[i];
  1148. }
  1149. return 0;
  1150. }
  1151. /* delete all endpoint requests, called with spinlock held */
  1152. static void mv_u3d_nuke(struct mv_u3d_ep *ep, int status)
  1153. {
  1154. /* endpoint fifo flush */
  1155. mv_u3d_ep_fifo_flush(&ep->ep);
  1156. while (!list_empty(&ep->queue)) {
  1157. struct mv_u3d_req *req = NULL;
  1158. req = list_entry(ep->queue.next, struct mv_u3d_req, queue);
  1159. mv_u3d_done(ep, req, status);
  1160. }
  1161. }
  1162. /* stop all USB activities */
  1163. static
  1164. void mv_u3d_stop_activity(struct mv_u3d *u3d, struct usb_gadget_driver *driver)
  1165. {
  1166. struct mv_u3d_ep *ep;
  1167. mv_u3d_nuke(&u3d->eps[1], -ESHUTDOWN);
  1168. list_for_each_entry(ep, &u3d->gadget.ep_list, ep.ep_list) {
  1169. mv_u3d_nuke(ep, -ESHUTDOWN);
  1170. }
  1171. /* report disconnect; the driver is already quiesced */
  1172. if (driver) {
  1173. spin_unlock(&u3d->lock);
  1174. driver->disconnect(&u3d->gadget);
  1175. spin_lock(&u3d->lock);
  1176. }
  1177. }
  1178. static void mv_u3d_irq_process_error(struct mv_u3d *u3d)
  1179. {
  1180. /* Increment the error count */
  1181. u3d->errors++;
  1182. dev_err(u3d->dev, "%s\n", __func__);
  1183. }
  1184. static void mv_u3d_irq_process_link_change(struct mv_u3d *u3d)
  1185. {
  1186. u32 linkchange;
  1187. linkchange = ioread32(&u3d->vuc_regs->linkchange);
  1188. iowrite32(linkchange, &u3d->vuc_regs->linkchange);
  1189. dev_dbg(u3d->dev, "linkchange: 0x%x\n", linkchange);
  1190. if (linkchange & MV_U3D_LINK_CHANGE_LINK_UP) {
  1191. dev_dbg(u3d->dev, "link up: ltssm state: 0x%x\n",
  1192. ioread32(&u3d->vuc_regs->ltssmstate));
  1193. u3d->usb_state = USB_STATE_DEFAULT;
  1194. u3d->ep0_dir = MV_U3D_EP_DIR_OUT;
  1195. u3d->ep0_state = MV_U3D_WAIT_FOR_SETUP;
  1196. /* set speed */
  1197. u3d->gadget.speed = USB_SPEED_SUPER;
  1198. }
  1199. if (linkchange & MV_U3D_LINK_CHANGE_SUSPEND) {
  1200. dev_dbg(u3d->dev, "link suspend\n");
  1201. u3d->resume_state = u3d->usb_state;
  1202. u3d->usb_state = USB_STATE_SUSPENDED;
  1203. }
  1204. if (linkchange & MV_U3D_LINK_CHANGE_RESUME) {
  1205. dev_dbg(u3d->dev, "link resume\n");
  1206. u3d->usb_state = u3d->resume_state;
  1207. u3d->resume_state = 0;
  1208. }
  1209. if (linkchange & MV_U3D_LINK_CHANGE_WRESET) {
  1210. dev_dbg(u3d->dev, "warm reset\n");
  1211. u3d->usb_state = USB_STATE_POWERED;
  1212. }
  1213. if (linkchange & MV_U3D_LINK_CHANGE_HRESET) {
  1214. dev_dbg(u3d->dev, "hot reset\n");
  1215. u3d->usb_state = USB_STATE_DEFAULT;
  1216. }
  1217. if (linkchange & MV_U3D_LINK_CHANGE_INACT)
  1218. dev_dbg(u3d->dev, "inactive\n");
  1219. if (linkchange & MV_U3D_LINK_CHANGE_DISABLE_AFTER_U0)
  1220. dev_dbg(u3d->dev, "ss.disabled\n");
  1221. if (linkchange & MV_U3D_LINK_CHANGE_VBUS_INVALID) {
  1222. dev_dbg(u3d->dev, "vbus invalid\n");
  1223. u3d->usb_state = USB_STATE_ATTACHED;
  1224. u3d->vbus_valid_detect = 1;
  1225. /* if external vbus detect is not supported,
  1226. * we handle it here.
  1227. */
  1228. if (!u3d->vbus) {
  1229. spin_unlock(&u3d->lock);
  1230. mv_u3d_vbus_session(&u3d->gadget, 0);
  1231. spin_lock(&u3d->lock);
  1232. }
  1233. }
  1234. }
  1235. static void mv_u3d_ch9setaddress(struct mv_u3d *u3d,
  1236. struct usb_ctrlrequest *setup)
  1237. {
  1238. u32 tmp;
  1239. if (u3d->usb_state != USB_STATE_DEFAULT) {
  1240. dev_err(u3d->dev,
  1241. "%s, cannot setaddr in this state (%d)\n",
  1242. __func__, u3d->usb_state);
  1243. goto err;
  1244. }
  1245. u3d->dev_addr = (u8)setup->wValue;
  1246. dev_dbg(u3d->dev, "%s: 0x%x\n", __func__, u3d->dev_addr);
  1247. if (u3d->dev_addr > 127) {
  1248. dev_err(u3d->dev,
  1249. "%s, u3d address is wrong (out of range)\n", __func__);
  1250. u3d->dev_addr = 0;
  1251. goto err;
  1252. }
  1253. /* update usb state */
  1254. u3d->usb_state = USB_STATE_ADDRESS;
  1255. /* set the new address */
  1256. tmp = ioread32(&u3d->vuc_regs->devaddrtiebrkr);
  1257. tmp &= ~0x7F;
  1258. tmp |= (u32)u3d->dev_addr;
  1259. iowrite32(tmp, &u3d->vuc_regs->devaddrtiebrkr);
  1260. return;
  1261. err:
  1262. mv_u3d_ep0_stall(u3d);
  1263. }
  1264. static int mv_u3d_is_set_configuration(struct usb_ctrlrequest *setup)
  1265. {
  1266. if ((setup->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
  1267. if (setup->bRequest == USB_REQ_SET_CONFIGURATION)
  1268. return 1;
  1269. return 0;
  1270. }
  1271. static void mv_u3d_handle_setup_packet(struct mv_u3d *u3d, u8 ep_num,
  1272. struct usb_ctrlrequest *setup)
  1273. __releases(&u3c->lock)
  1274. __acquires(&u3c->lock)
  1275. {
  1276. bool delegate = false;
  1277. mv_u3d_nuke(&u3d->eps[ep_num * 2 + MV_U3D_EP_DIR_IN], -ESHUTDOWN);
  1278. dev_dbg(u3d->dev, "SETUP %02x.%02x v%04x i%04x l%04x\n",
  1279. setup->bRequestType, setup->bRequest,
  1280. setup->wValue, setup->wIndex, setup->wLength);
  1281. /* We process some stardard setup requests here */
  1282. if ((setup->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD) {
  1283. switch (setup->bRequest) {
  1284. case USB_REQ_GET_STATUS:
  1285. delegate = true;
  1286. break;
  1287. case USB_REQ_SET_ADDRESS:
  1288. mv_u3d_ch9setaddress(u3d, setup);
  1289. break;
  1290. case USB_REQ_CLEAR_FEATURE:
  1291. delegate = true;
  1292. break;
  1293. case USB_REQ_SET_FEATURE:
  1294. delegate = true;
  1295. break;
  1296. default:
  1297. delegate = true;
  1298. }
  1299. } else
  1300. delegate = true;
  1301. /* delegate USB standard requests to the gadget driver */
  1302. if (delegate == true) {
  1303. /* USB requests handled by gadget */
  1304. if (setup->wLength) {
  1305. /* DATA phase from gadget, STATUS phase from u3d */
  1306. u3d->ep0_dir = (setup->bRequestType & USB_DIR_IN)
  1307. ? MV_U3D_EP_DIR_IN : MV_U3D_EP_DIR_OUT;
  1308. spin_unlock(&u3d->lock);
  1309. if (u3d->driver->setup(&u3d->gadget,
  1310. &u3d->local_setup_buff) < 0) {
  1311. dev_err(u3d->dev, "setup error!\n");
  1312. mv_u3d_ep0_stall(u3d);
  1313. }
  1314. spin_lock(&u3d->lock);
  1315. } else {
  1316. /* no DATA phase, STATUS phase from gadget */
  1317. u3d->ep0_dir = MV_U3D_EP_DIR_IN;
  1318. u3d->ep0_state = MV_U3D_STATUS_STAGE;
  1319. spin_unlock(&u3d->lock);
  1320. if (u3d->driver->setup(&u3d->gadget,
  1321. &u3d->local_setup_buff) < 0)
  1322. mv_u3d_ep0_stall(u3d);
  1323. spin_lock(&u3d->lock);
  1324. }
  1325. if (mv_u3d_is_set_configuration(setup)) {
  1326. dev_dbg(u3d->dev, "u3d configured\n");
  1327. u3d->usb_state = USB_STATE_CONFIGURED;
  1328. }
  1329. }
  1330. }
  1331. static void mv_u3d_get_setup_data(struct mv_u3d *u3d, u8 ep_num, u8 *buffer_ptr)
  1332. {
  1333. struct mv_u3d_ep_context *epcontext;
  1334. epcontext = &u3d->ep_context[ep_num * 2 + MV_U3D_EP_DIR_IN];
  1335. /* Copy the setup packet to local buffer */
  1336. memcpy(buffer_ptr, (u8 *) &epcontext->setup_buffer, 8);
  1337. }
  1338. static void mv_u3d_irq_process_setup(struct mv_u3d *u3d)
  1339. {
  1340. u32 tmp, i;
  1341. /* Process all Setup packet received interrupts */
  1342. tmp = ioread32(&u3d->vuc_regs->setuplock);
  1343. if (tmp) {
  1344. for (i = 0; i < u3d->max_eps; i++) {
  1345. if (tmp & (1 << i)) {
  1346. mv_u3d_get_setup_data(u3d, i,
  1347. (u8 *)(&u3d->local_setup_buff));
  1348. mv_u3d_handle_setup_packet(u3d, i,
  1349. &u3d->local_setup_buff);
  1350. }
  1351. }
  1352. }
  1353. iowrite32(tmp, &u3d->vuc_regs->setuplock);
  1354. }
  1355. static void mv_u3d_irq_process_tr_complete(struct mv_u3d *u3d)
  1356. {
  1357. u32 tmp, bit_pos;
  1358. int i, ep_num = 0, direction = 0;
  1359. struct mv_u3d_ep *curr_ep;
  1360. struct mv_u3d_req *curr_req, *temp_req;
  1361. int status;
  1362. tmp = ioread32(&u3d->vuc_regs->endcomplete);
  1363. dev_dbg(u3d->dev, "tr_complete: ep: 0x%x\n", tmp);
  1364. if (!tmp)
  1365. return;
  1366. iowrite32(tmp, &u3d->vuc_regs->endcomplete);
  1367. for (i = 0; i < u3d->max_eps * 2; i++) {
  1368. ep_num = i >> 1;
  1369. direction = i % 2;
  1370. bit_pos = 1 << (ep_num + 16 * direction);
  1371. if (!(bit_pos & tmp))
  1372. continue;
  1373. if (i == 0)
  1374. curr_ep = &u3d->eps[1];
  1375. else
  1376. curr_ep = &u3d->eps[i];
  1377. /* remove req out of ep request list after completion */
  1378. dev_dbg(u3d->dev, "tr comp: check req_list\n");
  1379. spin_lock(&curr_ep->req_lock);
  1380. if (!list_empty(&curr_ep->req_list)) {
  1381. struct mv_u3d_req *req;
  1382. req = list_entry(curr_ep->req_list.next,
  1383. struct mv_u3d_req, list);
  1384. list_del_init(&req->list);
  1385. curr_ep->processing = 0;
  1386. }
  1387. spin_unlock(&curr_ep->req_lock);
  1388. /* process the req queue until an uncomplete request */
  1389. list_for_each_entry_safe(curr_req, temp_req,
  1390. &curr_ep->queue, queue) {
  1391. status = mv_u3d_process_ep_req(u3d, i, curr_req);
  1392. if (status)
  1393. break;
  1394. /* write back status to req */
  1395. curr_req->req.status = status;
  1396. /* ep0 request completion */
  1397. if (ep_num == 0) {
  1398. mv_u3d_done(curr_ep, curr_req, 0);
  1399. break;
  1400. } else {
  1401. mv_u3d_done(curr_ep, curr_req, status);
  1402. }
  1403. }
  1404. dev_dbg(u3d->dev, "call mv_u3d_start_queue from ep complete\n");
  1405. mv_u3d_start_queue(curr_ep);
  1406. }
  1407. }
  1408. static irqreturn_t mv_u3d_irq(int irq, void *dev)
  1409. {
  1410. struct mv_u3d *u3d = (struct mv_u3d *)dev;
  1411. u32 status, intr;
  1412. u32 bridgesetting;
  1413. u32 trbunderrun;
  1414. spin_lock(&u3d->lock);
  1415. status = ioread32(&u3d->vuc_regs->intrcause);
  1416. intr = ioread32(&u3d->vuc_regs->intrenable);
  1417. status &= intr;
  1418. if (status == 0) {
  1419. spin_unlock(&u3d->lock);
  1420. dev_err(u3d->dev, "irq error!\n");
  1421. return IRQ_NONE;
  1422. }
  1423. if (status & MV_U3D_USBINT_VBUS_VALID) {
  1424. bridgesetting = ioread32(&u3d->vuc_regs->bridgesetting);
  1425. if (bridgesetting & MV_U3D_BRIDGE_SETTING_VBUS_VALID) {
  1426. /* write vbus valid bit of bridge setting to clear */
  1427. bridgesetting = MV_U3D_BRIDGE_SETTING_VBUS_VALID;
  1428. iowrite32(bridgesetting, &u3d->vuc_regs->bridgesetting);
  1429. dev_dbg(u3d->dev, "vbus valid\n");
  1430. u3d->usb_state = USB_STATE_POWERED;
  1431. u3d->vbus_valid_detect = 0;
  1432. /* if external vbus detect is not supported,
  1433. * we handle it here.
  1434. */
  1435. if (!u3d->vbus) {
  1436. spin_unlock(&u3d->lock);
  1437. mv_u3d_vbus_session(&u3d->gadget, 1);
  1438. spin_lock(&u3d->lock);
  1439. }
  1440. } else
  1441. dev_err(u3d->dev, "vbus bit is not set\n");
  1442. }
  1443. /* RX data is already in the 16KB FIFO.*/
  1444. if (status & MV_U3D_USBINT_UNDER_RUN) {
  1445. trbunderrun = ioread32(&u3d->vuc_regs->trbunderrun);
  1446. dev_err(u3d->dev, "under run, ep%d\n", trbunderrun);
  1447. iowrite32(trbunderrun, &u3d->vuc_regs->trbunderrun);
  1448. mv_u3d_irq_process_error(u3d);
  1449. }
  1450. if (status & (MV_U3D_USBINT_RXDESC_ERR | MV_U3D_USBINT_TXDESC_ERR)) {
  1451. /* write one to clear */
  1452. iowrite32(status & (MV_U3D_USBINT_RXDESC_ERR
  1453. | MV_U3D_USBINT_TXDESC_ERR),
  1454. &u3d->vuc_regs->intrcause);
  1455. dev_err(u3d->dev, "desc err 0x%x\n", status);
  1456. mv_u3d_irq_process_error(u3d);
  1457. }
  1458. if (status & MV_U3D_USBINT_LINK_CHG)
  1459. mv_u3d_irq_process_link_change(u3d);
  1460. if (status & MV_U3D_USBINT_TX_COMPLETE)
  1461. mv_u3d_irq_process_tr_complete(u3d);
  1462. if (status & MV_U3D_USBINT_RX_COMPLETE)
  1463. mv_u3d_irq_process_tr_complete(u3d);
  1464. if (status & MV_U3D_USBINT_SETUP)
  1465. mv_u3d_irq_process_setup(u3d);
  1466. spin_unlock(&u3d->lock);
  1467. return IRQ_HANDLED;
  1468. }
  1469. static int mv_u3d_remove(struct platform_device *dev)
  1470. {
  1471. struct mv_u3d *u3d = platform_get_drvdata(dev);
  1472. BUG_ON(u3d == NULL);
  1473. usb_del_gadget_udc(&u3d->gadget);
  1474. /* free memory allocated in probe */
  1475. if (u3d->trb_pool)
  1476. dma_pool_destroy(u3d->trb_pool);
  1477. if (u3d->ep_context)
  1478. dma_free_coherent(&dev->dev, u3d->ep_context_size,
  1479. u3d->ep_context, u3d->ep_context_dma);
  1480. kfree(u3d->eps);
  1481. if (u3d->irq)
  1482. free_irq(u3d->irq, u3d);
  1483. if (u3d->cap_regs)
  1484. iounmap(u3d->cap_regs);
  1485. u3d->cap_regs = NULL;
  1486. kfree(u3d->status_req);
  1487. clk_put(u3d->clk);
  1488. kfree(u3d);
  1489. return 0;
  1490. }
  1491. static int mv_u3d_probe(struct platform_device *dev)
  1492. {
  1493. struct mv_u3d *u3d = NULL;
  1494. struct mv_usb_platform_data *pdata = dev_get_platdata(&dev->dev);
  1495. int retval = 0;
  1496. struct resource *r;
  1497. size_t size;
  1498. if (!dev_get_platdata(&dev->dev)) {
  1499. dev_err(&dev->dev, "missing platform_data\n");
  1500. retval = -ENODEV;
  1501. goto err_pdata;
  1502. }
  1503. u3d = kzalloc(sizeof(*u3d), GFP_KERNEL);
  1504. if (!u3d) {
  1505. dev_err(&dev->dev, "failed to allocate memory for u3d\n");
  1506. retval = -ENOMEM;
  1507. goto err_alloc_private;
  1508. }
  1509. spin_lock_init(&u3d->lock);
  1510. platform_set_drvdata(dev, u3d);
  1511. u3d->dev = &dev->dev;
  1512. u3d->vbus = pdata->vbus;
  1513. u3d->clk = clk_get(&dev->dev, NULL);
  1514. if (IS_ERR(u3d->clk)) {
  1515. retval = PTR_ERR(u3d->clk);
  1516. goto err_get_clk;
  1517. }
  1518. r = platform_get_resource_byname(dev, IORESOURCE_MEM, "capregs");
  1519. if (!r) {
  1520. dev_err(&dev->dev, "no I/O memory resource defined\n");
  1521. retval = -ENODEV;
  1522. goto err_get_cap_regs;
  1523. }
  1524. u3d->cap_regs = (struct mv_u3d_cap_regs __iomem *)
  1525. ioremap(r->start, resource_size(r));
  1526. if (!u3d->cap_regs) {
  1527. dev_err(&dev->dev, "failed to map I/O memory\n");
  1528. retval = -EBUSY;
  1529. goto err_map_cap_regs;
  1530. } else {
  1531. dev_dbg(&dev->dev, "cap_regs address: 0x%lx/0x%lx\n",
  1532. (unsigned long) r->start,
  1533. (unsigned long) u3d->cap_regs);
  1534. }
  1535. /* we will access controller register, so enable the u3d controller */
  1536. clk_enable(u3d->clk);
  1537. if (pdata->phy_init) {
  1538. retval = pdata->phy_init(u3d->phy_regs);
  1539. if (retval) {
  1540. dev_err(&dev->dev, "init phy error %d\n", retval);
  1541. goto err_u3d_enable;
  1542. }
  1543. }
  1544. u3d->op_regs = (struct mv_u3d_op_regs __iomem *)(u3d->cap_regs
  1545. + MV_U3D_USB3_OP_REGS_OFFSET);
  1546. u3d->vuc_regs = (struct mv_u3d_vuc_regs __iomem *)(u3d->cap_regs
  1547. + ioread32(&u3d->cap_regs->vuoff));
  1548. u3d->max_eps = 16;
  1549. /*
  1550. * some platform will use usb to download image, it may not disconnect
  1551. * usb gadget before loading kernel. So first stop u3d here.
  1552. */
  1553. mv_u3d_controller_stop(u3d);
  1554. iowrite32(0xFFFFFFFF, &u3d->vuc_regs->intrcause);
  1555. if (pdata->phy_deinit)
  1556. pdata->phy_deinit(u3d->phy_regs);
  1557. clk_disable(u3d->clk);
  1558. size = u3d->max_eps * sizeof(struct mv_u3d_ep_context) * 2;
  1559. size = (size + MV_U3D_EP_CONTEXT_ALIGNMENT - 1)
  1560. & ~(MV_U3D_EP_CONTEXT_ALIGNMENT - 1);
  1561. u3d->ep_context = dma_alloc_coherent(&dev->dev, size,
  1562. &u3d->ep_context_dma, GFP_KERNEL);
  1563. if (!u3d->ep_context) {
  1564. dev_err(&dev->dev, "allocate ep context memory failed\n");
  1565. retval = -ENOMEM;
  1566. goto err_alloc_ep_context;
  1567. }
  1568. u3d->ep_context_size = size;
  1569. /* create TRB dma_pool resource */
  1570. u3d->trb_pool = dma_pool_create("u3d_trb",
  1571. &dev->dev,
  1572. sizeof(struct mv_u3d_trb_hw),
  1573. MV_U3D_TRB_ALIGNMENT,
  1574. MV_U3D_DMA_BOUNDARY);
  1575. if (!u3d->trb_pool) {
  1576. retval = -ENOMEM;
  1577. goto err_alloc_trb_pool;
  1578. }
  1579. size = u3d->max_eps * sizeof(struct mv_u3d_ep) * 2;
  1580. u3d->eps = kzalloc(size, GFP_KERNEL);
  1581. if (!u3d->eps) {
  1582. dev_err(&dev->dev, "allocate ep memory failed\n");
  1583. retval = -ENOMEM;
  1584. goto err_alloc_eps;
  1585. }
  1586. /* initialize ep0 status request structure */
  1587. u3d->status_req = kzalloc(sizeof(struct mv_u3d_req) + 8, GFP_KERNEL);
  1588. if (!u3d->status_req) {
  1589. dev_err(&dev->dev, "allocate status_req memory failed\n");
  1590. retval = -ENOMEM;
  1591. goto err_alloc_status_req;
  1592. }
  1593. INIT_LIST_HEAD(&u3d->status_req->queue);
  1594. /* allocate a small amount of memory to get valid address */
  1595. u3d->status_req->req.buf = (char *)u3d->status_req
  1596. + sizeof(struct mv_u3d_req);
  1597. u3d->status_req->req.dma = virt_to_phys(u3d->status_req->req.buf);
  1598. u3d->resume_state = USB_STATE_NOTATTACHED;
  1599. u3d->usb_state = USB_STATE_ATTACHED;
  1600. u3d->ep0_dir = MV_U3D_EP_DIR_OUT;
  1601. u3d->remote_wakeup = 0;
  1602. r = platform_get_resource(dev, IORESOURCE_IRQ, 0);
  1603. if (!r) {
  1604. dev_err(&dev->dev, "no IRQ resource defined\n");
  1605. retval = -ENODEV;
  1606. goto err_get_irq;
  1607. }
  1608. u3d->irq = r->start;
  1609. if (request_irq(u3d->irq, mv_u3d_irq,
  1610. IRQF_SHARED, driver_name, u3d)) {
  1611. u3d->irq = 0;
  1612. dev_err(&dev->dev, "Request irq %d for u3d failed\n",
  1613. u3d->irq);
  1614. retval = -ENODEV;
  1615. goto err_request_irq;
  1616. }
  1617. /* initialize gadget structure */
  1618. u3d->gadget.ops = &mv_u3d_ops; /* usb_gadget_ops */
  1619. u3d->gadget.ep0 = &u3d->eps[1].ep; /* gadget ep0 */
  1620. INIT_LIST_HEAD(&u3d->gadget.ep_list); /* ep_list */
  1621. u3d->gadget.speed = USB_SPEED_UNKNOWN; /* speed */
  1622. /* the "gadget" abstracts/virtualizes the controller */
  1623. u3d->gadget.name = driver_name; /* gadget name */
  1624. mv_u3d_eps_init(u3d);
  1625. /* external vbus detection */
  1626. if (u3d->vbus) {
  1627. u3d->clock_gating = 1;
  1628. dev_err(&dev->dev, "external vbus detection\n");
  1629. }
  1630. if (!u3d->clock_gating)
  1631. u3d->vbus_active = 1;
  1632. /* enable usb3 controller vbus detection */
  1633. u3d->vbus_valid_detect = 1;
  1634. retval = usb_add_gadget_udc(&dev->dev, &u3d->gadget);
  1635. if (retval)
  1636. goto err_unregister;
  1637. dev_dbg(&dev->dev, "successful probe usb3 device %s clock gating.\n",
  1638. u3d->clock_gating ? "with" : "without");
  1639. return 0;
  1640. err_unregister:
  1641. free_irq(u3d->irq, u3d);
  1642. err_request_irq:
  1643. err_get_irq:
  1644. kfree(u3d->status_req);
  1645. err_alloc_status_req:
  1646. kfree(u3d->eps);
  1647. err_alloc_eps:
  1648. dma_pool_destroy(u3d->trb_pool);
  1649. err_alloc_trb_pool:
  1650. dma_free_coherent(&dev->dev, u3d->ep_context_size,
  1651. u3d->ep_context, u3d->ep_context_dma);
  1652. err_alloc_ep_context:
  1653. if (pdata->phy_deinit)
  1654. pdata->phy_deinit(u3d->phy_regs);
  1655. clk_disable(u3d->clk);
  1656. err_u3d_enable:
  1657. iounmap(u3d->cap_regs);
  1658. err_map_cap_regs:
  1659. err_get_cap_regs:
  1660. err_get_clk:
  1661. clk_put(u3d->clk);
  1662. kfree(u3d);
  1663. err_alloc_private:
  1664. err_pdata:
  1665. return retval;
  1666. }
  1667. #ifdef CONFIG_PM_SLEEP
  1668. static int mv_u3d_suspend(struct device *dev)
  1669. {
  1670. struct mv_u3d *u3d = dev_get_drvdata(dev);
  1671. /*
  1672. * only cable is unplugged, usb can suspend.
  1673. * So do not care about clock_gating == 1, it is handled by
  1674. * vbus session.
  1675. */
  1676. if (!u3d->clock_gating) {
  1677. mv_u3d_controller_stop(u3d);
  1678. spin_lock_irq(&u3d->lock);
  1679. /* stop all usb activities */
  1680. mv_u3d_stop_activity(u3d, u3d->driver);
  1681. spin_unlock_irq(&u3d->lock);
  1682. mv_u3d_disable(u3d);
  1683. }
  1684. return 0;
  1685. }
  1686. static int mv_u3d_resume(struct device *dev)
  1687. {
  1688. struct mv_u3d *u3d = dev_get_drvdata(dev);
  1689. int retval;
  1690. if (!u3d->clock_gating) {
  1691. retval = mv_u3d_enable(u3d);
  1692. if (retval)
  1693. return retval;
  1694. if (u3d->driver && u3d->softconnect) {
  1695. mv_u3d_controller_reset(u3d);
  1696. mv_u3d_ep0_reset(u3d);
  1697. mv_u3d_controller_start(u3d);
  1698. }
  1699. }
  1700. return 0;
  1701. }
  1702. #endif
  1703. static SIMPLE_DEV_PM_OPS(mv_u3d_pm_ops, mv_u3d_suspend, mv_u3d_resume);
  1704. static void mv_u3d_shutdown(struct platform_device *dev)
  1705. {
  1706. struct mv_u3d *u3d = platform_get_drvdata(dev);
  1707. u32 tmp;
  1708. tmp = ioread32(&u3d->op_regs->usbcmd);
  1709. tmp &= ~MV_U3D_CMD_RUN_STOP;
  1710. iowrite32(tmp, &u3d->op_regs->usbcmd);
  1711. }
  1712. static struct platform_driver mv_u3d_driver = {
  1713. .probe = mv_u3d_probe,
  1714. .remove = mv_u3d_remove,
  1715. .shutdown = mv_u3d_shutdown,
  1716. .driver = {
  1717. .owner = THIS_MODULE,
  1718. .name = "mv-u3d",
  1719. .pm = &mv_u3d_pm_ops,
  1720. },
  1721. };
  1722. module_platform_driver(mv_u3d_driver);
  1723. MODULE_ALIAS("platform:mv-u3d");
  1724. MODULE_DESCRIPTION(DRIVER_DESC);
  1725. MODULE_AUTHOR("Yu Xu <yuxu@marvell.com>");
  1726. MODULE_LICENSE("GPL");