intel_sprite.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749
  1. /*
  2. * Copyright © 2011 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Jesse Barnes <jbarnes@virtuousgeek.org>
  25. *
  26. * New plane/sprite handling.
  27. *
  28. * The older chips had a separate interface for programming plane related
  29. * registers; newer ones are much simpler and we can use the new DRM plane
  30. * support.
  31. */
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc.h>
  34. #include <drm/drm_fourcc.h>
  35. #include "intel_drv.h"
  36. #include <drm/i915_drm.h>
  37. #include "i915_drv.h"
  38. static void
  39. ivb_update_plane(struct drm_plane *plane, struct drm_framebuffer *fb,
  40. struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
  41. unsigned int crtc_w, unsigned int crtc_h,
  42. uint32_t x, uint32_t y,
  43. uint32_t src_w, uint32_t src_h)
  44. {
  45. struct drm_device *dev = plane->dev;
  46. struct drm_i915_private *dev_priv = dev->dev_private;
  47. struct intel_plane *intel_plane = to_intel_plane(plane);
  48. int pipe = intel_plane->pipe;
  49. u32 sprctl, sprscale = 0;
  50. int pixel_size;
  51. unsigned long sprsurf_offset, linear_offset;
  52. sprctl = I915_READ(SPRCTL(pipe));
  53. /* Mask out pixel format bits in case we change it */
  54. sprctl &= ~SPRITE_PIXFORMAT_MASK;
  55. sprctl &= ~SPRITE_RGB_ORDER_RGBX;
  56. sprctl &= ~SPRITE_YUV_BYTE_ORDER_MASK;
  57. sprctl &= ~SPRITE_TILED;
  58. switch (fb->pixel_format) {
  59. case DRM_FORMAT_XBGR8888:
  60. sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
  61. pixel_size = 4;
  62. break;
  63. case DRM_FORMAT_XRGB8888:
  64. sprctl |= SPRITE_FORMAT_RGBX888;
  65. pixel_size = 4;
  66. break;
  67. case DRM_FORMAT_YUYV:
  68. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
  69. pixel_size = 2;
  70. break;
  71. case DRM_FORMAT_YVYU:
  72. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
  73. pixel_size = 2;
  74. break;
  75. case DRM_FORMAT_UYVY:
  76. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
  77. pixel_size = 2;
  78. break;
  79. case DRM_FORMAT_VYUY:
  80. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
  81. pixel_size = 2;
  82. break;
  83. default:
  84. DRM_DEBUG_DRIVER("bad pixel format, assuming RGBX888\n");
  85. sprctl |= SPRITE_FORMAT_RGBX888;
  86. pixel_size = 4;
  87. break;
  88. }
  89. if (obj->tiling_mode != I915_TILING_NONE)
  90. sprctl |= SPRITE_TILED;
  91. /* must disable */
  92. sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
  93. sprctl |= SPRITE_ENABLE;
  94. /* Sizes are 0 based */
  95. src_w--;
  96. src_h--;
  97. crtc_w--;
  98. crtc_h--;
  99. intel_update_sprite_watermarks(dev, pipe, crtc_w, pixel_size);
  100. /*
  101. * IVB workaround: must disable low power watermarks for at least
  102. * one frame before enabling scaling. LP watermarks can be re-enabled
  103. * when scaling is disabled.
  104. */
  105. if (crtc_w != src_w || crtc_h != src_h) {
  106. if (!dev_priv->sprite_scaling_enabled) {
  107. dev_priv->sprite_scaling_enabled = true;
  108. intel_update_watermarks(dev);
  109. intel_wait_for_vblank(dev, pipe);
  110. }
  111. sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
  112. } else {
  113. if (dev_priv->sprite_scaling_enabled) {
  114. dev_priv->sprite_scaling_enabled = false;
  115. /* potentially re-enable LP watermarks */
  116. intel_update_watermarks(dev);
  117. }
  118. }
  119. I915_WRITE(SPRSTRIDE(pipe), fb->pitches[0]);
  120. I915_WRITE(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
  121. linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
  122. sprsurf_offset =
  123. intel_gen4_compute_offset_xtiled(&x, &y,
  124. fb->bits_per_pixel / 8,
  125. fb->pitches[0]);
  126. linear_offset -= sprsurf_offset;
  127. /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
  128. * register */
  129. if (IS_HASWELL(dev))
  130. I915_WRITE(SPROFFSET(pipe), (y << 16) | x);
  131. else if (obj->tiling_mode != I915_TILING_NONE)
  132. I915_WRITE(SPRTILEOFF(pipe), (y << 16) | x);
  133. else
  134. I915_WRITE(SPRLINOFF(pipe), linear_offset);
  135. I915_WRITE(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
  136. if (intel_plane->can_scale)
  137. I915_WRITE(SPRSCALE(pipe), sprscale);
  138. I915_WRITE(SPRCTL(pipe), sprctl);
  139. I915_MODIFY_DISPBASE(SPRSURF(pipe), obj->gtt_offset + sprsurf_offset);
  140. POSTING_READ(SPRSURF(pipe));
  141. }
  142. static void
  143. ivb_disable_plane(struct drm_plane *plane)
  144. {
  145. struct drm_device *dev = plane->dev;
  146. struct drm_i915_private *dev_priv = dev->dev_private;
  147. struct intel_plane *intel_plane = to_intel_plane(plane);
  148. int pipe = intel_plane->pipe;
  149. I915_WRITE(SPRCTL(pipe), I915_READ(SPRCTL(pipe)) & ~SPRITE_ENABLE);
  150. /* Can't leave the scaler enabled... */
  151. if (intel_plane->can_scale)
  152. I915_WRITE(SPRSCALE(pipe), 0);
  153. /* Activate double buffered register update */
  154. I915_MODIFY_DISPBASE(SPRSURF(pipe), 0);
  155. POSTING_READ(SPRSURF(pipe));
  156. dev_priv->sprite_scaling_enabled = false;
  157. intel_update_watermarks(dev);
  158. }
  159. static int
  160. ivb_update_colorkey(struct drm_plane *plane,
  161. struct drm_intel_sprite_colorkey *key)
  162. {
  163. struct drm_device *dev = plane->dev;
  164. struct drm_i915_private *dev_priv = dev->dev_private;
  165. struct intel_plane *intel_plane;
  166. u32 sprctl;
  167. int ret = 0;
  168. intel_plane = to_intel_plane(plane);
  169. I915_WRITE(SPRKEYVAL(intel_plane->pipe), key->min_value);
  170. I915_WRITE(SPRKEYMAX(intel_plane->pipe), key->max_value);
  171. I915_WRITE(SPRKEYMSK(intel_plane->pipe), key->channel_mask);
  172. sprctl = I915_READ(SPRCTL(intel_plane->pipe));
  173. sprctl &= ~(SPRITE_SOURCE_KEY | SPRITE_DEST_KEY);
  174. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  175. sprctl |= SPRITE_DEST_KEY;
  176. else if (key->flags & I915_SET_COLORKEY_SOURCE)
  177. sprctl |= SPRITE_SOURCE_KEY;
  178. I915_WRITE(SPRCTL(intel_plane->pipe), sprctl);
  179. POSTING_READ(SPRKEYMSK(intel_plane->pipe));
  180. return ret;
  181. }
  182. static void
  183. ivb_get_colorkey(struct drm_plane *plane, struct drm_intel_sprite_colorkey *key)
  184. {
  185. struct drm_device *dev = plane->dev;
  186. struct drm_i915_private *dev_priv = dev->dev_private;
  187. struct intel_plane *intel_plane;
  188. u32 sprctl;
  189. intel_plane = to_intel_plane(plane);
  190. key->min_value = I915_READ(SPRKEYVAL(intel_plane->pipe));
  191. key->max_value = I915_READ(SPRKEYMAX(intel_plane->pipe));
  192. key->channel_mask = I915_READ(SPRKEYMSK(intel_plane->pipe));
  193. key->flags = 0;
  194. sprctl = I915_READ(SPRCTL(intel_plane->pipe));
  195. if (sprctl & SPRITE_DEST_KEY)
  196. key->flags = I915_SET_COLORKEY_DESTINATION;
  197. else if (sprctl & SPRITE_SOURCE_KEY)
  198. key->flags = I915_SET_COLORKEY_SOURCE;
  199. else
  200. key->flags = I915_SET_COLORKEY_NONE;
  201. }
  202. static void
  203. ilk_update_plane(struct drm_plane *plane, struct drm_framebuffer *fb,
  204. struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
  205. unsigned int crtc_w, unsigned int crtc_h,
  206. uint32_t x, uint32_t y,
  207. uint32_t src_w, uint32_t src_h)
  208. {
  209. struct drm_device *dev = plane->dev;
  210. struct drm_i915_private *dev_priv = dev->dev_private;
  211. struct intel_plane *intel_plane = to_intel_plane(plane);
  212. int pipe = intel_plane->pipe, pixel_size;
  213. unsigned long dvssurf_offset, linear_offset;
  214. u32 dvscntr, dvsscale;
  215. dvscntr = I915_READ(DVSCNTR(pipe));
  216. /* Mask out pixel format bits in case we change it */
  217. dvscntr &= ~DVS_PIXFORMAT_MASK;
  218. dvscntr &= ~DVS_RGB_ORDER_XBGR;
  219. dvscntr &= ~DVS_YUV_BYTE_ORDER_MASK;
  220. dvscntr &= ~DVS_TILED;
  221. switch (fb->pixel_format) {
  222. case DRM_FORMAT_XBGR8888:
  223. dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
  224. pixel_size = 4;
  225. break;
  226. case DRM_FORMAT_XRGB8888:
  227. dvscntr |= DVS_FORMAT_RGBX888;
  228. pixel_size = 4;
  229. break;
  230. case DRM_FORMAT_YUYV:
  231. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
  232. pixel_size = 2;
  233. break;
  234. case DRM_FORMAT_YVYU:
  235. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
  236. pixel_size = 2;
  237. break;
  238. case DRM_FORMAT_UYVY:
  239. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
  240. pixel_size = 2;
  241. break;
  242. case DRM_FORMAT_VYUY:
  243. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
  244. pixel_size = 2;
  245. break;
  246. default:
  247. DRM_DEBUG_DRIVER("bad pixel format, assuming RGBX888\n");
  248. dvscntr |= DVS_FORMAT_RGBX888;
  249. pixel_size = 4;
  250. break;
  251. }
  252. if (obj->tiling_mode != I915_TILING_NONE)
  253. dvscntr |= DVS_TILED;
  254. if (IS_GEN6(dev))
  255. dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
  256. dvscntr |= DVS_ENABLE;
  257. /* Sizes are 0 based */
  258. src_w--;
  259. src_h--;
  260. crtc_w--;
  261. crtc_h--;
  262. intel_update_sprite_watermarks(dev, pipe, crtc_w, pixel_size);
  263. dvsscale = 0;
  264. if (IS_GEN5(dev) || crtc_w != src_w || crtc_h != src_h)
  265. dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
  266. I915_WRITE(DVSSTRIDE(pipe), fb->pitches[0]);
  267. I915_WRITE(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
  268. linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
  269. dvssurf_offset =
  270. intel_gen4_compute_offset_xtiled(&x, &y,
  271. fb->bits_per_pixel / 8,
  272. fb->pitches[0]);
  273. linear_offset -= dvssurf_offset;
  274. if (obj->tiling_mode != I915_TILING_NONE)
  275. I915_WRITE(DVSTILEOFF(pipe), (y << 16) | x);
  276. else
  277. I915_WRITE(DVSLINOFF(pipe), linear_offset);
  278. I915_WRITE(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
  279. I915_WRITE(DVSSCALE(pipe), dvsscale);
  280. I915_WRITE(DVSCNTR(pipe), dvscntr);
  281. I915_MODIFY_DISPBASE(DVSSURF(pipe), obj->gtt_offset + dvssurf_offset);
  282. POSTING_READ(DVSSURF(pipe));
  283. }
  284. static void
  285. ilk_disable_plane(struct drm_plane *plane)
  286. {
  287. struct drm_device *dev = plane->dev;
  288. struct drm_i915_private *dev_priv = dev->dev_private;
  289. struct intel_plane *intel_plane = to_intel_plane(plane);
  290. int pipe = intel_plane->pipe;
  291. I915_WRITE(DVSCNTR(pipe), I915_READ(DVSCNTR(pipe)) & ~DVS_ENABLE);
  292. /* Disable the scaler */
  293. I915_WRITE(DVSSCALE(pipe), 0);
  294. /* Flush double buffered register updates */
  295. I915_MODIFY_DISPBASE(DVSSURF(pipe), 0);
  296. POSTING_READ(DVSSURF(pipe));
  297. }
  298. static void
  299. intel_enable_primary(struct drm_crtc *crtc)
  300. {
  301. struct drm_device *dev = crtc->dev;
  302. struct drm_i915_private *dev_priv = dev->dev_private;
  303. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  304. int reg = DSPCNTR(intel_crtc->plane);
  305. if (!intel_crtc->primary_disabled)
  306. return;
  307. intel_crtc->primary_disabled = false;
  308. intel_update_fbc(dev);
  309. I915_WRITE(reg, I915_READ(reg) | DISPLAY_PLANE_ENABLE);
  310. }
  311. static void
  312. intel_disable_primary(struct drm_crtc *crtc)
  313. {
  314. struct drm_device *dev = crtc->dev;
  315. struct drm_i915_private *dev_priv = dev->dev_private;
  316. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  317. int reg = DSPCNTR(intel_crtc->plane);
  318. if (intel_crtc->primary_disabled)
  319. return;
  320. I915_WRITE(reg, I915_READ(reg) & ~DISPLAY_PLANE_ENABLE);
  321. intel_crtc->primary_disabled = true;
  322. intel_update_fbc(dev);
  323. }
  324. static int
  325. ilk_update_colorkey(struct drm_plane *plane,
  326. struct drm_intel_sprite_colorkey *key)
  327. {
  328. struct drm_device *dev = plane->dev;
  329. struct drm_i915_private *dev_priv = dev->dev_private;
  330. struct intel_plane *intel_plane;
  331. u32 dvscntr;
  332. int ret = 0;
  333. intel_plane = to_intel_plane(plane);
  334. I915_WRITE(DVSKEYVAL(intel_plane->pipe), key->min_value);
  335. I915_WRITE(DVSKEYMAX(intel_plane->pipe), key->max_value);
  336. I915_WRITE(DVSKEYMSK(intel_plane->pipe), key->channel_mask);
  337. dvscntr = I915_READ(DVSCNTR(intel_plane->pipe));
  338. dvscntr &= ~(DVS_SOURCE_KEY | DVS_DEST_KEY);
  339. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  340. dvscntr |= DVS_DEST_KEY;
  341. else if (key->flags & I915_SET_COLORKEY_SOURCE)
  342. dvscntr |= DVS_SOURCE_KEY;
  343. I915_WRITE(DVSCNTR(intel_plane->pipe), dvscntr);
  344. POSTING_READ(DVSKEYMSK(intel_plane->pipe));
  345. return ret;
  346. }
  347. static void
  348. ilk_get_colorkey(struct drm_plane *plane, struct drm_intel_sprite_colorkey *key)
  349. {
  350. struct drm_device *dev = plane->dev;
  351. struct drm_i915_private *dev_priv = dev->dev_private;
  352. struct intel_plane *intel_plane;
  353. u32 dvscntr;
  354. intel_plane = to_intel_plane(plane);
  355. key->min_value = I915_READ(DVSKEYVAL(intel_plane->pipe));
  356. key->max_value = I915_READ(DVSKEYMAX(intel_plane->pipe));
  357. key->channel_mask = I915_READ(DVSKEYMSK(intel_plane->pipe));
  358. key->flags = 0;
  359. dvscntr = I915_READ(DVSCNTR(intel_plane->pipe));
  360. if (dvscntr & DVS_DEST_KEY)
  361. key->flags = I915_SET_COLORKEY_DESTINATION;
  362. else if (dvscntr & DVS_SOURCE_KEY)
  363. key->flags = I915_SET_COLORKEY_SOURCE;
  364. else
  365. key->flags = I915_SET_COLORKEY_NONE;
  366. }
  367. static int
  368. intel_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
  369. struct drm_framebuffer *fb, int crtc_x, int crtc_y,
  370. unsigned int crtc_w, unsigned int crtc_h,
  371. uint32_t src_x, uint32_t src_y,
  372. uint32_t src_w, uint32_t src_h)
  373. {
  374. struct drm_device *dev = plane->dev;
  375. struct drm_i915_private *dev_priv = dev->dev_private;
  376. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  377. struct intel_plane *intel_plane = to_intel_plane(plane);
  378. struct intel_framebuffer *intel_fb;
  379. struct drm_i915_gem_object *obj, *old_obj;
  380. int pipe = intel_plane->pipe;
  381. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  382. pipe);
  383. int ret = 0;
  384. int x = src_x >> 16, y = src_y >> 16;
  385. int primary_w = crtc->mode.hdisplay, primary_h = crtc->mode.vdisplay;
  386. bool disable_primary = false;
  387. intel_fb = to_intel_framebuffer(fb);
  388. obj = intel_fb->obj;
  389. old_obj = intel_plane->obj;
  390. src_w = src_w >> 16;
  391. src_h = src_h >> 16;
  392. /* Pipe must be running... */
  393. if (!(I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE))
  394. return -EINVAL;
  395. if (crtc_x >= primary_w || crtc_y >= primary_h)
  396. return -EINVAL;
  397. /* Don't modify another pipe's plane */
  398. if (intel_plane->pipe != intel_crtc->pipe)
  399. return -EINVAL;
  400. /* Sprite planes can be linear or x-tiled surfaces */
  401. switch (obj->tiling_mode) {
  402. case I915_TILING_NONE:
  403. case I915_TILING_X:
  404. break;
  405. default:
  406. return -EINVAL;
  407. }
  408. /*
  409. * Clamp the width & height into the visible area. Note we don't
  410. * try to scale the source if part of the visible region is offscreen.
  411. * The caller must handle that by adjusting source offset and size.
  412. */
  413. if ((crtc_x < 0) && ((crtc_x + crtc_w) > 0)) {
  414. crtc_w += crtc_x;
  415. crtc_x = 0;
  416. }
  417. if ((crtc_x + crtc_w) <= 0) /* Nothing to display */
  418. goto out;
  419. if ((crtc_x + crtc_w) > primary_w)
  420. crtc_w = primary_w - crtc_x;
  421. if ((crtc_y < 0) && ((crtc_y + crtc_h) > 0)) {
  422. crtc_h += crtc_y;
  423. crtc_y = 0;
  424. }
  425. if ((crtc_y + crtc_h) <= 0) /* Nothing to display */
  426. goto out;
  427. if (crtc_y + crtc_h > primary_h)
  428. crtc_h = primary_h - crtc_y;
  429. if (!crtc_w || !crtc_h) /* Again, nothing to display */
  430. goto out;
  431. /*
  432. * We may not have a scaler, eg. HSW does not have it any more
  433. */
  434. if (!intel_plane->can_scale && (crtc_w != src_w || crtc_h != src_h))
  435. return -EINVAL;
  436. /*
  437. * We can take a larger source and scale it down, but
  438. * only so much... 16x is the max on SNB.
  439. */
  440. if (((src_w * src_h) / (crtc_w * crtc_h)) > intel_plane->max_downscale)
  441. return -EINVAL;
  442. /*
  443. * If the sprite is completely covering the primary plane,
  444. * we can disable the primary and save power.
  445. */
  446. if ((crtc_x == 0) && (crtc_y == 0) &&
  447. (crtc_w == primary_w) && (crtc_h == primary_h))
  448. disable_primary = true;
  449. mutex_lock(&dev->struct_mutex);
  450. ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
  451. if (ret)
  452. goto out_unlock;
  453. intel_plane->obj = obj;
  454. /*
  455. * Be sure to re-enable the primary before the sprite is no longer
  456. * covering it fully.
  457. */
  458. if (!disable_primary)
  459. intel_enable_primary(crtc);
  460. intel_plane->update_plane(plane, fb, obj, crtc_x, crtc_y,
  461. crtc_w, crtc_h, x, y, src_w, src_h);
  462. if (disable_primary)
  463. intel_disable_primary(crtc);
  464. /* Unpin old obj after new one is active to avoid ugliness */
  465. if (old_obj) {
  466. /*
  467. * It's fairly common to simply update the position of
  468. * an existing object. In that case, we don't need to
  469. * wait for vblank to avoid ugliness, we only need to
  470. * do the pin & ref bookkeeping.
  471. */
  472. if (old_obj != obj) {
  473. mutex_unlock(&dev->struct_mutex);
  474. intel_wait_for_vblank(dev, to_intel_crtc(crtc)->pipe);
  475. mutex_lock(&dev->struct_mutex);
  476. }
  477. intel_unpin_fb_obj(old_obj);
  478. }
  479. out_unlock:
  480. mutex_unlock(&dev->struct_mutex);
  481. out:
  482. return ret;
  483. }
  484. static int
  485. intel_disable_plane(struct drm_plane *plane)
  486. {
  487. struct drm_device *dev = plane->dev;
  488. struct intel_plane *intel_plane = to_intel_plane(plane);
  489. int ret = 0;
  490. if (plane->crtc)
  491. intel_enable_primary(plane->crtc);
  492. intel_plane->disable_plane(plane);
  493. if (!intel_plane->obj)
  494. goto out;
  495. mutex_lock(&dev->struct_mutex);
  496. intel_unpin_fb_obj(intel_plane->obj);
  497. intel_plane->obj = NULL;
  498. mutex_unlock(&dev->struct_mutex);
  499. out:
  500. return ret;
  501. }
  502. static void intel_destroy_plane(struct drm_plane *plane)
  503. {
  504. struct intel_plane *intel_plane = to_intel_plane(plane);
  505. intel_disable_plane(plane);
  506. drm_plane_cleanup(plane);
  507. kfree(intel_plane);
  508. }
  509. int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
  510. struct drm_file *file_priv)
  511. {
  512. struct drm_intel_sprite_colorkey *set = data;
  513. struct drm_mode_object *obj;
  514. struct drm_plane *plane;
  515. struct intel_plane *intel_plane;
  516. int ret = 0;
  517. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  518. return -ENODEV;
  519. /* Make sure we don't try to enable both src & dest simultaneously */
  520. if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
  521. return -EINVAL;
  522. mutex_lock(&dev->mode_config.mutex);
  523. obj = drm_mode_object_find(dev, set->plane_id, DRM_MODE_OBJECT_PLANE);
  524. if (!obj) {
  525. ret = -EINVAL;
  526. goto out_unlock;
  527. }
  528. plane = obj_to_plane(obj);
  529. intel_plane = to_intel_plane(plane);
  530. ret = intel_plane->update_colorkey(plane, set);
  531. out_unlock:
  532. mutex_unlock(&dev->mode_config.mutex);
  533. return ret;
  534. }
  535. int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
  536. struct drm_file *file_priv)
  537. {
  538. struct drm_intel_sprite_colorkey *get = data;
  539. struct drm_mode_object *obj;
  540. struct drm_plane *plane;
  541. struct intel_plane *intel_plane;
  542. int ret = 0;
  543. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  544. return -ENODEV;
  545. mutex_lock(&dev->mode_config.mutex);
  546. obj = drm_mode_object_find(dev, get->plane_id, DRM_MODE_OBJECT_PLANE);
  547. if (!obj) {
  548. ret = -EINVAL;
  549. goto out_unlock;
  550. }
  551. plane = obj_to_plane(obj);
  552. intel_plane = to_intel_plane(plane);
  553. intel_plane->get_colorkey(plane, get);
  554. out_unlock:
  555. mutex_unlock(&dev->mode_config.mutex);
  556. return ret;
  557. }
  558. static const struct drm_plane_funcs intel_plane_funcs = {
  559. .update_plane = intel_update_plane,
  560. .disable_plane = intel_disable_plane,
  561. .destroy = intel_destroy_plane,
  562. };
  563. static uint32_t ilk_plane_formats[] = {
  564. DRM_FORMAT_XRGB8888,
  565. DRM_FORMAT_YUYV,
  566. DRM_FORMAT_YVYU,
  567. DRM_FORMAT_UYVY,
  568. DRM_FORMAT_VYUY,
  569. };
  570. static uint32_t snb_plane_formats[] = {
  571. DRM_FORMAT_XBGR8888,
  572. DRM_FORMAT_XRGB8888,
  573. DRM_FORMAT_YUYV,
  574. DRM_FORMAT_YVYU,
  575. DRM_FORMAT_UYVY,
  576. DRM_FORMAT_VYUY,
  577. };
  578. int
  579. intel_plane_init(struct drm_device *dev, enum pipe pipe)
  580. {
  581. struct intel_plane *intel_plane;
  582. unsigned long possible_crtcs;
  583. const uint32_t *plane_formats;
  584. int num_plane_formats;
  585. int ret;
  586. if (INTEL_INFO(dev)->gen < 5)
  587. return -ENODEV;
  588. intel_plane = kzalloc(sizeof(struct intel_plane), GFP_KERNEL);
  589. if (!intel_plane)
  590. return -ENOMEM;
  591. switch (INTEL_INFO(dev)->gen) {
  592. case 5:
  593. case 6:
  594. intel_plane->can_scale = true;
  595. intel_plane->max_downscale = 16;
  596. intel_plane->update_plane = ilk_update_plane;
  597. intel_plane->disable_plane = ilk_disable_plane;
  598. intel_plane->update_colorkey = ilk_update_colorkey;
  599. intel_plane->get_colorkey = ilk_get_colorkey;
  600. if (IS_GEN6(dev)) {
  601. plane_formats = snb_plane_formats;
  602. num_plane_formats = ARRAY_SIZE(snb_plane_formats);
  603. } else {
  604. plane_formats = ilk_plane_formats;
  605. num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
  606. }
  607. break;
  608. case 7:
  609. if (IS_HASWELL(dev) || IS_VALLEYVIEW(dev))
  610. intel_plane->can_scale = false;
  611. else
  612. intel_plane->can_scale = true;
  613. intel_plane->max_downscale = 2;
  614. intel_plane->update_plane = ivb_update_plane;
  615. intel_plane->disable_plane = ivb_disable_plane;
  616. intel_plane->update_colorkey = ivb_update_colorkey;
  617. intel_plane->get_colorkey = ivb_get_colorkey;
  618. plane_formats = snb_plane_formats;
  619. num_plane_formats = ARRAY_SIZE(snb_plane_formats);
  620. break;
  621. default:
  622. kfree(intel_plane);
  623. return -ENODEV;
  624. }
  625. intel_plane->pipe = pipe;
  626. possible_crtcs = (1 << pipe);
  627. ret = drm_plane_init(dev, &intel_plane->base, possible_crtcs,
  628. &intel_plane_funcs,
  629. plane_formats, num_plane_formats,
  630. false);
  631. if (ret)
  632. kfree(intel_plane);
  633. return ret;
  634. }