prcm.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536
  1. /*
  2. * linux/arch/arm/mach-omap2/prcm.c
  3. *
  4. * OMAP 24xx Power Reset and Clock Management (PRCM) functions
  5. *
  6. * Copyright (C) 2005 Nokia Corporation
  7. *
  8. * Written by Tony Lindgren <tony.lindgren@nokia.com>
  9. *
  10. * Copyright (C) 2007 Texas Instruments, Inc.
  11. * Rajendra Nayak <rnayak@ti.com>
  12. *
  13. * Some pieces of code Copyright (C) 2005 Texas Instruments, Inc.
  14. * Upgraded with OMAP4 support by Abhijit Pagare <abhijitpagare@ti.com>
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/module.h>
  21. #include <linux/init.h>
  22. #include <linux/clk.h>
  23. #include <linux/io.h>
  24. #include <linux/delay.h>
  25. #include <plat/common.h>
  26. #include <plat/prcm.h>
  27. #include <plat/irqs.h>
  28. #include "clock.h"
  29. #include "clock2xxx.h"
  30. #include "cm2xxx_3xxx.h"
  31. #include "cm44xx.h"
  32. #include "prm2xxx_3xxx.h"
  33. #include "prm44xx.h"
  34. #include "prm-regbits-24xx.h"
  35. #include "prm-regbits-44xx.h"
  36. #include "control.h"
  37. void __iomem *prm_base;
  38. void __iomem *cm_base;
  39. void __iomem *cm2_base;
  40. #define MAX_MODULE_ENABLE_WAIT 100000
  41. struct omap3_prcm_regs {
  42. u32 iva2_cm_clksel1;
  43. u32 iva2_cm_clksel2;
  44. u32 cm_sysconfig;
  45. u32 sgx_cm_clksel;
  46. u32 dss_cm_clksel;
  47. u32 cam_cm_clksel;
  48. u32 per_cm_clksel;
  49. u32 emu_cm_clksel;
  50. u32 emu_cm_clkstctrl;
  51. u32 pll_cm_autoidle2;
  52. u32 pll_cm_clksel4;
  53. u32 pll_cm_clksel5;
  54. u32 pll_cm_clken2;
  55. u32 cm_polctrl;
  56. u32 iva2_cm_fclken;
  57. u32 iva2_cm_clken_pll;
  58. u32 core_cm_fclken1;
  59. u32 core_cm_fclken3;
  60. u32 sgx_cm_fclken;
  61. u32 wkup_cm_fclken;
  62. u32 dss_cm_fclken;
  63. u32 cam_cm_fclken;
  64. u32 per_cm_fclken;
  65. u32 usbhost_cm_fclken;
  66. u32 core_cm_iclken1;
  67. u32 core_cm_iclken2;
  68. u32 core_cm_iclken3;
  69. u32 sgx_cm_iclken;
  70. u32 wkup_cm_iclken;
  71. u32 dss_cm_iclken;
  72. u32 cam_cm_iclken;
  73. u32 per_cm_iclken;
  74. u32 usbhost_cm_iclken;
  75. u32 iva2_cm_autiidle2;
  76. u32 mpu_cm_autoidle2;
  77. u32 iva2_cm_clkstctrl;
  78. u32 mpu_cm_clkstctrl;
  79. u32 core_cm_clkstctrl;
  80. u32 sgx_cm_clkstctrl;
  81. u32 dss_cm_clkstctrl;
  82. u32 cam_cm_clkstctrl;
  83. u32 per_cm_clkstctrl;
  84. u32 neon_cm_clkstctrl;
  85. u32 usbhost_cm_clkstctrl;
  86. u32 core_cm_autoidle1;
  87. u32 core_cm_autoidle2;
  88. u32 core_cm_autoidle3;
  89. u32 wkup_cm_autoidle;
  90. u32 dss_cm_autoidle;
  91. u32 cam_cm_autoidle;
  92. u32 per_cm_autoidle;
  93. u32 usbhost_cm_autoidle;
  94. u32 sgx_cm_sleepdep;
  95. u32 dss_cm_sleepdep;
  96. u32 cam_cm_sleepdep;
  97. u32 per_cm_sleepdep;
  98. u32 usbhost_cm_sleepdep;
  99. u32 cm_clkout_ctrl;
  100. u32 prm_clkout_ctrl;
  101. u32 sgx_pm_wkdep;
  102. u32 dss_pm_wkdep;
  103. u32 cam_pm_wkdep;
  104. u32 per_pm_wkdep;
  105. u32 neon_pm_wkdep;
  106. u32 usbhost_pm_wkdep;
  107. u32 core_pm_mpugrpsel1;
  108. u32 iva2_pm_ivagrpsel1;
  109. u32 core_pm_mpugrpsel3;
  110. u32 core_pm_ivagrpsel3;
  111. u32 wkup_pm_mpugrpsel;
  112. u32 wkup_pm_ivagrpsel;
  113. u32 per_pm_mpugrpsel;
  114. u32 per_pm_ivagrpsel;
  115. u32 wkup_pm_wken;
  116. };
  117. static struct omap3_prcm_regs prcm_context;
  118. u32 omap_prcm_get_reset_sources(void)
  119. {
  120. /* XXX This presumably needs modification for 34XX */
  121. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  122. return prm_read_mod_reg(WKUP_MOD, OMAP2_RM_RSTST) & 0x7f;
  123. if (cpu_is_omap44xx())
  124. return prm_read_mod_reg(WKUP_MOD, OMAP4_RM_RSTST) & 0x7f;
  125. return 0;
  126. }
  127. EXPORT_SYMBOL(omap_prcm_get_reset_sources);
  128. /* Resets clock rates and reboots the system. Only called from system.h */
  129. void omap_prcm_arch_reset(char mode, const char *cmd)
  130. {
  131. s16 prcm_offs = 0;
  132. if (cpu_is_omap24xx()) {
  133. omap2xxx_clk_prepare_for_reboot();
  134. prcm_offs = WKUP_MOD;
  135. } else if (cpu_is_omap34xx()) {
  136. prcm_offs = OMAP3430_GR_MOD;
  137. omap3_ctrl_write_boot_mode((cmd ? (u8)*cmd : 0));
  138. } else if (cpu_is_omap44xx())
  139. prcm_offs = OMAP4430_PRM_DEVICE_INST;
  140. else
  141. WARN_ON(1);
  142. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  143. prm_set_mod_reg_bits(OMAP_RST_DPLL3_MASK, prcm_offs,
  144. OMAP2_RM_RSTCTRL);
  145. if (cpu_is_omap44xx())
  146. prm_set_mod_reg_bits(OMAP4430_RST_GLOBAL_WARM_SW_MASK,
  147. prcm_offs, OMAP4_RM_RSTCTRL);
  148. }
  149. /* Read a PRM register, AND it, and shift the result down to bit 0 */
  150. u32 omap4_prm_read_bits_shift(void __iomem *reg, u32 mask)
  151. {
  152. u32 v;
  153. v = __raw_readl(reg);
  154. v &= mask;
  155. v >>= __ffs(mask);
  156. return v;
  157. }
  158. /* Read-modify-write a register in a PRM module. Caller must lock */
  159. u32 omap4_prm_rmw_reg_bits(u32 mask, u32 bits, void __iomem *reg)
  160. {
  161. u32 v;
  162. v = __raw_readl(reg);
  163. v &= ~mask;
  164. v |= bits;
  165. __raw_writel(v, reg);
  166. return v;
  167. }
  168. /**
  169. * omap2_cm_wait_idlest - wait for IDLEST bit to indicate module readiness
  170. * @reg: physical address of module IDLEST register
  171. * @mask: value to mask against to determine if the module is active
  172. * @idlest: idle state indicator (0 or 1) for the clock
  173. * @name: name of the clock (for printk)
  174. *
  175. * Returns 1 if the module indicated readiness in time, or 0 if it
  176. * failed to enable in roughly MAX_MODULE_ENABLE_WAIT microseconds.
  177. *
  178. * XXX This function is deprecated. It should be removed once the
  179. * hwmod conversion is complete.
  180. */
  181. int omap2_cm_wait_idlest(void __iomem *reg, u32 mask, u8 idlest,
  182. const char *name)
  183. {
  184. int i = 0;
  185. int ena = 0;
  186. if (idlest)
  187. ena = 0;
  188. else
  189. ena = mask;
  190. /* Wait for lock */
  191. omap_test_timeout(((__raw_readl(reg) & mask) == ena),
  192. MAX_MODULE_ENABLE_WAIT, i);
  193. if (i < MAX_MODULE_ENABLE_WAIT)
  194. pr_debug("cm: Module associated with clock %s ready after %d "
  195. "loops\n", name, i);
  196. else
  197. pr_err("cm: Module associated with clock %s didn't enable in "
  198. "%d tries\n", name, MAX_MODULE_ENABLE_WAIT);
  199. return (i < MAX_MODULE_ENABLE_WAIT) ? 1 : 0;
  200. };
  201. void __init omap2_set_globals_prcm(struct omap_globals *omap2_globals)
  202. {
  203. /* Static mapping, never released */
  204. if (omap2_globals->prm) {
  205. prm_base = ioremap(omap2_globals->prm, SZ_8K);
  206. WARN_ON(!prm_base);
  207. }
  208. if (omap2_globals->cm) {
  209. cm_base = ioremap(omap2_globals->cm, SZ_8K);
  210. WARN_ON(!cm_base);
  211. }
  212. if (omap2_globals->cm2) {
  213. cm2_base = ioremap(omap2_globals->cm2, SZ_8K);
  214. WARN_ON(!cm2_base);
  215. }
  216. }
  217. #ifdef CONFIG_ARCH_OMAP3
  218. void omap3_prcm_save_context(void)
  219. {
  220. prcm_context.iva2_cm_clksel1 =
  221. cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_CLKSEL1);
  222. prcm_context.iva2_cm_clksel2 =
  223. cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_CLKSEL2);
  224. prcm_context.cm_sysconfig = __raw_readl(OMAP3430_CM_SYSCONFIG);
  225. prcm_context.sgx_cm_clksel =
  226. cm_read_mod_reg(OMAP3430ES2_SGX_MOD, CM_CLKSEL);
  227. prcm_context.dss_cm_clksel =
  228. cm_read_mod_reg(OMAP3430_DSS_MOD, CM_CLKSEL);
  229. prcm_context.cam_cm_clksel =
  230. cm_read_mod_reg(OMAP3430_CAM_MOD, CM_CLKSEL);
  231. prcm_context.per_cm_clksel =
  232. cm_read_mod_reg(OMAP3430_PER_MOD, CM_CLKSEL);
  233. prcm_context.emu_cm_clksel =
  234. cm_read_mod_reg(OMAP3430_EMU_MOD, CM_CLKSEL1);
  235. prcm_context.emu_cm_clkstctrl =
  236. cm_read_mod_reg(OMAP3430_EMU_MOD, OMAP2_CM_CLKSTCTRL);
  237. prcm_context.pll_cm_autoidle2 =
  238. cm_read_mod_reg(PLL_MOD, CM_AUTOIDLE2);
  239. prcm_context.pll_cm_clksel4 =
  240. cm_read_mod_reg(PLL_MOD, OMAP3430ES2_CM_CLKSEL4);
  241. prcm_context.pll_cm_clksel5 =
  242. cm_read_mod_reg(PLL_MOD, OMAP3430ES2_CM_CLKSEL5);
  243. prcm_context.pll_cm_clken2 =
  244. cm_read_mod_reg(PLL_MOD, OMAP3430ES2_CM_CLKEN2);
  245. prcm_context.cm_polctrl = __raw_readl(OMAP3430_CM_POLCTRL);
  246. prcm_context.iva2_cm_fclken =
  247. cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_FCLKEN);
  248. prcm_context.iva2_cm_clken_pll = cm_read_mod_reg(OMAP3430_IVA2_MOD,
  249. OMAP3430_CM_CLKEN_PLL);
  250. prcm_context.core_cm_fclken1 =
  251. cm_read_mod_reg(CORE_MOD, CM_FCLKEN1);
  252. prcm_context.core_cm_fclken3 =
  253. cm_read_mod_reg(CORE_MOD, OMAP3430ES2_CM_FCLKEN3);
  254. prcm_context.sgx_cm_fclken =
  255. cm_read_mod_reg(OMAP3430ES2_SGX_MOD, CM_FCLKEN);
  256. prcm_context.wkup_cm_fclken =
  257. cm_read_mod_reg(WKUP_MOD, CM_FCLKEN);
  258. prcm_context.dss_cm_fclken =
  259. cm_read_mod_reg(OMAP3430_DSS_MOD, CM_FCLKEN);
  260. prcm_context.cam_cm_fclken =
  261. cm_read_mod_reg(OMAP3430_CAM_MOD, CM_FCLKEN);
  262. prcm_context.per_cm_fclken =
  263. cm_read_mod_reg(OMAP3430_PER_MOD, CM_FCLKEN);
  264. prcm_context.usbhost_cm_fclken =
  265. cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN);
  266. prcm_context.core_cm_iclken1 =
  267. cm_read_mod_reg(CORE_MOD, CM_ICLKEN1);
  268. prcm_context.core_cm_iclken2 =
  269. cm_read_mod_reg(CORE_MOD, CM_ICLKEN2);
  270. prcm_context.core_cm_iclken3 =
  271. cm_read_mod_reg(CORE_MOD, CM_ICLKEN3);
  272. prcm_context.sgx_cm_iclken =
  273. cm_read_mod_reg(OMAP3430ES2_SGX_MOD, CM_ICLKEN);
  274. prcm_context.wkup_cm_iclken =
  275. cm_read_mod_reg(WKUP_MOD, CM_ICLKEN);
  276. prcm_context.dss_cm_iclken =
  277. cm_read_mod_reg(OMAP3430_DSS_MOD, CM_ICLKEN);
  278. prcm_context.cam_cm_iclken =
  279. cm_read_mod_reg(OMAP3430_CAM_MOD, CM_ICLKEN);
  280. prcm_context.per_cm_iclken =
  281. cm_read_mod_reg(OMAP3430_PER_MOD, CM_ICLKEN);
  282. prcm_context.usbhost_cm_iclken =
  283. cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN);
  284. prcm_context.iva2_cm_autiidle2 =
  285. cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_AUTOIDLE2);
  286. prcm_context.mpu_cm_autoidle2 =
  287. cm_read_mod_reg(MPU_MOD, CM_AUTOIDLE2);
  288. prcm_context.iva2_cm_clkstctrl =
  289. cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP2_CM_CLKSTCTRL);
  290. prcm_context.mpu_cm_clkstctrl =
  291. cm_read_mod_reg(MPU_MOD, OMAP2_CM_CLKSTCTRL);
  292. prcm_context.core_cm_clkstctrl =
  293. cm_read_mod_reg(CORE_MOD, OMAP2_CM_CLKSTCTRL);
  294. prcm_context.sgx_cm_clkstctrl =
  295. cm_read_mod_reg(OMAP3430ES2_SGX_MOD,
  296. OMAP2_CM_CLKSTCTRL);
  297. prcm_context.dss_cm_clkstctrl =
  298. cm_read_mod_reg(OMAP3430_DSS_MOD, OMAP2_CM_CLKSTCTRL);
  299. prcm_context.cam_cm_clkstctrl =
  300. cm_read_mod_reg(OMAP3430_CAM_MOD, OMAP2_CM_CLKSTCTRL);
  301. prcm_context.per_cm_clkstctrl =
  302. cm_read_mod_reg(OMAP3430_PER_MOD, OMAP2_CM_CLKSTCTRL);
  303. prcm_context.neon_cm_clkstctrl =
  304. cm_read_mod_reg(OMAP3430_NEON_MOD, OMAP2_CM_CLKSTCTRL);
  305. prcm_context.usbhost_cm_clkstctrl =
  306. cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD,
  307. OMAP2_CM_CLKSTCTRL);
  308. prcm_context.core_cm_autoidle1 =
  309. cm_read_mod_reg(CORE_MOD, CM_AUTOIDLE1);
  310. prcm_context.core_cm_autoidle2 =
  311. cm_read_mod_reg(CORE_MOD, CM_AUTOIDLE2);
  312. prcm_context.core_cm_autoidle3 =
  313. cm_read_mod_reg(CORE_MOD, CM_AUTOIDLE3);
  314. prcm_context.wkup_cm_autoidle =
  315. cm_read_mod_reg(WKUP_MOD, CM_AUTOIDLE);
  316. prcm_context.dss_cm_autoidle =
  317. cm_read_mod_reg(OMAP3430_DSS_MOD, CM_AUTOIDLE);
  318. prcm_context.cam_cm_autoidle =
  319. cm_read_mod_reg(OMAP3430_CAM_MOD, CM_AUTOIDLE);
  320. prcm_context.per_cm_autoidle =
  321. cm_read_mod_reg(OMAP3430_PER_MOD, CM_AUTOIDLE);
  322. prcm_context.usbhost_cm_autoidle =
  323. cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, CM_AUTOIDLE);
  324. prcm_context.sgx_cm_sleepdep =
  325. cm_read_mod_reg(OMAP3430ES2_SGX_MOD, OMAP3430_CM_SLEEPDEP);
  326. prcm_context.dss_cm_sleepdep =
  327. cm_read_mod_reg(OMAP3430_DSS_MOD, OMAP3430_CM_SLEEPDEP);
  328. prcm_context.cam_cm_sleepdep =
  329. cm_read_mod_reg(OMAP3430_CAM_MOD, OMAP3430_CM_SLEEPDEP);
  330. prcm_context.per_cm_sleepdep =
  331. cm_read_mod_reg(OMAP3430_PER_MOD, OMAP3430_CM_SLEEPDEP);
  332. prcm_context.usbhost_cm_sleepdep =
  333. cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, OMAP3430_CM_SLEEPDEP);
  334. prcm_context.cm_clkout_ctrl = cm_read_mod_reg(OMAP3430_CCR_MOD,
  335. OMAP3_CM_CLKOUT_CTRL_OFFSET);
  336. prcm_context.prm_clkout_ctrl = prm_read_mod_reg(OMAP3430_CCR_MOD,
  337. OMAP3_PRM_CLKOUT_CTRL_OFFSET);
  338. prcm_context.sgx_pm_wkdep =
  339. prm_read_mod_reg(OMAP3430ES2_SGX_MOD, PM_WKDEP);
  340. prcm_context.dss_pm_wkdep =
  341. prm_read_mod_reg(OMAP3430_DSS_MOD, PM_WKDEP);
  342. prcm_context.cam_pm_wkdep =
  343. prm_read_mod_reg(OMAP3430_CAM_MOD, PM_WKDEP);
  344. prcm_context.per_pm_wkdep =
  345. prm_read_mod_reg(OMAP3430_PER_MOD, PM_WKDEP);
  346. prcm_context.neon_pm_wkdep =
  347. prm_read_mod_reg(OMAP3430_NEON_MOD, PM_WKDEP);
  348. prcm_context.usbhost_pm_wkdep =
  349. prm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, PM_WKDEP);
  350. prcm_context.core_pm_mpugrpsel1 =
  351. prm_read_mod_reg(CORE_MOD, OMAP3430_PM_MPUGRPSEL1);
  352. prcm_context.iva2_pm_ivagrpsel1 =
  353. prm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_PM_IVAGRPSEL1);
  354. prcm_context.core_pm_mpugrpsel3 =
  355. prm_read_mod_reg(CORE_MOD, OMAP3430ES2_PM_MPUGRPSEL3);
  356. prcm_context.core_pm_ivagrpsel3 =
  357. prm_read_mod_reg(CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
  358. prcm_context.wkup_pm_mpugrpsel =
  359. prm_read_mod_reg(WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
  360. prcm_context.wkup_pm_ivagrpsel =
  361. prm_read_mod_reg(WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
  362. prcm_context.per_pm_mpugrpsel =
  363. prm_read_mod_reg(OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);
  364. prcm_context.per_pm_ivagrpsel =
  365. prm_read_mod_reg(OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
  366. prcm_context.wkup_pm_wken = prm_read_mod_reg(WKUP_MOD, PM_WKEN);
  367. return;
  368. }
  369. void omap3_prcm_restore_context(void)
  370. {
  371. cm_write_mod_reg(prcm_context.iva2_cm_clksel1, OMAP3430_IVA2_MOD,
  372. CM_CLKSEL1);
  373. cm_write_mod_reg(prcm_context.iva2_cm_clksel2, OMAP3430_IVA2_MOD,
  374. CM_CLKSEL2);
  375. __raw_writel(prcm_context.cm_sysconfig, OMAP3430_CM_SYSCONFIG);
  376. cm_write_mod_reg(prcm_context.sgx_cm_clksel, OMAP3430ES2_SGX_MOD,
  377. CM_CLKSEL);
  378. cm_write_mod_reg(prcm_context.dss_cm_clksel, OMAP3430_DSS_MOD,
  379. CM_CLKSEL);
  380. cm_write_mod_reg(prcm_context.cam_cm_clksel, OMAP3430_CAM_MOD,
  381. CM_CLKSEL);
  382. cm_write_mod_reg(prcm_context.per_cm_clksel, OMAP3430_PER_MOD,
  383. CM_CLKSEL);
  384. cm_write_mod_reg(prcm_context.emu_cm_clksel, OMAP3430_EMU_MOD,
  385. CM_CLKSEL1);
  386. cm_write_mod_reg(prcm_context.emu_cm_clkstctrl, OMAP3430_EMU_MOD,
  387. OMAP2_CM_CLKSTCTRL);
  388. cm_write_mod_reg(prcm_context.pll_cm_autoidle2, PLL_MOD,
  389. CM_AUTOIDLE2);
  390. cm_write_mod_reg(prcm_context.pll_cm_clksel4, PLL_MOD,
  391. OMAP3430ES2_CM_CLKSEL4);
  392. cm_write_mod_reg(prcm_context.pll_cm_clksel5, PLL_MOD,
  393. OMAP3430ES2_CM_CLKSEL5);
  394. cm_write_mod_reg(prcm_context.pll_cm_clken2, PLL_MOD,
  395. OMAP3430ES2_CM_CLKEN2);
  396. __raw_writel(prcm_context.cm_polctrl, OMAP3430_CM_POLCTRL);
  397. cm_write_mod_reg(prcm_context.iva2_cm_fclken, OMAP3430_IVA2_MOD,
  398. CM_FCLKEN);
  399. cm_write_mod_reg(prcm_context.iva2_cm_clken_pll, OMAP3430_IVA2_MOD,
  400. OMAP3430_CM_CLKEN_PLL);
  401. cm_write_mod_reg(prcm_context.core_cm_fclken1, CORE_MOD, CM_FCLKEN1);
  402. cm_write_mod_reg(prcm_context.core_cm_fclken3, CORE_MOD,
  403. OMAP3430ES2_CM_FCLKEN3);
  404. cm_write_mod_reg(prcm_context.sgx_cm_fclken, OMAP3430ES2_SGX_MOD,
  405. CM_FCLKEN);
  406. cm_write_mod_reg(prcm_context.wkup_cm_fclken, WKUP_MOD, CM_FCLKEN);
  407. cm_write_mod_reg(prcm_context.dss_cm_fclken, OMAP3430_DSS_MOD,
  408. CM_FCLKEN);
  409. cm_write_mod_reg(prcm_context.cam_cm_fclken, OMAP3430_CAM_MOD,
  410. CM_FCLKEN);
  411. cm_write_mod_reg(prcm_context.per_cm_fclken, OMAP3430_PER_MOD,
  412. CM_FCLKEN);
  413. cm_write_mod_reg(prcm_context.usbhost_cm_fclken,
  414. OMAP3430ES2_USBHOST_MOD, CM_FCLKEN);
  415. cm_write_mod_reg(prcm_context.core_cm_iclken1, CORE_MOD, CM_ICLKEN1);
  416. cm_write_mod_reg(prcm_context.core_cm_iclken2, CORE_MOD, CM_ICLKEN2);
  417. cm_write_mod_reg(prcm_context.core_cm_iclken3, CORE_MOD, CM_ICLKEN3);
  418. cm_write_mod_reg(prcm_context.sgx_cm_iclken, OMAP3430ES2_SGX_MOD,
  419. CM_ICLKEN);
  420. cm_write_mod_reg(prcm_context.wkup_cm_iclken, WKUP_MOD, CM_ICLKEN);
  421. cm_write_mod_reg(prcm_context.dss_cm_iclken, OMAP3430_DSS_MOD,
  422. CM_ICLKEN);
  423. cm_write_mod_reg(prcm_context.cam_cm_iclken, OMAP3430_CAM_MOD,
  424. CM_ICLKEN);
  425. cm_write_mod_reg(prcm_context.per_cm_iclken, OMAP3430_PER_MOD,
  426. CM_ICLKEN);
  427. cm_write_mod_reg(prcm_context.usbhost_cm_iclken,
  428. OMAP3430ES2_USBHOST_MOD, CM_ICLKEN);
  429. cm_write_mod_reg(prcm_context.iva2_cm_autiidle2, OMAP3430_IVA2_MOD,
  430. CM_AUTOIDLE2);
  431. cm_write_mod_reg(prcm_context.mpu_cm_autoidle2, MPU_MOD, CM_AUTOIDLE2);
  432. cm_write_mod_reg(prcm_context.iva2_cm_clkstctrl, OMAP3430_IVA2_MOD,
  433. OMAP2_CM_CLKSTCTRL);
  434. cm_write_mod_reg(prcm_context.mpu_cm_clkstctrl, MPU_MOD,
  435. OMAP2_CM_CLKSTCTRL);
  436. cm_write_mod_reg(prcm_context.core_cm_clkstctrl, CORE_MOD,
  437. OMAP2_CM_CLKSTCTRL);
  438. cm_write_mod_reg(prcm_context.sgx_cm_clkstctrl, OMAP3430ES2_SGX_MOD,
  439. OMAP2_CM_CLKSTCTRL);
  440. cm_write_mod_reg(prcm_context.dss_cm_clkstctrl, OMAP3430_DSS_MOD,
  441. OMAP2_CM_CLKSTCTRL);
  442. cm_write_mod_reg(prcm_context.cam_cm_clkstctrl, OMAP3430_CAM_MOD,
  443. OMAP2_CM_CLKSTCTRL);
  444. cm_write_mod_reg(prcm_context.per_cm_clkstctrl, OMAP3430_PER_MOD,
  445. OMAP2_CM_CLKSTCTRL);
  446. cm_write_mod_reg(prcm_context.neon_cm_clkstctrl, OMAP3430_NEON_MOD,
  447. OMAP2_CM_CLKSTCTRL);
  448. cm_write_mod_reg(prcm_context.usbhost_cm_clkstctrl,
  449. OMAP3430ES2_USBHOST_MOD, OMAP2_CM_CLKSTCTRL);
  450. cm_write_mod_reg(prcm_context.core_cm_autoidle1, CORE_MOD,
  451. CM_AUTOIDLE1);
  452. cm_write_mod_reg(prcm_context.core_cm_autoidle2, CORE_MOD,
  453. CM_AUTOIDLE2);
  454. cm_write_mod_reg(prcm_context.core_cm_autoidle3, CORE_MOD,
  455. CM_AUTOIDLE3);
  456. cm_write_mod_reg(prcm_context.wkup_cm_autoidle, WKUP_MOD, CM_AUTOIDLE);
  457. cm_write_mod_reg(prcm_context.dss_cm_autoidle, OMAP3430_DSS_MOD,
  458. CM_AUTOIDLE);
  459. cm_write_mod_reg(prcm_context.cam_cm_autoidle, OMAP3430_CAM_MOD,
  460. CM_AUTOIDLE);
  461. cm_write_mod_reg(prcm_context.per_cm_autoidle, OMAP3430_PER_MOD,
  462. CM_AUTOIDLE);
  463. cm_write_mod_reg(prcm_context.usbhost_cm_autoidle,
  464. OMAP3430ES2_USBHOST_MOD, CM_AUTOIDLE);
  465. cm_write_mod_reg(prcm_context.sgx_cm_sleepdep, OMAP3430ES2_SGX_MOD,
  466. OMAP3430_CM_SLEEPDEP);
  467. cm_write_mod_reg(prcm_context.dss_cm_sleepdep, OMAP3430_DSS_MOD,
  468. OMAP3430_CM_SLEEPDEP);
  469. cm_write_mod_reg(prcm_context.cam_cm_sleepdep, OMAP3430_CAM_MOD,
  470. OMAP3430_CM_SLEEPDEP);
  471. cm_write_mod_reg(prcm_context.per_cm_sleepdep, OMAP3430_PER_MOD,
  472. OMAP3430_CM_SLEEPDEP);
  473. cm_write_mod_reg(prcm_context.usbhost_cm_sleepdep,
  474. OMAP3430ES2_USBHOST_MOD, OMAP3430_CM_SLEEPDEP);
  475. cm_write_mod_reg(prcm_context.cm_clkout_ctrl, OMAP3430_CCR_MOD,
  476. OMAP3_CM_CLKOUT_CTRL_OFFSET);
  477. prm_write_mod_reg(prcm_context.prm_clkout_ctrl, OMAP3430_CCR_MOD,
  478. OMAP3_PRM_CLKOUT_CTRL_OFFSET);
  479. prm_write_mod_reg(prcm_context.sgx_pm_wkdep, OMAP3430ES2_SGX_MOD,
  480. PM_WKDEP);
  481. prm_write_mod_reg(prcm_context.dss_pm_wkdep, OMAP3430_DSS_MOD,
  482. PM_WKDEP);
  483. prm_write_mod_reg(prcm_context.cam_pm_wkdep, OMAP3430_CAM_MOD,
  484. PM_WKDEP);
  485. prm_write_mod_reg(prcm_context.per_pm_wkdep, OMAP3430_PER_MOD,
  486. PM_WKDEP);
  487. prm_write_mod_reg(prcm_context.neon_pm_wkdep, OMAP3430_NEON_MOD,
  488. PM_WKDEP);
  489. prm_write_mod_reg(prcm_context.usbhost_pm_wkdep,
  490. OMAP3430ES2_USBHOST_MOD, PM_WKDEP);
  491. prm_write_mod_reg(prcm_context.core_pm_mpugrpsel1, CORE_MOD,
  492. OMAP3430_PM_MPUGRPSEL1);
  493. prm_write_mod_reg(prcm_context.iva2_pm_ivagrpsel1, OMAP3430_IVA2_MOD,
  494. OMAP3430_PM_IVAGRPSEL1);
  495. prm_write_mod_reg(prcm_context.core_pm_mpugrpsel3, CORE_MOD,
  496. OMAP3430ES2_PM_MPUGRPSEL3);
  497. prm_write_mod_reg(prcm_context.core_pm_ivagrpsel3, CORE_MOD,
  498. OMAP3430ES2_PM_IVAGRPSEL3);
  499. prm_write_mod_reg(prcm_context.wkup_pm_mpugrpsel, WKUP_MOD,
  500. OMAP3430_PM_MPUGRPSEL);
  501. prm_write_mod_reg(prcm_context.wkup_pm_ivagrpsel, WKUP_MOD,
  502. OMAP3430_PM_IVAGRPSEL);
  503. prm_write_mod_reg(prcm_context.per_pm_mpugrpsel, OMAP3430_PER_MOD,
  504. OMAP3430_PM_MPUGRPSEL);
  505. prm_write_mod_reg(prcm_context.per_pm_ivagrpsel, OMAP3430_PER_MOD,
  506. OMAP3430_PM_IVAGRPSEL);
  507. prm_write_mod_reg(prcm_context.wkup_pm_wken, WKUP_MOD, PM_WKEN);
  508. return;
  509. }
  510. #endif