tg3.c 279 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Copyright (C) 2000-2003 Broadcom Corporation.
  11. */
  12. #include <linux/config.h>
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/kernel.h>
  16. #include <linux/types.h>
  17. #include <linux/compiler.h>
  18. #include <linux/slab.h>
  19. #include <linux/delay.h>
  20. #include <linux/init.h>
  21. #include <linux/ioport.h>
  22. #include <linux/pci.h>
  23. #include <linux/netdevice.h>
  24. #include <linux/etherdevice.h>
  25. #include <linux/skbuff.h>
  26. #include <linux/ethtool.h>
  27. #include <linux/mii.h>
  28. #include <linux/if_vlan.h>
  29. #include <linux/ip.h>
  30. #include <linux/tcp.h>
  31. #include <linux/workqueue.h>
  32. #include <net/checksum.h>
  33. #include <asm/system.h>
  34. #include <asm/io.h>
  35. #include <asm/byteorder.h>
  36. #include <asm/uaccess.h>
  37. #ifdef CONFIG_SPARC64
  38. #include <asm/idprom.h>
  39. #include <asm/oplib.h>
  40. #include <asm/pbm.h>
  41. #endif
  42. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  43. #define TG3_VLAN_TAG_USED 1
  44. #else
  45. #define TG3_VLAN_TAG_USED 0
  46. #endif
  47. #ifdef NETIF_F_TSO
  48. #define TG3_TSO_SUPPORT 1
  49. #else
  50. #define TG3_TSO_SUPPORT 0
  51. #endif
  52. #include "tg3.h"
  53. #define DRV_MODULE_NAME "tg3"
  54. #define PFX DRV_MODULE_NAME ": "
  55. #define DRV_MODULE_VERSION "3.27"
  56. #define DRV_MODULE_RELDATE "May 5, 2005"
  57. #define TG3_DEF_MAC_MODE 0
  58. #define TG3_DEF_RX_MODE 0
  59. #define TG3_DEF_TX_MODE 0
  60. #define TG3_DEF_MSG_ENABLE \
  61. (NETIF_MSG_DRV | \
  62. NETIF_MSG_PROBE | \
  63. NETIF_MSG_LINK | \
  64. NETIF_MSG_TIMER | \
  65. NETIF_MSG_IFDOWN | \
  66. NETIF_MSG_IFUP | \
  67. NETIF_MSG_RX_ERR | \
  68. NETIF_MSG_TX_ERR)
  69. /* length of time before we decide the hardware is borked,
  70. * and dev->tx_timeout() should be called to fix the problem
  71. */
  72. #define TG3_TX_TIMEOUT (5 * HZ)
  73. /* hardware minimum and maximum for a single frame's data payload */
  74. #define TG3_MIN_MTU 60
  75. #define TG3_MAX_MTU(tp) \
  76. (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 9000 : 1500)
  77. /* These numbers seem to be hard coded in the NIC firmware somehow.
  78. * You can't change the ring sizes, but you can change where you place
  79. * them in the NIC onboard memory.
  80. */
  81. #define TG3_RX_RING_SIZE 512
  82. #define TG3_DEF_RX_RING_PENDING 200
  83. #define TG3_RX_JUMBO_RING_SIZE 256
  84. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  85. /* Do not place this n-ring entries value into the tp struct itself,
  86. * we really want to expose these constants to GCC so that modulo et
  87. * al. operations are done with shifts and masks instead of with
  88. * hw multiply/modulo instructions. Another solution would be to
  89. * replace things like '% foo' with '& (foo - 1)'.
  90. */
  91. #define TG3_RX_RCB_RING_SIZE(tp) \
  92. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  93. #define TG3_TX_RING_SIZE 512
  94. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  95. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  96. TG3_RX_RING_SIZE)
  97. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  98. TG3_RX_JUMBO_RING_SIZE)
  99. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  100. TG3_RX_RCB_RING_SIZE(tp))
  101. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  102. TG3_TX_RING_SIZE)
  103. #define TX_RING_GAP(TP) \
  104. (TG3_TX_RING_SIZE - (TP)->tx_pending)
  105. #define TX_BUFFS_AVAIL(TP) \
  106. (((TP)->tx_cons <= (TP)->tx_prod) ? \
  107. (TP)->tx_cons + (TP)->tx_pending - (TP)->tx_prod : \
  108. (TP)->tx_cons - (TP)->tx_prod - TX_RING_GAP(TP))
  109. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  110. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  111. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  112. /* minimum number of free TX descriptors required to wake up TX process */
  113. #define TG3_TX_WAKEUP_THRESH (TG3_TX_RING_SIZE / 4)
  114. /* number of ETHTOOL_GSTATS u64's */
  115. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  116. static char version[] __devinitdata =
  117. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  118. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  119. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  120. MODULE_LICENSE("GPL");
  121. MODULE_VERSION(DRV_MODULE_VERSION);
  122. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  123. module_param(tg3_debug, int, 0);
  124. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  125. static struct pci_device_id tg3_pci_tbl[] = {
  126. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700,
  127. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  128. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701,
  129. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  130. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702,
  131. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  132. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703,
  133. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  134. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704,
  135. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  136. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE,
  137. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  138. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705,
  139. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  140. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2,
  141. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  142. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M,
  143. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  144. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2,
  145. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  146. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X,
  147. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  148. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X,
  149. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  150. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S,
  151. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  152. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3,
  153. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  154. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3,
  155. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  156. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782,
  157. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  158. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788,
  159. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  160. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789,
  161. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  162. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901,
  163. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  164. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2,
  165. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  166. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2,
  167. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  168. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F,
  169. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  170. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720,
  171. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  172. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721,
  173. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  174. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750,
  175. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  176. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751,
  177. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  178. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M,
  179. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  180. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M,
  181. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  182. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F,
  183. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  184. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752,
  185. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  186. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753,
  187. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  188. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M,
  189. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  190. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F,
  191. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  192. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781,
  193. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  194. { PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX,
  195. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  196. { PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX,
  197. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  198. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000,
  199. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  200. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001,
  201. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  202. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003,
  203. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  204. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100,
  205. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  206. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3,
  207. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  208. { 0, }
  209. };
  210. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  211. static struct {
  212. const char string[ETH_GSTRING_LEN];
  213. } ethtool_stats_keys[TG3_NUM_STATS] = {
  214. { "rx_octets" },
  215. { "rx_fragments" },
  216. { "rx_ucast_packets" },
  217. { "rx_mcast_packets" },
  218. { "rx_bcast_packets" },
  219. { "rx_fcs_errors" },
  220. { "rx_align_errors" },
  221. { "rx_xon_pause_rcvd" },
  222. { "rx_xoff_pause_rcvd" },
  223. { "rx_mac_ctrl_rcvd" },
  224. { "rx_xoff_entered" },
  225. { "rx_frame_too_long_errors" },
  226. { "rx_jabbers" },
  227. { "rx_undersize_packets" },
  228. { "rx_in_length_errors" },
  229. { "rx_out_length_errors" },
  230. { "rx_64_or_less_octet_packets" },
  231. { "rx_65_to_127_octet_packets" },
  232. { "rx_128_to_255_octet_packets" },
  233. { "rx_256_to_511_octet_packets" },
  234. { "rx_512_to_1023_octet_packets" },
  235. { "rx_1024_to_1522_octet_packets" },
  236. { "rx_1523_to_2047_octet_packets" },
  237. { "rx_2048_to_4095_octet_packets" },
  238. { "rx_4096_to_8191_octet_packets" },
  239. { "rx_8192_to_9022_octet_packets" },
  240. { "tx_octets" },
  241. { "tx_collisions" },
  242. { "tx_xon_sent" },
  243. { "tx_xoff_sent" },
  244. { "tx_flow_control" },
  245. { "tx_mac_errors" },
  246. { "tx_single_collisions" },
  247. { "tx_mult_collisions" },
  248. { "tx_deferred" },
  249. { "tx_excessive_collisions" },
  250. { "tx_late_collisions" },
  251. { "tx_collide_2times" },
  252. { "tx_collide_3times" },
  253. { "tx_collide_4times" },
  254. { "tx_collide_5times" },
  255. { "tx_collide_6times" },
  256. { "tx_collide_7times" },
  257. { "tx_collide_8times" },
  258. { "tx_collide_9times" },
  259. { "tx_collide_10times" },
  260. { "tx_collide_11times" },
  261. { "tx_collide_12times" },
  262. { "tx_collide_13times" },
  263. { "tx_collide_14times" },
  264. { "tx_collide_15times" },
  265. { "tx_ucast_packets" },
  266. { "tx_mcast_packets" },
  267. { "tx_bcast_packets" },
  268. { "tx_carrier_sense_errors" },
  269. { "tx_discards" },
  270. { "tx_errors" },
  271. { "dma_writeq_full" },
  272. { "dma_write_prioq_full" },
  273. { "rxbds_empty" },
  274. { "rx_discards" },
  275. { "rx_errors" },
  276. { "rx_threshold_hit" },
  277. { "dma_readq_full" },
  278. { "dma_read_prioq_full" },
  279. { "tx_comp_queue_full" },
  280. { "ring_set_send_prod_index" },
  281. { "ring_status_update" },
  282. { "nic_irqs" },
  283. { "nic_avoided_irqs" },
  284. { "nic_tx_threshold_hit" }
  285. };
  286. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  287. {
  288. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) != 0) {
  289. unsigned long flags;
  290. spin_lock_irqsave(&tp->indirect_lock, flags);
  291. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  292. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  293. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  294. } else {
  295. writel(val, tp->regs + off);
  296. if ((tp->tg3_flags & TG3_FLAG_5701_REG_WRITE_BUG) != 0)
  297. readl(tp->regs + off);
  298. }
  299. }
  300. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val)
  301. {
  302. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) != 0) {
  303. unsigned long flags;
  304. spin_lock_irqsave(&tp->indirect_lock, flags);
  305. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  306. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  307. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  308. } else {
  309. void __iomem *dest = tp->regs + off;
  310. writel(val, dest);
  311. readl(dest); /* always flush PCI write */
  312. }
  313. }
  314. static inline void _tw32_rx_mbox(struct tg3 *tp, u32 off, u32 val)
  315. {
  316. void __iomem *mbox = tp->regs + off;
  317. writel(val, mbox);
  318. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  319. readl(mbox);
  320. }
  321. static inline void _tw32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  322. {
  323. void __iomem *mbox = tp->regs + off;
  324. writel(val, mbox);
  325. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  326. writel(val, mbox);
  327. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  328. readl(mbox);
  329. }
  330. #define tw32_mailbox(reg, val) writel(((val) & 0xffffffff), tp->regs + (reg))
  331. #define tw32_rx_mbox(reg, val) _tw32_rx_mbox(tp, reg, val)
  332. #define tw32_tx_mbox(reg, val) _tw32_tx_mbox(tp, reg, val)
  333. #define tw32(reg,val) tg3_write_indirect_reg32(tp,(reg),(val))
  334. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val))
  335. #define tw16(reg,val) writew(((val) & 0xffff), tp->regs + (reg))
  336. #define tw8(reg,val) writeb(((val) & 0xff), tp->regs + (reg))
  337. #define tr32(reg) readl(tp->regs + (reg))
  338. #define tr16(reg) readw(tp->regs + (reg))
  339. #define tr8(reg) readb(tp->regs + (reg))
  340. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  341. {
  342. unsigned long flags;
  343. spin_lock_irqsave(&tp->indirect_lock, flags);
  344. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  345. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  346. /* Always leave this as zero. */
  347. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  348. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  349. }
  350. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  351. {
  352. unsigned long flags;
  353. spin_lock_irqsave(&tp->indirect_lock, flags);
  354. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  355. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  356. /* Always leave this as zero. */
  357. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  358. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  359. }
  360. static void tg3_disable_ints(struct tg3 *tp)
  361. {
  362. tw32(TG3PCI_MISC_HOST_CTRL,
  363. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  364. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  365. tr32(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW);
  366. }
  367. static inline void tg3_cond_int(struct tg3 *tp)
  368. {
  369. if (tp->hw_status->status & SD_STATUS_UPDATED)
  370. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  371. }
  372. static void tg3_enable_ints(struct tg3 *tp)
  373. {
  374. tw32(TG3PCI_MISC_HOST_CTRL,
  375. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  376. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  377. (tp->last_tag << 24));
  378. tr32(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW);
  379. tg3_cond_int(tp);
  380. }
  381. static inline unsigned int tg3_has_work(struct tg3 *tp)
  382. {
  383. struct tg3_hw_status *sblk = tp->hw_status;
  384. unsigned int work_exists = 0;
  385. /* check for phy events */
  386. if (!(tp->tg3_flags &
  387. (TG3_FLAG_USE_LINKCHG_REG |
  388. TG3_FLAG_POLL_SERDES))) {
  389. if (sblk->status & SD_STATUS_LINK_CHG)
  390. work_exists = 1;
  391. }
  392. /* check for RX/TX work to do */
  393. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  394. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  395. work_exists = 1;
  396. return work_exists;
  397. }
  398. /* tg3_restart_ints
  399. * similar to tg3_enable_ints, but it accurately determines whether there
  400. * is new work pending and can return without flushing the PIO write
  401. * which reenables interrupts
  402. */
  403. static void tg3_restart_ints(struct tg3 *tp)
  404. {
  405. tw32(TG3PCI_MISC_HOST_CTRL,
  406. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  407. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  408. tp->last_tag << 24);
  409. mmiowb();
  410. /* When doing tagged status, this work check is unnecessary.
  411. * The last_tag we write above tells the chip which piece of
  412. * work we've completed.
  413. */
  414. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  415. tg3_has_work(tp))
  416. tw32(HOSTCC_MODE, tp->coalesce_mode |
  417. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  418. }
  419. static inline void tg3_netif_stop(struct tg3 *tp)
  420. {
  421. netif_poll_disable(tp->dev);
  422. netif_tx_disable(tp->dev);
  423. }
  424. static inline void tg3_netif_start(struct tg3 *tp)
  425. {
  426. netif_wake_queue(tp->dev);
  427. /* NOTE: unconditional netif_wake_queue is only appropriate
  428. * so long as all callers are assured to have free tx slots
  429. * (such as after tg3_init_hw)
  430. */
  431. netif_poll_enable(tp->dev);
  432. tg3_cond_int(tp);
  433. }
  434. static void tg3_switch_clocks(struct tg3 *tp)
  435. {
  436. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  437. u32 orig_clock_ctrl;
  438. orig_clock_ctrl = clock_ctrl;
  439. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  440. CLOCK_CTRL_CLKRUN_OENABLE |
  441. 0x1f);
  442. tp->pci_clock_ctrl = clock_ctrl;
  443. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  444. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  445. tw32_f(TG3PCI_CLOCK_CTRL,
  446. clock_ctrl | CLOCK_CTRL_625_CORE);
  447. udelay(40);
  448. }
  449. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  450. tw32_f(TG3PCI_CLOCK_CTRL,
  451. clock_ctrl |
  452. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK));
  453. udelay(40);
  454. tw32_f(TG3PCI_CLOCK_CTRL,
  455. clock_ctrl | (CLOCK_CTRL_ALTCLK));
  456. udelay(40);
  457. }
  458. tw32_f(TG3PCI_CLOCK_CTRL, clock_ctrl);
  459. udelay(40);
  460. }
  461. #define PHY_BUSY_LOOPS 5000
  462. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  463. {
  464. u32 frame_val;
  465. unsigned int loops;
  466. int ret;
  467. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  468. tw32_f(MAC_MI_MODE,
  469. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  470. udelay(80);
  471. }
  472. *val = 0x0;
  473. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  474. MI_COM_PHY_ADDR_MASK);
  475. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  476. MI_COM_REG_ADDR_MASK);
  477. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  478. tw32_f(MAC_MI_COM, frame_val);
  479. loops = PHY_BUSY_LOOPS;
  480. while (loops != 0) {
  481. udelay(10);
  482. frame_val = tr32(MAC_MI_COM);
  483. if ((frame_val & MI_COM_BUSY) == 0) {
  484. udelay(5);
  485. frame_val = tr32(MAC_MI_COM);
  486. break;
  487. }
  488. loops -= 1;
  489. }
  490. ret = -EBUSY;
  491. if (loops != 0) {
  492. *val = frame_val & MI_COM_DATA_MASK;
  493. ret = 0;
  494. }
  495. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  496. tw32_f(MAC_MI_MODE, tp->mi_mode);
  497. udelay(80);
  498. }
  499. return ret;
  500. }
  501. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  502. {
  503. u32 frame_val;
  504. unsigned int loops;
  505. int ret;
  506. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  507. tw32_f(MAC_MI_MODE,
  508. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  509. udelay(80);
  510. }
  511. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  512. MI_COM_PHY_ADDR_MASK);
  513. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  514. MI_COM_REG_ADDR_MASK);
  515. frame_val |= (val & MI_COM_DATA_MASK);
  516. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  517. tw32_f(MAC_MI_COM, frame_val);
  518. loops = PHY_BUSY_LOOPS;
  519. while (loops != 0) {
  520. udelay(10);
  521. frame_val = tr32(MAC_MI_COM);
  522. if ((frame_val & MI_COM_BUSY) == 0) {
  523. udelay(5);
  524. frame_val = tr32(MAC_MI_COM);
  525. break;
  526. }
  527. loops -= 1;
  528. }
  529. ret = -EBUSY;
  530. if (loops != 0)
  531. ret = 0;
  532. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  533. tw32_f(MAC_MI_MODE, tp->mi_mode);
  534. udelay(80);
  535. }
  536. return ret;
  537. }
  538. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  539. {
  540. u32 val;
  541. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  542. return;
  543. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  544. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  545. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  546. (val | (1 << 15) | (1 << 4)));
  547. }
  548. static int tg3_bmcr_reset(struct tg3 *tp)
  549. {
  550. u32 phy_control;
  551. int limit, err;
  552. /* OK, reset it, and poll the BMCR_RESET bit until it
  553. * clears or we time out.
  554. */
  555. phy_control = BMCR_RESET;
  556. err = tg3_writephy(tp, MII_BMCR, phy_control);
  557. if (err != 0)
  558. return -EBUSY;
  559. limit = 5000;
  560. while (limit--) {
  561. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  562. if (err != 0)
  563. return -EBUSY;
  564. if ((phy_control & BMCR_RESET) == 0) {
  565. udelay(40);
  566. break;
  567. }
  568. udelay(10);
  569. }
  570. if (limit <= 0)
  571. return -EBUSY;
  572. return 0;
  573. }
  574. static int tg3_wait_macro_done(struct tg3 *tp)
  575. {
  576. int limit = 100;
  577. while (limit--) {
  578. u32 tmp32;
  579. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  580. if ((tmp32 & 0x1000) == 0)
  581. break;
  582. }
  583. }
  584. if (limit <= 0)
  585. return -EBUSY;
  586. return 0;
  587. }
  588. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  589. {
  590. static const u32 test_pat[4][6] = {
  591. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  592. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  593. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  594. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  595. };
  596. int chan;
  597. for (chan = 0; chan < 4; chan++) {
  598. int i;
  599. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  600. (chan * 0x2000) | 0x0200);
  601. tg3_writephy(tp, 0x16, 0x0002);
  602. for (i = 0; i < 6; i++)
  603. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  604. test_pat[chan][i]);
  605. tg3_writephy(tp, 0x16, 0x0202);
  606. if (tg3_wait_macro_done(tp)) {
  607. *resetp = 1;
  608. return -EBUSY;
  609. }
  610. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  611. (chan * 0x2000) | 0x0200);
  612. tg3_writephy(tp, 0x16, 0x0082);
  613. if (tg3_wait_macro_done(tp)) {
  614. *resetp = 1;
  615. return -EBUSY;
  616. }
  617. tg3_writephy(tp, 0x16, 0x0802);
  618. if (tg3_wait_macro_done(tp)) {
  619. *resetp = 1;
  620. return -EBUSY;
  621. }
  622. for (i = 0; i < 6; i += 2) {
  623. u32 low, high;
  624. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  625. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  626. tg3_wait_macro_done(tp)) {
  627. *resetp = 1;
  628. return -EBUSY;
  629. }
  630. low &= 0x7fff;
  631. high &= 0x000f;
  632. if (low != test_pat[chan][i] ||
  633. high != test_pat[chan][i+1]) {
  634. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  635. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  636. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  637. return -EBUSY;
  638. }
  639. }
  640. }
  641. return 0;
  642. }
  643. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  644. {
  645. int chan;
  646. for (chan = 0; chan < 4; chan++) {
  647. int i;
  648. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  649. (chan * 0x2000) | 0x0200);
  650. tg3_writephy(tp, 0x16, 0x0002);
  651. for (i = 0; i < 6; i++)
  652. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  653. tg3_writephy(tp, 0x16, 0x0202);
  654. if (tg3_wait_macro_done(tp))
  655. return -EBUSY;
  656. }
  657. return 0;
  658. }
  659. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  660. {
  661. u32 reg32, phy9_orig;
  662. int retries, do_phy_reset, err;
  663. retries = 10;
  664. do_phy_reset = 1;
  665. do {
  666. if (do_phy_reset) {
  667. err = tg3_bmcr_reset(tp);
  668. if (err)
  669. return err;
  670. do_phy_reset = 0;
  671. }
  672. /* Disable transmitter and interrupt. */
  673. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  674. continue;
  675. reg32 |= 0x3000;
  676. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  677. /* Set full-duplex, 1000 mbps. */
  678. tg3_writephy(tp, MII_BMCR,
  679. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  680. /* Set to master mode. */
  681. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  682. continue;
  683. tg3_writephy(tp, MII_TG3_CTRL,
  684. (MII_TG3_CTRL_AS_MASTER |
  685. MII_TG3_CTRL_ENABLE_AS_MASTER));
  686. /* Enable SM_DSP_CLOCK and 6dB. */
  687. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  688. /* Block the PHY control access. */
  689. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  690. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  691. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  692. if (!err)
  693. break;
  694. } while (--retries);
  695. err = tg3_phy_reset_chanpat(tp);
  696. if (err)
  697. return err;
  698. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  699. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  700. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  701. tg3_writephy(tp, 0x16, 0x0000);
  702. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  703. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  704. /* Set Extended packet length bit for jumbo frames */
  705. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  706. }
  707. else {
  708. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  709. }
  710. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  711. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  712. reg32 &= ~0x3000;
  713. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  714. } else if (!err)
  715. err = -EBUSY;
  716. return err;
  717. }
  718. /* This will reset the tigon3 PHY if there is no valid
  719. * link unless the FORCE argument is non-zero.
  720. */
  721. static int tg3_phy_reset(struct tg3 *tp)
  722. {
  723. u32 phy_status;
  724. int err;
  725. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  726. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  727. if (err != 0)
  728. return -EBUSY;
  729. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  730. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  731. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  732. err = tg3_phy_reset_5703_4_5(tp);
  733. if (err)
  734. return err;
  735. goto out;
  736. }
  737. err = tg3_bmcr_reset(tp);
  738. if (err)
  739. return err;
  740. out:
  741. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  742. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  743. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  744. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  745. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  746. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  747. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  748. }
  749. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  750. tg3_writephy(tp, 0x1c, 0x8d68);
  751. tg3_writephy(tp, 0x1c, 0x8d68);
  752. }
  753. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  754. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  755. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  756. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  757. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  758. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  759. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  760. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  761. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  762. }
  763. /* Set Extended packet length bit (bit 14) on all chips that */
  764. /* support jumbo frames */
  765. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  766. /* Cannot do read-modify-write on 5401 */
  767. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  768. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  769. u32 phy_reg;
  770. /* Set bit 14 with read-modify-write to preserve other bits */
  771. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  772. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  773. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  774. }
  775. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  776. * jumbo frames transmission.
  777. */
  778. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  779. u32 phy_reg;
  780. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  781. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  782. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  783. }
  784. tg3_phy_set_wirespeed(tp);
  785. return 0;
  786. }
  787. static void tg3_frob_aux_power(struct tg3 *tp)
  788. {
  789. struct tg3 *tp_peer = tp;
  790. if ((tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) != 0)
  791. return;
  792. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  793. tp_peer = pci_get_drvdata(tp->pdev_peer);
  794. if (!tp_peer)
  795. BUG();
  796. }
  797. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  798. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0) {
  799. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  800. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  801. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  802. (GRC_LCLCTRL_GPIO_OE0 |
  803. GRC_LCLCTRL_GPIO_OE1 |
  804. GRC_LCLCTRL_GPIO_OE2 |
  805. GRC_LCLCTRL_GPIO_OUTPUT0 |
  806. GRC_LCLCTRL_GPIO_OUTPUT1));
  807. udelay(100);
  808. } else {
  809. u32 no_gpio2;
  810. u32 grc_local_ctrl;
  811. if (tp_peer != tp &&
  812. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  813. return;
  814. /* On 5753 and variants, GPIO2 cannot be used. */
  815. no_gpio2 = tp->nic_sram_data_cfg &
  816. NIC_SRAM_DATA_CFG_NO_GPIO2;
  817. grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  818. GRC_LCLCTRL_GPIO_OE1 |
  819. GRC_LCLCTRL_GPIO_OE2 |
  820. GRC_LCLCTRL_GPIO_OUTPUT1 |
  821. GRC_LCLCTRL_GPIO_OUTPUT2;
  822. if (no_gpio2) {
  823. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  824. GRC_LCLCTRL_GPIO_OUTPUT2);
  825. }
  826. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  827. grc_local_ctrl);
  828. udelay(100);
  829. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  830. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  831. grc_local_ctrl);
  832. udelay(100);
  833. if (!no_gpio2) {
  834. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  835. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  836. grc_local_ctrl);
  837. udelay(100);
  838. }
  839. }
  840. } else {
  841. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  842. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  843. if (tp_peer != tp &&
  844. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  845. return;
  846. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  847. (GRC_LCLCTRL_GPIO_OE1 |
  848. GRC_LCLCTRL_GPIO_OUTPUT1));
  849. udelay(100);
  850. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  851. (GRC_LCLCTRL_GPIO_OE1));
  852. udelay(100);
  853. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  854. (GRC_LCLCTRL_GPIO_OE1 |
  855. GRC_LCLCTRL_GPIO_OUTPUT1));
  856. udelay(100);
  857. }
  858. }
  859. }
  860. static int tg3_setup_phy(struct tg3 *, int);
  861. #define RESET_KIND_SHUTDOWN 0
  862. #define RESET_KIND_INIT 1
  863. #define RESET_KIND_SUSPEND 2
  864. static void tg3_write_sig_post_reset(struct tg3 *, int);
  865. static int tg3_halt_cpu(struct tg3 *, u32);
  866. static int tg3_set_power_state(struct tg3 *tp, int state)
  867. {
  868. u32 misc_host_ctrl;
  869. u16 power_control, power_caps;
  870. int pm = tp->pm_cap;
  871. /* Make sure register accesses (indirect or otherwise)
  872. * will function correctly.
  873. */
  874. pci_write_config_dword(tp->pdev,
  875. TG3PCI_MISC_HOST_CTRL,
  876. tp->misc_host_ctrl);
  877. pci_read_config_word(tp->pdev,
  878. pm + PCI_PM_CTRL,
  879. &power_control);
  880. power_control |= PCI_PM_CTRL_PME_STATUS;
  881. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  882. switch (state) {
  883. case 0:
  884. power_control |= 0;
  885. pci_write_config_word(tp->pdev,
  886. pm + PCI_PM_CTRL,
  887. power_control);
  888. udelay(100); /* Delay after power state change */
  889. /* Switch out of Vaux if it is not a LOM */
  890. if (!(tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)) {
  891. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  892. udelay(100);
  893. }
  894. return 0;
  895. case 1:
  896. power_control |= 1;
  897. break;
  898. case 2:
  899. power_control |= 2;
  900. break;
  901. case 3:
  902. power_control |= 3;
  903. break;
  904. default:
  905. printk(KERN_WARNING PFX "%s: Invalid power state (%d) "
  906. "requested.\n",
  907. tp->dev->name, state);
  908. return -EINVAL;
  909. };
  910. power_control |= PCI_PM_CTRL_PME_ENABLE;
  911. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  912. tw32(TG3PCI_MISC_HOST_CTRL,
  913. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  914. if (tp->link_config.phy_is_low_power == 0) {
  915. tp->link_config.phy_is_low_power = 1;
  916. tp->link_config.orig_speed = tp->link_config.speed;
  917. tp->link_config.orig_duplex = tp->link_config.duplex;
  918. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  919. }
  920. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  921. tp->link_config.speed = SPEED_10;
  922. tp->link_config.duplex = DUPLEX_HALF;
  923. tp->link_config.autoneg = AUTONEG_ENABLE;
  924. tg3_setup_phy(tp, 0);
  925. }
  926. pci_read_config_word(tp->pdev, pm + PCI_PM_PMC, &power_caps);
  927. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE) {
  928. u32 mac_mode;
  929. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  930. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  931. udelay(40);
  932. mac_mode = MAC_MODE_PORT_MODE_MII;
  933. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 ||
  934. !(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB))
  935. mac_mode |= MAC_MODE_LINK_POLARITY;
  936. } else {
  937. mac_mode = MAC_MODE_PORT_MODE_TBI;
  938. }
  939. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  940. tw32(MAC_LED_CTRL, tp->led_ctrl);
  941. if (((power_caps & PCI_PM_CAP_PME_D3cold) &&
  942. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)))
  943. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  944. tw32_f(MAC_MODE, mac_mode);
  945. udelay(100);
  946. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  947. udelay(10);
  948. }
  949. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  950. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  951. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  952. u32 base_val;
  953. base_val = tp->pci_clock_ctrl;
  954. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  955. CLOCK_CTRL_TXCLK_DISABLE);
  956. tw32_f(TG3PCI_CLOCK_CTRL, base_val |
  957. CLOCK_CTRL_ALTCLK |
  958. CLOCK_CTRL_PWRDOWN_PLL133);
  959. udelay(40);
  960. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  961. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  962. u32 newbits1, newbits2;
  963. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  964. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  965. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  966. CLOCK_CTRL_TXCLK_DISABLE |
  967. CLOCK_CTRL_ALTCLK);
  968. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  969. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  970. newbits1 = CLOCK_CTRL_625_CORE;
  971. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  972. } else {
  973. newbits1 = CLOCK_CTRL_ALTCLK;
  974. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  975. }
  976. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1);
  977. udelay(40);
  978. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2);
  979. udelay(40);
  980. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  981. u32 newbits3;
  982. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  983. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  984. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  985. CLOCK_CTRL_TXCLK_DISABLE |
  986. CLOCK_CTRL_44MHZ_CORE);
  987. } else {
  988. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  989. }
  990. tw32_f(TG3PCI_CLOCK_CTRL,
  991. tp->pci_clock_ctrl | newbits3);
  992. udelay(40);
  993. }
  994. }
  995. tg3_frob_aux_power(tp);
  996. /* Workaround for unstable PLL clock */
  997. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  998. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  999. u32 val = tr32(0x7d00);
  1000. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  1001. tw32(0x7d00, val);
  1002. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1003. tg3_halt_cpu(tp, RX_CPU_BASE);
  1004. }
  1005. /* Finally, set the new power state. */
  1006. pci_write_config_word(tp->pdev, pm + PCI_PM_CTRL, power_control);
  1007. udelay(100); /* Delay after power state change */
  1008. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  1009. return 0;
  1010. }
  1011. static void tg3_link_report(struct tg3 *tp)
  1012. {
  1013. if (!netif_carrier_ok(tp->dev)) {
  1014. printk(KERN_INFO PFX "%s: Link is down.\n", tp->dev->name);
  1015. } else {
  1016. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1017. tp->dev->name,
  1018. (tp->link_config.active_speed == SPEED_1000 ?
  1019. 1000 :
  1020. (tp->link_config.active_speed == SPEED_100 ?
  1021. 100 : 10)),
  1022. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1023. "full" : "half"));
  1024. printk(KERN_INFO PFX "%s: Flow control is %s for TX and "
  1025. "%s for RX.\n",
  1026. tp->dev->name,
  1027. (tp->tg3_flags & TG3_FLAG_TX_PAUSE) ? "on" : "off",
  1028. (tp->tg3_flags & TG3_FLAG_RX_PAUSE) ? "on" : "off");
  1029. }
  1030. }
  1031. static void tg3_setup_flow_control(struct tg3 *tp, u32 local_adv, u32 remote_adv)
  1032. {
  1033. u32 new_tg3_flags = 0;
  1034. u32 old_rx_mode = tp->rx_mode;
  1035. u32 old_tx_mode = tp->tx_mode;
  1036. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) {
  1037. if (local_adv & ADVERTISE_PAUSE_CAP) {
  1038. if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1039. if (remote_adv & LPA_PAUSE_CAP)
  1040. new_tg3_flags |=
  1041. (TG3_FLAG_RX_PAUSE |
  1042. TG3_FLAG_TX_PAUSE);
  1043. else if (remote_adv & LPA_PAUSE_ASYM)
  1044. new_tg3_flags |=
  1045. (TG3_FLAG_RX_PAUSE);
  1046. } else {
  1047. if (remote_adv & LPA_PAUSE_CAP)
  1048. new_tg3_flags |=
  1049. (TG3_FLAG_RX_PAUSE |
  1050. TG3_FLAG_TX_PAUSE);
  1051. }
  1052. } else if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1053. if ((remote_adv & LPA_PAUSE_CAP) &&
  1054. (remote_adv & LPA_PAUSE_ASYM))
  1055. new_tg3_flags |= TG3_FLAG_TX_PAUSE;
  1056. }
  1057. tp->tg3_flags &= ~(TG3_FLAG_RX_PAUSE | TG3_FLAG_TX_PAUSE);
  1058. tp->tg3_flags |= new_tg3_flags;
  1059. } else {
  1060. new_tg3_flags = tp->tg3_flags;
  1061. }
  1062. if (new_tg3_flags & TG3_FLAG_RX_PAUSE)
  1063. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1064. else
  1065. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1066. if (old_rx_mode != tp->rx_mode) {
  1067. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1068. }
  1069. if (new_tg3_flags & TG3_FLAG_TX_PAUSE)
  1070. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1071. else
  1072. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1073. if (old_tx_mode != tp->tx_mode) {
  1074. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1075. }
  1076. }
  1077. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  1078. {
  1079. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  1080. case MII_TG3_AUX_STAT_10HALF:
  1081. *speed = SPEED_10;
  1082. *duplex = DUPLEX_HALF;
  1083. break;
  1084. case MII_TG3_AUX_STAT_10FULL:
  1085. *speed = SPEED_10;
  1086. *duplex = DUPLEX_FULL;
  1087. break;
  1088. case MII_TG3_AUX_STAT_100HALF:
  1089. *speed = SPEED_100;
  1090. *duplex = DUPLEX_HALF;
  1091. break;
  1092. case MII_TG3_AUX_STAT_100FULL:
  1093. *speed = SPEED_100;
  1094. *duplex = DUPLEX_FULL;
  1095. break;
  1096. case MII_TG3_AUX_STAT_1000HALF:
  1097. *speed = SPEED_1000;
  1098. *duplex = DUPLEX_HALF;
  1099. break;
  1100. case MII_TG3_AUX_STAT_1000FULL:
  1101. *speed = SPEED_1000;
  1102. *duplex = DUPLEX_FULL;
  1103. break;
  1104. default:
  1105. *speed = SPEED_INVALID;
  1106. *duplex = DUPLEX_INVALID;
  1107. break;
  1108. };
  1109. }
  1110. static void tg3_phy_copper_begin(struct tg3 *tp)
  1111. {
  1112. u32 new_adv;
  1113. int i;
  1114. if (tp->link_config.phy_is_low_power) {
  1115. /* Entering low power mode. Disable gigabit and
  1116. * 100baseT advertisements.
  1117. */
  1118. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1119. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1120. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1121. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1122. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  1123. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1124. } else if (tp->link_config.speed == SPEED_INVALID) {
  1125. tp->link_config.advertising =
  1126. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  1127. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  1128. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  1129. ADVERTISED_Autoneg | ADVERTISED_MII);
  1130. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  1131. tp->link_config.advertising &=
  1132. ~(ADVERTISED_1000baseT_Half |
  1133. ADVERTISED_1000baseT_Full);
  1134. new_adv = (ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1135. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  1136. new_adv |= ADVERTISE_10HALF;
  1137. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  1138. new_adv |= ADVERTISE_10FULL;
  1139. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  1140. new_adv |= ADVERTISE_100HALF;
  1141. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  1142. new_adv |= ADVERTISE_100FULL;
  1143. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1144. if (tp->link_config.advertising &
  1145. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  1146. new_adv = 0;
  1147. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  1148. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  1149. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  1150. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  1151. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  1152. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1153. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  1154. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1155. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1156. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1157. } else {
  1158. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1159. }
  1160. } else {
  1161. /* Asking for a specific link mode. */
  1162. if (tp->link_config.speed == SPEED_1000) {
  1163. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1164. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1165. if (tp->link_config.duplex == DUPLEX_FULL)
  1166. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  1167. else
  1168. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  1169. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1170. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  1171. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1172. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1173. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1174. } else {
  1175. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1176. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1177. if (tp->link_config.speed == SPEED_100) {
  1178. if (tp->link_config.duplex == DUPLEX_FULL)
  1179. new_adv |= ADVERTISE_100FULL;
  1180. else
  1181. new_adv |= ADVERTISE_100HALF;
  1182. } else {
  1183. if (tp->link_config.duplex == DUPLEX_FULL)
  1184. new_adv |= ADVERTISE_10FULL;
  1185. else
  1186. new_adv |= ADVERTISE_10HALF;
  1187. }
  1188. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1189. }
  1190. }
  1191. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  1192. tp->link_config.speed != SPEED_INVALID) {
  1193. u32 bmcr, orig_bmcr;
  1194. tp->link_config.active_speed = tp->link_config.speed;
  1195. tp->link_config.active_duplex = tp->link_config.duplex;
  1196. bmcr = 0;
  1197. switch (tp->link_config.speed) {
  1198. default:
  1199. case SPEED_10:
  1200. break;
  1201. case SPEED_100:
  1202. bmcr |= BMCR_SPEED100;
  1203. break;
  1204. case SPEED_1000:
  1205. bmcr |= TG3_BMCR_SPEED1000;
  1206. break;
  1207. };
  1208. if (tp->link_config.duplex == DUPLEX_FULL)
  1209. bmcr |= BMCR_FULLDPLX;
  1210. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  1211. (bmcr != orig_bmcr)) {
  1212. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  1213. for (i = 0; i < 1500; i++) {
  1214. u32 tmp;
  1215. udelay(10);
  1216. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  1217. tg3_readphy(tp, MII_BMSR, &tmp))
  1218. continue;
  1219. if (!(tmp & BMSR_LSTATUS)) {
  1220. udelay(40);
  1221. break;
  1222. }
  1223. }
  1224. tg3_writephy(tp, MII_BMCR, bmcr);
  1225. udelay(40);
  1226. }
  1227. } else {
  1228. tg3_writephy(tp, MII_BMCR,
  1229. BMCR_ANENABLE | BMCR_ANRESTART);
  1230. }
  1231. }
  1232. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  1233. {
  1234. int err;
  1235. /* Turn off tap power management. */
  1236. /* Set Extended packet length bit */
  1237. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1238. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  1239. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  1240. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  1241. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  1242. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1243. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  1244. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1245. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  1246. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1247. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  1248. udelay(40);
  1249. return err;
  1250. }
  1251. static int tg3_copper_is_advertising_all(struct tg3 *tp)
  1252. {
  1253. u32 adv_reg, all_mask;
  1254. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  1255. return 0;
  1256. all_mask = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1257. ADVERTISE_100HALF | ADVERTISE_100FULL);
  1258. if ((adv_reg & all_mask) != all_mask)
  1259. return 0;
  1260. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1261. u32 tg3_ctrl;
  1262. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  1263. return 0;
  1264. all_mask = (MII_TG3_CTRL_ADV_1000_HALF |
  1265. MII_TG3_CTRL_ADV_1000_FULL);
  1266. if ((tg3_ctrl & all_mask) != all_mask)
  1267. return 0;
  1268. }
  1269. return 1;
  1270. }
  1271. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  1272. {
  1273. int current_link_up;
  1274. u32 bmsr, dummy;
  1275. u16 current_speed;
  1276. u8 current_duplex;
  1277. int i, err;
  1278. tw32(MAC_EVENT, 0);
  1279. tw32_f(MAC_STATUS,
  1280. (MAC_STATUS_SYNC_CHANGED |
  1281. MAC_STATUS_CFG_CHANGED |
  1282. MAC_STATUS_MI_COMPLETION |
  1283. MAC_STATUS_LNKSTATE_CHANGED));
  1284. udelay(40);
  1285. tp->mi_mode = MAC_MI_MODE_BASE;
  1286. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1287. udelay(80);
  1288. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  1289. /* Some third-party PHYs need to be reset on link going
  1290. * down.
  1291. */
  1292. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1293. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1294. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  1295. netif_carrier_ok(tp->dev)) {
  1296. tg3_readphy(tp, MII_BMSR, &bmsr);
  1297. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1298. !(bmsr & BMSR_LSTATUS))
  1299. force_reset = 1;
  1300. }
  1301. if (force_reset)
  1302. tg3_phy_reset(tp);
  1303. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1304. tg3_readphy(tp, MII_BMSR, &bmsr);
  1305. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  1306. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  1307. bmsr = 0;
  1308. if (!(bmsr & BMSR_LSTATUS)) {
  1309. err = tg3_init_5401phy_dsp(tp);
  1310. if (err)
  1311. return err;
  1312. tg3_readphy(tp, MII_BMSR, &bmsr);
  1313. for (i = 0; i < 1000; i++) {
  1314. udelay(10);
  1315. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1316. (bmsr & BMSR_LSTATUS)) {
  1317. udelay(40);
  1318. break;
  1319. }
  1320. }
  1321. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  1322. !(bmsr & BMSR_LSTATUS) &&
  1323. tp->link_config.active_speed == SPEED_1000) {
  1324. err = tg3_phy_reset(tp);
  1325. if (!err)
  1326. err = tg3_init_5401phy_dsp(tp);
  1327. if (err)
  1328. return err;
  1329. }
  1330. }
  1331. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1332. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  1333. /* 5701 {A0,B0} CRC bug workaround */
  1334. tg3_writephy(tp, 0x15, 0x0a75);
  1335. tg3_writephy(tp, 0x1c, 0x8c68);
  1336. tg3_writephy(tp, 0x1c, 0x8d68);
  1337. tg3_writephy(tp, 0x1c, 0x8c68);
  1338. }
  1339. /* Clear pending interrupts... */
  1340. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1341. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1342. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  1343. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  1344. else
  1345. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  1346. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1347. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1348. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  1349. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1350. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  1351. else
  1352. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  1353. }
  1354. current_link_up = 0;
  1355. current_speed = SPEED_INVALID;
  1356. current_duplex = DUPLEX_INVALID;
  1357. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  1358. u32 val;
  1359. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  1360. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  1361. if (!(val & (1 << 10))) {
  1362. val |= (1 << 10);
  1363. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  1364. goto relink;
  1365. }
  1366. }
  1367. bmsr = 0;
  1368. for (i = 0; i < 100; i++) {
  1369. tg3_readphy(tp, MII_BMSR, &bmsr);
  1370. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1371. (bmsr & BMSR_LSTATUS))
  1372. break;
  1373. udelay(40);
  1374. }
  1375. if (bmsr & BMSR_LSTATUS) {
  1376. u32 aux_stat, bmcr;
  1377. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  1378. for (i = 0; i < 2000; i++) {
  1379. udelay(10);
  1380. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  1381. aux_stat)
  1382. break;
  1383. }
  1384. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  1385. &current_speed,
  1386. &current_duplex);
  1387. bmcr = 0;
  1388. for (i = 0; i < 200; i++) {
  1389. tg3_readphy(tp, MII_BMCR, &bmcr);
  1390. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  1391. continue;
  1392. if (bmcr && bmcr != 0x7fff)
  1393. break;
  1394. udelay(10);
  1395. }
  1396. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  1397. if (bmcr & BMCR_ANENABLE) {
  1398. current_link_up = 1;
  1399. /* Force autoneg restart if we are exiting
  1400. * low power mode.
  1401. */
  1402. if (!tg3_copper_is_advertising_all(tp))
  1403. current_link_up = 0;
  1404. } else {
  1405. current_link_up = 0;
  1406. }
  1407. } else {
  1408. if (!(bmcr & BMCR_ANENABLE) &&
  1409. tp->link_config.speed == current_speed &&
  1410. tp->link_config.duplex == current_duplex) {
  1411. current_link_up = 1;
  1412. } else {
  1413. current_link_up = 0;
  1414. }
  1415. }
  1416. tp->link_config.active_speed = current_speed;
  1417. tp->link_config.active_duplex = current_duplex;
  1418. }
  1419. if (current_link_up == 1 &&
  1420. (tp->link_config.active_duplex == DUPLEX_FULL) &&
  1421. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  1422. u32 local_adv, remote_adv;
  1423. if (tg3_readphy(tp, MII_ADVERTISE, &local_adv))
  1424. local_adv = 0;
  1425. local_adv &= (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  1426. if (tg3_readphy(tp, MII_LPA, &remote_adv))
  1427. remote_adv = 0;
  1428. remote_adv &= (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  1429. /* If we are not advertising full pause capability,
  1430. * something is wrong. Bring the link down and reconfigure.
  1431. */
  1432. if (local_adv != ADVERTISE_PAUSE_CAP) {
  1433. current_link_up = 0;
  1434. } else {
  1435. tg3_setup_flow_control(tp, local_adv, remote_adv);
  1436. }
  1437. }
  1438. relink:
  1439. if (current_link_up == 0) {
  1440. u32 tmp;
  1441. tg3_phy_copper_begin(tp);
  1442. tg3_readphy(tp, MII_BMSR, &tmp);
  1443. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  1444. (tmp & BMSR_LSTATUS))
  1445. current_link_up = 1;
  1446. }
  1447. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  1448. if (current_link_up == 1) {
  1449. if (tp->link_config.active_speed == SPEED_100 ||
  1450. tp->link_config.active_speed == SPEED_10)
  1451. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  1452. else
  1453. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1454. } else
  1455. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1456. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  1457. if (tp->link_config.active_duplex == DUPLEX_HALF)
  1458. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  1459. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1460. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  1461. if ((tp->led_ctrl == LED_CTRL_MODE_PHY_2) ||
  1462. (current_link_up == 1 &&
  1463. tp->link_config.active_speed == SPEED_10))
  1464. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1465. } else {
  1466. if (current_link_up == 1)
  1467. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1468. }
  1469. /* ??? Without this setting Netgear GA302T PHY does not
  1470. * ??? send/receive packets...
  1471. */
  1472. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  1473. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  1474. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  1475. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1476. udelay(80);
  1477. }
  1478. tw32_f(MAC_MODE, tp->mac_mode);
  1479. udelay(40);
  1480. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  1481. /* Polled via timer. */
  1482. tw32_f(MAC_EVENT, 0);
  1483. } else {
  1484. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  1485. }
  1486. udelay(40);
  1487. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  1488. current_link_up == 1 &&
  1489. tp->link_config.active_speed == SPEED_1000 &&
  1490. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  1491. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  1492. udelay(120);
  1493. tw32_f(MAC_STATUS,
  1494. (MAC_STATUS_SYNC_CHANGED |
  1495. MAC_STATUS_CFG_CHANGED));
  1496. udelay(40);
  1497. tg3_write_mem(tp,
  1498. NIC_SRAM_FIRMWARE_MBOX,
  1499. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  1500. }
  1501. if (current_link_up != netif_carrier_ok(tp->dev)) {
  1502. if (current_link_up)
  1503. netif_carrier_on(tp->dev);
  1504. else
  1505. netif_carrier_off(tp->dev);
  1506. tg3_link_report(tp);
  1507. }
  1508. return 0;
  1509. }
  1510. struct tg3_fiber_aneginfo {
  1511. int state;
  1512. #define ANEG_STATE_UNKNOWN 0
  1513. #define ANEG_STATE_AN_ENABLE 1
  1514. #define ANEG_STATE_RESTART_INIT 2
  1515. #define ANEG_STATE_RESTART 3
  1516. #define ANEG_STATE_DISABLE_LINK_OK 4
  1517. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  1518. #define ANEG_STATE_ABILITY_DETECT 6
  1519. #define ANEG_STATE_ACK_DETECT_INIT 7
  1520. #define ANEG_STATE_ACK_DETECT 8
  1521. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  1522. #define ANEG_STATE_COMPLETE_ACK 10
  1523. #define ANEG_STATE_IDLE_DETECT_INIT 11
  1524. #define ANEG_STATE_IDLE_DETECT 12
  1525. #define ANEG_STATE_LINK_OK 13
  1526. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  1527. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  1528. u32 flags;
  1529. #define MR_AN_ENABLE 0x00000001
  1530. #define MR_RESTART_AN 0x00000002
  1531. #define MR_AN_COMPLETE 0x00000004
  1532. #define MR_PAGE_RX 0x00000008
  1533. #define MR_NP_LOADED 0x00000010
  1534. #define MR_TOGGLE_TX 0x00000020
  1535. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  1536. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  1537. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  1538. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  1539. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  1540. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  1541. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  1542. #define MR_TOGGLE_RX 0x00002000
  1543. #define MR_NP_RX 0x00004000
  1544. #define MR_LINK_OK 0x80000000
  1545. unsigned long link_time, cur_time;
  1546. u32 ability_match_cfg;
  1547. int ability_match_count;
  1548. char ability_match, idle_match, ack_match;
  1549. u32 txconfig, rxconfig;
  1550. #define ANEG_CFG_NP 0x00000080
  1551. #define ANEG_CFG_ACK 0x00000040
  1552. #define ANEG_CFG_RF2 0x00000020
  1553. #define ANEG_CFG_RF1 0x00000010
  1554. #define ANEG_CFG_PS2 0x00000001
  1555. #define ANEG_CFG_PS1 0x00008000
  1556. #define ANEG_CFG_HD 0x00004000
  1557. #define ANEG_CFG_FD 0x00002000
  1558. #define ANEG_CFG_INVAL 0x00001f06
  1559. };
  1560. #define ANEG_OK 0
  1561. #define ANEG_DONE 1
  1562. #define ANEG_TIMER_ENAB 2
  1563. #define ANEG_FAILED -1
  1564. #define ANEG_STATE_SETTLE_TIME 10000
  1565. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  1566. struct tg3_fiber_aneginfo *ap)
  1567. {
  1568. unsigned long delta;
  1569. u32 rx_cfg_reg;
  1570. int ret;
  1571. if (ap->state == ANEG_STATE_UNKNOWN) {
  1572. ap->rxconfig = 0;
  1573. ap->link_time = 0;
  1574. ap->cur_time = 0;
  1575. ap->ability_match_cfg = 0;
  1576. ap->ability_match_count = 0;
  1577. ap->ability_match = 0;
  1578. ap->idle_match = 0;
  1579. ap->ack_match = 0;
  1580. }
  1581. ap->cur_time++;
  1582. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  1583. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  1584. if (rx_cfg_reg != ap->ability_match_cfg) {
  1585. ap->ability_match_cfg = rx_cfg_reg;
  1586. ap->ability_match = 0;
  1587. ap->ability_match_count = 0;
  1588. } else {
  1589. if (++ap->ability_match_count > 1) {
  1590. ap->ability_match = 1;
  1591. ap->ability_match_cfg = rx_cfg_reg;
  1592. }
  1593. }
  1594. if (rx_cfg_reg & ANEG_CFG_ACK)
  1595. ap->ack_match = 1;
  1596. else
  1597. ap->ack_match = 0;
  1598. ap->idle_match = 0;
  1599. } else {
  1600. ap->idle_match = 1;
  1601. ap->ability_match_cfg = 0;
  1602. ap->ability_match_count = 0;
  1603. ap->ability_match = 0;
  1604. ap->ack_match = 0;
  1605. rx_cfg_reg = 0;
  1606. }
  1607. ap->rxconfig = rx_cfg_reg;
  1608. ret = ANEG_OK;
  1609. switch(ap->state) {
  1610. case ANEG_STATE_UNKNOWN:
  1611. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  1612. ap->state = ANEG_STATE_AN_ENABLE;
  1613. /* fallthru */
  1614. case ANEG_STATE_AN_ENABLE:
  1615. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  1616. if (ap->flags & MR_AN_ENABLE) {
  1617. ap->link_time = 0;
  1618. ap->cur_time = 0;
  1619. ap->ability_match_cfg = 0;
  1620. ap->ability_match_count = 0;
  1621. ap->ability_match = 0;
  1622. ap->idle_match = 0;
  1623. ap->ack_match = 0;
  1624. ap->state = ANEG_STATE_RESTART_INIT;
  1625. } else {
  1626. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  1627. }
  1628. break;
  1629. case ANEG_STATE_RESTART_INIT:
  1630. ap->link_time = ap->cur_time;
  1631. ap->flags &= ~(MR_NP_LOADED);
  1632. ap->txconfig = 0;
  1633. tw32(MAC_TX_AUTO_NEG, 0);
  1634. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1635. tw32_f(MAC_MODE, tp->mac_mode);
  1636. udelay(40);
  1637. ret = ANEG_TIMER_ENAB;
  1638. ap->state = ANEG_STATE_RESTART;
  1639. /* fallthru */
  1640. case ANEG_STATE_RESTART:
  1641. delta = ap->cur_time - ap->link_time;
  1642. if (delta > ANEG_STATE_SETTLE_TIME) {
  1643. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  1644. } else {
  1645. ret = ANEG_TIMER_ENAB;
  1646. }
  1647. break;
  1648. case ANEG_STATE_DISABLE_LINK_OK:
  1649. ret = ANEG_DONE;
  1650. break;
  1651. case ANEG_STATE_ABILITY_DETECT_INIT:
  1652. ap->flags &= ~(MR_TOGGLE_TX);
  1653. ap->txconfig = (ANEG_CFG_FD | ANEG_CFG_PS1);
  1654. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  1655. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1656. tw32_f(MAC_MODE, tp->mac_mode);
  1657. udelay(40);
  1658. ap->state = ANEG_STATE_ABILITY_DETECT;
  1659. break;
  1660. case ANEG_STATE_ABILITY_DETECT:
  1661. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  1662. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  1663. }
  1664. break;
  1665. case ANEG_STATE_ACK_DETECT_INIT:
  1666. ap->txconfig |= ANEG_CFG_ACK;
  1667. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  1668. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1669. tw32_f(MAC_MODE, tp->mac_mode);
  1670. udelay(40);
  1671. ap->state = ANEG_STATE_ACK_DETECT;
  1672. /* fallthru */
  1673. case ANEG_STATE_ACK_DETECT:
  1674. if (ap->ack_match != 0) {
  1675. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  1676. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  1677. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  1678. } else {
  1679. ap->state = ANEG_STATE_AN_ENABLE;
  1680. }
  1681. } else if (ap->ability_match != 0 &&
  1682. ap->rxconfig == 0) {
  1683. ap->state = ANEG_STATE_AN_ENABLE;
  1684. }
  1685. break;
  1686. case ANEG_STATE_COMPLETE_ACK_INIT:
  1687. if (ap->rxconfig & ANEG_CFG_INVAL) {
  1688. ret = ANEG_FAILED;
  1689. break;
  1690. }
  1691. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  1692. MR_LP_ADV_HALF_DUPLEX |
  1693. MR_LP_ADV_SYM_PAUSE |
  1694. MR_LP_ADV_ASYM_PAUSE |
  1695. MR_LP_ADV_REMOTE_FAULT1 |
  1696. MR_LP_ADV_REMOTE_FAULT2 |
  1697. MR_LP_ADV_NEXT_PAGE |
  1698. MR_TOGGLE_RX |
  1699. MR_NP_RX);
  1700. if (ap->rxconfig & ANEG_CFG_FD)
  1701. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  1702. if (ap->rxconfig & ANEG_CFG_HD)
  1703. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  1704. if (ap->rxconfig & ANEG_CFG_PS1)
  1705. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  1706. if (ap->rxconfig & ANEG_CFG_PS2)
  1707. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  1708. if (ap->rxconfig & ANEG_CFG_RF1)
  1709. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  1710. if (ap->rxconfig & ANEG_CFG_RF2)
  1711. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  1712. if (ap->rxconfig & ANEG_CFG_NP)
  1713. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  1714. ap->link_time = ap->cur_time;
  1715. ap->flags ^= (MR_TOGGLE_TX);
  1716. if (ap->rxconfig & 0x0008)
  1717. ap->flags |= MR_TOGGLE_RX;
  1718. if (ap->rxconfig & ANEG_CFG_NP)
  1719. ap->flags |= MR_NP_RX;
  1720. ap->flags |= MR_PAGE_RX;
  1721. ap->state = ANEG_STATE_COMPLETE_ACK;
  1722. ret = ANEG_TIMER_ENAB;
  1723. break;
  1724. case ANEG_STATE_COMPLETE_ACK:
  1725. if (ap->ability_match != 0 &&
  1726. ap->rxconfig == 0) {
  1727. ap->state = ANEG_STATE_AN_ENABLE;
  1728. break;
  1729. }
  1730. delta = ap->cur_time - ap->link_time;
  1731. if (delta > ANEG_STATE_SETTLE_TIME) {
  1732. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  1733. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  1734. } else {
  1735. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  1736. !(ap->flags & MR_NP_RX)) {
  1737. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  1738. } else {
  1739. ret = ANEG_FAILED;
  1740. }
  1741. }
  1742. }
  1743. break;
  1744. case ANEG_STATE_IDLE_DETECT_INIT:
  1745. ap->link_time = ap->cur_time;
  1746. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  1747. tw32_f(MAC_MODE, tp->mac_mode);
  1748. udelay(40);
  1749. ap->state = ANEG_STATE_IDLE_DETECT;
  1750. ret = ANEG_TIMER_ENAB;
  1751. break;
  1752. case ANEG_STATE_IDLE_DETECT:
  1753. if (ap->ability_match != 0 &&
  1754. ap->rxconfig == 0) {
  1755. ap->state = ANEG_STATE_AN_ENABLE;
  1756. break;
  1757. }
  1758. delta = ap->cur_time - ap->link_time;
  1759. if (delta > ANEG_STATE_SETTLE_TIME) {
  1760. /* XXX another gem from the Broadcom driver :( */
  1761. ap->state = ANEG_STATE_LINK_OK;
  1762. }
  1763. break;
  1764. case ANEG_STATE_LINK_OK:
  1765. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  1766. ret = ANEG_DONE;
  1767. break;
  1768. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  1769. /* ??? unimplemented */
  1770. break;
  1771. case ANEG_STATE_NEXT_PAGE_WAIT:
  1772. /* ??? unimplemented */
  1773. break;
  1774. default:
  1775. ret = ANEG_FAILED;
  1776. break;
  1777. };
  1778. return ret;
  1779. }
  1780. static int fiber_autoneg(struct tg3 *tp, u32 *flags)
  1781. {
  1782. int res = 0;
  1783. struct tg3_fiber_aneginfo aninfo;
  1784. int status = ANEG_FAILED;
  1785. unsigned int tick;
  1786. u32 tmp;
  1787. tw32_f(MAC_TX_AUTO_NEG, 0);
  1788. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  1789. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  1790. udelay(40);
  1791. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  1792. udelay(40);
  1793. memset(&aninfo, 0, sizeof(aninfo));
  1794. aninfo.flags |= MR_AN_ENABLE;
  1795. aninfo.state = ANEG_STATE_UNKNOWN;
  1796. aninfo.cur_time = 0;
  1797. tick = 0;
  1798. while (++tick < 195000) {
  1799. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  1800. if (status == ANEG_DONE || status == ANEG_FAILED)
  1801. break;
  1802. udelay(1);
  1803. }
  1804. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  1805. tw32_f(MAC_MODE, tp->mac_mode);
  1806. udelay(40);
  1807. *flags = aninfo.flags;
  1808. if (status == ANEG_DONE &&
  1809. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  1810. MR_LP_ADV_FULL_DUPLEX)))
  1811. res = 1;
  1812. return res;
  1813. }
  1814. static void tg3_init_bcm8002(struct tg3 *tp)
  1815. {
  1816. u32 mac_status = tr32(MAC_STATUS);
  1817. int i;
  1818. /* Reset when initting first time or we have a link. */
  1819. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  1820. !(mac_status & MAC_STATUS_PCS_SYNCED))
  1821. return;
  1822. /* Set PLL lock range. */
  1823. tg3_writephy(tp, 0x16, 0x8007);
  1824. /* SW reset */
  1825. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  1826. /* Wait for reset to complete. */
  1827. /* XXX schedule_timeout() ... */
  1828. for (i = 0; i < 500; i++)
  1829. udelay(10);
  1830. /* Config mode; select PMA/Ch 1 regs. */
  1831. tg3_writephy(tp, 0x10, 0x8411);
  1832. /* Enable auto-lock and comdet, select txclk for tx. */
  1833. tg3_writephy(tp, 0x11, 0x0a10);
  1834. tg3_writephy(tp, 0x18, 0x00a0);
  1835. tg3_writephy(tp, 0x16, 0x41ff);
  1836. /* Assert and deassert POR. */
  1837. tg3_writephy(tp, 0x13, 0x0400);
  1838. udelay(40);
  1839. tg3_writephy(tp, 0x13, 0x0000);
  1840. tg3_writephy(tp, 0x11, 0x0a50);
  1841. udelay(40);
  1842. tg3_writephy(tp, 0x11, 0x0a10);
  1843. /* Wait for signal to stabilize */
  1844. /* XXX schedule_timeout() ... */
  1845. for (i = 0; i < 15000; i++)
  1846. udelay(10);
  1847. /* Deselect the channel register so we can read the PHYID
  1848. * later.
  1849. */
  1850. tg3_writephy(tp, 0x10, 0x8011);
  1851. }
  1852. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  1853. {
  1854. u32 sg_dig_ctrl, sg_dig_status;
  1855. u32 serdes_cfg, expected_sg_dig_ctrl;
  1856. int workaround, port_a;
  1857. int current_link_up;
  1858. serdes_cfg = 0;
  1859. expected_sg_dig_ctrl = 0;
  1860. workaround = 0;
  1861. port_a = 1;
  1862. current_link_up = 0;
  1863. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  1864. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  1865. workaround = 1;
  1866. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  1867. port_a = 0;
  1868. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  1869. /* preserve bits 20-23 for voltage regulator */
  1870. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  1871. }
  1872. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1873. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  1874. if (sg_dig_ctrl & (1 << 31)) {
  1875. if (workaround) {
  1876. u32 val = serdes_cfg;
  1877. if (port_a)
  1878. val |= 0xc010000;
  1879. else
  1880. val |= 0x4010000;
  1881. tw32_f(MAC_SERDES_CFG, val);
  1882. }
  1883. tw32_f(SG_DIG_CTRL, 0x01388400);
  1884. }
  1885. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  1886. tg3_setup_flow_control(tp, 0, 0);
  1887. current_link_up = 1;
  1888. }
  1889. goto out;
  1890. }
  1891. /* Want auto-negotiation. */
  1892. expected_sg_dig_ctrl = 0x81388400;
  1893. /* Pause capability */
  1894. expected_sg_dig_ctrl |= (1 << 11);
  1895. /* Asymettric pause */
  1896. expected_sg_dig_ctrl |= (1 << 12);
  1897. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  1898. if (workaround)
  1899. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  1900. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | (1 << 30));
  1901. udelay(5);
  1902. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  1903. tp->tg3_flags2 |= TG3_FLG2_PHY_JUST_INITTED;
  1904. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  1905. MAC_STATUS_SIGNAL_DET)) {
  1906. int i;
  1907. /* Giver time to negotiate (~200ms) */
  1908. for (i = 0; i < 40000; i++) {
  1909. sg_dig_status = tr32(SG_DIG_STATUS);
  1910. if (sg_dig_status & (0x3))
  1911. break;
  1912. udelay(5);
  1913. }
  1914. mac_status = tr32(MAC_STATUS);
  1915. if ((sg_dig_status & (1 << 1)) &&
  1916. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  1917. u32 local_adv, remote_adv;
  1918. local_adv = ADVERTISE_PAUSE_CAP;
  1919. remote_adv = 0;
  1920. if (sg_dig_status & (1 << 19))
  1921. remote_adv |= LPA_PAUSE_CAP;
  1922. if (sg_dig_status & (1 << 20))
  1923. remote_adv |= LPA_PAUSE_ASYM;
  1924. tg3_setup_flow_control(tp, local_adv, remote_adv);
  1925. current_link_up = 1;
  1926. tp->tg3_flags2 &= ~TG3_FLG2_PHY_JUST_INITTED;
  1927. } else if (!(sg_dig_status & (1 << 1))) {
  1928. if (tp->tg3_flags2 & TG3_FLG2_PHY_JUST_INITTED)
  1929. tp->tg3_flags2 &= ~TG3_FLG2_PHY_JUST_INITTED;
  1930. else {
  1931. if (workaround) {
  1932. u32 val = serdes_cfg;
  1933. if (port_a)
  1934. val |= 0xc010000;
  1935. else
  1936. val |= 0x4010000;
  1937. tw32_f(MAC_SERDES_CFG, val);
  1938. }
  1939. tw32_f(SG_DIG_CTRL, 0x01388400);
  1940. udelay(40);
  1941. /* Link parallel detection - link is up */
  1942. /* only if we have PCS_SYNC and not */
  1943. /* receiving config code words */
  1944. mac_status = tr32(MAC_STATUS);
  1945. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  1946. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  1947. tg3_setup_flow_control(tp, 0, 0);
  1948. current_link_up = 1;
  1949. }
  1950. }
  1951. }
  1952. }
  1953. out:
  1954. return current_link_up;
  1955. }
  1956. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  1957. {
  1958. int current_link_up = 0;
  1959. if (!(mac_status & MAC_STATUS_PCS_SYNCED)) {
  1960. tp->tg3_flags &= ~TG3_FLAG_GOT_SERDES_FLOWCTL;
  1961. goto out;
  1962. }
  1963. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  1964. u32 flags;
  1965. int i;
  1966. if (fiber_autoneg(tp, &flags)) {
  1967. u32 local_adv, remote_adv;
  1968. local_adv = ADVERTISE_PAUSE_CAP;
  1969. remote_adv = 0;
  1970. if (flags & MR_LP_ADV_SYM_PAUSE)
  1971. remote_adv |= LPA_PAUSE_CAP;
  1972. if (flags & MR_LP_ADV_ASYM_PAUSE)
  1973. remote_adv |= LPA_PAUSE_ASYM;
  1974. tg3_setup_flow_control(tp, local_adv, remote_adv);
  1975. tp->tg3_flags |= TG3_FLAG_GOT_SERDES_FLOWCTL;
  1976. current_link_up = 1;
  1977. }
  1978. for (i = 0; i < 30; i++) {
  1979. udelay(20);
  1980. tw32_f(MAC_STATUS,
  1981. (MAC_STATUS_SYNC_CHANGED |
  1982. MAC_STATUS_CFG_CHANGED));
  1983. udelay(40);
  1984. if ((tr32(MAC_STATUS) &
  1985. (MAC_STATUS_SYNC_CHANGED |
  1986. MAC_STATUS_CFG_CHANGED)) == 0)
  1987. break;
  1988. }
  1989. mac_status = tr32(MAC_STATUS);
  1990. if (current_link_up == 0 &&
  1991. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  1992. !(mac_status & MAC_STATUS_RCVD_CFG))
  1993. current_link_up = 1;
  1994. } else {
  1995. /* Forcing 1000FD link up. */
  1996. current_link_up = 1;
  1997. tp->tg3_flags |= TG3_FLAG_GOT_SERDES_FLOWCTL;
  1998. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  1999. udelay(40);
  2000. }
  2001. out:
  2002. return current_link_up;
  2003. }
  2004. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  2005. {
  2006. u32 orig_pause_cfg;
  2007. u16 orig_active_speed;
  2008. u8 orig_active_duplex;
  2009. u32 mac_status;
  2010. int current_link_up;
  2011. int i;
  2012. orig_pause_cfg =
  2013. (tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2014. TG3_FLAG_TX_PAUSE));
  2015. orig_active_speed = tp->link_config.active_speed;
  2016. orig_active_duplex = tp->link_config.active_duplex;
  2017. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  2018. netif_carrier_ok(tp->dev) &&
  2019. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  2020. mac_status = tr32(MAC_STATUS);
  2021. mac_status &= (MAC_STATUS_PCS_SYNCED |
  2022. MAC_STATUS_SIGNAL_DET |
  2023. MAC_STATUS_CFG_CHANGED |
  2024. MAC_STATUS_RCVD_CFG);
  2025. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  2026. MAC_STATUS_SIGNAL_DET)) {
  2027. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2028. MAC_STATUS_CFG_CHANGED));
  2029. return 0;
  2030. }
  2031. }
  2032. tw32_f(MAC_TX_AUTO_NEG, 0);
  2033. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  2034. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  2035. tw32_f(MAC_MODE, tp->mac_mode);
  2036. udelay(40);
  2037. if (tp->phy_id == PHY_ID_BCM8002)
  2038. tg3_init_bcm8002(tp);
  2039. /* Enable link change event even when serdes polling. */
  2040. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2041. udelay(40);
  2042. current_link_up = 0;
  2043. mac_status = tr32(MAC_STATUS);
  2044. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  2045. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  2046. else
  2047. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  2048. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2049. tw32_f(MAC_MODE, tp->mac_mode);
  2050. udelay(40);
  2051. tp->hw_status->status =
  2052. (SD_STATUS_UPDATED |
  2053. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  2054. for (i = 0; i < 100; i++) {
  2055. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2056. MAC_STATUS_CFG_CHANGED));
  2057. udelay(5);
  2058. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  2059. MAC_STATUS_CFG_CHANGED)) == 0)
  2060. break;
  2061. }
  2062. mac_status = tr32(MAC_STATUS);
  2063. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  2064. current_link_up = 0;
  2065. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2066. tw32_f(MAC_MODE, (tp->mac_mode |
  2067. MAC_MODE_SEND_CONFIGS));
  2068. udelay(1);
  2069. tw32_f(MAC_MODE, tp->mac_mode);
  2070. }
  2071. }
  2072. if (current_link_up == 1) {
  2073. tp->link_config.active_speed = SPEED_1000;
  2074. tp->link_config.active_duplex = DUPLEX_FULL;
  2075. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2076. LED_CTRL_LNKLED_OVERRIDE |
  2077. LED_CTRL_1000MBPS_ON));
  2078. } else {
  2079. tp->link_config.active_speed = SPEED_INVALID;
  2080. tp->link_config.active_duplex = DUPLEX_INVALID;
  2081. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2082. LED_CTRL_LNKLED_OVERRIDE |
  2083. LED_CTRL_TRAFFIC_OVERRIDE));
  2084. }
  2085. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2086. if (current_link_up)
  2087. netif_carrier_on(tp->dev);
  2088. else
  2089. netif_carrier_off(tp->dev);
  2090. tg3_link_report(tp);
  2091. } else {
  2092. u32 now_pause_cfg =
  2093. tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2094. TG3_FLAG_TX_PAUSE);
  2095. if (orig_pause_cfg != now_pause_cfg ||
  2096. orig_active_speed != tp->link_config.active_speed ||
  2097. orig_active_duplex != tp->link_config.active_duplex)
  2098. tg3_link_report(tp);
  2099. }
  2100. return 0;
  2101. }
  2102. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  2103. {
  2104. int err;
  2105. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  2106. err = tg3_setup_fiber_phy(tp, force_reset);
  2107. } else {
  2108. err = tg3_setup_copper_phy(tp, force_reset);
  2109. }
  2110. if (tp->link_config.active_speed == SPEED_1000 &&
  2111. tp->link_config.active_duplex == DUPLEX_HALF)
  2112. tw32(MAC_TX_LENGTHS,
  2113. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2114. (6 << TX_LENGTHS_IPG_SHIFT) |
  2115. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2116. else
  2117. tw32(MAC_TX_LENGTHS,
  2118. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2119. (6 << TX_LENGTHS_IPG_SHIFT) |
  2120. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2121. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2122. if (netif_carrier_ok(tp->dev)) {
  2123. tw32(HOSTCC_STAT_COAL_TICKS,
  2124. tp->coal.stats_block_coalesce_usecs);
  2125. } else {
  2126. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  2127. }
  2128. }
  2129. return err;
  2130. }
  2131. /* Tigon3 never reports partial packet sends. So we do not
  2132. * need special logic to handle SKBs that have not had all
  2133. * of their frags sent yet, like SunGEM does.
  2134. */
  2135. static void tg3_tx(struct tg3 *tp)
  2136. {
  2137. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  2138. u32 sw_idx = tp->tx_cons;
  2139. while (sw_idx != hw_idx) {
  2140. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  2141. struct sk_buff *skb = ri->skb;
  2142. int i;
  2143. if (unlikely(skb == NULL))
  2144. BUG();
  2145. pci_unmap_single(tp->pdev,
  2146. pci_unmap_addr(ri, mapping),
  2147. skb_headlen(skb),
  2148. PCI_DMA_TODEVICE);
  2149. ri->skb = NULL;
  2150. sw_idx = NEXT_TX(sw_idx);
  2151. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2152. if (unlikely(sw_idx == hw_idx))
  2153. BUG();
  2154. ri = &tp->tx_buffers[sw_idx];
  2155. if (unlikely(ri->skb != NULL))
  2156. BUG();
  2157. pci_unmap_page(tp->pdev,
  2158. pci_unmap_addr(ri, mapping),
  2159. skb_shinfo(skb)->frags[i].size,
  2160. PCI_DMA_TODEVICE);
  2161. sw_idx = NEXT_TX(sw_idx);
  2162. }
  2163. dev_kfree_skb_irq(skb);
  2164. }
  2165. tp->tx_cons = sw_idx;
  2166. if (netif_queue_stopped(tp->dev) &&
  2167. (TX_BUFFS_AVAIL(tp) > TG3_TX_WAKEUP_THRESH))
  2168. netif_wake_queue(tp->dev);
  2169. }
  2170. /* Returns size of skb allocated or < 0 on error.
  2171. *
  2172. * We only need to fill in the address because the other members
  2173. * of the RX descriptor are invariant, see tg3_init_rings.
  2174. *
  2175. * Note the purposeful assymetry of cpu vs. chip accesses. For
  2176. * posting buffers we only dirty the first cache line of the RX
  2177. * descriptor (containing the address). Whereas for the RX status
  2178. * buffers the cpu only reads the last cacheline of the RX descriptor
  2179. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  2180. */
  2181. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  2182. int src_idx, u32 dest_idx_unmasked)
  2183. {
  2184. struct tg3_rx_buffer_desc *desc;
  2185. struct ring_info *map, *src_map;
  2186. struct sk_buff *skb;
  2187. dma_addr_t mapping;
  2188. int skb_size, dest_idx;
  2189. src_map = NULL;
  2190. switch (opaque_key) {
  2191. case RXD_OPAQUE_RING_STD:
  2192. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2193. desc = &tp->rx_std[dest_idx];
  2194. map = &tp->rx_std_buffers[dest_idx];
  2195. if (src_idx >= 0)
  2196. src_map = &tp->rx_std_buffers[src_idx];
  2197. skb_size = RX_PKT_BUF_SZ;
  2198. break;
  2199. case RXD_OPAQUE_RING_JUMBO:
  2200. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2201. desc = &tp->rx_jumbo[dest_idx];
  2202. map = &tp->rx_jumbo_buffers[dest_idx];
  2203. if (src_idx >= 0)
  2204. src_map = &tp->rx_jumbo_buffers[src_idx];
  2205. skb_size = RX_JUMBO_PKT_BUF_SZ;
  2206. break;
  2207. default:
  2208. return -EINVAL;
  2209. };
  2210. /* Do not overwrite any of the map or rp information
  2211. * until we are sure we can commit to a new buffer.
  2212. *
  2213. * Callers depend upon this behavior and assume that
  2214. * we leave everything unchanged if we fail.
  2215. */
  2216. skb = dev_alloc_skb(skb_size);
  2217. if (skb == NULL)
  2218. return -ENOMEM;
  2219. skb->dev = tp->dev;
  2220. skb_reserve(skb, tp->rx_offset);
  2221. mapping = pci_map_single(tp->pdev, skb->data,
  2222. skb_size - tp->rx_offset,
  2223. PCI_DMA_FROMDEVICE);
  2224. map->skb = skb;
  2225. pci_unmap_addr_set(map, mapping, mapping);
  2226. if (src_map != NULL)
  2227. src_map->skb = NULL;
  2228. desc->addr_hi = ((u64)mapping >> 32);
  2229. desc->addr_lo = ((u64)mapping & 0xffffffff);
  2230. return skb_size;
  2231. }
  2232. /* We only need to move over in the address because the other
  2233. * members of the RX descriptor are invariant. See notes above
  2234. * tg3_alloc_rx_skb for full details.
  2235. */
  2236. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  2237. int src_idx, u32 dest_idx_unmasked)
  2238. {
  2239. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  2240. struct ring_info *src_map, *dest_map;
  2241. int dest_idx;
  2242. switch (opaque_key) {
  2243. case RXD_OPAQUE_RING_STD:
  2244. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2245. dest_desc = &tp->rx_std[dest_idx];
  2246. dest_map = &tp->rx_std_buffers[dest_idx];
  2247. src_desc = &tp->rx_std[src_idx];
  2248. src_map = &tp->rx_std_buffers[src_idx];
  2249. break;
  2250. case RXD_OPAQUE_RING_JUMBO:
  2251. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2252. dest_desc = &tp->rx_jumbo[dest_idx];
  2253. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  2254. src_desc = &tp->rx_jumbo[src_idx];
  2255. src_map = &tp->rx_jumbo_buffers[src_idx];
  2256. break;
  2257. default:
  2258. return;
  2259. };
  2260. dest_map->skb = src_map->skb;
  2261. pci_unmap_addr_set(dest_map, mapping,
  2262. pci_unmap_addr(src_map, mapping));
  2263. dest_desc->addr_hi = src_desc->addr_hi;
  2264. dest_desc->addr_lo = src_desc->addr_lo;
  2265. src_map->skb = NULL;
  2266. }
  2267. #if TG3_VLAN_TAG_USED
  2268. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  2269. {
  2270. return vlan_hwaccel_receive_skb(skb, tp->vlgrp, vlan_tag);
  2271. }
  2272. #endif
  2273. /* The RX ring scheme is composed of multiple rings which post fresh
  2274. * buffers to the chip, and one special ring the chip uses to report
  2275. * status back to the host.
  2276. *
  2277. * The special ring reports the status of received packets to the
  2278. * host. The chip does not write into the original descriptor the
  2279. * RX buffer was obtained from. The chip simply takes the original
  2280. * descriptor as provided by the host, updates the status and length
  2281. * field, then writes this into the next status ring entry.
  2282. *
  2283. * Each ring the host uses to post buffers to the chip is described
  2284. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  2285. * it is first placed into the on-chip ram. When the packet's length
  2286. * is known, it walks down the TG3_BDINFO entries to select the ring.
  2287. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  2288. * which is within the range of the new packet's length is chosen.
  2289. *
  2290. * The "separate ring for rx status" scheme may sound queer, but it makes
  2291. * sense from a cache coherency perspective. If only the host writes
  2292. * to the buffer post rings, and only the chip writes to the rx status
  2293. * rings, then cache lines never move beyond shared-modified state.
  2294. * If both the host and chip were to write into the same ring, cache line
  2295. * eviction could occur since both entities want it in an exclusive state.
  2296. */
  2297. static int tg3_rx(struct tg3 *tp, int budget)
  2298. {
  2299. u32 work_mask;
  2300. u32 sw_idx = tp->rx_rcb_ptr;
  2301. u16 hw_idx;
  2302. int received;
  2303. hw_idx = tp->hw_status->idx[0].rx_producer;
  2304. /*
  2305. * We need to order the read of hw_idx and the read of
  2306. * the opaque cookie.
  2307. */
  2308. rmb();
  2309. work_mask = 0;
  2310. received = 0;
  2311. while (sw_idx != hw_idx && budget > 0) {
  2312. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  2313. unsigned int len;
  2314. struct sk_buff *skb;
  2315. dma_addr_t dma_addr;
  2316. u32 opaque_key, desc_idx, *post_ptr;
  2317. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  2318. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  2319. if (opaque_key == RXD_OPAQUE_RING_STD) {
  2320. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  2321. mapping);
  2322. skb = tp->rx_std_buffers[desc_idx].skb;
  2323. post_ptr = &tp->rx_std_ptr;
  2324. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  2325. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  2326. mapping);
  2327. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  2328. post_ptr = &tp->rx_jumbo_ptr;
  2329. }
  2330. else {
  2331. goto next_pkt_nopost;
  2332. }
  2333. work_mask |= opaque_key;
  2334. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  2335. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  2336. drop_it:
  2337. tg3_recycle_rx(tp, opaque_key,
  2338. desc_idx, *post_ptr);
  2339. drop_it_no_recycle:
  2340. /* Other statistics kept track of by card. */
  2341. tp->net_stats.rx_dropped++;
  2342. goto next_pkt;
  2343. }
  2344. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4; /* omit crc */
  2345. if (len > RX_COPY_THRESHOLD
  2346. && tp->rx_offset == 2
  2347. /* rx_offset != 2 iff this is a 5701 card running
  2348. * in PCI-X mode [see tg3_get_invariants()] */
  2349. ) {
  2350. int skb_size;
  2351. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  2352. desc_idx, *post_ptr);
  2353. if (skb_size < 0)
  2354. goto drop_it;
  2355. pci_unmap_single(tp->pdev, dma_addr,
  2356. skb_size - tp->rx_offset,
  2357. PCI_DMA_FROMDEVICE);
  2358. skb_put(skb, len);
  2359. } else {
  2360. struct sk_buff *copy_skb;
  2361. tg3_recycle_rx(tp, opaque_key,
  2362. desc_idx, *post_ptr);
  2363. copy_skb = dev_alloc_skb(len + 2);
  2364. if (copy_skb == NULL)
  2365. goto drop_it_no_recycle;
  2366. copy_skb->dev = tp->dev;
  2367. skb_reserve(copy_skb, 2);
  2368. skb_put(copy_skb, len);
  2369. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2370. memcpy(copy_skb->data, skb->data, len);
  2371. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2372. /* We'll reuse the original ring buffer. */
  2373. skb = copy_skb;
  2374. }
  2375. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  2376. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  2377. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  2378. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  2379. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2380. else
  2381. skb->ip_summed = CHECKSUM_NONE;
  2382. skb->protocol = eth_type_trans(skb, tp->dev);
  2383. #if TG3_VLAN_TAG_USED
  2384. if (tp->vlgrp != NULL &&
  2385. desc->type_flags & RXD_FLAG_VLAN) {
  2386. tg3_vlan_rx(tp, skb,
  2387. desc->err_vlan & RXD_VLAN_MASK);
  2388. } else
  2389. #endif
  2390. netif_receive_skb(skb);
  2391. tp->dev->last_rx = jiffies;
  2392. received++;
  2393. budget--;
  2394. next_pkt:
  2395. (*post_ptr)++;
  2396. next_pkt_nopost:
  2397. sw_idx++;
  2398. sw_idx %= TG3_RX_RCB_RING_SIZE(tp);
  2399. /* Refresh hw_idx to see if there is new work */
  2400. if (sw_idx == hw_idx) {
  2401. hw_idx = tp->hw_status->idx[0].rx_producer;
  2402. rmb();
  2403. }
  2404. }
  2405. /* ACK the status ring. */
  2406. tp->rx_rcb_ptr = sw_idx;
  2407. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  2408. /* Refill RX ring(s). */
  2409. if (work_mask & RXD_OPAQUE_RING_STD) {
  2410. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  2411. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  2412. sw_idx);
  2413. }
  2414. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  2415. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  2416. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  2417. sw_idx);
  2418. }
  2419. mmiowb();
  2420. return received;
  2421. }
  2422. static int tg3_poll(struct net_device *netdev, int *budget)
  2423. {
  2424. struct tg3 *tp = netdev_priv(netdev);
  2425. struct tg3_hw_status *sblk = tp->hw_status;
  2426. unsigned long flags;
  2427. int done;
  2428. spin_lock_irqsave(&tp->lock, flags);
  2429. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  2430. tp->last_tag = sblk->status_tag;
  2431. /* handle link change and other phy events */
  2432. if (!(tp->tg3_flags &
  2433. (TG3_FLAG_USE_LINKCHG_REG |
  2434. TG3_FLAG_POLL_SERDES))) {
  2435. if (sblk->status & SD_STATUS_LINK_CHG) {
  2436. sblk->status = SD_STATUS_UPDATED |
  2437. (sblk->status & ~SD_STATUS_LINK_CHG);
  2438. tg3_setup_phy(tp, 0);
  2439. }
  2440. }
  2441. /* run TX completion thread */
  2442. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  2443. spin_lock(&tp->tx_lock);
  2444. tg3_tx(tp);
  2445. spin_unlock(&tp->tx_lock);
  2446. }
  2447. spin_unlock_irqrestore(&tp->lock, flags);
  2448. /* run RX thread, within the bounds set by NAPI.
  2449. * All RX "locking" is done by ensuring outside
  2450. * code synchronizes with dev->poll()
  2451. */
  2452. done = 1;
  2453. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr) {
  2454. int orig_budget = *budget;
  2455. int work_done;
  2456. if (orig_budget > netdev->quota)
  2457. orig_budget = netdev->quota;
  2458. work_done = tg3_rx(tp, orig_budget);
  2459. *budget -= work_done;
  2460. netdev->quota -= work_done;
  2461. if (work_done >= orig_budget)
  2462. done = 0;
  2463. }
  2464. /* if no more work, tell net stack and NIC we're done */
  2465. if (done) {
  2466. spin_lock_irqsave(&tp->lock, flags);
  2467. __netif_rx_complete(netdev);
  2468. tg3_restart_ints(tp);
  2469. spin_unlock_irqrestore(&tp->lock, flags);
  2470. }
  2471. return (done ? 0 : 1);
  2472. }
  2473. /* MSI ISR - No need to check for interrupt sharing and no need to
  2474. * flush status block and interrupt mailbox. PCI ordering rules
  2475. * guarantee that MSI will arrive after the status block.
  2476. */
  2477. static irqreturn_t tg3_msi(int irq, void *dev_id, struct pt_regs *regs)
  2478. {
  2479. struct net_device *dev = dev_id;
  2480. struct tg3 *tp = netdev_priv(dev);
  2481. struct tg3_hw_status *sblk = tp->hw_status;
  2482. unsigned long flags;
  2483. spin_lock_irqsave(&tp->lock, flags);
  2484. /*
  2485. * Writing any value to intr-mbox-0 clears PCI INTA# and
  2486. * chip-internal interrupt pending events.
  2487. * Writing non-zero to intr-mbox-0 additional tells the
  2488. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2489. * event coalescing.
  2490. */
  2491. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  2492. tp->last_tag = sblk->status_tag;
  2493. sblk->status &= ~SD_STATUS_UPDATED;
  2494. if (likely(tg3_has_work(tp)))
  2495. netif_rx_schedule(dev); /* schedule NAPI poll */
  2496. else {
  2497. /* No work, re-enable interrupts. */
  2498. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2499. tp->last_tag << 24);
  2500. }
  2501. spin_unlock_irqrestore(&tp->lock, flags);
  2502. return IRQ_RETVAL(1);
  2503. }
  2504. static irqreturn_t tg3_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  2505. {
  2506. struct net_device *dev = dev_id;
  2507. struct tg3 *tp = netdev_priv(dev);
  2508. struct tg3_hw_status *sblk = tp->hw_status;
  2509. unsigned long flags;
  2510. unsigned int handled = 1;
  2511. spin_lock_irqsave(&tp->lock, flags);
  2512. /* In INTx mode, it is possible for the interrupt to arrive at
  2513. * the CPU before the status block posted prior to the interrupt.
  2514. * Reading the PCI State register will confirm whether the
  2515. * interrupt is ours and will flush the status block.
  2516. */
  2517. if ((sblk->status & SD_STATUS_UPDATED) ||
  2518. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  2519. /*
  2520. * Writing any value to intr-mbox-0 clears PCI INTA# and
  2521. * chip-internal interrupt pending events.
  2522. * Writing non-zero to intr-mbox-0 additional tells the
  2523. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2524. * event coalescing.
  2525. */
  2526. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2527. 0x00000001);
  2528. sblk->status &= ~SD_STATUS_UPDATED;
  2529. if (likely(tg3_has_work(tp)))
  2530. netif_rx_schedule(dev); /* schedule NAPI poll */
  2531. else {
  2532. /* No work, shared interrupt perhaps? re-enable
  2533. * interrupts, and flush that PCI write
  2534. */
  2535. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2536. 0x00000000);
  2537. tr32(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW);
  2538. }
  2539. } else { /* shared interrupt */
  2540. handled = 0;
  2541. }
  2542. spin_unlock_irqrestore(&tp->lock, flags);
  2543. return IRQ_RETVAL(handled);
  2544. }
  2545. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id, struct pt_regs *regs)
  2546. {
  2547. struct net_device *dev = dev_id;
  2548. struct tg3 *tp = netdev_priv(dev);
  2549. struct tg3_hw_status *sblk = tp->hw_status;
  2550. unsigned long flags;
  2551. unsigned int handled = 1;
  2552. spin_lock_irqsave(&tp->lock, flags);
  2553. /* In INTx mode, it is possible for the interrupt to arrive at
  2554. * the CPU before the status block posted prior to the interrupt.
  2555. * Reading the PCI State register will confirm whether the
  2556. * interrupt is ours and will flush the status block.
  2557. */
  2558. if ((sblk->status & SD_STATUS_UPDATED) ||
  2559. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  2560. /*
  2561. * writing any value to intr-mbox-0 clears PCI INTA# and
  2562. * chip-internal interrupt pending events.
  2563. * writing non-zero to intr-mbox-0 additional tells the
  2564. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2565. * event coalescing.
  2566. */
  2567. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2568. 0x00000001);
  2569. tp->last_tag = sblk->status_tag;
  2570. sblk->status &= ~SD_STATUS_UPDATED;
  2571. if (likely(tg3_has_work(tp)))
  2572. netif_rx_schedule(dev); /* schedule NAPI poll */
  2573. else {
  2574. /* no work, shared interrupt perhaps? re-enable
  2575. * interrupts, and flush that PCI write
  2576. */
  2577. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2578. tp->last_tag << 24);
  2579. tr32(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW);
  2580. }
  2581. } else { /* shared interrupt */
  2582. handled = 0;
  2583. }
  2584. spin_unlock_irqrestore(&tp->lock, flags);
  2585. return IRQ_RETVAL(handled);
  2586. }
  2587. /* ISR for interrupt test */
  2588. static irqreturn_t tg3_test_isr(int irq, void *dev_id,
  2589. struct pt_regs *regs)
  2590. {
  2591. struct net_device *dev = dev_id;
  2592. struct tg3 *tp = netdev_priv(dev);
  2593. struct tg3_hw_status *sblk = tp->hw_status;
  2594. if (sblk->status & SD_STATUS_UPDATED) {
  2595. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2596. 0x00000001);
  2597. return IRQ_RETVAL(1);
  2598. }
  2599. return IRQ_RETVAL(0);
  2600. }
  2601. static int tg3_init_hw(struct tg3 *);
  2602. static int tg3_halt(struct tg3 *, int);
  2603. #ifdef CONFIG_NET_POLL_CONTROLLER
  2604. static void tg3_poll_controller(struct net_device *dev)
  2605. {
  2606. struct tg3 *tp = netdev_priv(dev);
  2607. tg3_interrupt(tp->pdev->irq, dev, NULL);
  2608. }
  2609. #endif
  2610. static void tg3_reset_task(void *_data)
  2611. {
  2612. struct tg3 *tp = _data;
  2613. unsigned int restart_timer;
  2614. tg3_netif_stop(tp);
  2615. spin_lock_irq(&tp->lock);
  2616. spin_lock(&tp->tx_lock);
  2617. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  2618. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  2619. tg3_halt(tp, 0);
  2620. tg3_init_hw(tp);
  2621. tg3_netif_start(tp);
  2622. spin_unlock(&tp->tx_lock);
  2623. spin_unlock_irq(&tp->lock);
  2624. if (restart_timer)
  2625. mod_timer(&tp->timer, jiffies + 1);
  2626. }
  2627. static void tg3_tx_timeout(struct net_device *dev)
  2628. {
  2629. struct tg3 *tp = netdev_priv(dev);
  2630. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  2631. dev->name);
  2632. schedule_work(&tp->reset_task);
  2633. }
  2634. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  2635. static int tigon3_4gb_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  2636. u32 guilty_entry, int guilty_len,
  2637. u32 last_plus_one, u32 *start, u32 mss)
  2638. {
  2639. struct sk_buff *new_skb = skb_copy(skb, GFP_ATOMIC);
  2640. dma_addr_t new_addr;
  2641. u32 entry = *start;
  2642. int i;
  2643. if (!new_skb) {
  2644. dev_kfree_skb(skb);
  2645. return -1;
  2646. }
  2647. /* New SKB is guaranteed to be linear. */
  2648. entry = *start;
  2649. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  2650. PCI_DMA_TODEVICE);
  2651. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  2652. (skb->ip_summed == CHECKSUM_HW) ?
  2653. TXD_FLAG_TCPUDP_CSUM : 0, 1 | (mss << 1));
  2654. *start = NEXT_TX(entry);
  2655. /* Now clean up the sw ring entries. */
  2656. i = 0;
  2657. while (entry != last_plus_one) {
  2658. int len;
  2659. if (i == 0)
  2660. len = skb_headlen(skb);
  2661. else
  2662. len = skb_shinfo(skb)->frags[i-1].size;
  2663. pci_unmap_single(tp->pdev,
  2664. pci_unmap_addr(&tp->tx_buffers[entry], mapping),
  2665. len, PCI_DMA_TODEVICE);
  2666. if (i == 0) {
  2667. tp->tx_buffers[entry].skb = new_skb;
  2668. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, new_addr);
  2669. } else {
  2670. tp->tx_buffers[entry].skb = NULL;
  2671. }
  2672. entry = NEXT_TX(entry);
  2673. i++;
  2674. }
  2675. dev_kfree_skb(skb);
  2676. return 0;
  2677. }
  2678. static void tg3_set_txd(struct tg3 *tp, int entry,
  2679. dma_addr_t mapping, int len, u32 flags,
  2680. u32 mss_and_is_end)
  2681. {
  2682. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  2683. int is_end = (mss_and_is_end & 0x1);
  2684. u32 mss = (mss_and_is_end >> 1);
  2685. u32 vlan_tag = 0;
  2686. if (is_end)
  2687. flags |= TXD_FLAG_END;
  2688. if (flags & TXD_FLAG_VLAN) {
  2689. vlan_tag = flags >> 16;
  2690. flags &= 0xffff;
  2691. }
  2692. vlan_tag |= (mss << TXD_MSS_SHIFT);
  2693. txd->addr_hi = ((u64) mapping >> 32);
  2694. txd->addr_lo = ((u64) mapping & 0xffffffff);
  2695. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  2696. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  2697. }
  2698. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  2699. {
  2700. u32 base = (u32) mapping & 0xffffffff;
  2701. return ((base > 0xffffdcc0) &&
  2702. (base + len + 8 < base));
  2703. }
  2704. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  2705. {
  2706. struct tg3 *tp = netdev_priv(dev);
  2707. dma_addr_t mapping;
  2708. unsigned int i;
  2709. u32 len, entry, base_flags, mss;
  2710. int would_hit_hwbug;
  2711. unsigned long flags;
  2712. len = skb_headlen(skb);
  2713. /* No BH disabling for tx_lock here. We are running in BH disabled
  2714. * context and TX reclaim runs via tp->poll inside of a software
  2715. * interrupt. Rejoice!
  2716. *
  2717. * Actually, things are not so simple. If we are to take a hw
  2718. * IRQ here, we can deadlock, consider:
  2719. *
  2720. * CPU1 CPU2
  2721. * tg3_start_xmit
  2722. * take tp->tx_lock
  2723. * tg3_timer
  2724. * take tp->lock
  2725. * tg3_interrupt
  2726. * spin on tp->lock
  2727. * spin on tp->tx_lock
  2728. *
  2729. * So we really do need to disable interrupts when taking
  2730. * tx_lock here.
  2731. */
  2732. local_irq_save(flags);
  2733. if (!spin_trylock(&tp->tx_lock)) {
  2734. local_irq_restore(flags);
  2735. return NETDEV_TX_LOCKED;
  2736. }
  2737. /* This is a hard error, log it. */
  2738. if (unlikely(TX_BUFFS_AVAIL(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  2739. netif_stop_queue(dev);
  2740. spin_unlock_irqrestore(&tp->tx_lock, flags);
  2741. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when queue awake!\n",
  2742. dev->name);
  2743. return NETDEV_TX_BUSY;
  2744. }
  2745. entry = tp->tx_prod;
  2746. base_flags = 0;
  2747. if (skb->ip_summed == CHECKSUM_HW)
  2748. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  2749. #if TG3_TSO_SUPPORT != 0
  2750. mss = 0;
  2751. if (skb->len > (tp->dev->mtu + ETH_HLEN) &&
  2752. (mss = skb_shinfo(skb)->tso_size) != 0) {
  2753. int tcp_opt_len, ip_tcp_len;
  2754. if (skb_header_cloned(skb) &&
  2755. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  2756. dev_kfree_skb(skb);
  2757. goto out_unlock;
  2758. }
  2759. tcp_opt_len = ((skb->h.th->doff - 5) * 4);
  2760. ip_tcp_len = (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
  2761. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  2762. TXD_FLAG_CPU_POST_DMA);
  2763. skb->nh.iph->check = 0;
  2764. skb->nh.iph->tot_len = ntohs(mss + ip_tcp_len + tcp_opt_len);
  2765. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  2766. skb->h.th->check = 0;
  2767. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  2768. }
  2769. else {
  2770. skb->h.th->check =
  2771. ~csum_tcpudp_magic(skb->nh.iph->saddr,
  2772. skb->nh.iph->daddr,
  2773. 0, IPPROTO_TCP, 0);
  2774. }
  2775. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  2776. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  2777. if (tcp_opt_len || skb->nh.iph->ihl > 5) {
  2778. int tsflags;
  2779. tsflags = ((skb->nh.iph->ihl - 5) +
  2780. (tcp_opt_len >> 2));
  2781. mss |= (tsflags << 11);
  2782. }
  2783. } else {
  2784. if (tcp_opt_len || skb->nh.iph->ihl > 5) {
  2785. int tsflags;
  2786. tsflags = ((skb->nh.iph->ihl - 5) +
  2787. (tcp_opt_len >> 2));
  2788. base_flags |= tsflags << 12;
  2789. }
  2790. }
  2791. }
  2792. #else
  2793. mss = 0;
  2794. #endif
  2795. #if TG3_VLAN_TAG_USED
  2796. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  2797. base_flags |= (TXD_FLAG_VLAN |
  2798. (vlan_tx_tag_get(skb) << 16));
  2799. #endif
  2800. /* Queue skb data, a.k.a. the main skb fragment. */
  2801. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  2802. tp->tx_buffers[entry].skb = skb;
  2803. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  2804. would_hit_hwbug = 0;
  2805. if (tg3_4g_overflow_test(mapping, len))
  2806. would_hit_hwbug = entry + 1;
  2807. tg3_set_txd(tp, entry, mapping, len, base_flags,
  2808. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  2809. entry = NEXT_TX(entry);
  2810. /* Now loop through additional data fragments, and queue them. */
  2811. if (skb_shinfo(skb)->nr_frags > 0) {
  2812. unsigned int i, last;
  2813. last = skb_shinfo(skb)->nr_frags - 1;
  2814. for (i = 0; i <= last; i++) {
  2815. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  2816. len = frag->size;
  2817. mapping = pci_map_page(tp->pdev,
  2818. frag->page,
  2819. frag->page_offset,
  2820. len, PCI_DMA_TODEVICE);
  2821. tp->tx_buffers[entry].skb = NULL;
  2822. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  2823. if (tg3_4g_overflow_test(mapping, len)) {
  2824. /* Only one should match. */
  2825. if (would_hit_hwbug)
  2826. BUG();
  2827. would_hit_hwbug = entry + 1;
  2828. }
  2829. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  2830. tg3_set_txd(tp, entry, mapping, len,
  2831. base_flags, (i == last)|(mss << 1));
  2832. else
  2833. tg3_set_txd(tp, entry, mapping, len,
  2834. base_flags, (i == last));
  2835. entry = NEXT_TX(entry);
  2836. }
  2837. }
  2838. if (would_hit_hwbug) {
  2839. u32 last_plus_one = entry;
  2840. u32 start;
  2841. unsigned int len = 0;
  2842. would_hit_hwbug -= 1;
  2843. entry = entry - 1 - skb_shinfo(skb)->nr_frags;
  2844. entry &= (TG3_TX_RING_SIZE - 1);
  2845. start = entry;
  2846. i = 0;
  2847. while (entry != last_plus_one) {
  2848. if (i == 0)
  2849. len = skb_headlen(skb);
  2850. else
  2851. len = skb_shinfo(skb)->frags[i-1].size;
  2852. if (entry == would_hit_hwbug)
  2853. break;
  2854. i++;
  2855. entry = NEXT_TX(entry);
  2856. }
  2857. /* If the workaround fails due to memory/mapping
  2858. * failure, silently drop this packet.
  2859. */
  2860. if (tigon3_4gb_hwbug_workaround(tp, skb,
  2861. entry, len,
  2862. last_plus_one,
  2863. &start, mss))
  2864. goto out_unlock;
  2865. entry = start;
  2866. }
  2867. /* Packets are ready, update Tx producer idx local and on card. */
  2868. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  2869. tp->tx_prod = entry;
  2870. if (TX_BUFFS_AVAIL(tp) <= (MAX_SKB_FRAGS + 1))
  2871. netif_stop_queue(dev);
  2872. out_unlock:
  2873. mmiowb();
  2874. spin_unlock_irqrestore(&tp->tx_lock, flags);
  2875. dev->trans_start = jiffies;
  2876. return NETDEV_TX_OK;
  2877. }
  2878. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  2879. int new_mtu)
  2880. {
  2881. dev->mtu = new_mtu;
  2882. if (new_mtu > ETH_DATA_LEN)
  2883. tp->tg3_flags |= TG3_FLAG_JUMBO_ENABLE;
  2884. else
  2885. tp->tg3_flags &= ~TG3_FLAG_JUMBO_ENABLE;
  2886. }
  2887. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  2888. {
  2889. struct tg3 *tp = netdev_priv(dev);
  2890. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  2891. return -EINVAL;
  2892. if (!netif_running(dev)) {
  2893. /* We'll just catch it later when the
  2894. * device is up'd.
  2895. */
  2896. tg3_set_mtu(dev, tp, new_mtu);
  2897. return 0;
  2898. }
  2899. tg3_netif_stop(tp);
  2900. spin_lock_irq(&tp->lock);
  2901. spin_lock(&tp->tx_lock);
  2902. tg3_halt(tp, 1);
  2903. tg3_set_mtu(dev, tp, new_mtu);
  2904. tg3_init_hw(tp);
  2905. tg3_netif_start(tp);
  2906. spin_unlock(&tp->tx_lock);
  2907. spin_unlock_irq(&tp->lock);
  2908. return 0;
  2909. }
  2910. /* Free up pending packets in all rx/tx rings.
  2911. *
  2912. * The chip has been shut down and the driver detached from
  2913. * the networking, so no interrupts or new tx packets will
  2914. * end up in the driver. tp->{tx,}lock is not held and we are not
  2915. * in an interrupt context and thus may sleep.
  2916. */
  2917. static void tg3_free_rings(struct tg3 *tp)
  2918. {
  2919. struct ring_info *rxp;
  2920. int i;
  2921. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  2922. rxp = &tp->rx_std_buffers[i];
  2923. if (rxp->skb == NULL)
  2924. continue;
  2925. pci_unmap_single(tp->pdev,
  2926. pci_unmap_addr(rxp, mapping),
  2927. RX_PKT_BUF_SZ - tp->rx_offset,
  2928. PCI_DMA_FROMDEVICE);
  2929. dev_kfree_skb_any(rxp->skb);
  2930. rxp->skb = NULL;
  2931. }
  2932. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  2933. rxp = &tp->rx_jumbo_buffers[i];
  2934. if (rxp->skb == NULL)
  2935. continue;
  2936. pci_unmap_single(tp->pdev,
  2937. pci_unmap_addr(rxp, mapping),
  2938. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  2939. PCI_DMA_FROMDEVICE);
  2940. dev_kfree_skb_any(rxp->skb);
  2941. rxp->skb = NULL;
  2942. }
  2943. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  2944. struct tx_ring_info *txp;
  2945. struct sk_buff *skb;
  2946. int j;
  2947. txp = &tp->tx_buffers[i];
  2948. skb = txp->skb;
  2949. if (skb == NULL) {
  2950. i++;
  2951. continue;
  2952. }
  2953. pci_unmap_single(tp->pdev,
  2954. pci_unmap_addr(txp, mapping),
  2955. skb_headlen(skb),
  2956. PCI_DMA_TODEVICE);
  2957. txp->skb = NULL;
  2958. i++;
  2959. for (j = 0; j < skb_shinfo(skb)->nr_frags; j++) {
  2960. txp = &tp->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  2961. pci_unmap_page(tp->pdev,
  2962. pci_unmap_addr(txp, mapping),
  2963. skb_shinfo(skb)->frags[j].size,
  2964. PCI_DMA_TODEVICE);
  2965. i++;
  2966. }
  2967. dev_kfree_skb_any(skb);
  2968. }
  2969. }
  2970. /* Initialize tx/rx rings for packet processing.
  2971. *
  2972. * The chip has been shut down and the driver detached from
  2973. * the networking, so no interrupts or new tx packets will
  2974. * end up in the driver. tp->{tx,}lock are held and thus
  2975. * we may not sleep.
  2976. */
  2977. static void tg3_init_rings(struct tg3 *tp)
  2978. {
  2979. u32 i;
  2980. /* Free up all the SKBs. */
  2981. tg3_free_rings(tp);
  2982. /* Zero out all descriptors. */
  2983. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  2984. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  2985. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  2986. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  2987. /* Initialize invariants of the rings, we only set this
  2988. * stuff once. This works because the card does not
  2989. * write into the rx buffer posting rings.
  2990. */
  2991. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  2992. struct tg3_rx_buffer_desc *rxd;
  2993. rxd = &tp->rx_std[i];
  2994. rxd->idx_len = (RX_PKT_BUF_SZ - tp->rx_offset - 64)
  2995. << RXD_LEN_SHIFT;
  2996. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  2997. rxd->opaque = (RXD_OPAQUE_RING_STD |
  2998. (i << RXD_OPAQUE_INDEX_SHIFT));
  2999. }
  3000. if (tp->tg3_flags & TG3_FLAG_JUMBO_ENABLE) {
  3001. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3002. struct tg3_rx_buffer_desc *rxd;
  3003. rxd = &tp->rx_jumbo[i];
  3004. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  3005. << RXD_LEN_SHIFT;
  3006. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  3007. RXD_FLAG_JUMBO;
  3008. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  3009. (i << RXD_OPAQUE_INDEX_SHIFT));
  3010. }
  3011. }
  3012. /* Now allocate fresh SKBs for each rx ring. */
  3013. for (i = 0; i < tp->rx_pending; i++) {
  3014. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD,
  3015. -1, i) < 0)
  3016. break;
  3017. }
  3018. if (tp->tg3_flags & TG3_FLAG_JUMBO_ENABLE) {
  3019. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  3020. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  3021. -1, i) < 0)
  3022. break;
  3023. }
  3024. }
  3025. }
  3026. /*
  3027. * Must not be invoked with interrupt sources disabled and
  3028. * the hardware shutdown down.
  3029. */
  3030. static void tg3_free_consistent(struct tg3 *tp)
  3031. {
  3032. if (tp->rx_std_buffers) {
  3033. kfree(tp->rx_std_buffers);
  3034. tp->rx_std_buffers = NULL;
  3035. }
  3036. if (tp->rx_std) {
  3037. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3038. tp->rx_std, tp->rx_std_mapping);
  3039. tp->rx_std = NULL;
  3040. }
  3041. if (tp->rx_jumbo) {
  3042. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3043. tp->rx_jumbo, tp->rx_jumbo_mapping);
  3044. tp->rx_jumbo = NULL;
  3045. }
  3046. if (tp->rx_rcb) {
  3047. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3048. tp->rx_rcb, tp->rx_rcb_mapping);
  3049. tp->rx_rcb = NULL;
  3050. }
  3051. if (tp->tx_ring) {
  3052. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3053. tp->tx_ring, tp->tx_desc_mapping);
  3054. tp->tx_ring = NULL;
  3055. }
  3056. if (tp->hw_status) {
  3057. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  3058. tp->hw_status, tp->status_mapping);
  3059. tp->hw_status = NULL;
  3060. }
  3061. if (tp->hw_stats) {
  3062. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  3063. tp->hw_stats, tp->stats_mapping);
  3064. tp->hw_stats = NULL;
  3065. }
  3066. }
  3067. /*
  3068. * Must not be invoked with interrupt sources disabled and
  3069. * the hardware shutdown down. Can sleep.
  3070. */
  3071. static int tg3_alloc_consistent(struct tg3 *tp)
  3072. {
  3073. tp->rx_std_buffers = kmalloc((sizeof(struct ring_info) *
  3074. (TG3_RX_RING_SIZE +
  3075. TG3_RX_JUMBO_RING_SIZE)) +
  3076. (sizeof(struct tx_ring_info) *
  3077. TG3_TX_RING_SIZE),
  3078. GFP_KERNEL);
  3079. if (!tp->rx_std_buffers)
  3080. return -ENOMEM;
  3081. memset(tp->rx_std_buffers, 0,
  3082. (sizeof(struct ring_info) *
  3083. (TG3_RX_RING_SIZE +
  3084. TG3_RX_JUMBO_RING_SIZE)) +
  3085. (sizeof(struct tx_ring_info) *
  3086. TG3_TX_RING_SIZE));
  3087. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  3088. tp->tx_buffers = (struct tx_ring_info *)
  3089. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  3090. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3091. &tp->rx_std_mapping);
  3092. if (!tp->rx_std)
  3093. goto err_out;
  3094. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3095. &tp->rx_jumbo_mapping);
  3096. if (!tp->rx_jumbo)
  3097. goto err_out;
  3098. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3099. &tp->rx_rcb_mapping);
  3100. if (!tp->rx_rcb)
  3101. goto err_out;
  3102. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3103. &tp->tx_desc_mapping);
  3104. if (!tp->tx_ring)
  3105. goto err_out;
  3106. tp->hw_status = pci_alloc_consistent(tp->pdev,
  3107. TG3_HW_STATUS_SIZE,
  3108. &tp->status_mapping);
  3109. if (!tp->hw_status)
  3110. goto err_out;
  3111. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  3112. sizeof(struct tg3_hw_stats),
  3113. &tp->stats_mapping);
  3114. if (!tp->hw_stats)
  3115. goto err_out;
  3116. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3117. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3118. return 0;
  3119. err_out:
  3120. tg3_free_consistent(tp);
  3121. return -ENOMEM;
  3122. }
  3123. #define MAX_WAIT_CNT 1000
  3124. /* To stop a block, clear the enable bit and poll till it
  3125. * clears. tp->lock is held.
  3126. */
  3127. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  3128. {
  3129. unsigned int i;
  3130. u32 val;
  3131. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  3132. switch (ofs) {
  3133. case RCVLSC_MODE:
  3134. case DMAC_MODE:
  3135. case MBFREE_MODE:
  3136. case BUFMGR_MODE:
  3137. case MEMARB_MODE:
  3138. /* We can't enable/disable these bits of the
  3139. * 5705/5750, just say success.
  3140. */
  3141. return 0;
  3142. default:
  3143. break;
  3144. };
  3145. }
  3146. val = tr32(ofs);
  3147. val &= ~enable_bit;
  3148. tw32_f(ofs, val);
  3149. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3150. udelay(100);
  3151. val = tr32(ofs);
  3152. if ((val & enable_bit) == 0)
  3153. break;
  3154. }
  3155. if (i == MAX_WAIT_CNT && !silent) {
  3156. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  3157. "ofs=%lx enable_bit=%x\n",
  3158. ofs, enable_bit);
  3159. return -ENODEV;
  3160. }
  3161. return 0;
  3162. }
  3163. /* tp->lock is held. */
  3164. static int tg3_abort_hw(struct tg3 *tp, int silent)
  3165. {
  3166. int i, err;
  3167. tg3_disable_ints(tp);
  3168. tp->rx_mode &= ~RX_MODE_ENABLE;
  3169. tw32_f(MAC_RX_MODE, tp->rx_mode);
  3170. udelay(10);
  3171. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  3172. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  3173. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  3174. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  3175. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  3176. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  3177. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  3178. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  3179. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  3180. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  3181. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  3182. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  3183. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  3184. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  3185. tw32_f(MAC_MODE, tp->mac_mode);
  3186. udelay(40);
  3187. tp->tx_mode &= ~TX_MODE_ENABLE;
  3188. tw32_f(MAC_TX_MODE, tp->tx_mode);
  3189. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3190. udelay(100);
  3191. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  3192. break;
  3193. }
  3194. if (i >= MAX_WAIT_CNT) {
  3195. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  3196. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  3197. tp->dev->name, tr32(MAC_TX_MODE));
  3198. err |= -ENODEV;
  3199. }
  3200. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  3201. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  3202. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  3203. tw32(FTQ_RESET, 0xffffffff);
  3204. tw32(FTQ_RESET, 0x00000000);
  3205. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  3206. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  3207. if (tp->hw_status)
  3208. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3209. if (tp->hw_stats)
  3210. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3211. return err;
  3212. }
  3213. /* tp->lock is held. */
  3214. static int tg3_nvram_lock(struct tg3 *tp)
  3215. {
  3216. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  3217. int i;
  3218. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  3219. for (i = 0; i < 8000; i++) {
  3220. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  3221. break;
  3222. udelay(20);
  3223. }
  3224. if (i == 8000)
  3225. return -ENODEV;
  3226. }
  3227. return 0;
  3228. }
  3229. /* tp->lock is held. */
  3230. static void tg3_nvram_unlock(struct tg3 *tp)
  3231. {
  3232. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  3233. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  3234. }
  3235. /* tp->lock is held. */
  3236. static void tg3_enable_nvram_access(struct tg3 *tp)
  3237. {
  3238. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  3239. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  3240. u32 nvaccess = tr32(NVRAM_ACCESS);
  3241. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  3242. }
  3243. }
  3244. /* tp->lock is held. */
  3245. static void tg3_disable_nvram_access(struct tg3 *tp)
  3246. {
  3247. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  3248. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  3249. u32 nvaccess = tr32(NVRAM_ACCESS);
  3250. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  3251. }
  3252. }
  3253. /* tp->lock is held. */
  3254. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  3255. {
  3256. if (!(tp->tg3_flags2 & TG3_FLG2_SUN_570X))
  3257. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  3258. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  3259. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  3260. switch (kind) {
  3261. case RESET_KIND_INIT:
  3262. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3263. DRV_STATE_START);
  3264. break;
  3265. case RESET_KIND_SHUTDOWN:
  3266. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3267. DRV_STATE_UNLOAD);
  3268. break;
  3269. case RESET_KIND_SUSPEND:
  3270. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3271. DRV_STATE_SUSPEND);
  3272. break;
  3273. default:
  3274. break;
  3275. };
  3276. }
  3277. }
  3278. /* tp->lock is held. */
  3279. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  3280. {
  3281. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  3282. switch (kind) {
  3283. case RESET_KIND_INIT:
  3284. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3285. DRV_STATE_START_DONE);
  3286. break;
  3287. case RESET_KIND_SHUTDOWN:
  3288. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3289. DRV_STATE_UNLOAD_DONE);
  3290. break;
  3291. default:
  3292. break;
  3293. };
  3294. }
  3295. }
  3296. /* tp->lock is held. */
  3297. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  3298. {
  3299. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  3300. switch (kind) {
  3301. case RESET_KIND_INIT:
  3302. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3303. DRV_STATE_START);
  3304. break;
  3305. case RESET_KIND_SHUTDOWN:
  3306. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3307. DRV_STATE_UNLOAD);
  3308. break;
  3309. case RESET_KIND_SUSPEND:
  3310. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3311. DRV_STATE_SUSPEND);
  3312. break;
  3313. default:
  3314. break;
  3315. };
  3316. }
  3317. }
  3318. static void tg3_stop_fw(struct tg3 *);
  3319. /* tp->lock is held. */
  3320. static int tg3_chip_reset(struct tg3 *tp)
  3321. {
  3322. u32 val;
  3323. u32 flags_save;
  3324. int i;
  3325. if (!(tp->tg3_flags2 & TG3_FLG2_SUN_570X))
  3326. tg3_nvram_lock(tp);
  3327. /*
  3328. * We must avoid the readl() that normally takes place.
  3329. * It locks machines, causes machine checks, and other
  3330. * fun things. So, temporarily disable the 5701
  3331. * hardware workaround, while we do the reset.
  3332. */
  3333. flags_save = tp->tg3_flags;
  3334. tp->tg3_flags &= ~TG3_FLAG_5701_REG_WRITE_BUG;
  3335. /* do the reset */
  3336. val = GRC_MISC_CFG_CORECLK_RESET;
  3337. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  3338. if (tr32(0x7e2c) == 0x60) {
  3339. tw32(0x7e2c, 0x20);
  3340. }
  3341. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  3342. tw32(GRC_MISC_CFG, (1 << 29));
  3343. val |= (1 << 29);
  3344. }
  3345. }
  3346. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  3347. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  3348. tw32(GRC_MISC_CFG, val);
  3349. /* restore 5701 hardware bug workaround flag */
  3350. tp->tg3_flags = flags_save;
  3351. /* Unfortunately, we have to delay before the PCI read back.
  3352. * Some 575X chips even will not respond to a PCI cfg access
  3353. * when the reset command is given to the chip.
  3354. *
  3355. * How do these hardware designers expect things to work
  3356. * properly if the PCI write is posted for a long period
  3357. * of time? It is always necessary to have some method by
  3358. * which a register read back can occur to push the write
  3359. * out which does the reset.
  3360. *
  3361. * For most tg3 variants the trick below was working.
  3362. * Ho hum...
  3363. */
  3364. udelay(120);
  3365. /* Flush PCI posted writes. The normal MMIO registers
  3366. * are inaccessible at this time so this is the only
  3367. * way to make this reliably (actually, this is no longer
  3368. * the case, see above). I tried to use indirect
  3369. * register read/write but this upset some 5701 variants.
  3370. */
  3371. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  3372. udelay(120);
  3373. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  3374. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  3375. int i;
  3376. u32 cfg_val;
  3377. /* Wait for link training to complete. */
  3378. for (i = 0; i < 5000; i++)
  3379. udelay(100);
  3380. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  3381. pci_write_config_dword(tp->pdev, 0xc4,
  3382. cfg_val | (1 << 15));
  3383. }
  3384. /* Set PCIE max payload size and clear error status. */
  3385. pci_write_config_dword(tp->pdev, 0xd8, 0xf5000);
  3386. }
  3387. /* Re-enable indirect register accesses. */
  3388. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  3389. tp->misc_host_ctrl);
  3390. /* Set MAX PCI retry to zero. */
  3391. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  3392. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  3393. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  3394. val |= PCISTATE_RETRY_SAME_DMA;
  3395. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  3396. pci_restore_state(tp->pdev);
  3397. /* Make sure PCI-X relaxed ordering bit is clear. */
  3398. pci_read_config_dword(tp->pdev, TG3PCI_X_CAPS, &val);
  3399. val &= ~PCIX_CAPS_RELAXED_ORDERING;
  3400. pci_write_config_dword(tp->pdev, TG3PCI_X_CAPS, val);
  3401. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  3402. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  3403. tg3_stop_fw(tp);
  3404. tw32(0x5000, 0x400);
  3405. }
  3406. tw32(GRC_MODE, tp->grc_mode);
  3407. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  3408. u32 val = tr32(0xc4);
  3409. tw32(0xc4, val | (1 << 15));
  3410. }
  3411. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  3412. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  3413. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  3414. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  3415. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  3416. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  3417. }
  3418. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3419. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  3420. tw32_f(MAC_MODE, tp->mac_mode);
  3421. } else
  3422. tw32_f(MAC_MODE, 0);
  3423. udelay(40);
  3424. if (!(tp->tg3_flags2 & TG3_FLG2_SUN_570X)) {
  3425. /* Wait for firmware initialization to complete. */
  3426. for (i = 0; i < 100000; i++) {
  3427. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  3428. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3429. break;
  3430. udelay(10);
  3431. }
  3432. if (i >= 100000) {
  3433. printk(KERN_ERR PFX "tg3_reset_hw timed out for %s, "
  3434. "firmware will not restart magic=%08x\n",
  3435. tp->dev->name, val);
  3436. return -ENODEV;
  3437. }
  3438. }
  3439. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  3440. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  3441. u32 val = tr32(0x7c00);
  3442. tw32(0x7c00, val | (1 << 25));
  3443. }
  3444. /* Reprobe ASF enable state. */
  3445. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  3446. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  3447. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  3448. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  3449. u32 nic_cfg;
  3450. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  3451. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  3452. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  3453. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  3454. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  3455. }
  3456. }
  3457. return 0;
  3458. }
  3459. /* tp->lock is held. */
  3460. static void tg3_stop_fw(struct tg3 *tp)
  3461. {
  3462. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  3463. u32 val;
  3464. int i;
  3465. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  3466. val = tr32(GRC_RX_CPU_EVENT);
  3467. val |= (1 << 14);
  3468. tw32(GRC_RX_CPU_EVENT, val);
  3469. /* Wait for RX cpu to ACK the event. */
  3470. for (i = 0; i < 100; i++) {
  3471. if (!(tr32(GRC_RX_CPU_EVENT) & (1 << 14)))
  3472. break;
  3473. udelay(1);
  3474. }
  3475. }
  3476. }
  3477. /* tp->lock is held. */
  3478. static int tg3_halt(struct tg3 *tp, int silent)
  3479. {
  3480. int err;
  3481. tg3_stop_fw(tp);
  3482. tg3_write_sig_pre_reset(tp, RESET_KIND_SHUTDOWN);
  3483. tg3_abort_hw(tp, silent);
  3484. err = tg3_chip_reset(tp);
  3485. tg3_write_sig_legacy(tp, RESET_KIND_SHUTDOWN);
  3486. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  3487. if (err)
  3488. return err;
  3489. return 0;
  3490. }
  3491. #define TG3_FW_RELEASE_MAJOR 0x0
  3492. #define TG3_FW_RELASE_MINOR 0x0
  3493. #define TG3_FW_RELEASE_FIX 0x0
  3494. #define TG3_FW_START_ADDR 0x08000000
  3495. #define TG3_FW_TEXT_ADDR 0x08000000
  3496. #define TG3_FW_TEXT_LEN 0x9c0
  3497. #define TG3_FW_RODATA_ADDR 0x080009c0
  3498. #define TG3_FW_RODATA_LEN 0x60
  3499. #define TG3_FW_DATA_ADDR 0x08000a40
  3500. #define TG3_FW_DATA_LEN 0x20
  3501. #define TG3_FW_SBSS_ADDR 0x08000a60
  3502. #define TG3_FW_SBSS_LEN 0xc
  3503. #define TG3_FW_BSS_ADDR 0x08000a70
  3504. #define TG3_FW_BSS_LEN 0x10
  3505. static u32 tg3FwText[(TG3_FW_TEXT_LEN / sizeof(u32)) + 1] = {
  3506. 0x00000000, 0x10000003, 0x00000000, 0x0000000d, 0x0000000d, 0x3c1d0800,
  3507. 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100000, 0x0e000018, 0x00000000,
  3508. 0x0000000d, 0x3c1d0800, 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100034,
  3509. 0x0e00021c, 0x00000000, 0x0000000d, 0x00000000, 0x00000000, 0x00000000,
  3510. 0x27bdffe0, 0x3c1cc000, 0xafbf0018, 0xaf80680c, 0x0e00004c, 0x241b2105,
  3511. 0x97850000, 0x97870002, 0x9782002c, 0x9783002e, 0x3c040800, 0x248409c0,
  3512. 0xafa00014, 0x00021400, 0x00621825, 0x00052c00, 0xafa30010, 0x8f860010,
  3513. 0x00e52825, 0x0e000060, 0x24070102, 0x3c02ac00, 0x34420100, 0x3c03ac01,
  3514. 0x34630100, 0xaf820490, 0x3c02ffff, 0xaf820494, 0xaf830498, 0xaf82049c,
  3515. 0x24020001, 0xaf825ce0, 0x0e00003f, 0xaf825d00, 0x0e000140, 0x00000000,
  3516. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x2402ffff, 0xaf825404, 0x8f835400,
  3517. 0x34630400, 0xaf835400, 0xaf825404, 0x3c020800, 0x24420034, 0xaf82541c,
  3518. 0x03e00008, 0xaf805400, 0x00000000, 0x00000000, 0x3c020800, 0x34423000,
  3519. 0x3c030800, 0x34633000, 0x3c040800, 0x348437ff, 0x3c010800, 0xac220a64,
  3520. 0x24020040, 0x3c010800, 0xac220a68, 0x3c010800, 0xac200a60, 0xac600000,
  3521. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  3522. 0x00804821, 0x8faa0010, 0x3c020800, 0x8c420a60, 0x3c040800, 0x8c840a68,
  3523. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010800, 0xac230a60, 0x14400003,
  3524. 0x00004021, 0x3c010800, 0xac200a60, 0x3c020800, 0x8c420a60, 0x3c030800,
  3525. 0x8c630a64, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  3526. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020800, 0x8c420a60,
  3527. 0x3c030800, 0x8c630a64, 0x8f84680c, 0x00021140, 0x00431021, 0xac440008,
  3528. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  3529. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3530. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3531. 0, 0, 0, 0, 0, 0,
  3532. 0x02000008, 0x00000000, 0x0a0001e3, 0x3c0a0001, 0x0a0001e3, 0x3c0a0002,
  3533. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3534. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3535. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3536. 0x0a0001e3, 0x3c0a0007, 0x0a0001e3, 0x3c0a0008, 0x0a0001e3, 0x3c0a0009,
  3537. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000b,
  3538. 0x0a0001e3, 0x3c0a000c, 0x0a0001e3, 0x3c0a000d, 0x0a0001e3, 0x00000000,
  3539. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000e, 0x0a0001e3, 0x00000000,
  3540. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3541. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3542. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a0013, 0x0a0001e3, 0x3c0a0014,
  3543. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3544. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3545. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3546. 0x27bdffe0, 0x00001821, 0x00001021, 0xafbf0018, 0xafb10014, 0xafb00010,
  3547. 0x3c010800, 0x00220821, 0xac200a70, 0x3c010800, 0x00220821, 0xac200a74,
  3548. 0x3c010800, 0x00220821, 0xac200a78, 0x24630001, 0x1860fff5, 0x2442000c,
  3549. 0x24110001, 0x8f906810, 0x32020004, 0x14400005, 0x24040001, 0x3c020800,
  3550. 0x8c420a78, 0x18400003, 0x00002021, 0x0e000182, 0x00000000, 0x32020001,
  3551. 0x10400003, 0x00000000, 0x0e000169, 0x00000000, 0x0a000153, 0xaf915028,
  3552. 0x8fbf0018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020, 0x3c050800,
  3553. 0x8ca50a70, 0x3c060800, 0x8cc60a80, 0x3c070800, 0x8ce70a78, 0x27bdffe0,
  3554. 0x3c040800, 0x248409d0, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014,
  3555. 0x0e00017b, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x24020001,
  3556. 0x8f836810, 0x00821004, 0x00021027, 0x00621824, 0x03e00008, 0xaf836810,
  3557. 0x27bdffd8, 0xafbf0024, 0x1080002e, 0xafb00020, 0x8f825cec, 0xafa20018,
  3558. 0x8f825cec, 0x3c100800, 0x26100a78, 0xafa2001c, 0x34028000, 0xaf825cec,
  3559. 0x8e020000, 0x18400016, 0x00000000, 0x3c020800, 0x94420a74, 0x8fa3001c,
  3560. 0x000221c0, 0xac830004, 0x8fa2001c, 0x3c010800, 0x0e000201, 0xac220a74,
  3561. 0x10400005, 0x00000000, 0x8e020000, 0x24420001, 0x0a0001df, 0xae020000,
  3562. 0x3c020800, 0x8c420a70, 0x00021c02, 0x000321c0, 0x0a0001c5, 0xafa2001c,
  3563. 0x0e000201, 0x00000000, 0x1040001f, 0x00000000, 0x8e020000, 0x8fa3001c,
  3564. 0x24420001, 0x3c010800, 0xac230a70, 0x3c010800, 0xac230a74, 0x0a0001df,
  3565. 0xae020000, 0x3c100800, 0x26100a78, 0x8e020000, 0x18400028, 0x00000000,
  3566. 0x0e000201, 0x00000000, 0x14400024, 0x00000000, 0x8e020000, 0x3c030800,
  3567. 0x8c630a70, 0x2442ffff, 0xafa3001c, 0x18400006, 0xae020000, 0x00031402,
  3568. 0x000221c0, 0x8c820004, 0x3c010800, 0xac220a70, 0x97a2001e, 0x2442ff00,
  3569. 0x2c420300, 0x1440000b, 0x24024000, 0x3c040800, 0x248409dc, 0xafa00010,
  3570. 0xafa00014, 0x8fa6001c, 0x24050008, 0x0e000060, 0x00003821, 0x0a0001df,
  3571. 0x00000000, 0xaf825cf8, 0x3c020800, 0x8c420a40, 0x8fa3001c, 0x24420001,
  3572. 0xaf835cf8, 0x3c010800, 0xac220a40, 0x8fbf0024, 0x8fb00020, 0x03e00008,
  3573. 0x27bd0028, 0x27bdffe0, 0x3c040800, 0x248409e8, 0x00002821, 0x00003021,
  3574. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x8fbf0018,
  3575. 0x03e00008, 0x27bd0020, 0x8f82680c, 0x8f85680c, 0x00021827, 0x0003182b,
  3576. 0x00031823, 0x00431024, 0x00441021, 0x00a2282b, 0x10a00006, 0x00000000,
  3577. 0x00401821, 0x8f82680c, 0x0043102b, 0x1440fffd, 0x00000000, 0x03e00008,
  3578. 0x00000000, 0x3c040800, 0x8c840000, 0x3c030800, 0x8c630a40, 0x0064102b,
  3579. 0x54400002, 0x00831023, 0x00641023, 0x2c420008, 0x03e00008, 0x38420001,
  3580. 0x27bdffe0, 0x00802821, 0x3c040800, 0x24840a00, 0x00003021, 0x00003821,
  3581. 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x0a000216, 0x00000000,
  3582. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000, 0x27bdffe0, 0x3c1cc000,
  3583. 0xafbf0018, 0x0e00004c, 0xaf80680c, 0x3c040800, 0x24840a10, 0x03802821,
  3584. 0x00003021, 0x00003821, 0xafa00010, 0x0e000060, 0xafa00014, 0x2402ffff,
  3585. 0xaf825404, 0x3c0200aa, 0x0e000234, 0xaf825434, 0x8fbf0018, 0x03e00008,
  3586. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe8, 0xafb00010,
  3587. 0x24100001, 0xafbf0014, 0x3c01c003, 0xac200000, 0x8f826810, 0x30422000,
  3588. 0x10400003, 0x00000000, 0x0e000246, 0x00000000, 0x0a00023a, 0xaf905428,
  3589. 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x27bdfff8, 0x8f845d0c,
  3590. 0x3c0200ff, 0x3c030800, 0x8c630a50, 0x3442fff8, 0x00821024, 0x1043001e,
  3591. 0x3c0500ff, 0x34a5fff8, 0x3c06c003, 0x3c074000, 0x00851824, 0x8c620010,
  3592. 0x3c010800, 0xac230a50, 0x30420008, 0x10400005, 0x00871025, 0x8cc20000,
  3593. 0x24420001, 0xacc20000, 0x00871025, 0xaf825d0c, 0x8fa20000, 0x24420001,
  3594. 0xafa20000, 0x8fa20000, 0x8fa20000, 0x24420001, 0xafa20000, 0x8fa20000,
  3595. 0x8f845d0c, 0x3c030800, 0x8c630a50, 0x00851024, 0x1443ffe8, 0x00851824,
  3596. 0x27bd0008, 0x03e00008, 0x00000000, 0x00000000, 0x00000000
  3597. };
  3598. static u32 tg3FwRodata[(TG3_FW_RODATA_LEN / sizeof(u32)) + 1] = {
  3599. 0x35373031, 0x726c7341, 0x00000000, 0x00000000, 0x53774576, 0x656e7430,
  3600. 0x00000000, 0x726c7045, 0x76656e74, 0x31000000, 0x556e6b6e, 0x45766e74,
  3601. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  3602. 0x00000000, 0x00000000, 0x4d61696e, 0x43707542, 0x00000000, 0x00000000,
  3603. 0x00000000
  3604. };
  3605. #if 0 /* All zeros, don't eat up space with it. */
  3606. u32 tg3FwData[(TG3_FW_DATA_LEN / sizeof(u32)) + 1] = {
  3607. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  3608. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  3609. };
  3610. #endif
  3611. #define RX_CPU_SCRATCH_BASE 0x30000
  3612. #define RX_CPU_SCRATCH_SIZE 0x04000
  3613. #define TX_CPU_SCRATCH_BASE 0x34000
  3614. #define TX_CPU_SCRATCH_SIZE 0x04000
  3615. /* tp->lock is held. */
  3616. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  3617. {
  3618. int i;
  3619. if (offset == TX_CPU_BASE &&
  3620. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  3621. BUG();
  3622. if (offset == RX_CPU_BASE) {
  3623. for (i = 0; i < 10000; i++) {
  3624. tw32(offset + CPU_STATE, 0xffffffff);
  3625. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  3626. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  3627. break;
  3628. }
  3629. tw32(offset + CPU_STATE, 0xffffffff);
  3630. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  3631. udelay(10);
  3632. } else {
  3633. for (i = 0; i < 10000; i++) {
  3634. tw32(offset + CPU_STATE, 0xffffffff);
  3635. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  3636. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  3637. break;
  3638. }
  3639. }
  3640. if (i >= 10000) {
  3641. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  3642. "and %s CPU\n",
  3643. tp->dev->name,
  3644. (offset == RX_CPU_BASE ? "RX" : "TX"));
  3645. return -ENODEV;
  3646. }
  3647. return 0;
  3648. }
  3649. struct fw_info {
  3650. unsigned int text_base;
  3651. unsigned int text_len;
  3652. u32 *text_data;
  3653. unsigned int rodata_base;
  3654. unsigned int rodata_len;
  3655. u32 *rodata_data;
  3656. unsigned int data_base;
  3657. unsigned int data_len;
  3658. u32 *data_data;
  3659. };
  3660. /* tp->lock is held. */
  3661. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  3662. int cpu_scratch_size, struct fw_info *info)
  3663. {
  3664. int err, i;
  3665. u32 orig_tg3_flags = tp->tg3_flags;
  3666. void (*write_op)(struct tg3 *, u32, u32);
  3667. if (cpu_base == TX_CPU_BASE &&
  3668. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3669. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  3670. "TX cpu firmware on %s which is 5705.\n",
  3671. tp->dev->name);
  3672. return -EINVAL;
  3673. }
  3674. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  3675. write_op = tg3_write_mem;
  3676. else
  3677. write_op = tg3_write_indirect_reg32;
  3678. /* Force use of PCI config space for indirect register
  3679. * write calls.
  3680. */
  3681. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  3682. err = tg3_halt_cpu(tp, cpu_base);
  3683. if (err)
  3684. goto out;
  3685. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  3686. write_op(tp, cpu_scratch_base + i, 0);
  3687. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3688. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  3689. for (i = 0; i < (info->text_len / sizeof(u32)); i++)
  3690. write_op(tp, (cpu_scratch_base +
  3691. (info->text_base & 0xffff) +
  3692. (i * sizeof(u32))),
  3693. (info->text_data ?
  3694. info->text_data[i] : 0));
  3695. for (i = 0; i < (info->rodata_len / sizeof(u32)); i++)
  3696. write_op(tp, (cpu_scratch_base +
  3697. (info->rodata_base & 0xffff) +
  3698. (i * sizeof(u32))),
  3699. (info->rodata_data ?
  3700. info->rodata_data[i] : 0));
  3701. for (i = 0; i < (info->data_len / sizeof(u32)); i++)
  3702. write_op(tp, (cpu_scratch_base +
  3703. (info->data_base & 0xffff) +
  3704. (i * sizeof(u32))),
  3705. (info->data_data ?
  3706. info->data_data[i] : 0));
  3707. err = 0;
  3708. out:
  3709. tp->tg3_flags = orig_tg3_flags;
  3710. return err;
  3711. }
  3712. /* tp->lock is held. */
  3713. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  3714. {
  3715. struct fw_info info;
  3716. int err, i;
  3717. info.text_base = TG3_FW_TEXT_ADDR;
  3718. info.text_len = TG3_FW_TEXT_LEN;
  3719. info.text_data = &tg3FwText[0];
  3720. info.rodata_base = TG3_FW_RODATA_ADDR;
  3721. info.rodata_len = TG3_FW_RODATA_LEN;
  3722. info.rodata_data = &tg3FwRodata[0];
  3723. info.data_base = TG3_FW_DATA_ADDR;
  3724. info.data_len = TG3_FW_DATA_LEN;
  3725. info.data_data = NULL;
  3726. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  3727. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  3728. &info);
  3729. if (err)
  3730. return err;
  3731. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  3732. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  3733. &info);
  3734. if (err)
  3735. return err;
  3736. /* Now startup only the RX cpu. */
  3737. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  3738. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  3739. for (i = 0; i < 5; i++) {
  3740. if (tr32(RX_CPU_BASE + CPU_PC) == TG3_FW_TEXT_ADDR)
  3741. break;
  3742. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  3743. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  3744. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  3745. udelay(1000);
  3746. }
  3747. if (i >= 5) {
  3748. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  3749. "to set RX CPU PC, is %08x should be %08x\n",
  3750. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  3751. TG3_FW_TEXT_ADDR);
  3752. return -ENODEV;
  3753. }
  3754. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  3755. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  3756. return 0;
  3757. }
  3758. #if TG3_TSO_SUPPORT != 0
  3759. #define TG3_TSO_FW_RELEASE_MAJOR 0x1
  3760. #define TG3_TSO_FW_RELASE_MINOR 0x6
  3761. #define TG3_TSO_FW_RELEASE_FIX 0x0
  3762. #define TG3_TSO_FW_START_ADDR 0x08000000
  3763. #define TG3_TSO_FW_TEXT_ADDR 0x08000000
  3764. #define TG3_TSO_FW_TEXT_LEN 0x1aa0
  3765. #define TG3_TSO_FW_RODATA_ADDR 0x08001aa0
  3766. #define TG3_TSO_FW_RODATA_LEN 0x60
  3767. #define TG3_TSO_FW_DATA_ADDR 0x08001b20
  3768. #define TG3_TSO_FW_DATA_LEN 0x30
  3769. #define TG3_TSO_FW_SBSS_ADDR 0x08001b50
  3770. #define TG3_TSO_FW_SBSS_LEN 0x2c
  3771. #define TG3_TSO_FW_BSS_ADDR 0x08001b80
  3772. #define TG3_TSO_FW_BSS_LEN 0x894
  3773. static u32 tg3TsoFwText[(TG3_TSO_FW_TEXT_LEN / 4) + 1] = {
  3774. 0x0e000003, 0x00000000, 0x08001b24, 0x00000000, 0x10000003, 0x00000000,
  3775. 0x0000000d, 0x0000000d, 0x3c1d0800, 0x37bd4000, 0x03a0f021, 0x3c100800,
  3776. 0x26100000, 0x0e000010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  3777. 0xafbf0018, 0x0e0005d8, 0x34840002, 0x0e000668, 0x00000000, 0x3c030800,
  3778. 0x90631b68, 0x24020002, 0x3c040800, 0x24841aac, 0x14620003, 0x24050001,
  3779. 0x3c040800, 0x24841aa0, 0x24060006, 0x00003821, 0xafa00010, 0x0e00067c,
  3780. 0xafa00014, 0x8f625c50, 0x34420001, 0xaf625c50, 0x8f625c90, 0x34420001,
  3781. 0xaf625c90, 0x2402ffff, 0x0e000034, 0xaf625404, 0x8fbf0018, 0x03e00008,
  3782. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c,
  3783. 0xafb20018, 0xafb10014, 0x0e00005b, 0xafb00010, 0x24120002, 0x24110001,
  3784. 0x8f706820, 0x32020100, 0x10400003, 0x00000000, 0x0e0000bb, 0x00000000,
  3785. 0x8f706820, 0x32022000, 0x10400004, 0x32020001, 0x0e0001f0, 0x24040001,
  3786. 0x32020001, 0x10400003, 0x00000000, 0x0e0000a3, 0x00000000, 0x3c020800,
  3787. 0x90421b98, 0x14520003, 0x00000000, 0x0e0004c0, 0x00000000, 0x0a00003c,
  3788. 0xaf715028, 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008,
  3789. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ac0, 0x00002821, 0x00003021,
  3790. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x3c040800,
  3791. 0x248423d8, 0xa4800000, 0x3c010800, 0xa0201b98, 0x3c010800, 0xac201b9c,
  3792. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  3793. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bbc, 0x8f624434, 0x3c010800,
  3794. 0xac221b88, 0x8f624438, 0x3c010800, 0xac221b8c, 0x8f624410, 0xac80f7a8,
  3795. 0x3c010800, 0xac201b84, 0x3c010800, 0xac2023e0, 0x3c010800, 0xac2023c8,
  3796. 0x3c010800, 0xac2023cc, 0x3c010800, 0xac202400, 0x3c010800, 0xac221b90,
  3797. 0x8f620068, 0x24030007, 0x00021702, 0x10430005, 0x00000000, 0x8f620068,
  3798. 0x00021702, 0x14400004, 0x24020001, 0x3c010800, 0x0a000097, 0xac20240c,
  3799. 0xac820034, 0x3c040800, 0x24841acc, 0x3c050800, 0x8ca5240c, 0x00003021,
  3800. 0x00003821, 0xafa00010, 0x0e00067c, 0xafa00014, 0x8fbf0018, 0x03e00008,
  3801. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ad8, 0x00002821, 0x00003021,
  3802. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x0e00005b,
  3803. 0x00000000, 0x0e0000b4, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  3804. 0x24020001, 0x8f636820, 0x00821004, 0x00021027, 0x00621824, 0x03e00008,
  3805. 0xaf636820, 0x27bdffd0, 0xafbf002c, 0xafb60028, 0xafb50024, 0xafb40020,
  3806. 0xafb3001c, 0xafb20018, 0xafb10014, 0xafb00010, 0x8f675c5c, 0x3c030800,
  3807. 0x24631bbc, 0x8c620000, 0x14470005, 0x3c0200ff, 0x3c020800, 0x90421b98,
  3808. 0x14400119, 0x3c0200ff, 0x3442fff8, 0x00e28824, 0xac670000, 0x00111902,
  3809. 0x306300ff, 0x30e20003, 0x000211c0, 0x00622825, 0x00a04021, 0x00071602,
  3810. 0x3c030800, 0x90631b98, 0x3044000f, 0x14600036, 0x00804821, 0x24020001,
  3811. 0x3c010800, 0xa0221b98, 0x00051100, 0x00821025, 0x3c010800, 0xac201b9c,
  3812. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  3813. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bb0, 0x3c010800, 0xac201bb4,
  3814. 0x3c010800, 0xa42223d8, 0x9622000c, 0x30437fff, 0x3c010800, 0xa4222410,
  3815. 0x30428000, 0x3c010800, 0xa4231bc6, 0x10400005, 0x24020001, 0x3c010800,
  3816. 0xac2223f4, 0x0a000102, 0x2406003e, 0x24060036, 0x3c010800, 0xac2023f4,
  3817. 0x9622000a, 0x3c030800, 0x94631bc6, 0x3c010800, 0xac2023f0, 0x3c010800,
  3818. 0xac2023f8, 0x00021302, 0x00021080, 0x00c21021, 0x00621821, 0x3c010800,
  3819. 0xa42223d0, 0x3c010800, 0x0a000115, 0xa4231b96, 0x9622000c, 0x3c010800,
  3820. 0xa42223ec, 0x3c040800, 0x24841b9c, 0x8c820000, 0x00021100, 0x3c010800,
  3821. 0x00220821, 0xac311bc8, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  3822. 0xac271bcc, 0x8c820000, 0x25030001, 0x306601ff, 0x00021100, 0x3c010800,
  3823. 0x00220821, 0xac261bd0, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  3824. 0xac291bd4, 0x96230008, 0x3c020800, 0x8c421bac, 0x00432821, 0x3c010800,
  3825. 0xac251bac, 0x9622000a, 0x30420004, 0x14400018, 0x00061100, 0x8f630c14,
  3826. 0x3063000f, 0x2c620002, 0x1440000b, 0x3c02c000, 0x8f630c14, 0x3c020800,
  3827. 0x8c421b40, 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002,
  3828. 0x1040fff7, 0x3c02c000, 0x00e21825, 0xaf635c5c, 0x8f625c50, 0x30420002,
  3829. 0x10400014, 0x00000000, 0x0a000147, 0x00000000, 0x3c030800, 0x8c631b80,
  3830. 0x3c040800, 0x94841b94, 0x01221025, 0x3c010800, 0xa42223da, 0x24020001,
  3831. 0x3c010800, 0xac221bb8, 0x24630001, 0x0085202a, 0x3c010800, 0x10800003,
  3832. 0xac231b80, 0x3c010800, 0xa4251b94, 0x3c060800, 0x24c61b9c, 0x8cc20000,
  3833. 0x24420001, 0xacc20000, 0x28420080, 0x14400005, 0x00000000, 0x0e000656,
  3834. 0x24040002, 0x0a0001e6, 0x00000000, 0x3c020800, 0x8c421bb8, 0x10400078,
  3835. 0x24020001, 0x3c050800, 0x90a51b98, 0x14a20072, 0x00000000, 0x3c150800,
  3836. 0x96b51b96, 0x3c040800, 0x8c841bac, 0x32a3ffff, 0x0083102a, 0x1440006c,
  3837. 0x00000000, 0x14830003, 0x00000000, 0x3c010800, 0xac2523f0, 0x1060005c,
  3838. 0x00009021, 0x24d60004, 0x0060a021, 0x24d30014, 0x8ec20000, 0x00028100,
  3839. 0x3c110800, 0x02308821, 0x0e000625, 0x8e311bc8, 0x00402821, 0x10a00054,
  3840. 0x00000000, 0x9628000a, 0x31020040, 0x10400005, 0x2407180c, 0x8e22000c,
  3841. 0x2407188c, 0x00021400, 0xaca20018, 0x3c030800, 0x00701821, 0x8c631bd0,
  3842. 0x3c020800, 0x00501021, 0x8c421bd4, 0x00031d00, 0x00021400, 0x00621825,
  3843. 0xaca30014, 0x8ec30004, 0x96220008, 0x00432023, 0x3242ffff, 0x3083ffff,
  3844. 0x00431021, 0x0282102a, 0x14400002, 0x02b23023, 0x00803021, 0x8e620000,
  3845. 0x30c4ffff, 0x00441021, 0xae620000, 0x8e220000, 0xaca20000, 0x8e220004,
  3846. 0x8e63fff4, 0x00431021, 0xaca20004, 0xa4a6000e, 0x8e62fff4, 0x00441021,
  3847. 0xae62fff4, 0x96230008, 0x0043102a, 0x14400005, 0x02469021, 0x8e62fff0,
  3848. 0xae60fff4, 0x24420001, 0xae62fff0, 0xaca00008, 0x3242ffff, 0x14540008,
  3849. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x24020905, 0xa4a2000c,
  3850. 0x0a0001cb, 0x34e70020, 0xa4a2000c, 0x3c020800, 0x8c4223f0, 0x10400003,
  3851. 0x3c024b65, 0x0a0001d3, 0x34427654, 0x3c02b49a, 0x344289ab, 0xaca2001c,
  3852. 0x30e2ffff, 0xaca20010, 0x0e0005a2, 0x00a02021, 0x3242ffff, 0x0054102b,
  3853. 0x1440ffa9, 0x00000000, 0x24020002, 0x3c010800, 0x0a0001e6, 0xa0221b98,
  3854. 0x8ec2083c, 0x24420001, 0x0a0001e6, 0xaec2083c, 0x0e0004c0, 0x00000000,
  3855. 0x8fbf002c, 0x8fb60028, 0x8fb50024, 0x8fb40020, 0x8fb3001c, 0x8fb20018,
  3856. 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0030, 0x27bdffd0, 0xafbf0028,
  3857. 0xafb30024, 0xafb20020, 0xafb1001c, 0xafb00018, 0x8f725c9c, 0x3c0200ff,
  3858. 0x3442fff8, 0x3c070800, 0x24e71bb4, 0x02428824, 0x9623000e, 0x8ce20000,
  3859. 0x00431021, 0xace20000, 0x8e220010, 0x30420020, 0x14400011, 0x00809821,
  3860. 0x0e00063b, 0x02202021, 0x3c02c000, 0x02421825, 0xaf635c9c, 0x8f625c90,
  3861. 0x30420002, 0x1040011e, 0x00000000, 0xaf635c9c, 0x8f625c90, 0x30420002,
  3862. 0x10400119, 0x00000000, 0x0a00020d, 0x00000000, 0x8e240008, 0x8e230014,
  3863. 0x00041402, 0x000231c0, 0x00031502, 0x304201ff, 0x2442ffff, 0x3042007f,
  3864. 0x00031942, 0x30637800, 0x00021100, 0x24424000, 0x00624821, 0x9522000a,
  3865. 0x3084ffff, 0x30420008, 0x104000b0, 0x000429c0, 0x3c020800, 0x8c422400,
  3866. 0x14400024, 0x24c50008, 0x94c20014, 0x3c010800, 0xa42223d0, 0x8cc40010,
  3867. 0x00041402, 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42423d4, 0x94c2000e,
  3868. 0x3083ffff, 0x00431023, 0x3c010800, 0xac222408, 0x94c2001a, 0x3c010800,
  3869. 0xac262400, 0x3c010800, 0xac322404, 0x3c010800, 0xac2223fc, 0x3c02c000,
  3870. 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e5, 0x00000000,
  3871. 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e0, 0x00000000, 0x0a000246,
  3872. 0x00000000, 0x94c2000e, 0x3c030800, 0x946323d4, 0x00434023, 0x3103ffff,
  3873. 0x2c620008, 0x1040001c, 0x00000000, 0x94c20014, 0x24420028, 0x00a22821,
  3874. 0x00031042, 0x1840000b, 0x00002021, 0x24e60848, 0x00403821, 0x94a30000,
  3875. 0x8cc20000, 0x24840001, 0x00431021, 0xacc20000, 0x0087102a, 0x1440fff9,
  3876. 0x24a50002, 0x31020001, 0x1040001f, 0x3c024000, 0x3c040800, 0x248423fc,
  3877. 0xa0a00001, 0x94a30000, 0x8c820000, 0x00431021, 0x0a000285, 0xac820000,
  3878. 0x8f626800, 0x3c030010, 0x00431024, 0x10400009, 0x00000000, 0x94c2001a,
  3879. 0x3c030800, 0x8c6323fc, 0x00431021, 0x3c010800, 0xac2223fc, 0x0a000286,
  3880. 0x3c024000, 0x94c2001a, 0x94c4001c, 0x3c030800, 0x8c6323fc, 0x00441023,
  3881. 0x00621821, 0x3c010800, 0xac2323fc, 0x3c024000, 0x02421825, 0xaf635c9c,
  3882. 0x8f625c90, 0x30420002, 0x1440fffc, 0x00000000, 0x9522000a, 0x30420010,
  3883. 0x1040009b, 0x00000000, 0x3c030800, 0x946323d4, 0x3c070800, 0x24e72400,
  3884. 0x8ce40000, 0x8f626800, 0x24630030, 0x00832821, 0x3c030010, 0x00431024,
  3885. 0x1440000a, 0x00000000, 0x94a20004, 0x3c040800, 0x8c842408, 0x3c030800,
  3886. 0x8c6323fc, 0x00441023, 0x00621821, 0x3c010800, 0xac2323fc, 0x3c040800,
  3887. 0x8c8423fc, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402, 0x00822021,
  3888. 0x00041027, 0xa4a20006, 0x3c030800, 0x8c632404, 0x3c0200ff, 0x3442fff8,
  3889. 0x00628824, 0x96220008, 0x24050001, 0x24034000, 0x000231c0, 0x00801021,
  3890. 0xa4c2001a, 0xa4c0001c, 0xace00000, 0x3c010800, 0xac251b60, 0xaf635cb8,
  3891. 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000, 0x3c010800, 0xac201b60,
  3892. 0x8e220008, 0xaf625cb8, 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000,
  3893. 0x3c010800, 0xac201b60, 0x3c020800, 0x8c421b60, 0x1040ffec, 0x00000000,
  3894. 0x3c040800, 0x0e00063b, 0x8c842404, 0x0a00032a, 0x00000000, 0x3c030800,
  3895. 0x90631b98, 0x24020002, 0x14620003, 0x3c034b65, 0x0a0002e1, 0x00008021,
  3896. 0x8e22001c, 0x34637654, 0x10430002, 0x24100002, 0x24100001, 0x00c02021,
  3897. 0x0e000350, 0x02003021, 0x24020003, 0x3c010800, 0xa0221b98, 0x24020002,
  3898. 0x1202000a, 0x24020001, 0x3c030800, 0x8c6323f0, 0x10620006, 0x00000000,
  3899. 0x3c020800, 0x944223d8, 0x00021400, 0x0a00031f, 0xae220014, 0x3c040800,
  3900. 0x248423da, 0x94820000, 0x00021400, 0xae220014, 0x3c020800, 0x8c421bbc,
  3901. 0x3c03c000, 0x3c010800, 0xa0201b98, 0x00431025, 0xaf625c5c, 0x8f625c50,
  3902. 0x30420002, 0x10400009, 0x00000000, 0x2484f7e2, 0x8c820000, 0x00431025,
  3903. 0xaf625c5c, 0x8f625c50, 0x30420002, 0x1440fffa, 0x00000000, 0x3c020800,
  3904. 0x24421b84, 0x8c430000, 0x24630001, 0xac430000, 0x8f630c14, 0x3063000f,
  3905. 0x2c620002, 0x1440000c, 0x3c024000, 0x8f630c14, 0x3c020800, 0x8c421b40,
  3906. 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7,
  3907. 0x00000000, 0x3c024000, 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002,
  3908. 0x1440fffc, 0x00000000, 0x12600003, 0x00000000, 0x0e0004c0, 0x00000000,
  3909. 0x8fbf0028, 0x8fb30024, 0x8fb20020, 0x8fb1001c, 0x8fb00018, 0x03e00008,
  3910. 0x27bd0030, 0x8f634450, 0x3c040800, 0x24841b88, 0x8c820000, 0x00031c02,
  3911. 0x0043102b, 0x14400007, 0x3c038000, 0x8c840004, 0x8f624450, 0x00021c02,
  3912. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  3913. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3c024000,
  3914. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00000000,
  3915. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00805821, 0x14c00011, 0x256e0008,
  3916. 0x3c020800, 0x8c4223f4, 0x10400007, 0x24020016, 0x3c010800, 0xa42223d2,
  3917. 0x2402002a, 0x3c010800, 0x0a000364, 0xa42223d4, 0x8d670010, 0x00071402,
  3918. 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42723d4, 0x3c040800, 0x948423d4,
  3919. 0x3c030800, 0x946323d2, 0x95cf0006, 0x3c020800, 0x944223d0, 0x00832023,
  3920. 0x01e2c023, 0x3065ffff, 0x24a20028, 0x01c24821, 0x3082ffff, 0x14c0001a,
  3921. 0x01226021, 0x9582000c, 0x3042003f, 0x3c010800, 0xa42223d6, 0x95820004,
  3922. 0x95830006, 0x3c010800, 0xac2023e4, 0x3c010800, 0xac2023e8, 0x00021400,
  3923. 0x00431025, 0x3c010800, 0xac221bc0, 0x95220004, 0x3c010800, 0xa4221bc4,
  3924. 0x95230002, 0x01e51023, 0x0043102a, 0x10400010, 0x24020001, 0x3c010800,
  3925. 0x0a000398, 0xac2223f8, 0x3c030800, 0x8c6323e8, 0x3c020800, 0x94421bc4,
  3926. 0x00431021, 0xa5220004, 0x3c020800, 0x94421bc0, 0xa5820004, 0x3c020800,
  3927. 0x8c421bc0, 0xa5820006, 0x3c020800, 0x8c4223f0, 0x3c0d0800, 0x8dad23e4,
  3928. 0x3c0a0800, 0x144000e5, 0x8d4a23e8, 0x3c020800, 0x94421bc4, 0x004a1821,
  3929. 0x3063ffff, 0x0062182b, 0x24020002, 0x10c2000d, 0x01435023, 0x3c020800,
  3930. 0x944223d6, 0x30420009, 0x10400008, 0x00000000, 0x9582000c, 0x3042fff6,
  3931. 0xa582000c, 0x3c020800, 0x944223d6, 0x30420009, 0x01a26823, 0x3c020800,
  3932. 0x8c4223f8, 0x1040004a, 0x01203821, 0x3c020800, 0x944223d2, 0x00004021,
  3933. 0xa520000a, 0x01e21023, 0xa5220002, 0x3082ffff, 0x00021042, 0x18400008,
  3934. 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021, 0x0103102a,
  3935. 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061402,
  3936. 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021, 0x2527000c,
  3937. 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004, 0x1440fffb,
  3938. 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023, 0x01803821,
  3939. 0x3082ffff, 0xa4e00010, 0x00621821, 0x00021042, 0x18400010, 0x00c33021,
  3940. 0x00404821, 0x94e20000, 0x24e70002, 0x00c23021, 0x30e2007f, 0x14400006,
  3941. 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80, 0x00625824, 0x25670008,
  3942. 0x0109102a, 0x1440fff3, 0x00000000, 0x30820001, 0x10400005, 0x00061c02,
  3943. 0xa0e00001, 0x94e20000, 0x00c23021, 0x00061c02, 0x30c2ffff, 0x00623021,
  3944. 0x00061402, 0x00c23021, 0x0a00047d, 0x30c6ffff, 0x24020002, 0x14c20081,
  3945. 0x00000000, 0x3c020800, 0x8c42240c, 0x14400007, 0x00000000, 0x3c020800,
  3946. 0x944223d2, 0x95230002, 0x01e21023, 0x10620077, 0x00000000, 0x3c020800,
  3947. 0x944223d2, 0x01e21023, 0xa5220002, 0x3c020800, 0x8c42240c, 0x1040001a,
  3948. 0x31e3ffff, 0x8dc70010, 0x3c020800, 0x94421b96, 0x00e04021, 0x00072c02,
  3949. 0x00aa2021, 0x00431023, 0x00823823, 0x00072402, 0x30e2ffff, 0x00823821,
  3950. 0x00071027, 0xa522000a, 0x3102ffff, 0x3c040800, 0x948423d4, 0x00453023,
  3951. 0x00e02821, 0x00641823, 0x006d1821, 0x00c33021, 0x00061c02, 0x30c2ffff,
  3952. 0x0a00047d, 0x00623021, 0x01203821, 0x00004021, 0x3082ffff, 0x00021042,
  3953. 0x18400008, 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021,
  3954. 0x0103102a, 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021,
  3955. 0x00061402, 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021,
  3956. 0x2527000c, 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004,
  3957. 0x1440fffb, 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023,
  3958. 0x01803821, 0x3082ffff, 0xa4e00010, 0x3c040800, 0x948423d4, 0x00621821,
  3959. 0x00c33021, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061c02, 0x3c020800,
  3960. 0x944223d0, 0x00c34821, 0x00441023, 0x00021fc2, 0x00431021, 0x00021043,
  3961. 0x18400010, 0x00003021, 0x00402021, 0x94e20000, 0x24e70002, 0x00c23021,
  3962. 0x30e2007f, 0x14400006, 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80,
  3963. 0x00625824, 0x25670008, 0x0104102a, 0x1440fff3, 0x00000000, 0x3c020800,
  3964. 0x944223ec, 0x00c23021, 0x3122ffff, 0x00c23021, 0x00061c02, 0x30c2ffff,
  3965. 0x00623021, 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010,
  3966. 0xadc00014, 0x0a00049d, 0xadc00000, 0x8dc70010, 0x00e04021, 0x11400007,
  3967. 0x00072c02, 0x00aa3021, 0x00061402, 0x30c3ffff, 0x00433021, 0x00061402,
  3968. 0x00c22821, 0x00051027, 0xa522000a, 0x3c030800, 0x946323d4, 0x3102ffff,
  3969. 0x01e21021, 0x00433023, 0x00cd3021, 0x00061c02, 0x30c2ffff, 0x00623021,
  3970. 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010, 0x3102ffff,
  3971. 0x00051c00, 0x00431025, 0xadc20010, 0x3c020800, 0x8c4223f4, 0x10400005,
  3972. 0x2de205eb, 0x14400002, 0x25e2fff2, 0x34028870, 0xa5c20034, 0x3c030800,
  3973. 0x246323e8, 0x8c620000, 0x24420001, 0xac620000, 0x3c040800, 0x8c8423e4,
  3974. 0x3c020800, 0x8c421bc0, 0x3303ffff, 0x00832021, 0x00431821, 0x0062102b,
  3975. 0x3c010800, 0xac2423e4, 0x10400003, 0x2482ffff, 0x3c010800, 0xac2223e4,
  3976. 0x3c010800, 0xac231bc0, 0x03e00008, 0x27bd0020, 0x27bdffb8, 0x3c050800,
  3977. 0x24a51b96, 0xafbf0044, 0xafbe0040, 0xafb7003c, 0xafb60038, 0xafb50034,
  3978. 0xafb40030, 0xafb3002c, 0xafb20028, 0xafb10024, 0xafb00020, 0x94a90000,
  3979. 0x3c020800, 0x944223d0, 0x3c030800, 0x8c631bb0, 0x3c040800, 0x8c841bac,
  3980. 0x01221023, 0x0064182a, 0xa7a9001e, 0x106000be, 0xa7a20016, 0x24be0022,
  3981. 0x97b6001e, 0x24b3001a, 0x24b70016, 0x8fc20000, 0x14400008, 0x00000000,
  3982. 0x8fc2fff8, 0x97a30016, 0x8fc4fff4, 0x00431021, 0x0082202a, 0x148000b0,
  3983. 0x00000000, 0x97d50818, 0x32a2ffff, 0x104000a3, 0x00009021, 0x0040a021,
  3984. 0x00008821, 0x0e000625, 0x00000000, 0x00403021, 0x14c00007, 0x00000000,
  3985. 0x3c020800, 0x8c4223dc, 0x24420001, 0x3c010800, 0x0a000596, 0xac2223dc,
  3986. 0x3c100800, 0x02118021, 0x8e101bc8, 0x9608000a, 0x31020040, 0x10400005,
  3987. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x31020080,
  3988. 0x54400001, 0x34e70010, 0x3c020800, 0x00511021, 0x8c421bd0, 0x3c030800,
  3989. 0x00711821, 0x8c631bd4, 0x00021500, 0x00031c00, 0x00431025, 0xacc20014,
  3990. 0x96040008, 0x3242ffff, 0x00821021, 0x0282102a, 0x14400002, 0x02b22823,
  3991. 0x00802821, 0x8e020000, 0x02459021, 0xacc20000, 0x8e020004, 0x00c02021,
  3992. 0x26310010, 0xac820004, 0x30e2ffff, 0xac800008, 0xa485000e, 0xac820010,
  3993. 0x24020305, 0x0e0005a2, 0xa482000c, 0x3242ffff, 0x0054102b, 0x1440ffc5,
  3994. 0x3242ffff, 0x0a00058e, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  3995. 0x10400067, 0x00000000, 0x8e62fff0, 0x00028900, 0x3c100800, 0x02118021,
  3996. 0x0e000625, 0x8e101bc8, 0x00403021, 0x14c00005, 0x00000000, 0x8e62082c,
  3997. 0x24420001, 0x0a000596, 0xae62082c, 0x9608000a, 0x31020040, 0x10400005,
  3998. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x3c020800,
  3999. 0x00511021, 0x8c421bd0, 0x3c030800, 0x00711821, 0x8c631bd4, 0x00021500,
  4000. 0x00031c00, 0x00431025, 0xacc20014, 0x8e63fff4, 0x96020008, 0x00432023,
  4001. 0x3242ffff, 0x3083ffff, 0x00431021, 0x02c2102a, 0x10400003, 0x00802821,
  4002. 0x97a9001e, 0x01322823, 0x8e620000, 0x30a4ffff, 0x00441021, 0xae620000,
  4003. 0xa4c5000e, 0x8e020000, 0xacc20000, 0x8e020004, 0x8e63fff4, 0x00431021,
  4004. 0xacc20004, 0x8e63fff4, 0x96020008, 0x00641821, 0x0062102a, 0x14400006,
  4005. 0x02459021, 0x8e62fff0, 0xae60fff4, 0x24420001, 0x0a000571, 0xae62fff0,
  4006. 0xae63fff4, 0xacc00008, 0x3242ffff, 0x10560003, 0x31020004, 0x10400006,
  4007. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x34e70020, 0x24020905,
  4008. 0xa4c2000c, 0x8ee30000, 0x8ee20004, 0x14620007, 0x3c02b49a, 0x8ee20860,
  4009. 0x54400001, 0x34e70400, 0x3c024b65, 0x0a000588, 0x34427654, 0x344289ab,
  4010. 0xacc2001c, 0x30e2ffff, 0xacc20010, 0x0e0005a2, 0x00c02021, 0x3242ffff,
  4011. 0x0056102b, 0x1440ff9b, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  4012. 0x1440ff48, 0x00000000, 0x8fbf0044, 0x8fbe0040, 0x8fb7003c, 0x8fb60038,
  4013. 0x8fb50034, 0x8fb40030, 0x8fb3002c, 0x8fb20028, 0x8fb10024, 0x8fb00020,
  4014. 0x03e00008, 0x27bd0048, 0x27bdffe8, 0xafbf0014, 0xafb00010, 0x8f624450,
  4015. 0x8f634410, 0x0a0005b1, 0x00808021, 0x8f626820, 0x30422000, 0x10400003,
  4016. 0x00000000, 0x0e0001f0, 0x00002021, 0x8f624450, 0x8f634410, 0x3042ffff,
  4017. 0x0043102b, 0x1440fff5, 0x00000000, 0x8f630c14, 0x3063000f, 0x2c620002,
  4018. 0x1440000b, 0x00000000, 0x8f630c14, 0x3c020800, 0x8c421b40, 0x3063000f,
  4019. 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7, 0x00000000,
  4020. 0xaf705c18, 0x8f625c10, 0x30420002, 0x10400009, 0x00000000, 0x8f626820,
  4021. 0x30422000, 0x1040fff8, 0x00000000, 0x0e0001f0, 0x00002021, 0x0a0005c4,
  4022. 0x00000000, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000,
  4023. 0x00000000, 0x00000000, 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010,
  4024. 0xaf60680c, 0x8f626804, 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50,
  4025. 0x3c010800, 0xac221b54, 0x24020b78, 0x3c010800, 0xac221b64, 0x34630002,
  4026. 0xaf634000, 0x0e000605, 0x00808021, 0x3c010800, 0xa0221b68, 0x304200ff,
  4027. 0x24030002, 0x14430005, 0x00000000, 0x3c020800, 0x8c421b54, 0x0a0005f8,
  4028. 0xac5000c0, 0x3c020800, 0x8c421b54, 0xac5000bc, 0x8f624434, 0x8f634438,
  4029. 0x8f644410, 0x3c010800, 0xac221b5c, 0x3c010800, 0xac231b6c, 0x3c010800,
  4030. 0xac241b58, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x3c040800,
  4031. 0x8c870000, 0x3c03aa55, 0x3463aa55, 0x3c06c003, 0xac830000, 0x8cc20000,
  4032. 0x14430007, 0x24050002, 0x3c0355aa, 0x346355aa, 0xac830000, 0x8cc20000,
  4033. 0x50430001, 0x24050001, 0x3c020800, 0xac470000, 0x03e00008, 0x00a01021,
  4034. 0x27bdfff8, 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe,
  4035. 0x00000000, 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008,
  4036. 0x27bd0008, 0x8f634450, 0x3c020800, 0x8c421b5c, 0x00031c02, 0x0043102b,
  4037. 0x14400008, 0x3c038000, 0x3c040800, 0x8c841b6c, 0x8f624450, 0x00021c02,
  4038. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  4039. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff,
  4040. 0x2442e000, 0x2c422001, 0x14400003, 0x3c024000, 0x0a000648, 0x2402ffff,
  4041. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021,
  4042. 0x03e00008, 0x00000000, 0x8f624450, 0x3c030800, 0x8c631b58, 0x0a000651,
  4043. 0x3042ffff, 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000,
  4044. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040800, 0x24841af0,
  4045. 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014,
  4046. 0x0a000660, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000,
  4047. 0x00000000, 0x00000000, 0x3c020800, 0x34423000, 0x3c030800, 0x34633000,
  4048. 0x3c040800, 0x348437ff, 0x3c010800, 0xac221b74, 0x24020040, 0x3c010800,
  4049. 0xac221b78, 0x3c010800, 0xac201b70, 0xac600000, 0x24630004, 0x0083102b,
  4050. 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000, 0x00804821, 0x8faa0010,
  4051. 0x3c020800, 0x8c421b70, 0x3c040800, 0x8c841b78, 0x8fab0014, 0x24430001,
  4052. 0x0044102b, 0x3c010800, 0xac231b70, 0x14400003, 0x00004021, 0x3c010800,
  4053. 0xac201b70, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74, 0x91240000,
  4054. 0x00021140, 0x00431021, 0x00481021, 0x25080001, 0xa0440000, 0x29020008,
  4055. 0x1440fff4, 0x25290001, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74,
  4056. 0x8f64680c, 0x00021140, 0x00431021, 0xac440008, 0xac45000c, 0xac460010,
  4057. 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c, 0x00000000, 0x00000000,
  4058. };
  4059. static u32 tg3TsoFwRodata[] = {
  4060. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  4061. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x496e0000, 0x73746b6f,
  4062. 0x66662a2a, 0x00000000, 0x53774576, 0x656e7430, 0x00000000, 0x00000000,
  4063. 0x00000000, 0x00000000, 0x66617461, 0x6c457272, 0x00000000, 0x00000000,
  4064. 0x00000000,
  4065. };
  4066. static u32 tg3TsoFwData[] = {
  4067. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x362e3000, 0x00000000,
  4068. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  4069. 0x00000000,
  4070. };
  4071. /* 5705 needs a special version of the TSO firmware. */
  4072. #define TG3_TSO5_FW_RELEASE_MAJOR 0x1
  4073. #define TG3_TSO5_FW_RELASE_MINOR 0x2
  4074. #define TG3_TSO5_FW_RELEASE_FIX 0x0
  4075. #define TG3_TSO5_FW_START_ADDR 0x00010000
  4076. #define TG3_TSO5_FW_TEXT_ADDR 0x00010000
  4077. #define TG3_TSO5_FW_TEXT_LEN 0xe90
  4078. #define TG3_TSO5_FW_RODATA_ADDR 0x00010e90
  4079. #define TG3_TSO5_FW_RODATA_LEN 0x50
  4080. #define TG3_TSO5_FW_DATA_ADDR 0x00010f00
  4081. #define TG3_TSO5_FW_DATA_LEN 0x20
  4082. #define TG3_TSO5_FW_SBSS_ADDR 0x00010f20
  4083. #define TG3_TSO5_FW_SBSS_LEN 0x28
  4084. #define TG3_TSO5_FW_BSS_ADDR 0x00010f50
  4085. #define TG3_TSO5_FW_BSS_LEN 0x88
  4086. static u32 tg3Tso5FwText[(TG3_TSO5_FW_TEXT_LEN / 4) + 1] = {
  4087. 0x0c004003, 0x00000000, 0x00010f04, 0x00000000, 0x10000003, 0x00000000,
  4088. 0x0000000d, 0x0000000d, 0x3c1d0001, 0x37bde000, 0x03a0f021, 0x3c100001,
  4089. 0x26100000, 0x0c004010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  4090. 0xafbf0018, 0x0c0042e8, 0x34840002, 0x0c004364, 0x00000000, 0x3c030001,
  4091. 0x90630f34, 0x24020002, 0x3c040001, 0x24840e9c, 0x14620003, 0x24050001,
  4092. 0x3c040001, 0x24840e90, 0x24060002, 0x00003821, 0xafa00010, 0x0c004378,
  4093. 0xafa00014, 0x0c00402c, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4094. 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c, 0xafb20018, 0xafb10014,
  4095. 0x0c0042d4, 0xafb00010, 0x3c128000, 0x24110001, 0x8f706810, 0x32020400,
  4096. 0x10400007, 0x00000000, 0x8f641008, 0x00921024, 0x14400003, 0x00000000,
  4097. 0x0c004064, 0x00000000, 0x3c020001, 0x90420f56, 0x10510003, 0x32020200,
  4098. 0x1040fff1, 0x00000000, 0x0c0041b4, 0x00000000, 0x08004034, 0x00000000,
  4099. 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020,
  4100. 0x27bdffe0, 0x3c040001, 0x24840eb0, 0x00002821, 0x00003021, 0x00003821,
  4101. 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130,
  4102. 0xaf625000, 0x3c010001, 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018,
  4103. 0x03e00008, 0x27bd0020, 0x00000000, 0x00000000, 0x3c030001, 0x24630f60,
  4104. 0x90620000, 0x27bdfff0, 0x14400003, 0x0080c021, 0x08004073, 0x00004821,
  4105. 0x3c022000, 0x03021024, 0x10400003, 0x24090002, 0x08004073, 0xa0600000,
  4106. 0x24090001, 0x00181040, 0x30431f80, 0x346f8008, 0x1520004b, 0x25eb0028,
  4107. 0x3c040001, 0x00832021, 0x8c848010, 0x3c050001, 0x24a50f7a, 0x00041402,
  4108. 0xa0a20000, 0x3c010001, 0xa0240f7b, 0x3c020001, 0x00431021, 0x94428014,
  4109. 0x3c010001, 0xa0220f7c, 0x3c0c0001, 0x01836021, 0x8d8c8018, 0x304200ff,
  4110. 0x24420008, 0x000220c3, 0x24020001, 0x3c010001, 0xa0220f60, 0x0124102b,
  4111. 0x1040000c, 0x00003821, 0x24a6000e, 0x01602821, 0x8ca20000, 0x8ca30004,
  4112. 0x24a50008, 0x24e70001, 0xacc20000, 0xacc30004, 0x00e4102b, 0x1440fff8,
  4113. 0x24c60008, 0x00003821, 0x3c080001, 0x25080f7b, 0x91060000, 0x3c020001,
  4114. 0x90420f7c, 0x2503000d, 0x00c32821, 0x00461023, 0x00021fc2, 0x00431021,
  4115. 0x00021043, 0x1840000c, 0x00002021, 0x91020001, 0x00461023, 0x00021fc2,
  4116. 0x00431021, 0x00021843, 0x94a20000, 0x24e70001, 0x00822021, 0x00e3102a,
  4117. 0x1440fffb, 0x24a50002, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  4118. 0x00822021, 0x3c02ffff, 0x01821024, 0x3083ffff, 0x00431025, 0x3c010001,
  4119. 0x080040fa, 0xac220f80, 0x3c050001, 0x24a50f7c, 0x90a20000, 0x3c0c0001,
  4120. 0x01836021, 0x8d8c8018, 0x000220c2, 0x1080000e, 0x00003821, 0x01603021,
  4121. 0x24a5000c, 0x8ca20000, 0x8ca30004, 0x24a50008, 0x24e70001, 0xacc20000,
  4122. 0xacc30004, 0x00e4102b, 0x1440fff8, 0x24c60008, 0x3c050001, 0x24a50f7c,
  4123. 0x90a20000, 0x30430007, 0x24020004, 0x10620011, 0x28620005, 0x10400005,
  4124. 0x24020002, 0x10620008, 0x000710c0, 0x080040fa, 0x00000000, 0x24020006,
  4125. 0x1062000e, 0x000710c0, 0x080040fa, 0x00000000, 0x00a21821, 0x9463000c,
  4126. 0x004b1021, 0x080040fa, 0xa4430000, 0x000710c0, 0x00a21821, 0x8c63000c,
  4127. 0x004b1021, 0x080040fa, 0xac430000, 0x00a21821, 0x8c63000c, 0x004b2021,
  4128. 0x00a21021, 0xac830000, 0x94420010, 0xa4820004, 0x95e70006, 0x3c020001,
  4129. 0x90420f7c, 0x3c030001, 0x90630f7a, 0x00e2c823, 0x3c020001, 0x90420f7b,
  4130. 0x24630028, 0x01e34021, 0x24420028, 0x15200012, 0x01e23021, 0x94c2000c,
  4131. 0x3c010001, 0xa4220f78, 0x94c20004, 0x94c30006, 0x3c010001, 0xa4200f76,
  4132. 0x3c010001, 0xa4200f72, 0x00021400, 0x00431025, 0x3c010001, 0xac220f6c,
  4133. 0x95020004, 0x3c010001, 0x08004124, 0xa4220f70, 0x3c020001, 0x94420f70,
  4134. 0x3c030001, 0x94630f72, 0x00431021, 0xa5020004, 0x3c020001, 0x94420f6c,
  4135. 0xa4c20004, 0x3c020001, 0x8c420f6c, 0xa4c20006, 0x3c040001, 0x94840f72,
  4136. 0x3c020001, 0x94420f70, 0x3c0a0001, 0x954a0f76, 0x00441821, 0x3063ffff,
  4137. 0x0062182a, 0x24020002, 0x1122000b, 0x00832023, 0x3c030001, 0x94630f78,
  4138. 0x30620009, 0x10400006, 0x3062fff6, 0xa4c2000c, 0x3c020001, 0x94420f78,
  4139. 0x30420009, 0x01425023, 0x24020001, 0x1122001b, 0x29220002, 0x50400005,
  4140. 0x24020002, 0x11200007, 0x31a2ffff, 0x08004197, 0x00000000, 0x1122001d,
  4141. 0x24020016, 0x08004197, 0x31a2ffff, 0x3c0e0001, 0x95ce0f80, 0x10800005,
  4142. 0x01806821, 0x01c42021, 0x00041c02, 0x3082ffff, 0x00627021, 0x000e1027,
  4143. 0xa502000a, 0x3c030001, 0x90630f7b, 0x31a2ffff, 0x00e21021, 0x0800418d,
  4144. 0x00432023, 0x3c020001, 0x94420f80, 0x00442021, 0x00041c02, 0x3082ffff,
  4145. 0x00622021, 0x00807021, 0x00041027, 0x08004185, 0xa502000a, 0x3c050001,
  4146. 0x24a50f7a, 0x90a30000, 0x14620002, 0x24e2fff2, 0xa5e20034, 0x90a20000,
  4147. 0x00e21023, 0xa5020002, 0x3c030001, 0x94630f80, 0x3c020001, 0x94420f5a,
  4148. 0x30e5ffff, 0x00641821, 0x00451023, 0x00622023, 0x00041c02, 0x3082ffff,
  4149. 0x00622021, 0x00041027, 0xa502000a, 0x3c030001, 0x90630f7c, 0x24620001,
  4150. 0x14a20005, 0x00807021, 0x01631021, 0x90420000, 0x08004185, 0x00026200,
  4151. 0x24620002, 0x14a20003, 0x306200fe, 0x004b1021, 0x944c0000, 0x3c020001,
  4152. 0x94420f82, 0x3183ffff, 0x3c040001, 0x90840f7b, 0x00431021, 0x00e21021,
  4153. 0x00442023, 0x008a2021, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  4154. 0x00822021, 0x00806821, 0x00041027, 0xa4c20010, 0x31a2ffff, 0x000e1c00,
  4155. 0x00431025, 0x3c040001, 0x24840f72, 0xade20010, 0x94820000, 0x3c050001,
  4156. 0x94a50f76, 0x3c030001, 0x8c630f6c, 0x24420001, 0x00b92821, 0xa4820000,
  4157. 0x3322ffff, 0x00622021, 0x0083182b, 0x3c010001, 0xa4250f76, 0x10600003,
  4158. 0x24a2ffff, 0x3c010001, 0xa4220f76, 0x3c024000, 0x03021025, 0x3c010001,
  4159. 0xac240f6c, 0xaf621008, 0x03e00008, 0x27bd0010, 0x3c030001, 0x90630f56,
  4160. 0x27bdffe8, 0x24020001, 0xafbf0014, 0x10620026, 0xafb00010, 0x8f620cf4,
  4161. 0x2442ffff, 0x3042007f, 0x00021100, 0x8c434000, 0x3c010001, 0xac230f64,
  4162. 0x8c434008, 0x24444000, 0x8c5c4004, 0x30620040, 0x14400002, 0x24020088,
  4163. 0x24020008, 0x3c010001, 0xa4220f68, 0x30620004, 0x10400005, 0x24020001,
  4164. 0x3c010001, 0xa0220f57, 0x080041d5, 0x00031402, 0x3c010001, 0xa0200f57,
  4165. 0x00031402, 0x3c010001, 0xa4220f54, 0x9483000c, 0x24020001, 0x3c010001,
  4166. 0xa4200f50, 0x3c010001, 0xa0220f56, 0x3c010001, 0xa4230f62, 0x24020001,
  4167. 0x1342001e, 0x00000000, 0x13400005, 0x24020003, 0x13420067, 0x00000000,
  4168. 0x080042cf, 0x00000000, 0x3c020001, 0x94420f62, 0x241a0001, 0x3c010001,
  4169. 0xa4200f5e, 0x3c010001, 0xa4200f52, 0x304407ff, 0x00021bc2, 0x00031823,
  4170. 0x3063003e, 0x34630036, 0x00021242, 0x3042003c, 0x00621821, 0x3c010001,
  4171. 0xa4240f58, 0x00832021, 0x24630030, 0x3c010001, 0xa4240f5a, 0x3c010001,
  4172. 0xa4230f5c, 0x3c060001, 0x24c60f52, 0x94c50000, 0x94c30002, 0x3c040001,
  4173. 0x94840f5a, 0x00651021, 0x0044102a, 0x10400013, 0x3c108000, 0x00a31021,
  4174. 0xa4c20000, 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008,
  4175. 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4,
  4176. 0x00501024, 0x104000b7, 0x00000000, 0x0800420f, 0x00000000, 0x3c030001,
  4177. 0x94630f50, 0x00851023, 0xa4c40000, 0x00621821, 0x3042ffff, 0x3c010001,
  4178. 0xa4230f50, 0xaf620ce8, 0x3c020001, 0x94420f68, 0x34420024, 0xaf620cec,
  4179. 0x94c30002, 0x3c020001, 0x94420f50, 0x14620012, 0x3c028000, 0x3c108000,
  4180. 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008, 0x00901024,
  4181. 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024,
  4182. 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003, 0xaf620cf4, 0x3c108000,
  4183. 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000,
  4184. 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003,
  4185. 0x3c070001, 0x24e70f50, 0x94e20000, 0x03821021, 0xaf620ce0, 0x3c020001,
  4186. 0x8c420f64, 0xaf620ce4, 0x3c050001, 0x94a50f54, 0x94e30000, 0x3c040001,
  4187. 0x94840f58, 0x3c020001, 0x94420f5e, 0x00a32823, 0x00822023, 0x30a6ffff,
  4188. 0x3083ffff, 0x00c3102b, 0x14400043, 0x00000000, 0x3c020001, 0x94420f5c,
  4189. 0x00021400, 0x00621025, 0xaf620ce8, 0x94e20000, 0x3c030001, 0x94630f54,
  4190. 0x00441021, 0xa4e20000, 0x3042ffff, 0x14430021, 0x3c020008, 0x3c020001,
  4191. 0x90420f57, 0x10400006, 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624,
  4192. 0x0800427c, 0x0000d021, 0x3c020001, 0x94420f68, 0x3c030008, 0x34630624,
  4193. 0x00431025, 0xaf620cec, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  4194. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  4195. 0x00000000, 0x8f620cf4, 0x00501024, 0x10400015, 0x00000000, 0x08004283,
  4196. 0x00000000, 0x3c030001, 0x94630f68, 0x34420624, 0x3c108000, 0x00621825,
  4197. 0x3c028000, 0xaf630cec, 0xaf620cf4, 0x8f641008, 0x00901024, 0x14400003,
  4198. 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7,
  4199. 0x00000000, 0x3c010001, 0x080042cf, 0xa4200f5e, 0x3c020001, 0x94420f5c,
  4200. 0x00021400, 0x00c21025, 0xaf620ce8, 0x3c020001, 0x90420f57, 0x10400009,
  4201. 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624, 0x0000d021, 0x00431025,
  4202. 0xaf620cec, 0x080042c1, 0x3c108000, 0x3c020001, 0x94420f68, 0x3c030008,
  4203. 0x34630604, 0x00431025, 0xaf620cec, 0x3c020001, 0x94420f5e, 0x00451021,
  4204. 0x3c010001, 0xa4220f5e, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  4205. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  4206. 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x8fbf0014,
  4207. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000, 0x27bdffe0, 0x3c040001,
  4208. 0x24840ec0, 0x00002821, 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010,
  4209. 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130, 0xaf625000, 0x3c010001,
  4210. 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4211. 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010, 0xaf60680c, 0x8f626804,
  4212. 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50, 0x3c010001, 0xac220f20,
  4213. 0x24020b78, 0x3c010001, 0xac220f30, 0x34630002, 0xaf634000, 0x0c004315,
  4214. 0x00808021, 0x3c010001, 0xa0220f34, 0x304200ff, 0x24030002, 0x14430005,
  4215. 0x00000000, 0x3c020001, 0x8c420f20, 0x08004308, 0xac5000c0, 0x3c020001,
  4216. 0x8c420f20, 0xac5000bc, 0x8f624434, 0x8f634438, 0x8f644410, 0x3c010001,
  4217. 0xac220f28, 0x3c010001, 0xac230f38, 0x3c010001, 0xac240f24, 0x8fbf0014,
  4218. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x03e00008, 0x24020001, 0x27bdfff8,
  4219. 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe, 0x00000000,
  4220. 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008, 0x27bd0008,
  4221. 0x8f634450, 0x3c020001, 0x8c420f28, 0x00031c02, 0x0043102b, 0x14400008,
  4222. 0x3c038000, 0x3c040001, 0x8c840f38, 0x8f624450, 0x00021c02, 0x0083102b,
  4223. 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024, 0x1440fffd,
  4224. 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff, 0x2442e000,
  4225. 0x2c422001, 0x14400003, 0x3c024000, 0x08004347, 0x2402ffff, 0x00822025,
  4226. 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021, 0x03e00008,
  4227. 0x00000000, 0x8f624450, 0x3c030001, 0x8c630f24, 0x08004350, 0x3042ffff,
  4228. 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000, 0x03e00008,
  4229. 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040001, 0x24840ed0, 0x00003021,
  4230. 0x00003821, 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0800435f,
  4231. 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x3c020001, 0x3442d600,
  4232. 0x3c030001, 0x3463d600, 0x3c040001, 0x3484ddff, 0x3c010001, 0xac220f40,
  4233. 0x24020040, 0x3c010001, 0xac220f44, 0x3c010001, 0xac200f3c, 0xac600000,
  4234. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  4235. 0x00804821, 0x8faa0010, 0x3c020001, 0x8c420f3c, 0x3c040001, 0x8c840f44,
  4236. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010001, 0xac230f3c, 0x14400003,
  4237. 0x00004021, 0x3c010001, 0xac200f3c, 0x3c020001, 0x8c420f3c, 0x3c030001,
  4238. 0x8c630f40, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  4239. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020001, 0x8c420f3c,
  4240. 0x3c030001, 0x8c630f40, 0x8f64680c, 0x00021140, 0x00431021, 0xac440008,
  4241. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  4242. 0x00000000, 0x00000000, 0x00000000,
  4243. };
  4244. static u32 tg3Tso5FwRodata[(TG3_TSO5_FW_RODATA_LEN / 4) + 1] = {
  4245. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  4246. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000,
  4247. 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  4248. 0x00000000, 0x00000000, 0x00000000,
  4249. };
  4250. static u32 tg3Tso5FwData[(TG3_TSO5_FW_DATA_LEN / 4) + 1] = {
  4251. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x322e3000, 0x00000000,
  4252. 0x00000000, 0x00000000, 0x00000000,
  4253. };
  4254. /* tp->lock is held. */
  4255. static int tg3_load_tso_firmware(struct tg3 *tp)
  4256. {
  4257. struct fw_info info;
  4258. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  4259. int err, i;
  4260. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4261. return 0;
  4262. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4263. info.text_base = TG3_TSO5_FW_TEXT_ADDR;
  4264. info.text_len = TG3_TSO5_FW_TEXT_LEN;
  4265. info.text_data = &tg3Tso5FwText[0];
  4266. info.rodata_base = TG3_TSO5_FW_RODATA_ADDR;
  4267. info.rodata_len = TG3_TSO5_FW_RODATA_LEN;
  4268. info.rodata_data = &tg3Tso5FwRodata[0];
  4269. info.data_base = TG3_TSO5_FW_DATA_ADDR;
  4270. info.data_len = TG3_TSO5_FW_DATA_LEN;
  4271. info.data_data = &tg3Tso5FwData[0];
  4272. cpu_base = RX_CPU_BASE;
  4273. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  4274. cpu_scratch_size = (info.text_len +
  4275. info.rodata_len +
  4276. info.data_len +
  4277. TG3_TSO5_FW_SBSS_LEN +
  4278. TG3_TSO5_FW_BSS_LEN);
  4279. } else {
  4280. info.text_base = TG3_TSO_FW_TEXT_ADDR;
  4281. info.text_len = TG3_TSO_FW_TEXT_LEN;
  4282. info.text_data = &tg3TsoFwText[0];
  4283. info.rodata_base = TG3_TSO_FW_RODATA_ADDR;
  4284. info.rodata_len = TG3_TSO_FW_RODATA_LEN;
  4285. info.rodata_data = &tg3TsoFwRodata[0];
  4286. info.data_base = TG3_TSO_FW_DATA_ADDR;
  4287. info.data_len = TG3_TSO_FW_DATA_LEN;
  4288. info.data_data = &tg3TsoFwData[0];
  4289. cpu_base = TX_CPU_BASE;
  4290. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  4291. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  4292. }
  4293. err = tg3_load_firmware_cpu(tp, cpu_base,
  4294. cpu_scratch_base, cpu_scratch_size,
  4295. &info);
  4296. if (err)
  4297. return err;
  4298. /* Now startup the cpu. */
  4299. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4300. tw32_f(cpu_base + CPU_PC, info.text_base);
  4301. for (i = 0; i < 5; i++) {
  4302. if (tr32(cpu_base + CPU_PC) == info.text_base)
  4303. break;
  4304. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4305. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  4306. tw32_f(cpu_base + CPU_PC, info.text_base);
  4307. udelay(1000);
  4308. }
  4309. if (i >= 5) {
  4310. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  4311. "to set CPU PC, is %08x should be %08x\n",
  4312. tp->dev->name, tr32(cpu_base + CPU_PC),
  4313. info.text_base);
  4314. return -ENODEV;
  4315. }
  4316. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4317. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  4318. return 0;
  4319. }
  4320. #endif /* TG3_TSO_SUPPORT != 0 */
  4321. /* tp->lock is held. */
  4322. static void __tg3_set_mac_addr(struct tg3 *tp)
  4323. {
  4324. u32 addr_high, addr_low;
  4325. int i;
  4326. addr_high = ((tp->dev->dev_addr[0] << 8) |
  4327. tp->dev->dev_addr[1]);
  4328. addr_low = ((tp->dev->dev_addr[2] << 24) |
  4329. (tp->dev->dev_addr[3] << 16) |
  4330. (tp->dev->dev_addr[4] << 8) |
  4331. (tp->dev->dev_addr[5] << 0));
  4332. for (i = 0; i < 4; i++) {
  4333. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  4334. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  4335. }
  4336. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  4337. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  4338. for (i = 0; i < 12; i++) {
  4339. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  4340. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  4341. }
  4342. }
  4343. addr_high = (tp->dev->dev_addr[0] +
  4344. tp->dev->dev_addr[1] +
  4345. tp->dev->dev_addr[2] +
  4346. tp->dev->dev_addr[3] +
  4347. tp->dev->dev_addr[4] +
  4348. tp->dev->dev_addr[5]) &
  4349. TX_BACKOFF_SEED_MASK;
  4350. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  4351. }
  4352. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  4353. {
  4354. struct tg3 *tp = netdev_priv(dev);
  4355. struct sockaddr *addr = p;
  4356. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  4357. spin_lock_irq(&tp->lock);
  4358. __tg3_set_mac_addr(tp);
  4359. spin_unlock_irq(&tp->lock);
  4360. return 0;
  4361. }
  4362. /* tp->lock is held. */
  4363. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  4364. dma_addr_t mapping, u32 maxlen_flags,
  4365. u32 nic_addr)
  4366. {
  4367. tg3_write_mem(tp,
  4368. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  4369. ((u64) mapping >> 32));
  4370. tg3_write_mem(tp,
  4371. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  4372. ((u64) mapping & 0xffffffff));
  4373. tg3_write_mem(tp,
  4374. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  4375. maxlen_flags);
  4376. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  4377. tg3_write_mem(tp,
  4378. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  4379. nic_addr);
  4380. }
  4381. static void __tg3_set_rx_mode(struct net_device *);
  4382. static void tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  4383. {
  4384. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  4385. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  4386. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  4387. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  4388. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4389. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  4390. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  4391. }
  4392. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  4393. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  4394. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4395. u32 val = ec->stats_block_coalesce_usecs;
  4396. if (!netif_carrier_ok(tp->dev))
  4397. val = 0;
  4398. tw32(HOSTCC_STAT_COAL_TICKS, val);
  4399. }
  4400. }
  4401. /* tp->lock is held. */
  4402. static int tg3_reset_hw(struct tg3 *tp)
  4403. {
  4404. u32 val, rdmac_mode;
  4405. int i, err, limit;
  4406. tg3_disable_ints(tp);
  4407. tg3_stop_fw(tp);
  4408. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  4409. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  4410. tg3_abort_hw(tp, 1);
  4411. }
  4412. err = tg3_chip_reset(tp);
  4413. if (err)
  4414. return err;
  4415. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  4416. /* This works around an issue with Athlon chipsets on
  4417. * B3 tigon3 silicon. This bit has no effect on any
  4418. * other revision. But do not set this on PCI Express
  4419. * chips.
  4420. */
  4421. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  4422. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  4423. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  4424. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  4425. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  4426. val = tr32(TG3PCI_PCISTATE);
  4427. val |= PCISTATE_RETRY_SAME_DMA;
  4428. tw32(TG3PCI_PCISTATE, val);
  4429. }
  4430. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  4431. /* Enable some hw fixes. */
  4432. val = tr32(TG3PCI_MSI_DATA);
  4433. val |= (1 << 26) | (1 << 28) | (1 << 29);
  4434. tw32(TG3PCI_MSI_DATA, val);
  4435. }
  4436. /* Descriptor ring init may make accesses to the
  4437. * NIC SRAM area to setup the TX descriptors, so we
  4438. * can only do this after the hardware has been
  4439. * successfully reset.
  4440. */
  4441. tg3_init_rings(tp);
  4442. /* This value is determined during the probe time DMA
  4443. * engine test, tg3_test_dma.
  4444. */
  4445. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  4446. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  4447. GRC_MODE_4X_NIC_SEND_RINGS |
  4448. GRC_MODE_NO_TX_PHDR_CSUM |
  4449. GRC_MODE_NO_RX_PHDR_CSUM);
  4450. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  4451. if (tp->tg3_flags & TG3_FLAG_NO_TX_PSEUDO_CSUM)
  4452. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  4453. if (tp->tg3_flags & TG3_FLAG_NO_RX_PSEUDO_CSUM)
  4454. tp->grc_mode |= GRC_MODE_NO_RX_PHDR_CSUM;
  4455. tw32(GRC_MODE,
  4456. tp->grc_mode |
  4457. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  4458. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  4459. val = tr32(GRC_MISC_CFG);
  4460. val &= ~0xff;
  4461. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4462. tw32(GRC_MISC_CFG, val);
  4463. /* Initialize MBUF/DESC pool. */
  4464. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  4465. /* Do nothing. */
  4466. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  4467. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  4468. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  4469. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  4470. else
  4471. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  4472. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  4473. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  4474. }
  4475. #if TG3_TSO_SUPPORT != 0
  4476. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  4477. int fw_len;
  4478. fw_len = (TG3_TSO5_FW_TEXT_LEN +
  4479. TG3_TSO5_FW_RODATA_LEN +
  4480. TG3_TSO5_FW_DATA_LEN +
  4481. TG3_TSO5_FW_SBSS_LEN +
  4482. TG3_TSO5_FW_BSS_LEN);
  4483. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  4484. tw32(BUFMGR_MB_POOL_ADDR,
  4485. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  4486. tw32(BUFMGR_MB_POOL_SIZE,
  4487. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  4488. }
  4489. #endif
  4490. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_ENABLE)) {
  4491. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  4492. tp->bufmgr_config.mbuf_read_dma_low_water);
  4493. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  4494. tp->bufmgr_config.mbuf_mac_rx_low_water);
  4495. tw32(BUFMGR_MB_HIGH_WATER,
  4496. tp->bufmgr_config.mbuf_high_water);
  4497. } else {
  4498. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  4499. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  4500. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  4501. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  4502. tw32(BUFMGR_MB_HIGH_WATER,
  4503. tp->bufmgr_config.mbuf_high_water_jumbo);
  4504. }
  4505. tw32(BUFMGR_DMA_LOW_WATER,
  4506. tp->bufmgr_config.dma_low_water);
  4507. tw32(BUFMGR_DMA_HIGH_WATER,
  4508. tp->bufmgr_config.dma_high_water);
  4509. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  4510. for (i = 0; i < 2000; i++) {
  4511. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  4512. break;
  4513. udelay(10);
  4514. }
  4515. if (i >= 2000) {
  4516. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  4517. tp->dev->name);
  4518. return -ENODEV;
  4519. }
  4520. /* Setup replenish threshold. */
  4521. tw32(RCVBDI_STD_THRESH, tp->rx_pending / 8);
  4522. /* Initialize TG3_BDINFO's at:
  4523. * RCVDBDI_STD_BD: standard eth size rx ring
  4524. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  4525. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  4526. *
  4527. * like so:
  4528. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  4529. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  4530. * ring attribute flags
  4531. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  4532. *
  4533. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  4534. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  4535. *
  4536. * The size of each ring is fixed in the firmware, but the location is
  4537. * configurable.
  4538. */
  4539. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  4540. ((u64) tp->rx_std_mapping >> 32));
  4541. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  4542. ((u64) tp->rx_std_mapping & 0xffffffff));
  4543. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  4544. NIC_SRAM_RX_BUFFER_DESC);
  4545. /* Don't even try to program the JUMBO/MINI buffer descriptor
  4546. * configs on 5705.
  4547. */
  4548. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4549. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4550. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  4551. } else {
  4552. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4553. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  4554. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4555. BDINFO_FLAGS_DISABLED);
  4556. /* Setup replenish threshold. */
  4557. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  4558. if (tp->tg3_flags & TG3_FLAG_JUMBO_ENABLE) {
  4559. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  4560. ((u64) tp->rx_jumbo_mapping >> 32));
  4561. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  4562. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  4563. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4564. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  4565. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  4566. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  4567. } else {
  4568. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4569. BDINFO_FLAGS_DISABLED);
  4570. }
  4571. }
  4572. /* There is only one send ring on 5705/5750, no need to explicitly
  4573. * disable the others.
  4574. */
  4575. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4576. /* Clear out send RCB ring in SRAM. */
  4577. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  4578. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  4579. BDINFO_FLAGS_DISABLED);
  4580. }
  4581. tp->tx_prod = 0;
  4582. tp->tx_cons = 0;
  4583. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  4584. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  4585. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  4586. tp->tx_desc_mapping,
  4587. (TG3_TX_RING_SIZE <<
  4588. BDINFO_FLAGS_MAXLEN_SHIFT),
  4589. NIC_SRAM_TX_BUFFER_DESC);
  4590. /* There is only one receive return ring on 5705/5750, no need
  4591. * to explicitly disable the others.
  4592. */
  4593. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4594. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  4595. i += TG3_BDINFO_SIZE) {
  4596. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  4597. BDINFO_FLAGS_DISABLED);
  4598. }
  4599. }
  4600. tp->rx_rcb_ptr = 0;
  4601. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  4602. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  4603. tp->rx_rcb_mapping,
  4604. (TG3_RX_RCB_RING_SIZE(tp) <<
  4605. BDINFO_FLAGS_MAXLEN_SHIFT),
  4606. 0);
  4607. tp->rx_std_ptr = tp->rx_pending;
  4608. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  4609. tp->rx_std_ptr);
  4610. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_ENABLE) ?
  4611. tp->rx_jumbo_pending : 0;
  4612. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  4613. tp->rx_jumbo_ptr);
  4614. /* Initialize MAC address and backoff seed. */
  4615. __tg3_set_mac_addr(tp);
  4616. /* MTU + ethernet header + FCS + optional VLAN tag */
  4617. tw32(MAC_RX_MTU_SIZE, tp->dev->mtu + ETH_HLEN + 8);
  4618. /* The slot time is changed by tg3_setup_phy if we
  4619. * run at gigabit with half duplex.
  4620. */
  4621. tw32(MAC_TX_LENGTHS,
  4622. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4623. (6 << TX_LENGTHS_IPG_SHIFT) |
  4624. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  4625. /* Receive rules. */
  4626. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  4627. tw32(RCVLPC_CONFIG, 0x0181);
  4628. /* Calculate RDMAC_MODE setting early, we need it to determine
  4629. * the RCVLPC_STATE_ENABLE mask.
  4630. */
  4631. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  4632. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  4633. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  4634. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  4635. RDMAC_MODE_LNGREAD_ENAB);
  4636. if (tp->tg3_flags & TG3_FLAG_SPLIT_MODE)
  4637. rdmac_mode |= RDMAC_MODE_SPLIT_ENABLE;
  4638. /* If statement applies to 5705 and 5750 PCI devices only */
  4639. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  4640. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  4641. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  4642. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  4643. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  4644. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  4645. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  4646. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  4647. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  4648. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  4649. }
  4650. }
  4651. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  4652. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  4653. #if TG3_TSO_SUPPORT != 0
  4654. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4655. rdmac_mode |= (1 << 27);
  4656. #endif
  4657. /* Receive/send statistics. */
  4658. if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  4659. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  4660. val = tr32(RCVLPC_STATS_ENABLE);
  4661. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  4662. tw32(RCVLPC_STATS_ENABLE, val);
  4663. } else {
  4664. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  4665. }
  4666. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  4667. tw32(SNDDATAI_STATSENAB, 0xffffff);
  4668. tw32(SNDDATAI_STATSCTRL,
  4669. (SNDDATAI_SCTRL_ENABLE |
  4670. SNDDATAI_SCTRL_FASTUPD));
  4671. /* Setup host coalescing engine. */
  4672. tw32(HOSTCC_MODE, 0);
  4673. for (i = 0; i < 2000; i++) {
  4674. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  4675. break;
  4676. udelay(10);
  4677. }
  4678. tg3_set_coalesce(tp, &tp->coal);
  4679. /* set status block DMA address */
  4680. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  4681. ((u64) tp->status_mapping >> 32));
  4682. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  4683. ((u64) tp->status_mapping & 0xffffffff));
  4684. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4685. /* Status/statistics block address. See tg3_timer,
  4686. * the tg3_periodic_fetch_stats call there, and
  4687. * tg3_get_stats to see how this works for 5705/5750 chips.
  4688. */
  4689. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  4690. ((u64) tp->stats_mapping >> 32));
  4691. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  4692. ((u64) tp->stats_mapping & 0xffffffff));
  4693. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  4694. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  4695. }
  4696. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  4697. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  4698. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  4699. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  4700. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  4701. /* Clear statistics/status block in chip, and status block in ram. */
  4702. for (i = NIC_SRAM_STATS_BLK;
  4703. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  4704. i += sizeof(u32)) {
  4705. tg3_write_mem(tp, i, 0);
  4706. udelay(40);
  4707. }
  4708. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4709. tp->mac_mode = MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  4710. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  4711. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  4712. udelay(40);
  4713. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  4714. * If TG3_FLAG_EEPROM_WRITE_PROT is set, we should read the
  4715. * register to preserve the GPIO settings for LOMs. The GPIOs,
  4716. * whether used as inputs or outputs, are set by boot code after
  4717. * reset.
  4718. */
  4719. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  4720. u32 gpio_mask;
  4721. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE2 |
  4722. GRC_LCLCTRL_GPIO_OUTPUT0 | GRC_LCLCTRL_GPIO_OUTPUT2;
  4723. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  4724. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  4725. GRC_LCLCTRL_GPIO_OUTPUT3;
  4726. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  4727. /* GPIO1 must be driven high for eeprom write protect */
  4728. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  4729. GRC_LCLCTRL_GPIO_OUTPUT1);
  4730. }
  4731. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  4732. udelay(100);
  4733. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  4734. tr32(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW);
  4735. tp->last_tag = 0;
  4736. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4737. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  4738. udelay(40);
  4739. }
  4740. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  4741. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  4742. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  4743. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  4744. WDMAC_MODE_LNGREAD_ENAB);
  4745. /* If statement applies to 5705 and 5750 PCI devices only */
  4746. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  4747. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  4748. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  4749. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  4750. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  4751. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  4752. /* nothing */
  4753. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  4754. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  4755. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  4756. val |= WDMAC_MODE_RX_ACCEL;
  4757. }
  4758. }
  4759. tw32_f(WDMAC_MODE, val);
  4760. udelay(40);
  4761. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
  4762. val = tr32(TG3PCI_X_CAPS);
  4763. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  4764. val &= ~PCIX_CAPS_BURST_MASK;
  4765. val |= (PCIX_CAPS_MAX_BURST_CPIOB << PCIX_CAPS_BURST_SHIFT);
  4766. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  4767. val &= ~(PCIX_CAPS_SPLIT_MASK | PCIX_CAPS_BURST_MASK);
  4768. val |= (PCIX_CAPS_MAX_BURST_CPIOB << PCIX_CAPS_BURST_SHIFT);
  4769. if (tp->tg3_flags & TG3_FLAG_SPLIT_MODE)
  4770. val |= (tp->split_mode_max_reqs <<
  4771. PCIX_CAPS_SPLIT_SHIFT);
  4772. }
  4773. tw32(TG3PCI_X_CAPS, val);
  4774. }
  4775. tw32_f(RDMAC_MODE, rdmac_mode);
  4776. udelay(40);
  4777. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  4778. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  4779. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  4780. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  4781. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  4782. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  4783. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  4784. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  4785. #if TG3_TSO_SUPPORT != 0
  4786. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4787. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  4788. #endif
  4789. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  4790. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  4791. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  4792. err = tg3_load_5701_a0_firmware_fix(tp);
  4793. if (err)
  4794. return err;
  4795. }
  4796. #if TG3_TSO_SUPPORT != 0
  4797. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  4798. err = tg3_load_tso_firmware(tp);
  4799. if (err)
  4800. return err;
  4801. }
  4802. #endif
  4803. tp->tx_mode = TX_MODE_ENABLE;
  4804. tw32_f(MAC_TX_MODE, tp->tx_mode);
  4805. udelay(100);
  4806. tp->rx_mode = RX_MODE_ENABLE;
  4807. tw32_f(MAC_RX_MODE, tp->rx_mode);
  4808. udelay(10);
  4809. if (tp->link_config.phy_is_low_power) {
  4810. tp->link_config.phy_is_low_power = 0;
  4811. tp->link_config.speed = tp->link_config.orig_speed;
  4812. tp->link_config.duplex = tp->link_config.orig_duplex;
  4813. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  4814. }
  4815. tp->mi_mode = MAC_MI_MODE_BASE;
  4816. tw32_f(MAC_MI_MODE, tp->mi_mode);
  4817. udelay(80);
  4818. tw32(MAC_LED_CTRL, tp->led_ctrl);
  4819. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  4820. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  4821. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  4822. udelay(10);
  4823. }
  4824. tw32_f(MAC_RX_MODE, tp->rx_mode);
  4825. udelay(10);
  4826. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  4827. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  4828. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  4829. /* Set drive transmission level to 1.2V */
  4830. /* only if the signal pre-emphasis bit is not set */
  4831. val = tr32(MAC_SERDES_CFG);
  4832. val &= 0xfffff000;
  4833. val |= 0x880;
  4834. tw32(MAC_SERDES_CFG, val);
  4835. }
  4836. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  4837. tw32(MAC_SERDES_CFG, 0x616000);
  4838. }
  4839. /* Prevent chip from dropping frames when flow control
  4840. * is enabled.
  4841. */
  4842. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  4843. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  4844. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  4845. /* Use hardware link auto-negotiation */
  4846. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  4847. }
  4848. err = tg3_setup_phy(tp, 1);
  4849. if (err)
  4850. return err;
  4851. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  4852. u32 tmp;
  4853. /* Clear CRC stats. */
  4854. if (!tg3_readphy(tp, 0x1e, &tmp)) {
  4855. tg3_writephy(tp, 0x1e, tmp | 0x8000);
  4856. tg3_readphy(tp, 0x14, &tmp);
  4857. }
  4858. }
  4859. __tg3_set_rx_mode(tp->dev);
  4860. /* Initialize receive rules. */
  4861. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  4862. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  4863. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  4864. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  4865. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4866. limit = 8;
  4867. else
  4868. limit = 16;
  4869. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  4870. limit -= 4;
  4871. switch (limit) {
  4872. case 16:
  4873. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  4874. case 15:
  4875. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  4876. case 14:
  4877. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  4878. case 13:
  4879. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  4880. case 12:
  4881. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  4882. case 11:
  4883. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  4884. case 10:
  4885. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  4886. case 9:
  4887. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  4888. case 8:
  4889. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  4890. case 7:
  4891. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  4892. case 6:
  4893. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  4894. case 5:
  4895. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  4896. case 4:
  4897. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  4898. case 3:
  4899. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  4900. case 2:
  4901. case 1:
  4902. default:
  4903. break;
  4904. };
  4905. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  4906. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
  4907. tg3_enable_ints(tp);
  4908. return 0;
  4909. }
  4910. /* Called at device open time to get the chip ready for
  4911. * packet processing. Invoked with tp->lock held.
  4912. */
  4913. static int tg3_init_hw(struct tg3 *tp)
  4914. {
  4915. int err;
  4916. /* Force the chip into D0. */
  4917. err = tg3_set_power_state(tp, 0);
  4918. if (err)
  4919. goto out;
  4920. tg3_switch_clocks(tp);
  4921. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  4922. err = tg3_reset_hw(tp);
  4923. out:
  4924. return err;
  4925. }
  4926. #define TG3_STAT_ADD32(PSTAT, REG) \
  4927. do { u32 __val = tr32(REG); \
  4928. (PSTAT)->low += __val; \
  4929. if ((PSTAT)->low < __val) \
  4930. (PSTAT)->high += 1; \
  4931. } while (0)
  4932. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  4933. {
  4934. struct tg3_hw_stats *sp = tp->hw_stats;
  4935. if (!netif_carrier_ok(tp->dev))
  4936. return;
  4937. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  4938. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  4939. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  4940. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  4941. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  4942. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  4943. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  4944. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  4945. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  4946. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  4947. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  4948. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  4949. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  4950. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  4951. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  4952. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  4953. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  4954. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  4955. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  4956. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  4957. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  4958. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  4959. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  4960. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  4961. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  4962. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  4963. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  4964. }
  4965. static void tg3_timer(unsigned long __opaque)
  4966. {
  4967. struct tg3 *tp = (struct tg3 *) __opaque;
  4968. unsigned long flags;
  4969. spin_lock_irqsave(&tp->lock, flags);
  4970. spin_lock(&tp->tx_lock);
  4971. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  4972. /* All of this garbage is because when using non-tagged
  4973. * IRQ status the mailbox/status_block protocol the chip
  4974. * uses with the cpu is race prone.
  4975. */
  4976. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  4977. tw32(GRC_LOCAL_CTRL,
  4978. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  4979. } else {
  4980. tw32(HOSTCC_MODE, tp->coalesce_mode |
  4981. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  4982. }
  4983. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  4984. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  4985. spin_unlock(&tp->tx_lock);
  4986. spin_unlock_irqrestore(&tp->lock, flags);
  4987. schedule_work(&tp->reset_task);
  4988. return;
  4989. }
  4990. }
  4991. /* This part only runs once per second. */
  4992. if (!--tp->timer_counter) {
  4993. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4994. tg3_periodic_fetch_stats(tp);
  4995. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  4996. u32 mac_stat;
  4997. int phy_event;
  4998. mac_stat = tr32(MAC_STATUS);
  4999. phy_event = 0;
  5000. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  5001. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  5002. phy_event = 1;
  5003. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  5004. phy_event = 1;
  5005. if (phy_event)
  5006. tg3_setup_phy(tp, 0);
  5007. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  5008. u32 mac_stat = tr32(MAC_STATUS);
  5009. int need_setup = 0;
  5010. if (netif_carrier_ok(tp->dev) &&
  5011. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  5012. need_setup = 1;
  5013. }
  5014. if (! netif_carrier_ok(tp->dev) &&
  5015. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  5016. MAC_STATUS_SIGNAL_DET))) {
  5017. need_setup = 1;
  5018. }
  5019. if (need_setup) {
  5020. tw32_f(MAC_MODE,
  5021. (tp->mac_mode &
  5022. ~MAC_MODE_PORT_MODE_MASK));
  5023. udelay(40);
  5024. tw32_f(MAC_MODE, tp->mac_mode);
  5025. udelay(40);
  5026. tg3_setup_phy(tp, 0);
  5027. }
  5028. }
  5029. tp->timer_counter = tp->timer_multiplier;
  5030. }
  5031. /* Heartbeat is only sent once every 120 seconds. */
  5032. if (!--tp->asf_counter) {
  5033. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5034. u32 val;
  5035. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_ALIVE);
  5036. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  5037. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 3);
  5038. val = tr32(GRC_RX_CPU_EVENT);
  5039. val |= (1 << 14);
  5040. tw32(GRC_RX_CPU_EVENT, val);
  5041. }
  5042. tp->asf_counter = tp->asf_multiplier;
  5043. }
  5044. spin_unlock(&tp->tx_lock);
  5045. spin_unlock_irqrestore(&tp->lock, flags);
  5046. tp->timer.expires = jiffies + tp->timer_offset;
  5047. add_timer(&tp->timer);
  5048. }
  5049. static int tg3_test_interrupt(struct tg3 *tp)
  5050. {
  5051. struct net_device *dev = tp->dev;
  5052. int err, i;
  5053. u32 int_mbox = 0;
  5054. tg3_disable_ints(tp);
  5055. free_irq(tp->pdev->irq, dev);
  5056. err = request_irq(tp->pdev->irq, tg3_test_isr,
  5057. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5058. if (err)
  5059. return err;
  5060. tg3_enable_ints(tp);
  5061. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  5062. HOSTCC_MODE_NOW);
  5063. for (i = 0; i < 5; i++) {
  5064. int_mbox = tr32(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW);
  5065. if (int_mbox != 0)
  5066. break;
  5067. msleep(10);
  5068. }
  5069. tg3_disable_ints(tp);
  5070. free_irq(tp->pdev->irq, dev);
  5071. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  5072. err = request_irq(tp->pdev->irq, tg3_msi,
  5073. SA_SAMPLE_RANDOM, dev->name, dev);
  5074. else {
  5075. irqreturn_t (*fn)(int, void *, struct pt_regs *)=tg3_interrupt;
  5076. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5077. fn = tg3_interrupt_tagged;
  5078. err = request_irq(tp->pdev->irq, fn,
  5079. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5080. }
  5081. if (err)
  5082. return err;
  5083. if (int_mbox != 0)
  5084. return 0;
  5085. return -EIO;
  5086. }
  5087. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  5088. * successfully restored
  5089. */
  5090. static int tg3_test_msi(struct tg3 *tp)
  5091. {
  5092. struct net_device *dev = tp->dev;
  5093. int err;
  5094. u16 pci_cmd;
  5095. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  5096. return 0;
  5097. /* Turn off SERR reporting in case MSI terminates with Master
  5098. * Abort.
  5099. */
  5100. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  5101. pci_write_config_word(tp->pdev, PCI_COMMAND,
  5102. pci_cmd & ~PCI_COMMAND_SERR);
  5103. err = tg3_test_interrupt(tp);
  5104. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  5105. if (!err)
  5106. return 0;
  5107. /* other failures */
  5108. if (err != -EIO)
  5109. return err;
  5110. /* MSI test failed, go back to INTx mode */
  5111. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  5112. "switching to INTx mode. Please report this failure to "
  5113. "the PCI maintainer and include system chipset information.\n",
  5114. tp->dev->name);
  5115. free_irq(tp->pdev->irq, dev);
  5116. pci_disable_msi(tp->pdev);
  5117. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5118. {
  5119. irqreturn_t (*fn)(int, void *, struct pt_regs *)=tg3_interrupt;
  5120. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5121. fn = tg3_interrupt_tagged;
  5122. err = request_irq(tp->pdev->irq, fn,
  5123. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5124. }
  5125. if (err)
  5126. return err;
  5127. /* Need to reset the chip because the MSI cycle may have terminated
  5128. * with Master Abort.
  5129. */
  5130. spin_lock_irq(&tp->lock);
  5131. spin_lock(&tp->tx_lock);
  5132. tg3_halt(tp, 1);
  5133. err = tg3_init_hw(tp);
  5134. spin_unlock(&tp->tx_lock);
  5135. spin_unlock_irq(&tp->lock);
  5136. if (err)
  5137. free_irq(tp->pdev->irq, dev);
  5138. return err;
  5139. }
  5140. static int tg3_open(struct net_device *dev)
  5141. {
  5142. struct tg3 *tp = netdev_priv(dev);
  5143. int err;
  5144. spin_lock_irq(&tp->lock);
  5145. spin_lock(&tp->tx_lock);
  5146. tg3_disable_ints(tp);
  5147. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  5148. spin_unlock(&tp->tx_lock);
  5149. spin_unlock_irq(&tp->lock);
  5150. /* The placement of this call is tied
  5151. * to the setup and use of Host TX descriptors.
  5152. */
  5153. err = tg3_alloc_consistent(tp);
  5154. if (err)
  5155. return err;
  5156. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  5157. (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5750_AX) &&
  5158. (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5750_BX)) {
  5159. /* All MSI supporting chips should support tagged
  5160. * status. Assert that this is the case.
  5161. */
  5162. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  5163. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  5164. "Not using MSI.\n", tp->dev->name);
  5165. } else if (pci_enable_msi(tp->pdev) == 0) {
  5166. u32 msi_mode;
  5167. msi_mode = tr32(MSGINT_MODE);
  5168. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  5169. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  5170. }
  5171. }
  5172. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  5173. err = request_irq(tp->pdev->irq, tg3_msi,
  5174. SA_SAMPLE_RANDOM, dev->name, dev);
  5175. else {
  5176. irqreturn_t (*fn)(int, void *, struct pt_regs *)=tg3_interrupt;
  5177. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5178. fn = tg3_interrupt_tagged;
  5179. err = request_irq(tp->pdev->irq, fn,
  5180. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5181. }
  5182. if (err) {
  5183. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5184. pci_disable_msi(tp->pdev);
  5185. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5186. }
  5187. tg3_free_consistent(tp);
  5188. return err;
  5189. }
  5190. spin_lock_irq(&tp->lock);
  5191. spin_lock(&tp->tx_lock);
  5192. err = tg3_init_hw(tp);
  5193. if (err) {
  5194. tg3_halt(tp, 1);
  5195. tg3_free_rings(tp);
  5196. } else {
  5197. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5198. tp->timer_offset = HZ;
  5199. else
  5200. tp->timer_offset = HZ / 10;
  5201. BUG_ON(tp->timer_offset > HZ);
  5202. tp->timer_counter = tp->timer_multiplier =
  5203. (HZ / tp->timer_offset);
  5204. tp->asf_counter = tp->asf_multiplier =
  5205. ((HZ / tp->timer_offset) * 120);
  5206. init_timer(&tp->timer);
  5207. tp->timer.expires = jiffies + tp->timer_offset;
  5208. tp->timer.data = (unsigned long) tp;
  5209. tp->timer.function = tg3_timer;
  5210. }
  5211. spin_unlock(&tp->tx_lock);
  5212. spin_unlock_irq(&tp->lock);
  5213. if (err) {
  5214. free_irq(tp->pdev->irq, dev);
  5215. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5216. pci_disable_msi(tp->pdev);
  5217. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5218. }
  5219. tg3_free_consistent(tp);
  5220. return err;
  5221. }
  5222. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5223. err = tg3_test_msi(tp);
  5224. if (err) {
  5225. spin_lock_irq(&tp->lock);
  5226. spin_lock(&tp->tx_lock);
  5227. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5228. pci_disable_msi(tp->pdev);
  5229. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5230. }
  5231. tg3_halt(tp, 1);
  5232. tg3_free_rings(tp);
  5233. tg3_free_consistent(tp);
  5234. spin_unlock(&tp->tx_lock);
  5235. spin_unlock_irq(&tp->lock);
  5236. return err;
  5237. }
  5238. }
  5239. spin_lock_irq(&tp->lock);
  5240. spin_lock(&tp->tx_lock);
  5241. add_timer(&tp->timer);
  5242. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  5243. tg3_enable_ints(tp);
  5244. spin_unlock(&tp->tx_lock);
  5245. spin_unlock_irq(&tp->lock);
  5246. netif_start_queue(dev);
  5247. return 0;
  5248. }
  5249. #if 0
  5250. /*static*/ void tg3_dump_state(struct tg3 *tp)
  5251. {
  5252. u32 val32, val32_2, val32_3, val32_4, val32_5;
  5253. u16 val16;
  5254. int i;
  5255. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  5256. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  5257. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  5258. val16, val32);
  5259. /* MAC block */
  5260. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  5261. tr32(MAC_MODE), tr32(MAC_STATUS));
  5262. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  5263. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  5264. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  5265. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  5266. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  5267. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  5268. /* Send data initiator control block */
  5269. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  5270. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  5271. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  5272. tr32(SNDDATAI_STATSCTRL));
  5273. /* Send data completion control block */
  5274. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  5275. /* Send BD ring selector block */
  5276. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  5277. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  5278. /* Send BD initiator control block */
  5279. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  5280. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  5281. /* Send BD completion control block */
  5282. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  5283. /* Receive list placement control block */
  5284. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  5285. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  5286. printk(" RCVLPC_STATSCTRL[%08x]\n",
  5287. tr32(RCVLPC_STATSCTRL));
  5288. /* Receive data and receive BD initiator control block */
  5289. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  5290. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  5291. /* Receive data completion control block */
  5292. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  5293. tr32(RCVDCC_MODE));
  5294. /* Receive BD initiator control block */
  5295. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  5296. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  5297. /* Receive BD completion control block */
  5298. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  5299. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  5300. /* Receive list selector control block */
  5301. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  5302. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  5303. /* Mbuf cluster free block */
  5304. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  5305. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  5306. /* Host coalescing control block */
  5307. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  5308. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  5309. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  5310. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5311. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  5312. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  5313. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5314. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  5315. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  5316. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  5317. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  5318. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  5319. /* Memory arbiter control block */
  5320. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  5321. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  5322. /* Buffer manager control block */
  5323. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  5324. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  5325. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  5326. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  5327. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  5328. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  5329. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  5330. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  5331. /* Read DMA control block */
  5332. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  5333. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  5334. /* Write DMA control block */
  5335. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  5336. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  5337. /* DMA completion block */
  5338. printk("DEBUG: DMAC_MODE[%08x]\n",
  5339. tr32(DMAC_MODE));
  5340. /* GRC block */
  5341. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  5342. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  5343. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  5344. tr32(GRC_LOCAL_CTRL));
  5345. /* TG3_BDINFOs */
  5346. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  5347. tr32(RCVDBDI_JUMBO_BD + 0x0),
  5348. tr32(RCVDBDI_JUMBO_BD + 0x4),
  5349. tr32(RCVDBDI_JUMBO_BD + 0x8),
  5350. tr32(RCVDBDI_JUMBO_BD + 0xc));
  5351. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  5352. tr32(RCVDBDI_STD_BD + 0x0),
  5353. tr32(RCVDBDI_STD_BD + 0x4),
  5354. tr32(RCVDBDI_STD_BD + 0x8),
  5355. tr32(RCVDBDI_STD_BD + 0xc));
  5356. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  5357. tr32(RCVDBDI_MINI_BD + 0x0),
  5358. tr32(RCVDBDI_MINI_BD + 0x4),
  5359. tr32(RCVDBDI_MINI_BD + 0x8),
  5360. tr32(RCVDBDI_MINI_BD + 0xc));
  5361. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  5362. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  5363. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  5364. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  5365. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  5366. val32, val32_2, val32_3, val32_4);
  5367. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  5368. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  5369. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  5370. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  5371. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  5372. val32, val32_2, val32_3, val32_4);
  5373. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  5374. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  5375. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  5376. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  5377. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  5378. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  5379. val32, val32_2, val32_3, val32_4, val32_5);
  5380. /* SW status block */
  5381. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  5382. tp->hw_status->status,
  5383. tp->hw_status->status_tag,
  5384. tp->hw_status->rx_jumbo_consumer,
  5385. tp->hw_status->rx_consumer,
  5386. tp->hw_status->rx_mini_consumer,
  5387. tp->hw_status->idx[0].rx_producer,
  5388. tp->hw_status->idx[0].tx_consumer);
  5389. /* SW statistics block */
  5390. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  5391. ((u32 *)tp->hw_stats)[0],
  5392. ((u32 *)tp->hw_stats)[1],
  5393. ((u32 *)tp->hw_stats)[2],
  5394. ((u32 *)tp->hw_stats)[3]);
  5395. /* Mailboxes */
  5396. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  5397. tr32(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  5398. tr32(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  5399. tr32(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  5400. tr32(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  5401. /* NIC side send descriptors. */
  5402. for (i = 0; i < 6; i++) {
  5403. unsigned long txd;
  5404. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  5405. + (i * sizeof(struct tg3_tx_buffer_desc));
  5406. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  5407. i,
  5408. readl(txd + 0x0), readl(txd + 0x4),
  5409. readl(txd + 0x8), readl(txd + 0xc));
  5410. }
  5411. /* NIC side RX descriptors. */
  5412. for (i = 0; i < 6; i++) {
  5413. unsigned long rxd;
  5414. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  5415. + (i * sizeof(struct tg3_rx_buffer_desc));
  5416. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  5417. i,
  5418. readl(rxd + 0x0), readl(rxd + 0x4),
  5419. readl(rxd + 0x8), readl(rxd + 0xc));
  5420. rxd += (4 * sizeof(u32));
  5421. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  5422. i,
  5423. readl(rxd + 0x0), readl(rxd + 0x4),
  5424. readl(rxd + 0x8), readl(rxd + 0xc));
  5425. }
  5426. for (i = 0; i < 6; i++) {
  5427. unsigned long rxd;
  5428. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  5429. + (i * sizeof(struct tg3_rx_buffer_desc));
  5430. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  5431. i,
  5432. readl(rxd + 0x0), readl(rxd + 0x4),
  5433. readl(rxd + 0x8), readl(rxd + 0xc));
  5434. rxd += (4 * sizeof(u32));
  5435. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  5436. i,
  5437. readl(rxd + 0x0), readl(rxd + 0x4),
  5438. readl(rxd + 0x8), readl(rxd + 0xc));
  5439. }
  5440. }
  5441. #endif
  5442. static struct net_device_stats *tg3_get_stats(struct net_device *);
  5443. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  5444. static int tg3_close(struct net_device *dev)
  5445. {
  5446. struct tg3 *tp = netdev_priv(dev);
  5447. netif_stop_queue(dev);
  5448. del_timer_sync(&tp->timer);
  5449. spin_lock_irq(&tp->lock);
  5450. spin_lock(&tp->tx_lock);
  5451. #if 0
  5452. tg3_dump_state(tp);
  5453. #endif
  5454. tg3_disable_ints(tp);
  5455. tg3_halt(tp, 1);
  5456. tg3_free_rings(tp);
  5457. tp->tg3_flags &=
  5458. ~(TG3_FLAG_INIT_COMPLETE |
  5459. TG3_FLAG_GOT_SERDES_FLOWCTL);
  5460. netif_carrier_off(tp->dev);
  5461. spin_unlock(&tp->tx_lock);
  5462. spin_unlock_irq(&tp->lock);
  5463. free_irq(tp->pdev->irq, dev);
  5464. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5465. pci_disable_msi(tp->pdev);
  5466. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5467. }
  5468. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  5469. sizeof(tp->net_stats_prev));
  5470. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  5471. sizeof(tp->estats_prev));
  5472. tg3_free_consistent(tp);
  5473. return 0;
  5474. }
  5475. static inline unsigned long get_stat64(tg3_stat64_t *val)
  5476. {
  5477. unsigned long ret;
  5478. #if (BITS_PER_LONG == 32)
  5479. ret = val->low;
  5480. #else
  5481. ret = ((u64)val->high << 32) | ((u64)val->low);
  5482. #endif
  5483. return ret;
  5484. }
  5485. static unsigned long calc_crc_errors(struct tg3 *tp)
  5486. {
  5487. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  5488. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  5489. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  5490. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  5491. unsigned long flags;
  5492. u32 val;
  5493. spin_lock_irqsave(&tp->lock, flags);
  5494. if (!tg3_readphy(tp, 0x1e, &val)) {
  5495. tg3_writephy(tp, 0x1e, val | 0x8000);
  5496. tg3_readphy(tp, 0x14, &val);
  5497. } else
  5498. val = 0;
  5499. spin_unlock_irqrestore(&tp->lock, flags);
  5500. tp->phy_crc_errors += val;
  5501. return tp->phy_crc_errors;
  5502. }
  5503. return get_stat64(&hw_stats->rx_fcs_errors);
  5504. }
  5505. #define ESTAT_ADD(member) \
  5506. estats->member = old_estats->member + \
  5507. get_stat64(&hw_stats->member)
  5508. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  5509. {
  5510. struct tg3_ethtool_stats *estats = &tp->estats;
  5511. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  5512. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  5513. if (!hw_stats)
  5514. return old_estats;
  5515. ESTAT_ADD(rx_octets);
  5516. ESTAT_ADD(rx_fragments);
  5517. ESTAT_ADD(rx_ucast_packets);
  5518. ESTAT_ADD(rx_mcast_packets);
  5519. ESTAT_ADD(rx_bcast_packets);
  5520. ESTAT_ADD(rx_fcs_errors);
  5521. ESTAT_ADD(rx_align_errors);
  5522. ESTAT_ADD(rx_xon_pause_rcvd);
  5523. ESTAT_ADD(rx_xoff_pause_rcvd);
  5524. ESTAT_ADD(rx_mac_ctrl_rcvd);
  5525. ESTAT_ADD(rx_xoff_entered);
  5526. ESTAT_ADD(rx_frame_too_long_errors);
  5527. ESTAT_ADD(rx_jabbers);
  5528. ESTAT_ADD(rx_undersize_packets);
  5529. ESTAT_ADD(rx_in_length_errors);
  5530. ESTAT_ADD(rx_out_length_errors);
  5531. ESTAT_ADD(rx_64_or_less_octet_packets);
  5532. ESTAT_ADD(rx_65_to_127_octet_packets);
  5533. ESTAT_ADD(rx_128_to_255_octet_packets);
  5534. ESTAT_ADD(rx_256_to_511_octet_packets);
  5535. ESTAT_ADD(rx_512_to_1023_octet_packets);
  5536. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  5537. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  5538. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  5539. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  5540. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  5541. ESTAT_ADD(tx_octets);
  5542. ESTAT_ADD(tx_collisions);
  5543. ESTAT_ADD(tx_xon_sent);
  5544. ESTAT_ADD(tx_xoff_sent);
  5545. ESTAT_ADD(tx_flow_control);
  5546. ESTAT_ADD(tx_mac_errors);
  5547. ESTAT_ADD(tx_single_collisions);
  5548. ESTAT_ADD(tx_mult_collisions);
  5549. ESTAT_ADD(tx_deferred);
  5550. ESTAT_ADD(tx_excessive_collisions);
  5551. ESTAT_ADD(tx_late_collisions);
  5552. ESTAT_ADD(tx_collide_2times);
  5553. ESTAT_ADD(tx_collide_3times);
  5554. ESTAT_ADD(tx_collide_4times);
  5555. ESTAT_ADD(tx_collide_5times);
  5556. ESTAT_ADD(tx_collide_6times);
  5557. ESTAT_ADD(tx_collide_7times);
  5558. ESTAT_ADD(tx_collide_8times);
  5559. ESTAT_ADD(tx_collide_9times);
  5560. ESTAT_ADD(tx_collide_10times);
  5561. ESTAT_ADD(tx_collide_11times);
  5562. ESTAT_ADD(tx_collide_12times);
  5563. ESTAT_ADD(tx_collide_13times);
  5564. ESTAT_ADD(tx_collide_14times);
  5565. ESTAT_ADD(tx_collide_15times);
  5566. ESTAT_ADD(tx_ucast_packets);
  5567. ESTAT_ADD(tx_mcast_packets);
  5568. ESTAT_ADD(tx_bcast_packets);
  5569. ESTAT_ADD(tx_carrier_sense_errors);
  5570. ESTAT_ADD(tx_discards);
  5571. ESTAT_ADD(tx_errors);
  5572. ESTAT_ADD(dma_writeq_full);
  5573. ESTAT_ADD(dma_write_prioq_full);
  5574. ESTAT_ADD(rxbds_empty);
  5575. ESTAT_ADD(rx_discards);
  5576. ESTAT_ADD(rx_errors);
  5577. ESTAT_ADD(rx_threshold_hit);
  5578. ESTAT_ADD(dma_readq_full);
  5579. ESTAT_ADD(dma_read_prioq_full);
  5580. ESTAT_ADD(tx_comp_queue_full);
  5581. ESTAT_ADD(ring_set_send_prod_index);
  5582. ESTAT_ADD(ring_status_update);
  5583. ESTAT_ADD(nic_irqs);
  5584. ESTAT_ADD(nic_avoided_irqs);
  5585. ESTAT_ADD(nic_tx_threshold_hit);
  5586. return estats;
  5587. }
  5588. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  5589. {
  5590. struct tg3 *tp = netdev_priv(dev);
  5591. struct net_device_stats *stats = &tp->net_stats;
  5592. struct net_device_stats *old_stats = &tp->net_stats_prev;
  5593. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  5594. if (!hw_stats)
  5595. return old_stats;
  5596. stats->rx_packets = old_stats->rx_packets +
  5597. get_stat64(&hw_stats->rx_ucast_packets) +
  5598. get_stat64(&hw_stats->rx_mcast_packets) +
  5599. get_stat64(&hw_stats->rx_bcast_packets);
  5600. stats->tx_packets = old_stats->tx_packets +
  5601. get_stat64(&hw_stats->tx_ucast_packets) +
  5602. get_stat64(&hw_stats->tx_mcast_packets) +
  5603. get_stat64(&hw_stats->tx_bcast_packets);
  5604. stats->rx_bytes = old_stats->rx_bytes +
  5605. get_stat64(&hw_stats->rx_octets);
  5606. stats->tx_bytes = old_stats->tx_bytes +
  5607. get_stat64(&hw_stats->tx_octets);
  5608. stats->rx_errors = old_stats->rx_errors +
  5609. get_stat64(&hw_stats->rx_errors) +
  5610. get_stat64(&hw_stats->rx_discards);
  5611. stats->tx_errors = old_stats->tx_errors +
  5612. get_stat64(&hw_stats->tx_errors) +
  5613. get_stat64(&hw_stats->tx_mac_errors) +
  5614. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  5615. get_stat64(&hw_stats->tx_discards);
  5616. stats->multicast = old_stats->multicast +
  5617. get_stat64(&hw_stats->rx_mcast_packets);
  5618. stats->collisions = old_stats->collisions +
  5619. get_stat64(&hw_stats->tx_collisions);
  5620. stats->rx_length_errors = old_stats->rx_length_errors +
  5621. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  5622. get_stat64(&hw_stats->rx_undersize_packets);
  5623. stats->rx_over_errors = old_stats->rx_over_errors +
  5624. get_stat64(&hw_stats->rxbds_empty);
  5625. stats->rx_frame_errors = old_stats->rx_frame_errors +
  5626. get_stat64(&hw_stats->rx_align_errors);
  5627. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  5628. get_stat64(&hw_stats->tx_discards);
  5629. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  5630. get_stat64(&hw_stats->tx_carrier_sense_errors);
  5631. stats->rx_crc_errors = old_stats->rx_crc_errors +
  5632. calc_crc_errors(tp);
  5633. return stats;
  5634. }
  5635. static inline u32 calc_crc(unsigned char *buf, int len)
  5636. {
  5637. u32 reg;
  5638. u32 tmp;
  5639. int j, k;
  5640. reg = 0xffffffff;
  5641. for (j = 0; j < len; j++) {
  5642. reg ^= buf[j];
  5643. for (k = 0; k < 8; k++) {
  5644. tmp = reg & 0x01;
  5645. reg >>= 1;
  5646. if (tmp) {
  5647. reg ^= 0xedb88320;
  5648. }
  5649. }
  5650. }
  5651. return ~reg;
  5652. }
  5653. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  5654. {
  5655. /* accept or reject all multicast frames */
  5656. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  5657. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  5658. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  5659. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  5660. }
  5661. static void __tg3_set_rx_mode(struct net_device *dev)
  5662. {
  5663. struct tg3 *tp = netdev_priv(dev);
  5664. u32 rx_mode;
  5665. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  5666. RX_MODE_KEEP_VLAN_TAG);
  5667. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  5668. * flag clear.
  5669. */
  5670. #if TG3_VLAN_TAG_USED
  5671. if (!tp->vlgrp &&
  5672. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  5673. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  5674. #else
  5675. /* By definition, VLAN is disabled always in this
  5676. * case.
  5677. */
  5678. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  5679. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  5680. #endif
  5681. if (dev->flags & IFF_PROMISC) {
  5682. /* Promiscuous mode. */
  5683. rx_mode |= RX_MODE_PROMISC;
  5684. } else if (dev->flags & IFF_ALLMULTI) {
  5685. /* Accept all multicast. */
  5686. tg3_set_multi (tp, 1);
  5687. } else if (dev->mc_count < 1) {
  5688. /* Reject all multicast. */
  5689. tg3_set_multi (tp, 0);
  5690. } else {
  5691. /* Accept one or more multicast(s). */
  5692. struct dev_mc_list *mclist;
  5693. unsigned int i;
  5694. u32 mc_filter[4] = { 0, };
  5695. u32 regidx;
  5696. u32 bit;
  5697. u32 crc;
  5698. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  5699. i++, mclist = mclist->next) {
  5700. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  5701. bit = ~crc & 0x7f;
  5702. regidx = (bit & 0x60) >> 5;
  5703. bit &= 0x1f;
  5704. mc_filter[regidx] |= (1 << bit);
  5705. }
  5706. tw32(MAC_HASH_REG_0, mc_filter[0]);
  5707. tw32(MAC_HASH_REG_1, mc_filter[1]);
  5708. tw32(MAC_HASH_REG_2, mc_filter[2]);
  5709. tw32(MAC_HASH_REG_3, mc_filter[3]);
  5710. }
  5711. if (rx_mode != tp->rx_mode) {
  5712. tp->rx_mode = rx_mode;
  5713. tw32_f(MAC_RX_MODE, rx_mode);
  5714. udelay(10);
  5715. }
  5716. }
  5717. static void tg3_set_rx_mode(struct net_device *dev)
  5718. {
  5719. struct tg3 *tp = netdev_priv(dev);
  5720. spin_lock_irq(&tp->lock);
  5721. spin_lock(&tp->tx_lock);
  5722. __tg3_set_rx_mode(dev);
  5723. spin_unlock(&tp->tx_lock);
  5724. spin_unlock_irq(&tp->lock);
  5725. }
  5726. #define TG3_REGDUMP_LEN (32 * 1024)
  5727. static int tg3_get_regs_len(struct net_device *dev)
  5728. {
  5729. return TG3_REGDUMP_LEN;
  5730. }
  5731. static void tg3_get_regs(struct net_device *dev,
  5732. struct ethtool_regs *regs, void *_p)
  5733. {
  5734. u32 *p = _p;
  5735. struct tg3 *tp = netdev_priv(dev);
  5736. u8 *orig_p = _p;
  5737. int i;
  5738. regs->version = 0;
  5739. memset(p, 0, TG3_REGDUMP_LEN);
  5740. spin_lock_irq(&tp->lock);
  5741. spin_lock(&tp->tx_lock);
  5742. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  5743. #define GET_REG32_LOOP(base,len) \
  5744. do { p = (u32 *)(orig_p + (base)); \
  5745. for (i = 0; i < len; i += 4) \
  5746. __GET_REG32((base) + i); \
  5747. } while (0)
  5748. #define GET_REG32_1(reg) \
  5749. do { p = (u32 *)(orig_p + (reg)); \
  5750. __GET_REG32((reg)); \
  5751. } while (0)
  5752. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  5753. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  5754. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  5755. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  5756. GET_REG32_1(SNDDATAC_MODE);
  5757. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  5758. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  5759. GET_REG32_1(SNDBDC_MODE);
  5760. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  5761. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  5762. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  5763. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  5764. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  5765. GET_REG32_1(RCVDCC_MODE);
  5766. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  5767. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  5768. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  5769. GET_REG32_1(MBFREE_MODE);
  5770. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  5771. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  5772. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  5773. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  5774. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  5775. GET_REG32_LOOP(RX_CPU_BASE, 0x280);
  5776. GET_REG32_LOOP(TX_CPU_BASE, 0x280);
  5777. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  5778. GET_REG32_LOOP(FTQ_RESET, 0x120);
  5779. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  5780. GET_REG32_1(DMAC_MODE);
  5781. GET_REG32_LOOP(GRC_MODE, 0x4c);
  5782. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5783. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  5784. #undef __GET_REG32
  5785. #undef GET_REG32_LOOP
  5786. #undef GET_REG32_1
  5787. spin_unlock(&tp->tx_lock);
  5788. spin_unlock_irq(&tp->lock);
  5789. }
  5790. static int tg3_get_eeprom_len(struct net_device *dev)
  5791. {
  5792. struct tg3 *tp = netdev_priv(dev);
  5793. return tp->nvram_size;
  5794. }
  5795. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val);
  5796. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  5797. {
  5798. struct tg3 *tp = netdev_priv(dev);
  5799. int ret;
  5800. u8 *pd;
  5801. u32 i, offset, len, val, b_offset, b_count;
  5802. offset = eeprom->offset;
  5803. len = eeprom->len;
  5804. eeprom->len = 0;
  5805. eeprom->magic = TG3_EEPROM_MAGIC;
  5806. if (offset & 3) {
  5807. /* adjustments to start on required 4 byte boundary */
  5808. b_offset = offset & 3;
  5809. b_count = 4 - b_offset;
  5810. if (b_count > len) {
  5811. /* i.e. offset=1 len=2 */
  5812. b_count = len;
  5813. }
  5814. ret = tg3_nvram_read(tp, offset-b_offset, &val);
  5815. if (ret)
  5816. return ret;
  5817. val = cpu_to_le32(val);
  5818. memcpy(data, ((char*)&val) + b_offset, b_count);
  5819. len -= b_count;
  5820. offset += b_count;
  5821. eeprom->len += b_count;
  5822. }
  5823. /* read bytes upto the last 4 byte boundary */
  5824. pd = &data[eeprom->len];
  5825. for (i = 0; i < (len - (len & 3)); i += 4) {
  5826. ret = tg3_nvram_read(tp, offset + i, &val);
  5827. if (ret) {
  5828. eeprom->len += i;
  5829. return ret;
  5830. }
  5831. val = cpu_to_le32(val);
  5832. memcpy(pd + i, &val, 4);
  5833. }
  5834. eeprom->len += i;
  5835. if (len & 3) {
  5836. /* read last bytes not ending on 4 byte boundary */
  5837. pd = &data[eeprom->len];
  5838. b_count = len & 3;
  5839. b_offset = offset + len - b_count;
  5840. ret = tg3_nvram_read(tp, b_offset, &val);
  5841. if (ret)
  5842. return ret;
  5843. val = cpu_to_le32(val);
  5844. memcpy(pd, ((char*)&val), b_count);
  5845. eeprom->len += b_count;
  5846. }
  5847. return 0;
  5848. }
  5849. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  5850. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  5851. {
  5852. struct tg3 *tp = netdev_priv(dev);
  5853. int ret;
  5854. u32 offset, len, b_offset, odd_len, start, end;
  5855. u8 *buf;
  5856. if (eeprom->magic != TG3_EEPROM_MAGIC)
  5857. return -EINVAL;
  5858. offset = eeprom->offset;
  5859. len = eeprom->len;
  5860. if ((b_offset = (offset & 3))) {
  5861. /* adjustments to start on required 4 byte boundary */
  5862. ret = tg3_nvram_read(tp, offset-b_offset, &start);
  5863. if (ret)
  5864. return ret;
  5865. start = cpu_to_le32(start);
  5866. len += b_offset;
  5867. offset &= ~3;
  5868. if (len < 4)
  5869. len = 4;
  5870. }
  5871. odd_len = 0;
  5872. if (len & 3) {
  5873. /* adjustments to end on required 4 byte boundary */
  5874. odd_len = 1;
  5875. len = (len + 3) & ~3;
  5876. ret = tg3_nvram_read(tp, offset+len-4, &end);
  5877. if (ret)
  5878. return ret;
  5879. end = cpu_to_le32(end);
  5880. }
  5881. buf = data;
  5882. if (b_offset || odd_len) {
  5883. buf = kmalloc(len, GFP_KERNEL);
  5884. if (buf == 0)
  5885. return -ENOMEM;
  5886. if (b_offset)
  5887. memcpy(buf, &start, 4);
  5888. if (odd_len)
  5889. memcpy(buf+len-4, &end, 4);
  5890. memcpy(buf + b_offset, data, eeprom->len);
  5891. }
  5892. ret = tg3_nvram_write_block(tp, offset, len, buf);
  5893. if (buf != data)
  5894. kfree(buf);
  5895. return ret;
  5896. }
  5897. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  5898. {
  5899. struct tg3 *tp = netdev_priv(dev);
  5900. cmd->supported = (SUPPORTED_Autoneg);
  5901. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  5902. cmd->supported |= (SUPPORTED_1000baseT_Half |
  5903. SUPPORTED_1000baseT_Full);
  5904. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES))
  5905. cmd->supported |= (SUPPORTED_100baseT_Half |
  5906. SUPPORTED_100baseT_Full |
  5907. SUPPORTED_10baseT_Half |
  5908. SUPPORTED_10baseT_Full |
  5909. SUPPORTED_MII);
  5910. else
  5911. cmd->supported |= SUPPORTED_FIBRE;
  5912. cmd->advertising = tp->link_config.advertising;
  5913. if (netif_running(dev)) {
  5914. cmd->speed = tp->link_config.active_speed;
  5915. cmd->duplex = tp->link_config.active_duplex;
  5916. }
  5917. cmd->port = 0;
  5918. cmd->phy_address = PHY_ADDR;
  5919. cmd->transceiver = 0;
  5920. cmd->autoneg = tp->link_config.autoneg;
  5921. cmd->maxtxpkt = 0;
  5922. cmd->maxrxpkt = 0;
  5923. return 0;
  5924. }
  5925. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  5926. {
  5927. struct tg3 *tp = netdev_priv(dev);
  5928. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5929. /* These are the only valid advertisement bits allowed. */
  5930. if (cmd->autoneg == AUTONEG_ENABLE &&
  5931. (cmd->advertising & ~(ADVERTISED_1000baseT_Half |
  5932. ADVERTISED_1000baseT_Full |
  5933. ADVERTISED_Autoneg |
  5934. ADVERTISED_FIBRE)))
  5935. return -EINVAL;
  5936. }
  5937. spin_lock_irq(&tp->lock);
  5938. spin_lock(&tp->tx_lock);
  5939. tp->link_config.autoneg = cmd->autoneg;
  5940. if (cmd->autoneg == AUTONEG_ENABLE) {
  5941. tp->link_config.advertising = cmd->advertising;
  5942. tp->link_config.speed = SPEED_INVALID;
  5943. tp->link_config.duplex = DUPLEX_INVALID;
  5944. } else {
  5945. tp->link_config.advertising = 0;
  5946. tp->link_config.speed = cmd->speed;
  5947. tp->link_config.duplex = cmd->duplex;
  5948. }
  5949. if (netif_running(dev))
  5950. tg3_setup_phy(tp, 1);
  5951. spin_unlock(&tp->tx_lock);
  5952. spin_unlock_irq(&tp->lock);
  5953. return 0;
  5954. }
  5955. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  5956. {
  5957. struct tg3 *tp = netdev_priv(dev);
  5958. strcpy(info->driver, DRV_MODULE_NAME);
  5959. strcpy(info->version, DRV_MODULE_VERSION);
  5960. strcpy(info->bus_info, pci_name(tp->pdev));
  5961. }
  5962. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  5963. {
  5964. struct tg3 *tp = netdev_priv(dev);
  5965. wol->supported = WAKE_MAGIC;
  5966. wol->wolopts = 0;
  5967. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)
  5968. wol->wolopts = WAKE_MAGIC;
  5969. memset(&wol->sopass, 0, sizeof(wol->sopass));
  5970. }
  5971. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  5972. {
  5973. struct tg3 *tp = netdev_priv(dev);
  5974. if (wol->wolopts & ~WAKE_MAGIC)
  5975. return -EINVAL;
  5976. if ((wol->wolopts & WAKE_MAGIC) &&
  5977. tp->tg3_flags2 & TG3_FLG2_PHY_SERDES &&
  5978. !(tp->tg3_flags & TG3_FLAG_SERDES_WOL_CAP))
  5979. return -EINVAL;
  5980. spin_lock_irq(&tp->lock);
  5981. if (wol->wolopts & WAKE_MAGIC)
  5982. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  5983. else
  5984. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  5985. spin_unlock_irq(&tp->lock);
  5986. return 0;
  5987. }
  5988. static u32 tg3_get_msglevel(struct net_device *dev)
  5989. {
  5990. struct tg3 *tp = netdev_priv(dev);
  5991. return tp->msg_enable;
  5992. }
  5993. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  5994. {
  5995. struct tg3 *tp = netdev_priv(dev);
  5996. tp->msg_enable = value;
  5997. }
  5998. #if TG3_TSO_SUPPORT != 0
  5999. static int tg3_set_tso(struct net_device *dev, u32 value)
  6000. {
  6001. struct tg3 *tp = netdev_priv(dev);
  6002. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6003. if (value)
  6004. return -EINVAL;
  6005. return 0;
  6006. }
  6007. return ethtool_op_set_tso(dev, value);
  6008. }
  6009. #endif
  6010. static int tg3_nway_reset(struct net_device *dev)
  6011. {
  6012. struct tg3 *tp = netdev_priv(dev);
  6013. u32 bmcr;
  6014. int r;
  6015. if (!netif_running(dev))
  6016. return -EAGAIN;
  6017. spin_lock_irq(&tp->lock);
  6018. r = -EINVAL;
  6019. tg3_readphy(tp, MII_BMCR, &bmcr);
  6020. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  6021. (bmcr & BMCR_ANENABLE)) {
  6022. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART);
  6023. r = 0;
  6024. }
  6025. spin_unlock_irq(&tp->lock);
  6026. return r;
  6027. }
  6028. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  6029. {
  6030. struct tg3 *tp = netdev_priv(dev);
  6031. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  6032. ering->rx_mini_max_pending = 0;
  6033. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  6034. ering->rx_pending = tp->rx_pending;
  6035. ering->rx_mini_pending = 0;
  6036. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  6037. ering->tx_pending = tp->tx_pending;
  6038. }
  6039. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  6040. {
  6041. struct tg3 *tp = netdev_priv(dev);
  6042. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  6043. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  6044. (ering->tx_pending > TG3_TX_RING_SIZE - 1))
  6045. return -EINVAL;
  6046. if (netif_running(dev))
  6047. tg3_netif_stop(tp);
  6048. spin_lock_irq(&tp->lock);
  6049. spin_lock(&tp->tx_lock);
  6050. tp->rx_pending = ering->rx_pending;
  6051. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  6052. tp->rx_pending > 63)
  6053. tp->rx_pending = 63;
  6054. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  6055. tp->tx_pending = ering->tx_pending;
  6056. if (netif_running(dev)) {
  6057. tg3_halt(tp, 1);
  6058. tg3_init_hw(tp);
  6059. tg3_netif_start(tp);
  6060. }
  6061. spin_unlock(&tp->tx_lock);
  6062. spin_unlock_irq(&tp->lock);
  6063. return 0;
  6064. }
  6065. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  6066. {
  6067. struct tg3 *tp = netdev_priv(dev);
  6068. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  6069. epause->rx_pause = (tp->tg3_flags & TG3_FLAG_RX_PAUSE) != 0;
  6070. epause->tx_pause = (tp->tg3_flags & TG3_FLAG_TX_PAUSE) != 0;
  6071. }
  6072. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  6073. {
  6074. struct tg3 *tp = netdev_priv(dev);
  6075. if (netif_running(dev))
  6076. tg3_netif_stop(tp);
  6077. spin_lock_irq(&tp->lock);
  6078. spin_lock(&tp->tx_lock);
  6079. if (epause->autoneg)
  6080. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  6081. else
  6082. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  6083. if (epause->rx_pause)
  6084. tp->tg3_flags |= TG3_FLAG_RX_PAUSE;
  6085. else
  6086. tp->tg3_flags &= ~TG3_FLAG_RX_PAUSE;
  6087. if (epause->tx_pause)
  6088. tp->tg3_flags |= TG3_FLAG_TX_PAUSE;
  6089. else
  6090. tp->tg3_flags &= ~TG3_FLAG_TX_PAUSE;
  6091. if (netif_running(dev)) {
  6092. tg3_halt(tp, 1);
  6093. tg3_init_hw(tp);
  6094. tg3_netif_start(tp);
  6095. }
  6096. spin_unlock(&tp->tx_lock);
  6097. spin_unlock_irq(&tp->lock);
  6098. return 0;
  6099. }
  6100. static u32 tg3_get_rx_csum(struct net_device *dev)
  6101. {
  6102. struct tg3 *tp = netdev_priv(dev);
  6103. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  6104. }
  6105. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  6106. {
  6107. struct tg3 *tp = netdev_priv(dev);
  6108. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  6109. if (data != 0)
  6110. return -EINVAL;
  6111. return 0;
  6112. }
  6113. spin_lock_irq(&tp->lock);
  6114. if (data)
  6115. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  6116. else
  6117. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  6118. spin_unlock_irq(&tp->lock);
  6119. return 0;
  6120. }
  6121. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  6122. {
  6123. struct tg3 *tp = netdev_priv(dev);
  6124. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  6125. if (data != 0)
  6126. return -EINVAL;
  6127. return 0;
  6128. }
  6129. if (data)
  6130. dev->features |= NETIF_F_IP_CSUM;
  6131. else
  6132. dev->features &= ~NETIF_F_IP_CSUM;
  6133. return 0;
  6134. }
  6135. static int tg3_get_stats_count (struct net_device *dev)
  6136. {
  6137. return TG3_NUM_STATS;
  6138. }
  6139. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  6140. {
  6141. switch (stringset) {
  6142. case ETH_SS_STATS:
  6143. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  6144. break;
  6145. default:
  6146. WARN_ON(1); /* we need a WARN() */
  6147. break;
  6148. }
  6149. }
  6150. static void tg3_get_ethtool_stats (struct net_device *dev,
  6151. struct ethtool_stats *estats, u64 *tmp_stats)
  6152. {
  6153. struct tg3 *tp = netdev_priv(dev);
  6154. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  6155. }
  6156. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  6157. {
  6158. struct mii_ioctl_data *data = if_mii(ifr);
  6159. struct tg3 *tp = netdev_priv(dev);
  6160. int err;
  6161. switch(cmd) {
  6162. case SIOCGMIIPHY:
  6163. data->phy_id = PHY_ADDR;
  6164. /* fallthru */
  6165. case SIOCGMIIREG: {
  6166. u32 mii_regval;
  6167. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  6168. break; /* We have no PHY */
  6169. spin_lock_irq(&tp->lock);
  6170. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  6171. spin_unlock_irq(&tp->lock);
  6172. data->val_out = mii_regval;
  6173. return err;
  6174. }
  6175. case SIOCSMIIREG:
  6176. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  6177. break; /* We have no PHY */
  6178. if (!capable(CAP_NET_ADMIN))
  6179. return -EPERM;
  6180. spin_lock_irq(&tp->lock);
  6181. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  6182. spin_unlock_irq(&tp->lock);
  6183. return err;
  6184. default:
  6185. /* do nothing */
  6186. break;
  6187. }
  6188. return -EOPNOTSUPP;
  6189. }
  6190. #if TG3_VLAN_TAG_USED
  6191. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  6192. {
  6193. struct tg3 *tp = netdev_priv(dev);
  6194. spin_lock_irq(&tp->lock);
  6195. spin_lock(&tp->tx_lock);
  6196. tp->vlgrp = grp;
  6197. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  6198. __tg3_set_rx_mode(dev);
  6199. spin_unlock(&tp->tx_lock);
  6200. spin_unlock_irq(&tp->lock);
  6201. }
  6202. static void tg3_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  6203. {
  6204. struct tg3 *tp = netdev_priv(dev);
  6205. spin_lock_irq(&tp->lock);
  6206. spin_lock(&tp->tx_lock);
  6207. if (tp->vlgrp)
  6208. tp->vlgrp->vlan_devices[vid] = NULL;
  6209. spin_unlock(&tp->tx_lock);
  6210. spin_unlock_irq(&tp->lock);
  6211. }
  6212. #endif
  6213. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  6214. {
  6215. struct tg3 *tp = netdev_priv(dev);
  6216. memcpy(ec, &tp->coal, sizeof(*ec));
  6217. return 0;
  6218. }
  6219. static struct ethtool_ops tg3_ethtool_ops = {
  6220. .get_settings = tg3_get_settings,
  6221. .set_settings = tg3_set_settings,
  6222. .get_drvinfo = tg3_get_drvinfo,
  6223. .get_regs_len = tg3_get_regs_len,
  6224. .get_regs = tg3_get_regs,
  6225. .get_wol = tg3_get_wol,
  6226. .set_wol = tg3_set_wol,
  6227. .get_msglevel = tg3_get_msglevel,
  6228. .set_msglevel = tg3_set_msglevel,
  6229. .nway_reset = tg3_nway_reset,
  6230. .get_link = ethtool_op_get_link,
  6231. .get_eeprom_len = tg3_get_eeprom_len,
  6232. .get_eeprom = tg3_get_eeprom,
  6233. .set_eeprom = tg3_set_eeprom,
  6234. .get_ringparam = tg3_get_ringparam,
  6235. .set_ringparam = tg3_set_ringparam,
  6236. .get_pauseparam = tg3_get_pauseparam,
  6237. .set_pauseparam = tg3_set_pauseparam,
  6238. .get_rx_csum = tg3_get_rx_csum,
  6239. .set_rx_csum = tg3_set_rx_csum,
  6240. .get_tx_csum = ethtool_op_get_tx_csum,
  6241. .set_tx_csum = tg3_set_tx_csum,
  6242. .get_sg = ethtool_op_get_sg,
  6243. .set_sg = ethtool_op_set_sg,
  6244. #if TG3_TSO_SUPPORT != 0
  6245. .get_tso = ethtool_op_get_tso,
  6246. .set_tso = tg3_set_tso,
  6247. #endif
  6248. .get_strings = tg3_get_strings,
  6249. .get_stats_count = tg3_get_stats_count,
  6250. .get_ethtool_stats = tg3_get_ethtool_stats,
  6251. .get_coalesce = tg3_get_coalesce,
  6252. };
  6253. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  6254. {
  6255. u32 cursize, val;
  6256. tp->nvram_size = EEPROM_CHIP_SIZE;
  6257. if (tg3_nvram_read(tp, 0, &val) != 0)
  6258. return;
  6259. if (swab32(val) != TG3_EEPROM_MAGIC)
  6260. return;
  6261. /*
  6262. * Size the chip by reading offsets at increasing powers of two.
  6263. * When we encounter our validation signature, we know the addressing
  6264. * has wrapped around, and thus have our chip size.
  6265. */
  6266. cursize = 0x800;
  6267. while (cursize < tp->nvram_size) {
  6268. if (tg3_nvram_read(tp, cursize, &val) != 0)
  6269. return;
  6270. if (swab32(val) == TG3_EEPROM_MAGIC)
  6271. break;
  6272. cursize <<= 1;
  6273. }
  6274. tp->nvram_size = cursize;
  6275. }
  6276. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  6277. {
  6278. u32 val;
  6279. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  6280. if (val != 0) {
  6281. tp->nvram_size = (val >> 16) * 1024;
  6282. return;
  6283. }
  6284. }
  6285. tp->nvram_size = 0x20000;
  6286. }
  6287. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  6288. {
  6289. u32 nvcfg1;
  6290. nvcfg1 = tr32(NVRAM_CFG1);
  6291. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  6292. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  6293. }
  6294. else {
  6295. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  6296. tw32(NVRAM_CFG1, nvcfg1);
  6297. }
  6298. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6299. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  6300. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  6301. tp->nvram_jedecnum = JEDEC_ATMEL;
  6302. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  6303. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  6304. break;
  6305. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  6306. tp->nvram_jedecnum = JEDEC_ATMEL;
  6307. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  6308. break;
  6309. case FLASH_VENDOR_ATMEL_EEPROM:
  6310. tp->nvram_jedecnum = JEDEC_ATMEL;
  6311. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  6312. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  6313. break;
  6314. case FLASH_VENDOR_ST:
  6315. tp->nvram_jedecnum = JEDEC_ST;
  6316. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  6317. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  6318. break;
  6319. case FLASH_VENDOR_SAIFUN:
  6320. tp->nvram_jedecnum = JEDEC_SAIFUN;
  6321. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  6322. break;
  6323. case FLASH_VENDOR_SST_SMALL:
  6324. case FLASH_VENDOR_SST_LARGE:
  6325. tp->nvram_jedecnum = JEDEC_SST;
  6326. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  6327. break;
  6328. }
  6329. }
  6330. else {
  6331. tp->nvram_jedecnum = JEDEC_ATMEL;
  6332. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  6333. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  6334. }
  6335. }
  6336. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  6337. {
  6338. u32 nvcfg1;
  6339. nvcfg1 = tr32(NVRAM_CFG1);
  6340. /* NVRAM protection for TPM */
  6341. if (nvcfg1 & (1 << 27))
  6342. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  6343. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  6344. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  6345. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  6346. tp->nvram_jedecnum = JEDEC_ATMEL;
  6347. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  6348. break;
  6349. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  6350. tp->nvram_jedecnum = JEDEC_ATMEL;
  6351. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  6352. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  6353. break;
  6354. case FLASH_5752VENDOR_ST_M45PE10:
  6355. case FLASH_5752VENDOR_ST_M45PE20:
  6356. case FLASH_5752VENDOR_ST_M45PE40:
  6357. tp->nvram_jedecnum = JEDEC_ST;
  6358. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  6359. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  6360. break;
  6361. }
  6362. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  6363. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  6364. case FLASH_5752PAGE_SIZE_256:
  6365. tp->nvram_pagesize = 256;
  6366. break;
  6367. case FLASH_5752PAGE_SIZE_512:
  6368. tp->nvram_pagesize = 512;
  6369. break;
  6370. case FLASH_5752PAGE_SIZE_1K:
  6371. tp->nvram_pagesize = 1024;
  6372. break;
  6373. case FLASH_5752PAGE_SIZE_2K:
  6374. tp->nvram_pagesize = 2048;
  6375. break;
  6376. case FLASH_5752PAGE_SIZE_4K:
  6377. tp->nvram_pagesize = 4096;
  6378. break;
  6379. case FLASH_5752PAGE_SIZE_264:
  6380. tp->nvram_pagesize = 264;
  6381. break;
  6382. }
  6383. }
  6384. else {
  6385. /* For eeprom, set pagesize to maximum eeprom size */
  6386. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  6387. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  6388. tw32(NVRAM_CFG1, nvcfg1);
  6389. }
  6390. }
  6391. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  6392. static void __devinit tg3_nvram_init(struct tg3 *tp)
  6393. {
  6394. int j;
  6395. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X)
  6396. return;
  6397. tw32_f(GRC_EEPROM_ADDR,
  6398. (EEPROM_ADDR_FSM_RESET |
  6399. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  6400. EEPROM_ADDR_CLKPERD_SHIFT)));
  6401. /* XXX schedule_timeout() ... */
  6402. for (j = 0; j < 100; j++)
  6403. udelay(10);
  6404. /* Enable seeprom accesses. */
  6405. tw32_f(GRC_LOCAL_CTRL,
  6406. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  6407. udelay(100);
  6408. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  6409. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  6410. tp->tg3_flags |= TG3_FLAG_NVRAM;
  6411. tg3_enable_nvram_access(tp);
  6412. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6413. tg3_get_5752_nvram_info(tp);
  6414. else
  6415. tg3_get_nvram_info(tp);
  6416. tg3_get_nvram_size(tp);
  6417. tg3_disable_nvram_access(tp);
  6418. } else {
  6419. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  6420. tg3_get_eeprom_size(tp);
  6421. }
  6422. }
  6423. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  6424. u32 offset, u32 *val)
  6425. {
  6426. u32 tmp;
  6427. int i;
  6428. if (offset > EEPROM_ADDR_ADDR_MASK ||
  6429. (offset % 4) != 0)
  6430. return -EINVAL;
  6431. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  6432. EEPROM_ADDR_DEVID_MASK |
  6433. EEPROM_ADDR_READ);
  6434. tw32(GRC_EEPROM_ADDR,
  6435. tmp |
  6436. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  6437. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  6438. EEPROM_ADDR_ADDR_MASK) |
  6439. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  6440. for (i = 0; i < 10000; i++) {
  6441. tmp = tr32(GRC_EEPROM_ADDR);
  6442. if (tmp & EEPROM_ADDR_COMPLETE)
  6443. break;
  6444. udelay(100);
  6445. }
  6446. if (!(tmp & EEPROM_ADDR_COMPLETE))
  6447. return -EBUSY;
  6448. *val = tr32(GRC_EEPROM_DATA);
  6449. return 0;
  6450. }
  6451. #define NVRAM_CMD_TIMEOUT 10000
  6452. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  6453. {
  6454. int i;
  6455. tw32(NVRAM_CMD, nvram_cmd);
  6456. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  6457. udelay(10);
  6458. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  6459. udelay(10);
  6460. break;
  6461. }
  6462. }
  6463. if (i == NVRAM_CMD_TIMEOUT) {
  6464. return -EBUSY;
  6465. }
  6466. return 0;
  6467. }
  6468. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  6469. {
  6470. int ret;
  6471. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X) {
  6472. printk(KERN_ERR PFX "Attempt to do nvram_read on Sun 570X\n");
  6473. return -EINVAL;
  6474. }
  6475. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  6476. return tg3_nvram_read_using_eeprom(tp, offset, val);
  6477. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  6478. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  6479. (tp->nvram_jedecnum == JEDEC_ATMEL)) {
  6480. offset = ((offset / tp->nvram_pagesize) <<
  6481. ATMEL_AT45DB0X1B_PAGE_POS) +
  6482. (offset % tp->nvram_pagesize);
  6483. }
  6484. if (offset > NVRAM_ADDR_MSK)
  6485. return -EINVAL;
  6486. tg3_nvram_lock(tp);
  6487. tg3_enable_nvram_access(tp);
  6488. tw32(NVRAM_ADDR, offset);
  6489. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  6490. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  6491. if (ret == 0)
  6492. *val = swab32(tr32(NVRAM_RDDATA));
  6493. tg3_nvram_unlock(tp);
  6494. tg3_disable_nvram_access(tp);
  6495. return ret;
  6496. }
  6497. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  6498. u32 offset, u32 len, u8 *buf)
  6499. {
  6500. int i, j, rc = 0;
  6501. u32 val;
  6502. for (i = 0; i < len; i += 4) {
  6503. u32 addr, data;
  6504. addr = offset + i;
  6505. memcpy(&data, buf + i, 4);
  6506. tw32(GRC_EEPROM_DATA, cpu_to_le32(data));
  6507. val = tr32(GRC_EEPROM_ADDR);
  6508. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  6509. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  6510. EEPROM_ADDR_READ);
  6511. tw32(GRC_EEPROM_ADDR, val |
  6512. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  6513. (addr & EEPROM_ADDR_ADDR_MASK) |
  6514. EEPROM_ADDR_START |
  6515. EEPROM_ADDR_WRITE);
  6516. for (j = 0; j < 10000; j++) {
  6517. val = tr32(GRC_EEPROM_ADDR);
  6518. if (val & EEPROM_ADDR_COMPLETE)
  6519. break;
  6520. udelay(100);
  6521. }
  6522. if (!(val & EEPROM_ADDR_COMPLETE)) {
  6523. rc = -EBUSY;
  6524. break;
  6525. }
  6526. }
  6527. return rc;
  6528. }
  6529. /* offset and length are dword aligned */
  6530. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  6531. u8 *buf)
  6532. {
  6533. int ret = 0;
  6534. u32 pagesize = tp->nvram_pagesize;
  6535. u32 pagemask = pagesize - 1;
  6536. u32 nvram_cmd;
  6537. u8 *tmp;
  6538. tmp = kmalloc(pagesize, GFP_KERNEL);
  6539. if (tmp == NULL)
  6540. return -ENOMEM;
  6541. while (len) {
  6542. int j;
  6543. u32 phy_addr, page_off, size;
  6544. phy_addr = offset & ~pagemask;
  6545. for (j = 0; j < pagesize; j += 4) {
  6546. if ((ret = tg3_nvram_read(tp, phy_addr + j,
  6547. (u32 *) (tmp + j))))
  6548. break;
  6549. }
  6550. if (ret)
  6551. break;
  6552. page_off = offset & pagemask;
  6553. size = pagesize;
  6554. if (len < size)
  6555. size = len;
  6556. len -= size;
  6557. memcpy(tmp + page_off, buf, size);
  6558. offset = offset + (pagesize - page_off);
  6559. tg3_enable_nvram_access(tp);
  6560. /*
  6561. * Before we can erase the flash page, we need
  6562. * to issue a special "write enable" command.
  6563. */
  6564. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  6565. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  6566. break;
  6567. /* Erase the target page */
  6568. tw32(NVRAM_ADDR, phy_addr);
  6569. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  6570. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  6571. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  6572. break;
  6573. /* Issue another write enable to start the write. */
  6574. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  6575. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  6576. break;
  6577. for (j = 0; j < pagesize; j += 4) {
  6578. u32 data;
  6579. data = *((u32 *) (tmp + j));
  6580. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  6581. tw32(NVRAM_ADDR, phy_addr + j);
  6582. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  6583. NVRAM_CMD_WR;
  6584. if (j == 0)
  6585. nvram_cmd |= NVRAM_CMD_FIRST;
  6586. else if (j == (pagesize - 4))
  6587. nvram_cmd |= NVRAM_CMD_LAST;
  6588. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  6589. break;
  6590. }
  6591. if (ret)
  6592. break;
  6593. }
  6594. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  6595. tg3_nvram_exec_cmd(tp, nvram_cmd);
  6596. kfree(tmp);
  6597. return ret;
  6598. }
  6599. /* offset and length are dword aligned */
  6600. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  6601. u8 *buf)
  6602. {
  6603. int i, ret = 0;
  6604. for (i = 0; i < len; i += 4, offset += 4) {
  6605. u32 data, page_off, phy_addr, nvram_cmd;
  6606. memcpy(&data, buf + i, 4);
  6607. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  6608. page_off = offset % tp->nvram_pagesize;
  6609. if ((tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  6610. (tp->nvram_jedecnum == JEDEC_ATMEL)) {
  6611. phy_addr = ((offset / tp->nvram_pagesize) <<
  6612. ATMEL_AT45DB0X1B_PAGE_POS) + page_off;
  6613. }
  6614. else {
  6615. phy_addr = offset;
  6616. }
  6617. tw32(NVRAM_ADDR, phy_addr);
  6618. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  6619. if ((page_off == 0) || (i == 0))
  6620. nvram_cmd |= NVRAM_CMD_FIRST;
  6621. else if (page_off == (tp->nvram_pagesize - 4))
  6622. nvram_cmd |= NVRAM_CMD_LAST;
  6623. if (i == (len - 4))
  6624. nvram_cmd |= NVRAM_CMD_LAST;
  6625. if ((tp->nvram_jedecnum == JEDEC_ST) &&
  6626. (nvram_cmd & NVRAM_CMD_FIRST)) {
  6627. if ((ret = tg3_nvram_exec_cmd(tp,
  6628. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  6629. NVRAM_CMD_DONE)))
  6630. break;
  6631. }
  6632. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  6633. /* We always do complete word writes to eeprom. */
  6634. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  6635. }
  6636. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  6637. break;
  6638. }
  6639. return ret;
  6640. }
  6641. /* offset and length are dword aligned */
  6642. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  6643. {
  6644. int ret;
  6645. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X) {
  6646. printk(KERN_ERR PFX "Attempt to do nvram_write on Sun 570X\n");
  6647. return -EINVAL;
  6648. }
  6649. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  6650. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  6651. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  6652. udelay(40);
  6653. }
  6654. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  6655. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  6656. }
  6657. else {
  6658. u32 grc_mode;
  6659. tg3_nvram_lock(tp);
  6660. tg3_enable_nvram_access(tp);
  6661. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  6662. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  6663. tw32(NVRAM_WRITE1, 0x406);
  6664. grc_mode = tr32(GRC_MODE);
  6665. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  6666. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  6667. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  6668. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  6669. buf);
  6670. }
  6671. else {
  6672. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  6673. buf);
  6674. }
  6675. grc_mode = tr32(GRC_MODE);
  6676. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  6677. tg3_disable_nvram_access(tp);
  6678. tg3_nvram_unlock(tp);
  6679. }
  6680. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  6681. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6682. udelay(40);
  6683. }
  6684. return ret;
  6685. }
  6686. struct subsys_tbl_ent {
  6687. u16 subsys_vendor, subsys_devid;
  6688. u32 phy_id;
  6689. };
  6690. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  6691. /* Broadcom boards. */
  6692. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  6693. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  6694. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  6695. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  6696. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  6697. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  6698. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  6699. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  6700. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  6701. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  6702. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  6703. /* 3com boards. */
  6704. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  6705. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  6706. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  6707. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  6708. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  6709. /* DELL boards. */
  6710. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  6711. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  6712. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  6713. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  6714. /* Compaq boards. */
  6715. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  6716. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  6717. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  6718. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  6719. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  6720. /* IBM boards. */
  6721. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  6722. };
  6723. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  6724. {
  6725. int i;
  6726. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  6727. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  6728. tp->pdev->subsystem_vendor) &&
  6729. (subsys_id_to_phy_id[i].subsys_devid ==
  6730. tp->pdev->subsystem_device))
  6731. return &subsys_id_to_phy_id[i];
  6732. }
  6733. return NULL;
  6734. }
  6735. /* Since this function may be called in D3-hot power state during
  6736. * tg3_init_one(), only config cycles are allowed.
  6737. */
  6738. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  6739. {
  6740. u32 val;
  6741. /* Make sure register accesses (indirect or otherwise)
  6742. * will function correctly.
  6743. */
  6744. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  6745. tp->misc_host_ctrl);
  6746. tp->phy_id = PHY_ID_INVALID;
  6747. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  6748. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6749. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6750. u32 nic_cfg, led_cfg;
  6751. u32 nic_phy_id, ver, cfg2 = 0, eeprom_phy_id;
  6752. int eeprom_phy_serdes = 0;
  6753. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6754. tp->nic_sram_data_cfg = nic_cfg;
  6755. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  6756. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  6757. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  6758. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  6759. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  6760. (ver > 0) && (ver < 0x100))
  6761. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  6762. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  6763. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  6764. eeprom_phy_serdes = 1;
  6765. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  6766. if (nic_phy_id != 0) {
  6767. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  6768. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  6769. eeprom_phy_id = (id1 >> 16) << 10;
  6770. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  6771. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  6772. } else
  6773. eeprom_phy_id = 0;
  6774. tp->phy_id = eeprom_phy_id;
  6775. if (eeprom_phy_serdes)
  6776. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  6777. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  6778. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  6779. SHASTA_EXT_LED_MODE_MASK);
  6780. else
  6781. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  6782. switch (led_cfg) {
  6783. default:
  6784. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  6785. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  6786. break;
  6787. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  6788. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  6789. break;
  6790. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  6791. tp->led_ctrl = LED_CTRL_MODE_MAC;
  6792. break;
  6793. case SHASTA_EXT_LED_SHARED:
  6794. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  6795. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6796. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  6797. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  6798. LED_CTRL_MODE_PHY_2);
  6799. break;
  6800. case SHASTA_EXT_LED_MAC:
  6801. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  6802. break;
  6803. case SHASTA_EXT_LED_COMBO:
  6804. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  6805. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  6806. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  6807. LED_CTRL_MODE_PHY_2);
  6808. break;
  6809. };
  6810. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  6811. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  6812. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  6813. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  6814. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  6815. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  6816. (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP))
  6817. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  6818. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6819. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  6820. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  6821. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  6822. }
  6823. if (nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL)
  6824. tp->tg3_flags |= TG3_FLAG_SERDES_WOL_CAP;
  6825. if (cfg2 & (1 << 17))
  6826. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  6827. /* serdes signal pre-emphasis in register 0x590 set by */
  6828. /* bootcode if bit 18 is set */
  6829. if (cfg2 & (1 << 18))
  6830. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  6831. }
  6832. }
  6833. static int __devinit tg3_phy_probe(struct tg3 *tp)
  6834. {
  6835. u32 hw_phy_id_1, hw_phy_id_2;
  6836. u32 hw_phy_id, hw_phy_id_masked;
  6837. int err;
  6838. /* Reading the PHY ID register can conflict with ASF
  6839. * firwmare access to the PHY hardware.
  6840. */
  6841. err = 0;
  6842. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6843. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  6844. } else {
  6845. /* Now read the physical PHY_ID from the chip and verify
  6846. * that it is sane. If it doesn't look good, we fall back
  6847. * to either the hard-coded table based PHY_ID and failing
  6848. * that the value found in the eeprom area.
  6849. */
  6850. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  6851. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  6852. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  6853. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  6854. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  6855. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  6856. }
  6857. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  6858. tp->phy_id = hw_phy_id;
  6859. if (hw_phy_id_masked == PHY_ID_BCM8002)
  6860. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  6861. } else {
  6862. if (tp->phy_id != PHY_ID_INVALID) {
  6863. /* Do nothing, phy ID already set up in
  6864. * tg3_get_eeprom_hw_cfg().
  6865. */
  6866. } else {
  6867. struct subsys_tbl_ent *p;
  6868. /* No eeprom signature? Try the hardcoded
  6869. * subsys device table.
  6870. */
  6871. p = lookup_by_subsys(tp);
  6872. if (!p)
  6873. return -ENODEV;
  6874. tp->phy_id = p->phy_id;
  6875. if (!tp->phy_id ||
  6876. tp->phy_id == PHY_ID_BCM8002)
  6877. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  6878. }
  6879. }
  6880. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6881. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  6882. u32 bmsr, adv_reg, tg3_ctrl;
  6883. tg3_readphy(tp, MII_BMSR, &bmsr);
  6884. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  6885. (bmsr & BMSR_LSTATUS))
  6886. goto skip_phy_reset;
  6887. err = tg3_phy_reset(tp);
  6888. if (err)
  6889. return err;
  6890. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  6891. ADVERTISE_100HALF | ADVERTISE_100FULL |
  6892. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  6893. tg3_ctrl = 0;
  6894. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  6895. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  6896. MII_TG3_CTRL_ADV_1000_FULL);
  6897. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  6898. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  6899. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  6900. MII_TG3_CTRL_ENABLE_AS_MASTER);
  6901. }
  6902. if (!tg3_copper_is_advertising_all(tp)) {
  6903. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  6904. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  6905. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  6906. tg3_writephy(tp, MII_BMCR,
  6907. BMCR_ANENABLE | BMCR_ANRESTART);
  6908. }
  6909. tg3_phy_set_wirespeed(tp);
  6910. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  6911. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  6912. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  6913. }
  6914. skip_phy_reset:
  6915. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  6916. err = tg3_init_5401phy_dsp(tp);
  6917. if (err)
  6918. return err;
  6919. }
  6920. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  6921. err = tg3_init_5401phy_dsp(tp);
  6922. }
  6923. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  6924. tp->link_config.advertising =
  6925. (ADVERTISED_1000baseT_Half |
  6926. ADVERTISED_1000baseT_Full |
  6927. ADVERTISED_Autoneg |
  6928. ADVERTISED_FIBRE);
  6929. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  6930. tp->link_config.advertising &=
  6931. ~(ADVERTISED_1000baseT_Half |
  6932. ADVERTISED_1000baseT_Full);
  6933. return err;
  6934. }
  6935. static void __devinit tg3_read_partno(struct tg3 *tp)
  6936. {
  6937. unsigned char vpd_data[256];
  6938. int i;
  6939. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X) {
  6940. /* Sun decided not to put the necessary bits in the
  6941. * NVRAM of their onboard tg3 parts :(
  6942. */
  6943. strcpy(tp->board_part_number, "Sun 570X");
  6944. return;
  6945. }
  6946. for (i = 0; i < 256; i += 4) {
  6947. u32 tmp;
  6948. if (tg3_nvram_read(tp, 0x100 + i, &tmp))
  6949. goto out_not_found;
  6950. vpd_data[i + 0] = ((tmp >> 0) & 0xff);
  6951. vpd_data[i + 1] = ((tmp >> 8) & 0xff);
  6952. vpd_data[i + 2] = ((tmp >> 16) & 0xff);
  6953. vpd_data[i + 3] = ((tmp >> 24) & 0xff);
  6954. }
  6955. /* Now parse and find the part number. */
  6956. for (i = 0; i < 256; ) {
  6957. unsigned char val = vpd_data[i];
  6958. int block_end;
  6959. if (val == 0x82 || val == 0x91) {
  6960. i = (i + 3 +
  6961. (vpd_data[i + 1] +
  6962. (vpd_data[i + 2] << 8)));
  6963. continue;
  6964. }
  6965. if (val != 0x90)
  6966. goto out_not_found;
  6967. block_end = (i + 3 +
  6968. (vpd_data[i + 1] +
  6969. (vpd_data[i + 2] << 8)));
  6970. i += 3;
  6971. while (i < block_end) {
  6972. if (vpd_data[i + 0] == 'P' &&
  6973. vpd_data[i + 1] == 'N') {
  6974. int partno_len = vpd_data[i + 2];
  6975. if (partno_len > 24)
  6976. goto out_not_found;
  6977. memcpy(tp->board_part_number,
  6978. &vpd_data[i + 3],
  6979. partno_len);
  6980. /* Success. */
  6981. return;
  6982. }
  6983. }
  6984. /* Part number not found. */
  6985. goto out_not_found;
  6986. }
  6987. out_not_found:
  6988. strcpy(tp->board_part_number, "none");
  6989. }
  6990. #ifdef CONFIG_SPARC64
  6991. static int __devinit tg3_is_sun_570X(struct tg3 *tp)
  6992. {
  6993. struct pci_dev *pdev = tp->pdev;
  6994. struct pcidev_cookie *pcp = pdev->sysdata;
  6995. if (pcp != NULL) {
  6996. int node = pcp->prom_node;
  6997. u32 venid;
  6998. int err;
  6999. err = prom_getproperty(node, "subsystem-vendor-id",
  7000. (char *) &venid, sizeof(venid));
  7001. if (err == 0 || err == -1)
  7002. return 0;
  7003. if (venid == PCI_VENDOR_ID_SUN)
  7004. return 1;
  7005. }
  7006. return 0;
  7007. }
  7008. #endif
  7009. static int __devinit tg3_get_invariants(struct tg3 *tp)
  7010. {
  7011. static struct pci_device_id write_reorder_chipsets[] = {
  7012. { PCI_DEVICE(PCI_VENDOR_ID_INTEL,
  7013. PCI_DEVICE_ID_INTEL_82801AA_8) },
  7014. { PCI_DEVICE(PCI_VENDOR_ID_INTEL,
  7015. PCI_DEVICE_ID_INTEL_82801AB_8) },
  7016. { PCI_DEVICE(PCI_VENDOR_ID_INTEL,
  7017. PCI_DEVICE_ID_INTEL_82801BA_11) },
  7018. { PCI_DEVICE(PCI_VENDOR_ID_INTEL,
  7019. PCI_DEVICE_ID_INTEL_82801BA_6) },
  7020. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  7021. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  7022. { },
  7023. };
  7024. u32 misc_ctrl_reg;
  7025. u32 cacheline_sz_reg;
  7026. u32 pci_state_reg, grc_misc_cfg;
  7027. u32 val;
  7028. u16 pci_cmd;
  7029. int err;
  7030. #ifdef CONFIG_SPARC64
  7031. if (tg3_is_sun_570X(tp))
  7032. tp->tg3_flags2 |= TG3_FLG2_SUN_570X;
  7033. #endif
  7034. /* If we have an AMD 762 or Intel ICH/ICH0/ICH2 chipset, write
  7035. * reordering to the mailbox registers done by the host
  7036. * controller can cause major troubles. We read back from
  7037. * every mailbox register write to force the writes to be
  7038. * posted to the chip in order.
  7039. */
  7040. if (pci_dev_present(write_reorder_chipsets))
  7041. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  7042. /* Force memory write invalidate off. If we leave it on,
  7043. * then on 5700_BX chips we have to enable a workaround.
  7044. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  7045. * to match the cacheline size. The Broadcom driver have this
  7046. * workaround but turns MWI off all the times so never uses
  7047. * it. This seems to suggest that the workaround is insufficient.
  7048. */
  7049. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7050. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  7051. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7052. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  7053. * has the register indirect write enable bit set before
  7054. * we try to access any of the MMIO registers. It is also
  7055. * critical that the PCI-X hw workaround situation is decided
  7056. * before that as well.
  7057. */
  7058. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  7059. &misc_ctrl_reg);
  7060. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  7061. MISC_HOST_CTRL_CHIPREV_SHIFT);
  7062. /* Wrong chip ID in 5752 A0. This code can be removed later
  7063. * as A0 is not in production.
  7064. */
  7065. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  7066. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  7067. /* Initialize misc host control in PCI block. */
  7068. tp->misc_host_ctrl |= (misc_ctrl_reg &
  7069. MISC_HOST_CTRL_CHIPREV);
  7070. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  7071. tp->misc_host_ctrl);
  7072. pci_read_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  7073. &cacheline_sz_reg);
  7074. tp->pci_cacheline_sz = (cacheline_sz_reg >> 0) & 0xff;
  7075. tp->pci_lat_timer = (cacheline_sz_reg >> 8) & 0xff;
  7076. tp->pci_hdr_type = (cacheline_sz_reg >> 16) & 0xff;
  7077. tp->pci_bist = (cacheline_sz_reg >> 24) & 0xff;
  7078. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  7079. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7080. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  7081. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  7082. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  7083. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  7084. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  7085. tp->tg3_flags2 |= TG3_FLG2_HW_TSO;
  7086. if (pci_find_capability(tp->pdev, PCI_CAP_ID_EXP) != 0)
  7087. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  7088. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  7089. tp->pci_lat_timer < 64) {
  7090. tp->pci_lat_timer = 64;
  7091. cacheline_sz_reg = ((tp->pci_cacheline_sz & 0xff) << 0);
  7092. cacheline_sz_reg |= ((tp->pci_lat_timer & 0xff) << 8);
  7093. cacheline_sz_reg |= ((tp->pci_hdr_type & 0xff) << 16);
  7094. cacheline_sz_reg |= ((tp->pci_bist & 0xff) << 24);
  7095. pci_write_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  7096. cacheline_sz_reg);
  7097. }
  7098. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  7099. &pci_state_reg);
  7100. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0) {
  7101. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  7102. /* If this is a 5700 BX chipset, and we are in PCI-X
  7103. * mode, enable register write workaround.
  7104. *
  7105. * The workaround is to use indirect register accesses
  7106. * for all chip writes not to mailbox registers.
  7107. */
  7108. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  7109. u32 pm_reg;
  7110. u16 pci_cmd;
  7111. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  7112. /* The chip can have it's power management PCI config
  7113. * space registers clobbered due to this bug.
  7114. * So explicitly force the chip into D0 here.
  7115. */
  7116. pci_read_config_dword(tp->pdev, TG3PCI_PM_CTRL_STAT,
  7117. &pm_reg);
  7118. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  7119. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  7120. pci_write_config_dword(tp->pdev, TG3PCI_PM_CTRL_STAT,
  7121. pm_reg);
  7122. /* Also, force SERR#/PERR# in PCI command. */
  7123. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7124. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  7125. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7126. }
  7127. }
  7128. /* Back to back register writes can cause problems on this chip,
  7129. * the workaround is to read back all reg writes except those to
  7130. * mailbox regs. See tg3_write_indirect_reg32().
  7131. *
  7132. * PCI Express 5750_A0 rev chips need this workaround too.
  7133. */
  7134. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  7135. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  7136. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0))
  7137. tp->tg3_flags |= TG3_FLAG_5701_REG_WRITE_BUG;
  7138. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  7139. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  7140. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  7141. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  7142. /* Chip-specific fixup from Broadcom driver */
  7143. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  7144. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  7145. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  7146. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  7147. }
  7148. /* Get eeprom hw config before calling tg3_set_power_state().
  7149. * In particular, the TG3_FLAG_EEPROM_WRITE_PROT flag must be
  7150. * determined before calling tg3_set_power_state() so that
  7151. * we know whether or not to switch out of Vaux power.
  7152. * When the flag is set, it means that GPIO1 is used for eeprom
  7153. * write protect and also implies that it is a LOM where GPIOs
  7154. * are not used to switch power.
  7155. */
  7156. tg3_get_eeprom_hw_cfg(tp);
  7157. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  7158. * GPIO1 driven high will bring 5700's external PHY out of reset.
  7159. * It is also used as eeprom write protect on LOMs.
  7160. */
  7161. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  7162. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  7163. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  7164. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  7165. GRC_LCLCTRL_GPIO_OUTPUT1);
  7166. /* Unused GPIO3 must be driven as output on 5752 because there
  7167. * are no pull-up resistors on unused GPIO pins.
  7168. */
  7169. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7170. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  7171. /* Force the chip into D0. */
  7172. err = tg3_set_power_state(tp, 0);
  7173. if (err) {
  7174. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  7175. pci_name(tp->pdev));
  7176. return err;
  7177. }
  7178. /* 5700 B0 chips do not support checksumming correctly due
  7179. * to hardware bugs.
  7180. */
  7181. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  7182. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  7183. /* Pseudo-header checksum is done by hardware logic and not
  7184. * the offload processers, so make the chip do the pseudo-
  7185. * header checksums on receive. For transmit it is more
  7186. * convenient to do the pseudo-header checksum in software
  7187. * as Linux does that on transmit for us in all cases.
  7188. */
  7189. tp->tg3_flags |= TG3_FLAG_NO_TX_PSEUDO_CSUM;
  7190. tp->tg3_flags &= ~TG3_FLAG_NO_RX_PSEUDO_CSUM;
  7191. /* Derive initial jumbo mode from MTU assigned in
  7192. * ether_setup() via the alloc_etherdev() call
  7193. */
  7194. if (tp->dev->mtu > ETH_DATA_LEN)
  7195. tp->tg3_flags |= TG3_FLAG_JUMBO_ENABLE;
  7196. /* Determine WakeOnLan speed to use. */
  7197. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7198. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  7199. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  7200. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  7201. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  7202. } else {
  7203. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  7204. }
  7205. /* A few boards don't want Ethernet@WireSpeed phy feature */
  7206. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  7207. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  7208. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  7209. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)))
  7210. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  7211. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  7212. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  7213. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  7214. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  7215. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  7216. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  7217. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  7218. tp->coalesce_mode = 0;
  7219. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  7220. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  7221. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  7222. /* Initialize MAC MI mode, polling disabled. */
  7223. tw32_f(MAC_MI_MODE, tp->mi_mode);
  7224. udelay(80);
  7225. /* Initialize data/descriptor byte/word swapping. */
  7226. val = tr32(GRC_MODE);
  7227. val &= GRC_MODE_HOST_STACKUP;
  7228. tw32(GRC_MODE, val | tp->grc_mode);
  7229. tg3_switch_clocks(tp);
  7230. /* Clear this out for sanity. */
  7231. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7232. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  7233. &pci_state_reg);
  7234. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  7235. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  7236. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  7237. if (chiprevid == CHIPREV_ID_5701_A0 ||
  7238. chiprevid == CHIPREV_ID_5701_B0 ||
  7239. chiprevid == CHIPREV_ID_5701_B2 ||
  7240. chiprevid == CHIPREV_ID_5701_B5) {
  7241. void __iomem *sram_base;
  7242. /* Write some dummy words into the SRAM status block
  7243. * area, see if it reads back correctly. If the return
  7244. * value is bad, force enable the PCIX workaround.
  7245. */
  7246. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  7247. writel(0x00000000, sram_base);
  7248. writel(0x00000000, sram_base + 4);
  7249. writel(0xffffffff, sram_base + 4);
  7250. if (readl(sram_base) != 0x00000000)
  7251. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  7252. }
  7253. }
  7254. udelay(50);
  7255. tg3_nvram_init(tp);
  7256. grc_misc_cfg = tr32(GRC_MISC_CFG);
  7257. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  7258. /* Broadcom's driver says that CIOBE multisplit has a bug */
  7259. #if 0
  7260. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7261. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5704CIOBE) {
  7262. tp->tg3_flags |= TG3_FLAG_SPLIT_MODE;
  7263. tp->split_mode_max_reqs = SPLIT_MODE_5704_MAX_REQ;
  7264. }
  7265. #endif
  7266. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7267. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  7268. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  7269. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  7270. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  7271. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  7272. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  7273. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  7274. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  7275. HOSTCC_MODE_CLRTICK_TXBD);
  7276. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  7277. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  7278. tp->misc_host_ctrl);
  7279. }
  7280. /* these are limited to 10/100 only */
  7281. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  7282. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  7283. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7284. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  7285. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  7286. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  7287. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  7288. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  7289. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  7290. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F)))
  7291. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  7292. err = tg3_phy_probe(tp);
  7293. if (err) {
  7294. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  7295. pci_name(tp->pdev), err);
  7296. /* ... but do not return immediately ... */
  7297. }
  7298. tg3_read_partno(tp);
  7299. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  7300. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  7301. } else {
  7302. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  7303. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  7304. else
  7305. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  7306. }
  7307. /* 5700 {AX,BX} chips have a broken status block link
  7308. * change bit implementation, so we must use the
  7309. * status register in those cases.
  7310. */
  7311. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  7312. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  7313. else
  7314. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  7315. /* The led_ctrl is set during tg3_phy_probe, here we might
  7316. * have to force the link status polling mechanism based
  7317. * upon subsystem IDs.
  7318. */
  7319. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  7320. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  7321. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  7322. TG3_FLAG_USE_LINKCHG_REG);
  7323. }
  7324. /* For all SERDES we poll the MAC status register. */
  7325. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7326. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  7327. else
  7328. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  7329. /* 5700 BX chips need to have their TX producer index mailboxes
  7330. * written twice to workaround a bug.
  7331. */
  7332. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX)
  7333. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  7334. else
  7335. tp->tg3_flags &= ~TG3_FLAG_TXD_MBOX_HWBUG;
  7336. /* It seems all chips can get confused if TX buffers
  7337. * straddle the 4GB address boundary in some cases.
  7338. */
  7339. tp->dev->hard_start_xmit = tg3_start_xmit;
  7340. tp->rx_offset = 2;
  7341. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  7342. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  7343. tp->rx_offset = 0;
  7344. /* By default, disable wake-on-lan. User can change this
  7345. * using ETHTOOL_SWOL.
  7346. */
  7347. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7348. return err;
  7349. }
  7350. #ifdef CONFIG_SPARC64
  7351. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  7352. {
  7353. struct net_device *dev = tp->dev;
  7354. struct pci_dev *pdev = tp->pdev;
  7355. struct pcidev_cookie *pcp = pdev->sysdata;
  7356. if (pcp != NULL) {
  7357. int node = pcp->prom_node;
  7358. if (prom_getproplen(node, "local-mac-address") == 6) {
  7359. prom_getproperty(node, "local-mac-address",
  7360. dev->dev_addr, 6);
  7361. return 0;
  7362. }
  7363. }
  7364. return -ENODEV;
  7365. }
  7366. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  7367. {
  7368. struct net_device *dev = tp->dev;
  7369. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  7370. return 0;
  7371. }
  7372. #endif
  7373. static int __devinit tg3_get_device_address(struct tg3 *tp)
  7374. {
  7375. struct net_device *dev = tp->dev;
  7376. u32 hi, lo, mac_offset;
  7377. #ifdef CONFIG_SPARC64
  7378. if (!tg3_get_macaddr_sparc(tp))
  7379. return 0;
  7380. #endif
  7381. mac_offset = 0x7c;
  7382. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7383. !(tp->tg3_flags & TG3_FLG2_SUN_570X)) {
  7384. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  7385. mac_offset = 0xcc;
  7386. if (tg3_nvram_lock(tp))
  7387. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  7388. else
  7389. tg3_nvram_unlock(tp);
  7390. }
  7391. /* First try to get it from MAC address mailbox. */
  7392. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  7393. if ((hi >> 16) == 0x484b) {
  7394. dev->dev_addr[0] = (hi >> 8) & 0xff;
  7395. dev->dev_addr[1] = (hi >> 0) & 0xff;
  7396. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  7397. dev->dev_addr[2] = (lo >> 24) & 0xff;
  7398. dev->dev_addr[3] = (lo >> 16) & 0xff;
  7399. dev->dev_addr[4] = (lo >> 8) & 0xff;
  7400. dev->dev_addr[5] = (lo >> 0) & 0xff;
  7401. }
  7402. /* Next, try NVRAM. */
  7403. else if (!(tp->tg3_flags & TG3_FLG2_SUN_570X) &&
  7404. !tg3_nvram_read(tp, mac_offset + 0, &hi) &&
  7405. !tg3_nvram_read(tp, mac_offset + 4, &lo)) {
  7406. dev->dev_addr[0] = ((hi >> 16) & 0xff);
  7407. dev->dev_addr[1] = ((hi >> 24) & 0xff);
  7408. dev->dev_addr[2] = ((lo >> 0) & 0xff);
  7409. dev->dev_addr[3] = ((lo >> 8) & 0xff);
  7410. dev->dev_addr[4] = ((lo >> 16) & 0xff);
  7411. dev->dev_addr[5] = ((lo >> 24) & 0xff);
  7412. }
  7413. /* Finally just fetch it out of the MAC control regs. */
  7414. else {
  7415. hi = tr32(MAC_ADDR_0_HIGH);
  7416. lo = tr32(MAC_ADDR_0_LOW);
  7417. dev->dev_addr[5] = lo & 0xff;
  7418. dev->dev_addr[4] = (lo >> 8) & 0xff;
  7419. dev->dev_addr[3] = (lo >> 16) & 0xff;
  7420. dev->dev_addr[2] = (lo >> 24) & 0xff;
  7421. dev->dev_addr[1] = hi & 0xff;
  7422. dev->dev_addr[0] = (hi >> 8) & 0xff;
  7423. }
  7424. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  7425. #ifdef CONFIG_SPARC64
  7426. if (!tg3_get_default_macaddr_sparc(tp))
  7427. return 0;
  7428. #endif
  7429. return -EINVAL;
  7430. }
  7431. return 0;
  7432. }
  7433. #define BOUNDARY_SINGLE_CACHELINE 1
  7434. #define BOUNDARY_MULTI_CACHELINE 2
  7435. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  7436. {
  7437. int cacheline_size;
  7438. u8 byte;
  7439. int goal;
  7440. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  7441. if (byte == 0)
  7442. cacheline_size = 1024;
  7443. else
  7444. cacheline_size = (int) byte * 4;
  7445. /* On 5703 and later chips, the boundary bits have no
  7446. * effect.
  7447. */
  7448. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  7449. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  7450. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  7451. goto out;
  7452. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  7453. goal = BOUNDARY_MULTI_CACHELINE;
  7454. #else
  7455. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  7456. goal = BOUNDARY_SINGLE_CACHELINE;
  7457. #else
  7458. goal = 0;
  7459. #endif
  7460. #endif
  7461. if (!goal)
  7462. goto out;
  7463. /* PCI controllers on most RISC systems tend to disconnect
  7464. * when a device tries to burst across a cache-line boundary.
  7465. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  7466. *
  7467. * Unfortunately, for PCI-E there are only limited
  7468. * write-side controls for this, and thus for reads
  7469. * we will still get the disconnects. We'll also waste
  7470. * these PCI cycles for both read and write for chips
  7471. * other than 5700 and 5701 which do not implement the
  7472. * boundary bits.
  7473. */
  7474. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  7475. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  7476. switch (cacheline_size) {
  7477. case 16:
  7478. case 32:
  7479. case 64:
  7480. case 128:
  7481. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  7482. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  7483. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  7484. } else {
  7485. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  7486. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  7487. }
  7488. break;
  7489. case 256:
  7490. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  7491. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  7492. break;
  7493. default:
  7494. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  7495. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  7496. break;
  7497. };
  7498. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  7499. switch (cacheline_size) {
  7500. case 16:
  7501. case 32:
  7502. case 64:
  7503. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  7504. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  7505. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  7506. break;
  7507. }
  7508. /* fallthrough */
  7509. case 128:
  7510. default:
  7511. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  7512. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  7513. break;
  7514. };
  7515. } else {
  7516. switch (cacheline_size) {
  7517. case 16:
  7518. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  7519. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  7520. DMA_RWCTRL_WRITE_BNDRY_16);
  7521. break;
  7522. }
  7523. /* fallthrough */
  7524. case 32:
  7525. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  7526. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  7527. DMA_RWCTRL_WRITE_BNDRY_32);
  7528. break;
  7529. }
  7530. /* fallthrough */
  7531. case 64:
  7532. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  7533. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  7534. DMA_RWCTRL_WRITE_BNDRY_64);
  7535. break;
  7536. }
  7537. /* fallthrough */
  7538. case 128:
  7539. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  7540. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  7541. DMA_RWCTRL_WRITE_BNDRY_128);
  7542. break;
  7543. }
  7544. /* fallthrough */
  7545. case 256:
  7546. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  7547. DMA_RWCTRL_WRITE_BNDRY_256);
  7548. break;
  7549. case 512:
  7550. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  7551. DMA_RWCTRL_WRITE_BNDRY_512);
  7552. break;
  7553. case 1024:
  7554. default:
  7555. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  7556. DMA_RWCTRL_WRITE_BNDRY_1024);
  7557. break;
  7558. };
  7559. }
  7560. out:
  7561. return val;
  7562. }
  7563. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  7564. {
  7565. struct tg3_internal_buffer_desc test_desc;
  7566. u32 sram_dma_descs;
  7567. int i, ret;
  7568. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  7569. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  7570. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  7571. tw32(RDMAC_STATUS, 0);
  7572. tw32(WDMAC_STATUS, 0);
  7573. tw32(BUFMGR_MODE, 0);
  7574. tw32(FTQ_RESET, 0);
  7575. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  7576. test_desc.addr_lo = buf_dma & 0xffffffff;
  7577. test_desc.nic_mbuf = 0x00002100;
  7578. test_desc.len = size;
  7579. /*
  7580. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  7581. * the *second* time the tg3 driver was getting loaded after an
  7582. * initial scan.
  7583. *
  7584. * Broadcom tells me:
  7585. * ...the DMA engine is connected to the GRC block and a DMA
  7586. * reset may affect the GRC block in some unpredictable way...
  7587. * The behavior of resets to individual blocks has not been tested.
  7588. *
  7589. * Broadcom noted the GRC reset will also reset all sub-components.
  7590. */
  7591. if (to_device) {
  7592. test_desc.cqid_sqid = (13 << 8) | 2;
  7593. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  7594. udelay(40);
  7595. } else {
  7596. test_desc.cqid_sqid = (16 << 8) | 7;
  7597. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  7598. udelay(40);
  7599. }
  7600. test_desc.flags = 0x00000005;
  7601. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  7602. u32 val;
  7603. val = *(((u32 *)&test_desc) + i);
  7604. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  7605. sram_dma_descs + (i * sizeof(u32)));
  7606. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  7607. }
  7608. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7609. if (to_device) {
  7610. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  7611. } else {
  7612. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  7613. }
  7614. ret = -ENODEV;
  7615. for (i = 0; i < 40; i++) {
  7616. u32 val;
  7617. if (to_device)
  7618. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  7619. else
  7620. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  7621. if ((val & 0xffff) == sram_dma_descs) {
  7622. ret = 0;
  7623. break;
  7624. }
  7625. udelay(100);
  7626. }
  7627. return ret;
  7628. }
  7629. #define TEST_BUFFER_SIZE 0x400
  7630. static int __devinit tg3_test_dma(struct tg3 *tp)
  7631. {
  7632. dma_addr_t buf_dma;
  7633. u32 *buf, saved_dma_rwctrl;
  7634. int ret;
  7635. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  7636. if (!buf) {
  7637. ret = -ENOMEM;
  7638. goto out_nofree;
  7639. }
  7640. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  7641. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  7642. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  7643. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  7644. /* DMA read watermark not used on PCIE */
  7645. tp->dma_rwctrl |= 0x00180000;
  7646. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  7647. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  7648. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  7649. tp->dma_rwctrl |= 0x003f0000;
  7650. else
  7651. tp->dma_rwctrl |= 0x003f000f;
  7652. } else {
  7653. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  7654. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  7655. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  7656. if (ccval == 0x6 || ccval == 0x7)
  7657. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  7658. /* Set bit 23 to enable PCIX hw bug fix */
  7659. tp->dma_rwctrl |= 0x009f0000;
  7660. } else {
  7661. tp->dma_rwctrl |= 0x001b000f;
  7662. }
  7663. }
  7664. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  7665. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  7666. tp->dma_rwctrl &= 0xfffffff0;
  7667. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7668. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  7669. /* Remove this if it causes problems for some boards. */
  7670. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  7671. /* On 5700/5701 chips, we need to set this bit.
  7672. * Otherwise the chip will issue cacheline transactions
  7673. * to streamable DMA memory with not all the byte
  7674. * enables turned on. This is an error on several
  7675. * RISC PCI controllers, in particular sparc64.
  7676. *
  7677. * On 5703/5704 chips, this bit has been reassigned
  7678. * a different meaning. In particular, it is used
  7679. * on those chips to enable a PCI-X workaround.
  7680. */
  7681. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  7682. }
  7683. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  7684. #if 0
  7685. /* Unneeded, already done by tg3_get_invariants. */
  7686. tg3_switch_clocks(tp);
  7687. #endif
  7688. ret = 0;
  7689. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  7690. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  7691. goto out;
  7692. /* It is best to perform DMA test with maximum write burst size
  7693. * to expose the 5700/5701 write DMA bug.
  7694. */
  7695. saved_dma_rwctrl = tp->dma_rwctrl;
  7696. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  7697. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  7698. while (1) {
  7699. u32 *p = buf, i;
  7700. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  7701. p[i] = i;
  7702. /* Send the buffer to the chip. */
  7703. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  7704. if (ret) {
  7705. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  7706. break;
  7707. }
  7708. #if 0
  7709. /* validate data reached card RAM correctly. */
  7710. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  7711. u32 val;
  7712. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  7713. if (le32_to_cpu(val) != p[i]) {
  7714. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  7715. /* ret = -ENODEV here? */
  7716. }
  7717. p[i] = 0;
  7718. }
  7719. #endif
  7720. /* Now read it back. */
  7721. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  7722. if (ret) {
  7723. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  7724. break;
  7725. }
  7726. /* Verify it. */
  7727. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  7728. if (p[i] == i)
  7729. continue;
  7730. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  7731. DMA_RWCTRL_WRITE_BNDRY_16) {
  7732. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  7733. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  7734. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  7735. break;
  7736. } else {
  7737. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  7738. ret = -ENODEV;
  7739. goto out;
  7740. }
  7741. }
  7742. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  7743. /* Success. */
  7744. ret = 0;
  7745. break;
  7746. }
  7747. }
  7748. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  7749. DMA_RWCTRL_WRITE_BNDRY_16) {
  7750. /* DMA test passed without adjusting DMA boundary,
  7751. * just restore the calculated DMA boundary
  7752. */
  7753. tp->dma_rwctrl = saved_dma_rwctrl;
  7754. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  7755. }
  7756. out:
  7757. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  7758. out_nofree:
  7759. return ret;
  7760. }
  7761. static void __devinit tg3_init_link_config(struct tg3 *tp)
  7762. {
  7763. tp->link_config.advertising =
  7764. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  7765. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  7766. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  7767. ADVERTISED_Autoneg | ADVERTISED_MII);
  7768. tp->link_config.speed = SPEED_INVALID;
  7769. tp->link_config.duplex = DUPLEX_INVALID;
  7770. tp->link_config.autoneg = AUTONEG_ENABLE;
  7771. netif_carrier_off(tp->dev);
  7772. tp->link_config.active_speed = SPEED_INVALID;
  7773. tp->link_config.active_duplex = DUPLEX_INVALID;
  7774. tp->link_config.phy_is_low_power = 0;
  7775. tp->link_config.orig_speed = SPEED_INVALID;
  7776. tp->link_config.orig_duplex = DUPLEX_INVALID;
  7777. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  7778. }
  7779. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  7780. {
  7781. tp->bufmgr_config.mbuf_read_dma_low_water =
  7782. DEFAULT_MB_RDMA_LOW_WATER;
  7783. tp->bufmgr_config.mbuf_mac_rx_low_water =
  7784. DEFAULT_MB_MACRX_LOW_WATER;
  7785. tp->bufmgr_config.mbuf_high_water =
  7786. DEFAULT_MB_HIGH_WATER;
  7787. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  7788. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  7789. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  7790. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  7791. tp->bufmgr_config.mbuf_high_water_jumbo =
  7792. DEFAULT_MB_HIGH_WATER_JUMBO;
  7793. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  7794. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  7795. }
  7796. static char * __devinit tg3_phy_string(struct tg3 *tp)
  7797. {
  7798. switch (tp->phy_id & PHY_ID_MASK) {
  7799. case PHY_ID_BCM5400: return "5400";
  7800. case PHY_ID_BCM5401: return "5401";
  7801. case PHY_ID_BCM5411: return "5411";
  7802. case PHY_ID_BCM5701: return "5701";
  7803. case PHY_ID_BCM5703: return "5703";
  7804. case PHY_ID_BCM5704: return "5704";
  7805. case PHY_ID_BCM5705: return "5705";
  7806. case PHY_ID_BCM5750: return "5750";
  7807. case PHY_ID_BCM5752: return "5752";
  7808. case PHY_ID_BCM8002: return "8002/serdes";
  7809. case 0: return "serdes";
  7810. default: return "unknown";
  7811. };
  7812. }
  7813. static struct pci_dev * __devinit tg3_find_5704_peer(struct tg3 *tp)
  7814. {
  7815. struct pci_dev *peer;
  7816. unsigned int func, devnr = tp->pdev->devfn & ~7;
  7817. for (func = 0; func < 8; func++) {
  7818. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  7819. if (peer && peer != tp->pdev)
  7820. break;
  7821. pci_dev_put(peer);
  7822. }
  7823. if (!peer || peer == tp->pdev)
  7824. BUG();
  7825. /*
  7826. * We don't need to keep the refcount elevated; there's no way
  7827. * to remove one half of this device without removing the other
  7828. */
  7829. pci_dev_put(peer);
  7830. return peer;
  7831. }
  7832. static void __devinit tg3_init_coal(struct tg3 *tp)
  7833. {
  7834. struct ethtool_coalesce *ec = &tp->coal;
  7835. memset(ec, 0, sizeof(*ec));
  7836. ec->cmd = ETHTOOL_GCOALESCE;
  7837. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  7838. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  7839. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  7840. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  7841. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  7842. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  7843. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  7844. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  7845. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  7846. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  7847. HOSTCC_MODE_CLRTICK_TXBD)) {
  7848. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  7849. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  7850. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  7851. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  7852. }
  7853. }
  7854. static int __devinit tg3_init_one(struct pci_dev *pdev,
  7855. const struct pci_device_id *ent)
  7856. {
  7857. static int tg3_version_printed = 0;
  7858. unsigned long tg3reg_base, tg3reg_len;
  7859. struct net_device *dev;
  7860. struct tg3 *tp;
  7861. int i, err, pci_using_dac, pm_cap;
  7862. if (tg3_version_printed++ == 0)
  7863. printk(KERN_INFO "%s", version);
  7864. err = pci_enable_device(pdev);
  7865. if (err) {
  7866. printk(KERN_ERR PFX "Cannot enable PCI device, "
  7867. "aborting.\n");
  7868. return err;
  7869. }
  7870. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  7871. printk(KERN_ERR PFX "Cannot find proper PCI device "
  7872. "base address, aborting.\n");
  7873. err = -ENODEV;
  7874. goto err_out_disable_pdev;
  7875. }
  7876. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  7877. if (err) {
  7878. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  7879. "aborting.\n");
  7880. goto err_out_disable_pdev;
  7881. }
  7882. pci_set_master(pdev);
  7883. /* Find power-management capability. */
  7884. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  7885. if (pm_cap == 0) {
  7886. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  7887. "aborting.\n");
  7888. err = -EIO;
  7889. goto err_out_free_res;
  7890. }
  7891. /* Configure DMA attributes. */
  7892. err = pci_set_dma_mask(pdev, 0xffffffffffffffffULL);
  7893. if (!err) {
  7894. pci_using_dac = 1;
  7895. err = pci_set_consistent_dma_mask(pdev, 0xffffffffffffffffULL);
  7896. if (err < 0) {
  7897. printk(KERN_ERR PFX "Unable to obtain 64 bit DMA "
  7898. "for consistent allocations\n");
  7899. goto err_out_free_res;
  7900. }
  7901. } else {
  7902. err = pci_set_dma_mask(pdev, 0xffffffffULL);
  7903. if (err) {
  7904. printk(KERN_ERR PFX "No usable DMA configuration, "
  7905. "aborting.\n");
  7906. goto err_out_free_res;
  7907. }
  7908. pci_using_dac = 0;
  7909. }
  7910. tg3reg_base = pci_resource_start(pdev, 0);
  7911. tg3reg_len = pci_resource_len(pdev, 0);
  7912. dev = alloc_etherdev(sizeof(*tp));
  7913. if (!dev) {
  7914. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  7915. err = -ENOMEM;
  7916. goto err_out_free_res;
  7917. }
  7918. SET_MODULE_OWNER(dev);
  7919. SET_NETDEV_DEV(dev, &pdev->dev);
  7920. if (pci_using_dac)
  7921. dev->features |= NETIF_F_HIGHDMA;
  7922. dev->features |= NETIF_F_LLTX;
  7923. #if TG3_VLAN_TAG_USED
  7924. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  7925. dev->vlan_rx_register = tg3_vlan_rx_register;
  7926. dev->vlan_rx_kill_vid = tg3_vlan_rx_kill_vid;
  7927. #endif
  7928. tp = netdev_priv(dev);
  7929. tp->pdev = pdev;
  7930. tp->dev = dev;
  7931. tp->pm_cap = pm_cap;
  7932. tp->mac_mode = TG3_DEF_MAC_MODE;
  7933. tp->rx_mode = TG3_DEF_RX_MODE;
  7934. tp->tx_mode = TG3_DEF_TX_MODE;
  7935. tp->mi_mode = MAC_MI_MODE_BASE;
  7936. if (tg3_debug > 0)
  7937. tp->msg_enable = tg3_debug;
  7938. else
  7939. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  7940. /* The word/byte swap controls here control register access byte
  7941. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  7942. * setting below.
  7943. */
  7944. tp->misc_host_ctrl =
  7945. MISC_HOST_CTRL_MASK_PCI_INT |
  7946. MISC_HOST_CTRL_WORD_SWAP |
  7947. MISC_HOST_CTRL_INDIR_ACCESS |
  7948. MISC_HOST_CTRL_PCISTATE_RW;
  7949. /* The NONFRM (non-frame) byte/word swap controls take effect
  7950. * on descriptor entries, anything which isn't packet data.
  7951. *
  7952. * The StrongARM chips on the board (one for tx, one for rx)
  7953. * are running in big-endian mode.
  7954. */
  7955. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  7956. GRC_MODE_WSWAP_NONFRM_DATA);
  7957. #ifdef __BIG_ENDIAN
  7958. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  7959. #endif
  7960. spin_lock_init(&tp->lock);
  7961. spin_lock_init(&tp->tx_lock);
  7962. spin_lock_init(&tp->indirect_lock);
  7963. INIT_WORK(&tp->reset_task, tg3_reset_task, tp);
  7964. tp->regs = ioremap_nocache(tg3reg_base, tg3reg_len);
  7965. if (tp->regs == 0UL) {
  7966. printk(KERN_ERR PFX "Cannot map device registers, "
  7967. "aborting.\n");
  7968. err = -ENOMEM;
  7969. goto err_out_free_dev;
  7970. }
  7971. tg3_init_link_config(tp);
  7972. tg3_init_bufmgr_config(tp);
  7973. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  7974. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  7975. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  7976. dev->open = tg3_open;
  7977. dev->stop = tg3_close;
  7978. dev->get_stats = tg3_get_stats;
  7979. dev->set_multicast_list = tg3_set_rx_mode;
  7980. dev->set_mac_address = tg3_set_mac_addr;
  7981. dev->do_ioctl = tg3_ioctl;
  7982. dev->tx_timeout = tg3_tx_timeout;
  7983. dev->poll = tg3_poll;
  7984. dev->ethtool_ops = &tg3_ethtool_ops;
  7985. dev->weight = 64;
  7986. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  7987. dev->change_mtu = tg3_change_mtu;
  7988. dev->irq = pdev->irq;
  7989. #ifdef CONFIG_NET_POLL_CONTROLLER
  7990. dev->poll_controller = tg3_poll_controller;
  7991. #endif
  7992. err = tg3_get_invariants(tp);
  7993. if (err) {
  7994. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  7995. "aborting.\n");
  7996. goto err_out_iounmap;
  7997. }
  7998. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  7999. tp->bufmgr_config.mbuf_read_dma_low_water =
  8000. DEFAULT_MB_RDMA_LOW_WATER_5705;
  8001. tp->bufmgr_config.mbuf_mac_rx_low_water =
  8002. DEFAULT_MB_MACRX_LOW_WATER_5705;
  8003. tp->bufmgr_config.mbuf_high_water =
  8004. DEFAULT_MB_HIGH_WATER_5705;
  8005. }
  8006. #if TG3_TSO_SUPPORT != 0
  8007. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  8008. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  8009. }
  8010. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8011. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  8012. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  8013. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  8014. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  8015. } else {
  8016. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  8017. }
  8018. /* TSO is off by default, user can enable using ethtool. */
  8019. #if 0
  8020. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)
  8021. dev->features |= NETIF_F_TSO;
  8022. #endif
  8023. #endif
  8024. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  8025. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  8026. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  8027. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  8028. tp->rx_pending = 63;
  8029. }
  8030. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  8031. tp->pdev_peer = tg3_find_5704_peer(tp);
  8032. err = tg3_get_device_address(tp);
  8033. if (err) {
  8034. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  8035. "aborting.\n");
  8036. goto err_out_iounmap;
  8037. }
  8038. /*
  8039. * Reset chip in case UNDI or EFI driver did not shutdown
  8040. * DMA self test will enable WDMAC and we'll see (spurious)
  8041. * pending DMA on the PCI bus at that point.
  8042. */
  8043. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  8044. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  8045. pci_save_state(tp->pdev);
  8046. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  8047. tg3_halt(tp, 1);
  8048. }
  8049. err = tg3_test_dma(tp);
  8050. if (err) {
  8051. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  8052. goto err_out_iounmap;
  8053. }
  8054. /* Tigon3 can do ipv4 only... and some chips have buggy
  8055. * checksumming.
  8056. */
  8057. if ((tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) == 0) {
  8058. dev->features |= NETIF_F_SG | NETIF_F_IP_CSUM;
  8059. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8060. } else
  8061. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8062. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  8063. dev->features &= ~NETIF_F_HIGHDMA;
  8064. /* flow control autonegotiation is default behavior */
  8065. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8066. tg3_init_coal(tp);
  8067. err = register_netdev(dev);
  8068. if (err) {
  8069. printk(KERN_ERR PFX "Cannot register net device, "
  8070. "aborting.\n");
  8071. goto err_out_iounmap;
  8072. }
  8073. pci_set_drvdata(pdev, dev);
  8074. /* Now that we have fully setup the chip, save away a snapshot
  8075. * of the PCI config space. We need to restore this after
  8076. * GRC_MISC_CFG core clock resets and some resume events.
  8077. */
  8078. pci_save_state(tp->pdev);
  8079. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x PHY(%s)] (PCI%s:%s:%s) %sBaseT Ethernet ",
  8080. dev->name,
  8081. tp->board_part_number,
  8082. tp->pci_chip_rev_id,
  8083. tg3_phy_string(tp),
  8084. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ? "X" : ""),
  8085. ((tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED) ?
  8086. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ? "133MHz" : "66MHz") :
  8087. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ? "100MHz" : "33MHz")),
  8088. ((tp->tg3_flags & TG3_FLAG_PCI_32BIT) ? "32-bit" : "64-bit"),
  8089. (tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100" : "10/100/1000");
  8090. for (i = 0; i < 6; i++)
  8091. printk("%2.2x%c", dev->dev_addr[i],
  8092. i == 5 ? '\n' : ':');
  8093. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] "
  8094. "MIirq[%d] ASF[%d] Split[%d] WireSpeed[%d] "
  8095. "TSOcap[%d] \n",
  8096. dev->name,
  8097. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  8098. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  8099. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  8100. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  8101. (tp->tg3_flags & TG3_FLAG_SPLIT_MODE) != 0,
  8102. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0,
  8103. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  8104. printk(KERN_INFO "%s: dma_rwctrl[%08x]\n",
  8105. dev->name, tp->dma_rwctrl);
  8106. return 0;
  8107. err_out_iounmap:
  8108. iounmap(tp->regs);
  8109. err_out_free_dev:
  8110. free_netdev(dev);
  8111. err_out_free_res:
  8112. pci_release_regions(pdev);
  8113. err_out_disable_pdev:
  8114. pci_disable_device(pdev);
  8115. pci_set_drvdata(pdev, NULL);
  8116. return err;
  8117. }
  8118. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  8119. {
  8120. struct net_device *dev = pci_get_drvdata(pdev);
  8121. if (dev) {
  8122. struct tg3 *tp = netdev_priv(dev);
  8123. unregister_netdev(dev);
  8124. iounmap(tp->regs);
  8125. free_netdev(dev);
  8126. pci_release_regions(pdev);
  8127. pci_disable_device(pdev);
  8128. pci_set_drvdata(pdev, NULL);
  8129. }
  8130. }
  8131. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  8132. {
  8133. struct net_device *dev = pci_get_drvdata(pdev);
  8134. struct tg3 *tp = netdev_priv(dev);
  8135. int err;
  8136. if (!netif_running(dev))
  8137. return 0;
  8138. tg3_netif_stop(tp);
  8139. del_timer_sync(&tp->timer);
  8140. spin_lock_irq(&tp->lock);
  8141. spin_lock(&tp->tx_lock);
  8142. tg3_disable_ints(tp);
  8143. spin_unlock(&tp->tx_lock);
  8144. spin_unlock_irq(&tp->lock);
  8145. netif_device_detach(dev);
  8146. spin_lock_irq(&tp->lock);
  8147. spin_lock(&tp->tx_lock);
  8148. tg3_halt(tp, 1);
  8149. spin_unlock(&tp->tx_lock);
  8150. spin_unlock_irq(&tp->lock);
  8151. err = tg3_set_power_state(tp, pci_choose_state(pdev, state));
  8152. if (err) {
  8153. spin_lock_irq(&tp->lock);
  8154. spin_lock(&tp->tx_lock);
  8155. tg3_init_hw(tp);
  8156. tp->timer.expires = jiffies + tp->timer_offset;
  8157. add_timer(&tp->timer);
  8158. netif_device_attach(dev);
  8159. tg3_netif_start(tp);
  8160. spin_unlock(&tp->tx_lock);
  8161. spin_unlock_irq(&tp->lock);
  8162. }
  8163. return err;
  8164. }
  8165. static int tg3_resume(struct pci_dev *pdev)
  8166. {
  8167. struct net_device *dev = pci_get_drvdata(pdev);
  8168. struct tg3 *tp = netdev_priv(dev);
  8169. int err;
  8170. if (!netif_running(dev))
  8171. return 0;
  8172. pci_restore_state(tp->pdev);
  8173. err = tg3_set_power_state(tp, 0);
  8174. if (err)
  8175. return err;
  8176. netif_device_attach(dev);
  8177. spin_lock_irq(&tp->lock);
  8178. spin_lock(&tp->tx_lock);
  8179. tg3_init_hw(tp);
  8180. tp->timer.expires = jiffies + tp->timer_offset;
  8181. add_timer(&tp->timer);
  8182. tg3_enable_ints(tp);
  8183. tg3_netif_start(tp);
  8184. spin_unlock(&tp->tx_lock);
  8185. spin_unlock_irq(&tp->lock);
  8186. return 0;
  8187. }
  8188. static struct pci_driver tg3_driver = {
  8189. .name = DRV_MODULE_NAME,
  8190. .id_table = tg3_pci_tbl,
  8191. .probe = tg3_init_one,
  8192. .remove = __devexit_p(tg3_remove_one),
  8193. .suspend = tg3_suspend,
  8194. .resume = tg3_resume
  8195. };
  8196. static int __init tg3_init(void)
  8197. {
  8198. return pci_module_init(&tg3_driver);
  8199. }
  8200. static void __exit tg3_cleanup(void)
  8201. {
  8202. pci_unregister_driver(&tg3_driver);
  8203. }
  8204. module_init(tg3_init);
  8205. module_exit(tg3_cleanup);