i915_drv.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "intel_drv.h"
  35. #include <linux/console.h>
  36. #include <linux/module.h>
  37. #include "drm_crtc_helper.h"
  38. static int i915_modeset __read_mostly = -1;
  39. module_param_named(modeset, i915_modeset, int, 0400);
  40. MODULE_PARM_DESC(modeset,
  41. "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
  42. "1=on, -1=force vga console preference [default])");
  43. unsigned int i915_fbpercrtc __always_unused = 0;
  44. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  45. int i915_panel_ignore_lid __read_mostly = 0;
  46. module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
  47. MODULE_PARM_DESC(panel_ignore_lid,
  48. "Override lid status (0=autodetect [default], 1=lid open, "
  49. "-1=lid closed)");
  50. unsigned int i915_powersave __read_mostly = 1;
  51. module_param_named(powersave, i915_powersave, int, 0600);
  52. MODULE_PARM_DESC(powersave,
  53. "Enable powersavings, fbc, downclocking, etc. (default: true)");
  54. int i915_semaphores __read_mostly = -1;
  55. module_param_named(semaphores, i915_semaphores, int, 0600);
  56. MODULE_PARM_DESC(semaphores,
  57. "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
  58. int i915_enable_rc6 __read_mostly = -1;
  59. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
  60. MODULE_PARM_DESC(i915_enable_rc6,
  61. "Enable power-saving render C-state 6. "
  62. "Different stages can be selected via bitmask values "
  63. "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
  64. "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
  65. "default: -1 (use per-chip default)");
  66. int i915_enable_fbc __read_mostly = -1;
  67. module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
  68. MODULE_PARM_DESC(i915_enable_fbc,
  69. "Enable frame buffer compression for power savings "
  70. "(default: -1 (use per-chip default))");
  71. unsigned int i915_lvds_downclock __read_mostly = 0;
  72. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  73. MODULE_PARM_DESC(lvds_downclock,
  74. "Use panel (LVDS/eDP) downclocking for power savings "
  75. "(default: false)");
  76. int i915_lvds_channel_mode __read_mostly;
  77. module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
  78. MODULE_PARM_DESC(lvds_channel_mode,
  79. "Specify LVDS channel mode "
  80. "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
  81. int i915_panel_use_ssc __read_mostly = -1;
  82. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  83. MODULE_PARM_DESC(lvds_use_ssc,
  84. "Use Spread Spectrum Clock with panels [LVDS/eDP] "
  85. "(default: auto from VBT)");
  86. int i915_vbt_sdvo_panel_type __read_mostly = -1;
  87. module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
  88. MODULE_PARM_DESC(vbt_sdvo_panel_type,
  89. "Override/Ignore selection of SDVO panel mode in the VBT "
  90. "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
  91. static bool i915_try_reset __read_mostly = true;
  92. module_param_named(reset, i915_try_reset, bool, 0600);
  93. MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
  94. bool i915_enable_hangcheck __read_mostly = true;
  95. module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
  96. MODULE_PARM_DESC(enable_hangcheck,
  97. "Periodically check GPU activity for detecting hangs. "
  98. "WARNING: Disabling this can cause system wide hangs. "
  99. "(default: true)");
  100. int i915_enable_ppgtt __read_mostly = -1;
  101. module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
  102. MODULE_PARM_DESC(i915_enable_ppgtt,
  103. "Enable PPGTT (default: true)");
  104. static struct drm_driver driver;
  105. extern int intel_agp_enabled;
  106. #define INTEL_VGA_DEVICE(id, info) { \
  107. .class = PCI_BASE_CLASS_DISPLAY << 16, \
  108. .class_mask = 0xff0000, \
  109. .vendor = 0x8086, \
  110. .device = id, \
  111. .subvendor = PCI_ANY_ID, \
  112. .subdevice = PCI_ANY_ID, \
  113. .driver_data = (unsigned long) info }
  114. static const struct intel_device_info intel_i830_info = {
  115. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
  116. .has_overlay = 1, .overlay_needs_physical = 1,
  117. };
  118. static const struct intel_device_info intel_845g_info = {
  119. .gen = 2,
  120. .has_overlay = 1, .overlay_needs_physical = 1,
  121. };
  122. static const struct intel_device_info intel_i85x_info = {
  123. .gen = 2, .is_i85x = 1, .is_mobile = 1,
  124. .cursor_needs_physical = 1,
  125. .has_overlay = 1, .overlay_needs_physical = 1,
  126. };
  127. static const struct intel_device_info intel_i865g_info = {
  128. .gen = 2,
  129. .has_overlay = 1, .overlay_needs_physical = 1,
  130. };
  131. static const struct intel_device_info intel_i915g_info = {
  132. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
  133. .has_overlay = 1, .overlay_needs_physical = 1,
  134. };
  135. static const struct intel_device_info intel_i915gm_info = {
  136. .gen = 3, .is_mobile = 1,
  137. .cursor_needs_physical = 1,
  138. .has_overlay = 1, .overlay_needs_physical = 1,
  139. .supports_tv = 1,
  140. };
  141. static const struct intel_device_info intel_i945g_info = {
  142. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
  143. .has_overlay = 1, .overlay_needs_physical = 1,
  144. };
  145. static const struct intel_device_info intel_i945gm_info = {
  146. .gen = 3, .is_i945gm = 1, .is_mobile = 1,
  147. .has_hotplug = 1, .cursor_needs_physical = 1,
  148. .has_overlay = 1, .overlay_needs_physical = 1,
  149. .supports_tv = 1,
  150. };
  151. static const struct intel_device_info intel_i965g_info = {
  152. .gen = 4, .is_broadwater = 1,
  153. .has_hotplug = 1,
  154. .has_overlay = 1,
  155. };
  156. static const struct intel_device_info intel_i965gm_info = {
  157. .gen = 4, .is_crestline = 1,
  158. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  159. .has_overlay = 1,
  160. .supports_tv = 1,
  161. };
  162. static const struct intel_device_info intel_g33_info = {
  163. .gen = 3, .is_g33 = 1,
  164. .need_gfx_hws = 1, .has_hotplug = 1,
  165. .has_overlay = 1,
  166. };
  167. static const struct intel_device_info intel_g45_info = {
  168. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
  169. .has_pipe_cxsr = 1, .has_hotplug = 1,
  170. .has_bsd_ring = 1,
  171. };
  172. static const struct intel_device_info intel_gm45_info = {
  173. .gen = 4, .is_g4x = 1,
  174. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  175. .has_pipe_cxsr = 1, .has_hotplug = 1,
  176. .supports_tv = 1,
  177. .has_bsd_ring = 1,
  178. };
  179. static const struct intel_device_info intel_pineview_info = {
  180. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
  181. .need_gfx_hws = 1, .has_hotplug = 1,
  182. .has_overlay = 1,
  183. };
  184. static const struct intel_device_info intel_ironlake_d_info = {
  185. .gen = 5,
  186. .need_gfx_hws = 1, .has_hotplug = 1,
  187. .has_bsd_ring = 1,
  188. .has_pch_split = 1,
  189. };
  190. static const struct intel_device_info intel_ironlake_m_info = {
  191. .gen = 5, .is_mobile = 1,
  192. .need_gfx_hws = 1, .has_hotplug = 1,
  193. .has_fbc = 1,
  194. .has_bsd_ring = 1,
  195. .has_pch_split = 1,
  196. };
  197. static const struct intel_device_info intel_sandybridge_d_info = {
  198. .gen = 6,
  199. .need_gfx_hws = 1, .has_hotplug = 1,
  200. .has_bsd_ring = 1,
  201. .has_blt_ring = 1,
  202. .has_llc = 1,
  203. .has_pch_split = 1,
  204. };
  205. static const struct intel_device_info intel_sandybridge_m_info = {
  206. .gen = 6, .is_mobile = 1,
  207. .need_gfx_hws = 1, .has_hotplug = 1,
  208. .has_fbc = 1,
  209. .has_bsd_ring = 1,
  210. .has_blt_ring = 1,
  211. .has_llc = 1,
  212. .has_pch_split = 1,
  213. };
  214. static const struct intel_device_info intel_ivybridge_d_info = {
  215. .is_ivybridge = 1, .gen = 7,
  216. .need_gfx_hws = 1, .has_hotplug = 1,
  217. .has_bsd_ring = 1,
  218. .has_blt_ring = 1,
  219. .has_llc = 1,
  220. .has_pch_split = 1,
  221. };
  222. static const struct intel_device_info intel_ivybridge_m_info = {
  223. .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
  224. .need_gfx_hws = 1, .has_hotplug = 1,
  225. .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
  226. .has_bsd_ring = 1,
  227. .has_blt_ring = 1,
  228. .has_llc = 1,
  229. .has_pch_split = 1,
  230. };
  231. static const struct intel_device_info intel_valleyview_m_info = {
  232. .gen = 7, .is_mobile = 1,
  233. .need_gfx_hws = 1, .has_hotplug = 1,
  234. .has_fbc = 0,
  235. .has_bsd_ring = 1,
  236. .has_blt_ring = 1,
  237. .is_valleyview = 1,
  238. };
  239. static const struct intel_device_info intel_valleyview_d_info = {
  240. .gen = 7,
  241. .need_gfx_hws = 1, .has_hotplug = 1,
  242. .has_fbc = 0,
  243. .has_bsd_ring = 1,
  244. .has_blt_ring = 1,
  245. .is_valleyview = 1,
  246. };
  247. static const struct intel_device_info intel_haswell_d_info = {
  248. .is_haswell = 1, .gen = 7,
  249. .need_gfx_hws = 1, .has_hotplug = 1,
  250. .has_bsd_ring = 1,
  251. .has_blt_ring = 1,
  252. .has_llc = 1,
  253. .has_pch_split = 1,
  254. };
  255. static const struct intel_device_info intel_haswell_m_info = {
  256. .is_haswell = 1, .gen = 7, .is_mobile = 1,
  257. .need_gfx_hws = 1, .has_hotplug = 1,
  258. .has_bsd_ring = 1,
  259. .has_blt_ring = 1,
  260. .has_llc = 1,
  261. .has_pch_split = 1,
  262. };
  263. static const struct pci_device_id pciidlist[] = { /* aka */
  264. INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
  265. INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
  266. INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
  267. INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
  268. INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
  269. INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
  270. INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
  271. INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
  272. INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
  273. INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
  274. INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
  275. INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
  276. INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
  277. INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
  278. INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
  279. INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
  280. INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
  281. INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
  282. INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
  283. INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
  284. INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
  285. INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
  286. INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
  287. INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
  288. INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
  289. INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
  290. INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
  291. INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
  292. INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
  293. INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
  294. INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
  295. INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
  296. INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
  297. INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
  298. INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
  299. INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
  300. INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
  301. INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
  302. INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
  303. INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
  304. INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
  305. INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
  306. INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
  307. INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
  308. {0, 0, 0}
  309. };
  310. #if defined(CONFIG_DRM_I915_KMS)
  311. MODULE_DEVICE_TABLE(pci, pciidlist);
  312. #endif
  313. #define INTEL_PCH_DEVICE_ID_MASK 0xff00
  314. #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
  315. #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
  316. #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
  317. #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
  318. void intel_detect_pch(struct drm_device *dev)
  319. {
  320. struct drm_i915_private *dev_priv = dev->dev_private;
  321. struct pci_dev *pch;
  322. /*
  323. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  324. * make graphics device passthrough work easy for VMM, that only
  325. * need to expose ISA bridge to let driver know the real hardware
  326. * underneath. This is a requirement from virtualization team.
  327. */
  328. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  329. if (pch) {
  330. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  331. int id;
  332. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  333. if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
  334. dev_priv->pch_type = PCH_IBX;
  335. dev_priv->num_pch_pll = 2;
  336. DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
  337. } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  338. dev_priv->pch_type = PCH_CPT;
  339. dev_priv->num_pch_pll = 2;
  340. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  341. } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
  342. /* PantherPoint is CPT compatible */
  343. dev_priv->pch_type = PCH_CPT;
  344. dev_priv->num_pch_pll = 2;
  345. DRM_DEBUG_KMS("Found PatherPoint PCH\n");
  346. } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
  347. dev_priv->pch_type = PCH_LPT;
  348. dev_priv->num_pch_pll = 0;
  349. DRM_DEBUG_KMS("Found LynxPoint PCH\n");
  350. }
  351. BUG_ON(dev_priv->num_pch_pll > I915_NUM_PLLS);
  352. }
  353. pci_dev_put(pch);
  354. }
  355. }
  356. bool i915_semaphore_is_enabled(struct drm_device *dev)
  357. {
  358. if (INTEL_INFO(dev)->gen < 6)
  359. return 0;
  360. if (i915_semaphores >= 0)
  361. return i915_semaphores;
  362. #ifdef CONFIG_INTEL_IOMMU
  363. /* Enable semaphores on SNB when IO remapping is off */
  364. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  365. return false;
  366. #endif
  367. return 1;
  368. }
  369. void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  370. {
  371. int count;
  372. count = 0;
  373. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  374. udelay(10);
  375. I915_WRITE_NOTRACE(FORCEWAKE, 1);
  376. POSTING_READ(FORCEWAKE);
  377. count = 0;
  378. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
  379. udelay(10);
  380. }
  381. void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv)
  382. {
  383. int count;
  384. count = 0;
  385. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1))
  386. udelay(10);
  387. I915_WRITE_NOTRACE(FORCEWAKE_MT, _MASKED_BIT_ENABLE(1));
  388. POSTING_READ(FORCEWAKE_MT);
  389. count = 0;
  390. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1) == 0)
  391. udelay(10);
  392. }
  393. /*
  394. * Generally this is called implicitly by the register read function. However,
  395. * if some sequence requires the GT to not power down then this function should
  396. * be called at the beginning of the sequence followed by a call to
  397. * gen6_gt_force_wake_put() at the end of the sequence.
  398. */
  399. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  400. {
  401. unsigned long irqflags;
  402. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  403. if (dev_priv->forcewake_count++ == 0)
  404. dev_priv->display.force_wake_get(dev_priv);
  405. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  406. }
  407. static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
  408. {
  409. u32 gtfifodbg;
  410. gtfifodbg = I915_READ_NOTRACE(GTFIFODBG);
  411. if (WARN(gtfifodbg & GT_FIFO_CPU_ERROR_MASK,
  412. "MMIO read or write has been dropped %x\n", gtfifodbg))
  413. I915_WRITE_NOTRACE(GTFIFODBG, GT_FIFO_CPU_ERROR_MASK);
  414. }
  415. void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  416. {
  417. I915_WRITE_NOTRACE(FORCEWAKE, 0);
  418. /* The below doubles as a POSTING_READ */
  419. gen6_gt_check_fifodbg(dev_priv);
  420. }
  421. void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv)
  422. {
  423. I915_WRITE_NOTRACE(FORCEWAKE_MT, _MASKED_BIT_DISABLE(1));
  424. /* The below doubles as a POSTING_READ */
  425. gen6_gt_check_fifodbg(dev_priv);
  426. }
  427. /*
  428. * see gen6_gt_force_wake_get()
  429. */
  430. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  431. {
  432. unsigned long irqflags;
  433. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  434. if (--dev_priv->forcewake_count == 0)
  435. dev_priv->display.force_wake_put(dev_priv);
  436. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  437. }
  438. int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
  439. {
  440. int ret = 0;
  441. if (dev_priv->gt_fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
  442. int loop = 500;
  443. u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  444. while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
  445. udelay(10);
  446. fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  447. }
  448. if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
  449. ++ret;
  450. dev_priv->gt_fifo_count = fifo;
  451. }
  452. dev_priv->gt_fifo_count--;
  453. return ret;
  454. }
  455. void vlv_force_wake_get(struct drm_i915_private *dev_priv)
  456. {
  457. int count;
  458. count = 0;
  459. /* Already awake? */
  460. if ((I915_READ(0x130094) & 0xa1) == 0xa1)
  461. return;
  462. I915_WRITE_NOTRACE(FORCEWAKE_VLV, 0xffffffff);
  463. POSTING_READ(FORCEWAKE_VLV);
  464. count = 0;
  465. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK_VLV) & 1) == 0)
  466. udelay(10);
  467. }
  468. void vlv_force_wake_put(struct drm_i915_private *dev_priv)
  469. {
  470. I915_WRITE_NOTRACE(FORCEWAKE_VLV, 0xffff0000);
  471. /* FIXME: confirm VLV behavior with Punit folks */
  472. POSTING_READ(FORCEWAKE_VLV);
  473. }
  474. static int i915_drm_freeze(struct drm_device *dev)
  475. {
  476. struct drm_i915_private *dev_priv = dev->dev_private;
  477. drm_kms_helper_poll_disable(dev);
  478. pci_save_state(dev->pdev);
  479. /* If KMS is active, we do the leavevt stuff here */
  480. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  481. int error = i915_gem_idle(dev);
  482. if (error) {
  483. dev_err(&dev->pdev->dev,
  484. "GEM idle failed, resume might fail\n");
  485. return error;
  486. }
  487. drm_irq_uninstall(dev);
  488. }
  489. i915_save_state(dev);
  490. intel_opregion_fini(dev);
  491. /* Modeset on resume, not lid events */
  492. dev_priv->modeset_on_lid = 0;
  493. console_lock();
  494. intel_fbdev_set_suspend(dev, 1);
  495. console_unlock();
  496. return 0;
  497. }
  498. int i915_suspend(struct drm_device *dev, pm_message_t state)
  499. {
  500. int error;
  501. if (!dev || !dev->dev_private) {
  502. DRM_ERROR("dev: %p\n", dev);
  503. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  504. return -ENODEV;
  505. }
  506. if (state.event == PM_EVENT_PRETHAW)
  507. return 0;
  508. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  509. return 0;
  510. error = i915_drm_freeze(dev);
  511. if (error)
  512. return error;
  513. if (state.event == PM_EVENT_SUSPEND) {
  514. /* Shut down the device */
  515. pci_disable_device(dev->pdev);
  516. pci_set_power_state(dev->pdev, PCI_D3hot);
  517. }
  518. return 0;
  519. }
  520. static int i915_drm_thaw(struct drm_device *dev)
  521. {
  522. struct drm_i915_private *dev_priv = dev->dev_private;
  523. int error = 0;
  524. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  525. mutex_lock(&dev->struct_mutex);
  526. i915_gem_restore_gtt_mappings(dev);
  527. mutex_unlock(&dev->struct_mutex);
  528. }
  529. i915_restore_state(dev);
  530. intel_opregion_setup(dev);
  531. /* KMS EnterVT equivalent */
  532. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  533. mutex_lock(&dev->struct_mutex);
  534. dev_priv->mm.suspended = 0;
  535. error = i915_gem_init_hw(dev);
  536. mutex_unlock(&dev->struct_mutex);
  537. if (HAS_PCH_SPLIT(dev))
  538. ironlake_init_pch_refclk(dev);
  539. drm_mode_config_reset(dev);
  540. drm_irq_install(dev);
  541. /* Resume the modeset for every activated CRTC */
  542. mutex_lock(&dev->mode_config.mutex);
  543. drm_helper_resume_force_mode(dev);
  544. mutex_unlock(&dev->mode_config.mutex);
  545. if (IS_IRONLAKE_M(dev))
  546. ironlake_enable_rc6(dev);
  547. }
  548. intel_opregion_init(dev);
  549. dev_priv->modeset_on_lid = 0;
  550. console_lock();
  551. intel_fbdev_set_suspend(dev, 0);
  552. console_unlock();
  553. return error;
  554. }
  555. int i915_resume(struct drm_device *dev)
  556. {
  557. int ret;
  558. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  559. return 0;
  560. if (pci_enable_device(dev->pdev))
  561. return -EIO;
  562. pci_set_master(dev->pdev);
  563. ret = i915_drm_thaw(dev);
  564. if (ret)
  565. return ret;
  566. drm_kms_helper_poll_enable(dev);
  567. return 0;
  568. }
  569. static int i8xx_do_reset(struct drm_device *dev)
  570. {
  571. struct drm_i915_private *dev_priv = dev->dev_private;
  572. if (IS_I85X(dev))
  573. return -ENODEV;
  574. I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
  575. POSTING_READ(D_STATE);
  576. if (IS_I830(dev) || IS_845G(dev)) {
  577. I915_WRITE(DEBUG_RESET_I830,
  578. DEBUG_RESET_DISPLAY |
  579. DEBUG_RESET_RENDER |
  580. DEBUG_RESET_FULL);
  581. POSTING_READ(DEBUG_RESET_I830);
  582. msleep(1);
  583. I915_WRITE(DEBUG_RESET_I830, 0);
  584. POSTING_READ(DEBUG_RESET_I830);
  585. }
  586. msleep(1);
  587. I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
  588. POSTING_READ(D_STATE);
  589. return 0;
  590. }
  591. static int i965_reset_complete(struct drm_device *dev)
  592. {
  593. u8 gdrst;
  594. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  595. return (gdrst & GRDOM_RESET_ENABLE) == 0;
  596. }
  597. static int i965_do_reset(struct drm_device *dev)
  598. {
  599. int ret;
  600. u8 gdrst;
  601. /*
  602. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  603. * well as the reset bit (GR/bit 0). Setting the GR bit
  604. * triggers the reset; when done, the hardware will clear it.
  605. */
  606. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  607. pci_write_config_byte(dev->pdev, I965_GDRST,
  608. gdrst | GRDOM_RENDER |
  609. GRDOM_RESET_ENABLE);
  610. ret = wait_for(i965_reset_complete(dev), 500);
  611. if (ret)
  612. return ret;
  613. /* We can't reset render&media without also resetting display ... */
  614. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  615. pci_write_config_byte(dev->pdev, I965_GDRST,
  616. gdrst | GRDOM_MEDIA |
  617. GRDOM_RESET_ENABLE);
  618. return wait_for(i965_reset_complete(dev), 500);
  619. }
  620. static int ironlake_do_reset(struct drm_device *dev)
  621. {
  622. struct drm_i915_private *dev_priv = dev->dev_private;
  623. u32 gdrst;
  624. int ret;
  625. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  626. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  627. gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
  628. ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  629. if (ret)
  630. return ret;
  631. /* We can't reset render&media without also resetting display ... */
  632. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  633. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  634. gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
  635. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  636. }
  637. static int gen6_do_reset(struct drm_device *dev)
  638. {
  639. struct drm_i915_private *dev_priv = dev->dev_private;
  640. int ret;
  641. unsigned long irqflags;
  642. /* Hold gt_lock across reset to prevent any register access
  643. * with forcewake not set correctly
  644. */
  645. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  646. /* Reset the chip */
  647. /* GEN6_GDRST is not in the gt power well, no need to check
  648. * for fifo space for the write or forcewake the chip for
  649. * the read
  650. */
  651. I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
  652. /* Spin waiting for the device to ack the reset request */
  653. ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  654. /* If reset with a user forcewake, try to restore, otherwise turn it off */
  655. if (dev_priv->forcewake_count)
  656. dev_priv->display.force_wake_get(dev_priv);
  657. else
  658. dev_priv->display.force_wake_put(dev_priv);
  659. /* Restore fifo count */
  660. dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  661. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  662. return ret;
  663. }
  664. static int intel_gpu_reset(struct drm_device *dev)
  665. {
  666. struct drm_i915_private *dev_priv = dev->dev_private;
  667. int ret = -ENODEV;
  668. switch (INTEL_INFO(dev)->gen) {
  669. case 7:
  670. case 6:
  671. ret = gen6_do_reset(dev);
  672. break;
  673. case 5:
  674. ret = ironlake_do_reset(dev);
  675. break;
  676. case 4:
  677. ret = i965_do_reset(dev);
  678. break;
  679. case 2:
  680. ret = i8xx_do_reset(dev);
  681. break;
  682. }
  683. /* Also reset the gpu hangman. */
  684. if (dev_priv->stop_rings) {
  685. DRM_DEBUG("Simulated gpu hang, resetting stop_rings\n");
  686. dev_priv->stop_rings = 0;
  687. if (ret == -ENODEV) {
  688. DRM_ERROR("Reset not implemented, but ignoring "
  689. "error for simulated gpu hangs\n");
  690. ret = 0;
  691. }
  692. }
  693. return ret;
  694. }
  695. /**
  696. * i915_reset - reset chip after a hang
  697. * @dev: drm device to reset
  698. *
  699. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  700. * reset or otherwise an error code.
  701. *
  702. * Procedure is fairly simple:
  703. * - reset the chip using the reset reg
  704. * - re-init context state
  705. * - re-init hardware status page
  706. * - re-init ring buffer
  707. * - re-init interrupt state
  708. * - re-init display
  709. */
  710. int i915_reset(struct drm_device *dev)
  711. {
  712. drm_i915_private_t *dev_priv = dev->dev_private;
  713. int ret;
  714. if (!i915_try_reset)
  715. return 0;
  716. if (!mutex_trylock(&dev->struct_mutex))
  717. return -EBUSY;
  718. dev_priv->stop_rings = 0;
  719. i915_gem_reset(dev);
  720. ret = -ENODEV;
  721. if (get_seconds() - dev_priv->last_gpu_reset < 5)
  722. DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
  723. else
  724. ret = intel_gpu_reset(dev);
  725. dev_priv->last_gpu_reset = get_seconds();
  726. if (ret) {
  727. DRM_ERROR("Failed to reset chip.\n");
  728. mutex_unlock(&dev->struct_mutex);
  729. return ret;
  730. }
  731. /* Ok, now get things going again... */
  732. /*
  733. * Everything depends on having the GTT running, so we need to start
  734. * there. Fortunately we don't need to do this unless we reset the
  735. * chip at a PCI level.
  736. *
  737. * Next we need to restore the context, but we don't use those
  738. * yet either...
  739. *
  740. * Ring buffer needs to be re-initialized in the KMS case, or if X
  741. * was running at the time of the reset (i.e. we weren't VT
  742. * switched away).
  743. */
  744. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  745. !dev_priv->mm.suspended) {
  746. dev_priv->mm.suspended = 0;
  747. i915_gem_init_swizzling(dev);
  748. dev_priv->ring[RCS].init(&dev_priv->ring[RCS]);
  749. if (HAS_BSD(dev))
  750. dev_priv->ring[VCS].init(&dev_priv->ring[VCS]);
  751. if (HAS_BLT(dev))
  752. dev_priv->ring[BCS].init(&dev_priv->ring[BCS]);
  753. i915_gem_init_ppgtt(dev);
  754. mutex_unlock(&dev->struct_mutex);
  755. if (drm_core_check_feature(dev, DRIVER_MODESET))
  756. intel_modeset_init_hw(dev);
  757. drm_irq_uninstall(dev);
  758. drm_irq_install(dev);
  759. } else {
  760. mutex_unlock(&dev->struct_mutex);
  761. }
  762. return 0;
  763. }
  764. static int __devinit
  765. i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  766. {
  767. /* Only bind to function 0 of the device. Early generations
  768. * used function 1 as a placeholder for multi-head. This causes
  769. * us confusion instead, especially on the systems where both
  770. * functions have the same PCI-ID!
  771. */
  772. if (PCI_FUNC(pdev->devfn))
  773. return -ENODEV;
  774. return drm_get_pci_dev(pdev, ent, &driver);
  775. }
  776. static void
  777. i915_pci_remove(struct pci_dev *pdev)
  778. {
  779. struct drm_device *dev = pci_get_drvdata(pdev);
  780. drm_put_dev(dev);
  781. }
  782. static int i915_pm_suspend(struct device *dev)
  783. {
  784. struct pci_dev *pdev = to_pci_dev(dev);
  785. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  786. int error;
  787. if (!drm_dev || !drm_dev->dev_private) {
  788. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  789. return -ENODEV;
  790. }
  791. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  792. return 0;
  793. error = i915_drm_freeze(drm_dev);
  794. if (error)
  795. return error;
  796. pci_disable_device(pdev);
  797. pci_set_power_state(pdev, PCI_D3hot);
  798. return 0;
  799. }
  800. static int i915_pm_resume(struct device *dev)
  801. {
  802. struct pci_dev *pdev = to_pci_dev(dev);
  803. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  804. return i915_resume(drm_dev);
  805. }
  806. static int i915_pm_freeze(struct device *dev)
  807. {
  808. struct pci_dev *pdev = to_pci_dev(dev);
  809. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  810. if (!drm_dev || !drm_dev->dev_private) {
  811. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  812. return -ENODEV;
  813. }
  814. return i915_drm_freeze(drm_dev);
  815. }
  816. static int i915_pm_thaw(struct device *dev)
  817. {
  818. struct pci_dev *pdev = to_pci_dev(dev);
  819. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  820. return i915_drm_thaw(drm_dev);
  821. }
  822. static int i915_pm_poweroff(struct device *dev)
  823. {
  824. struct pci_dev *pdev = to_pci_dev(dev);
  825. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  826. return i915_drm_freeze(drm_dev);
  827. }
  828. static const struct dev_pm_ops i915_pm_ops = {
  829. .suspend = i915_pm_suspend,
  830. .resume = i915_pm_resume,
  831. .freeze = i915_pm_freeze,
  832. .thaw = i915_pm_thaw,
  833. .poweroff = i915_pm_poweroff,
  834. .restore = i915_pm_resume,
  835. };
  836. static struct vm_operations_struct i915_gem_vm_ops = {
  837. .fault = i915_gem_fault,
  838. .open = drm_gem_vm_open,
  839. .close = drm_gem_vm_close,
  840. };
  841. static const struct file_operations i915_driver_fops = {
  842. .owner = THIS_MODULE,
  843. .open = drm_open,
  844. .release = drm_release,
  845. .unlocked_ioctl = drm_ioctl,
  846. .mmap = drm_gem_mmap,
  847. .poll = drm_poll,
  848. .fasync = drm_fasync,
  849. .read = drm_read,
  850. #ifdef CONFIG_COMPAT
  851. .compat_ioctl = i915_compat_ioctl,
  852. #endif
  853. .llseek = noop_llseek,
  854. };
  855. static struct drm_driver driver = {
  856. /* Don't use MTRRs here; the Xserver or userspace app should
  857. * deal with them for Intel hardware.
  858. */
  859. .driver_features =
  860. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
  861. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
  862. .load = i915_driver_load,
  863. .unload = i915_driver_unload,
  864. .open = i915_driver_open,
  865. .lastclose = i915_driver_lastclose,
  866. .preclose = i915_driver_preclose,
  867. .postclose = i915_driver_postclose,
  868. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  869. .suspend = i915_suspend,
  870. .resume = i915_resume,
  871. .device_is_agp = i915_driver_device_is_agp,
  872. .reclaim_buffers = drm_core_reclaim_buffers,
  873. .master_create = i915_master_create,
  874. .master_destroy = i915_master_destroy,
  875. #if defined(CONFIG_DEBUG_FS)
  876. .debugfs_init = i915_debugfs_init,
  877. .debugfs_cleanup = i915_debugfs_cleanup,
  878. #endif
  879. .gem_init_object = i915_gem_init_object,
  880. .gem_free_object = i915_gem_free_object,
  881. .gem_vm_ops = &i915_gem_vm_ops,
  882. .dumb_create = i915_gem_dumb_create,
  883. .dumb_map_offset = i915_gem_mmap_gtt,
  884. .dumb_destroy = i915_gem_dumb_destroy,
  885. .ioctls = i915_ioctls,
  886. .fops = &i915_driver_fops,
  887. .name = DRIVER_NAME,
  888. .desc = DRIVER_DESC,
  889. .date = DRIVER_DATE,
  890. .major = DRIVER_MAJOR,
  891. .minor = DRIVER_MINOR,
  892. .patchlevel = DRIVER_PATCHLEVEL,
  893. };
  894. static struct pci_driver i915_pci_driver = {
  895. .name = DRIVER_NAME,
  896. .id_table = pciidlist,
  897. .probe = i915_pci_probe,
  898. .remove = i915_pci_remove,
  899. .driver.pm = &i915_pm_ops,
  900. };
  901. static int __init i915_init(void)
  902. {
  903. if (!intel_agp_enabled) {
  904. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  905. return -ENODEV;
  906. }
  907. driver.num_ioctls = i915_max_ioctl;
  908. /*
  909. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  910. * explicitly disabled with the module pararmeter.
  911. *
  912. * Otherwise, just follow the parameter (defaulting to off).
  913. *
  914. * Allow optional vga_text_mode_force boot option to override
  915. * the default behavior.
  916. */
  917. #if defined(CONFIG_DRM_I915_KMS)
  918. if (i915_modeset != 0)
  919. driver.driver_features |= DRIVER_MODESET;
  920. #endif
  921. if (i915_modeset == 1)
  922. driver.driver_features |= DRIVER_MODESET;
  923. #ifdef CONFIG_VGA_CONSOLE
  924. if (vgacon_text_force() && i915_modeset == -1)
  925. driver.driver_features &= ~DRIVER_MODESET;
  926. #endif
  927. if (!(driver.driver_features & DRIVER_MODESET))
  928. driver.get_vblank_timestamp = NULL;
  929. return drm_pci_init(&driver, &i915_pci_driver);
  930. }
  931. static void __exit i915_exit(void)
  932. {
  933. drm_pci_exit(&driver, &i915_pci_driver);
  934. }
  935. module_init(i915_init);
  936. module_exit(i915_exit);
  937. MODULE_AUTHOR(DRIVER_AUTHOR);
  938. MODULE_DESCRIPTION(DRIVER_DESC);
  939. MODULE_LICENSE("GPL and additional rights");
  940. /* We give fast paths for the really cool registers */
  941. #define NEEDS_FORCE_WAKE(dev_priv, reg) \
  942. (((dev_priv)->info->gen >= 6) && \
  943. ((reg) < 0x40000) && \
  944. ((reg) != FORCEWAKE)) && \
  945. (!IS_VALLEYVIEW((dev_priv)->dev))
  946. #define __i915_read(x, y) \
  947. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
  948. u##x val = 0; \
  949. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  950. unsigned long irqflags; \
  951. spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
  952. if (dev_priv->forcewake_count == 0) \
  953. dev_priv->display.force_wake_get(dev_priv); \
  954. val = read##y(dev_priv->regs + reg); \
  955. if (dev_priv->forcewake_count == 0) \
  956. dev_priv->display.force_wake_put(dev_priv); \
  957. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
  958. } else { \
  959. val = read##y(dev_priv->regs + reg); \
  960. } \
  961. trace_i915_reg_rw(false, reg, val, sizeof(val)); \
  962. return val; \
  963. }
  964. __i915_read(8, b)
  965. __i915_read(16, w)
  966. __i915_read(32, l)
  967. __i915_read(64, q)
  968. #undef __i915_read
  969. #define __i915_write(x, y) \
  970. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
  971. u32 __fifo_ret = 0; \
  972. trace_i915_reg_rw(true, reg, val, sizeof(val)); \
  973. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  974. __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  975. } \
  976. write##y(val, dev_priv->regs + reg); \
  977. if (unlikely(__fifo_ret)) { \
  978. gen6_gt_check_fifodbg(dev_priv); \
  979. } \
  980. }
  981. __i915_write(8, b)
  982. __i915_write(16, w)
  983. __i915_write(32, l)
  984. __i915_write(64, q)
  985. #undef __i915_write