smc91x.h 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290
  1. /*------------------------------------------------------------------------
  2. . smc91x.h - macros for SMSC's 91C9x/91C1xx single-chip Ethernet device.
  3. .
  4. . Copyright (C) 1996 by Erik Stahlman
  5. . Copyright (C) 2001 Standard Microsystems Corporation
  6. . Developed by Simple Network Magic Corporation
  7. . Copyright (C) 2003 Monta Vista Software, Inc.
  8. . Unified SMC91x driver by Nicolas Pitre
  9. .
  10. . This program is free software; you can redistribute it and/or modify
  11. . it under the terms of the GNU General Public License as published by
  12. . the Free Software Foundation; either version 2 of the License, or
  13. . (at your option) any later version.
  14. .
  15. . This program is distributed in the hope that it will be useful,
  16. . but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. . MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. . GNU General Public License for more details.
  19. .
  20. . You should have received a copy of the GNU General Public License
  21. . along with this program; if not, write to the Free Software
  22. . Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  23. .
  24. . Information contained in this file was obtained from the LAN91C111
  25. . manual from SMC. To get a copy, if you really want one, you can find
  26. . information under www.smsc.com.
  27. .
  28. . Authors
  29. . Erik Stahlman <erik@vt.edu>
  30. . Daris A Nevil <dnevil@snmc.com>
  31. . Nicolas Pitre <nico@cam.org>
  32. .
  33. ---------------------------------------------------------------------------*/
  34. #ifndef _SMC91X_H_
  35. #define _SMC91X_H_
  36. /*
  37. * Define your architecture specific bus configuration parameters here.
  38. */
  39. #if defined(CONFIG_ARCH_LUBBOCK)
  40. /* We can only do 16-bit reads and writes in the static memory space. */
  41. #define SMC_CAN_USE_8BIT 0
  42. #define SMC_CAN_USE_16BIT 1
  43. #define SMC_CAN_USE_32BIT 0
  44. #define SMC_NOWAIT 1
  45. /* The first two address lines aren't connected... */
  46. #define SMC_IO_SHIFT 2
  47. #define SMC_inw(a, r) readw((a) + (r))
  48. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  49. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  50. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  51. #elif defined(CONFIG_REDWOOD_5) || defined(CONFIG_REDWOOD_6)
  52. /* We can only do 16-bit reads and writes in the static memory space. */
  53. #define SMC_CAN_USE_8BIT 0
  54. #define SMC_CAN_USE_16BIT 1
  55. #define SMC_CAN_USE_32BIT 0
  56. #define SMC_NOWAIT 1
  57. #define SMC_IO_SHIFT 0
  58. #define SMC_inw(a, r) in_be16((volatile u16 *)((a) + (r)))
  59. #define SMC_outw(v, a, r) out_be16((volatile u16 *)((a) + (r)), v)
  60. #define SMC_insw(a, r, p, l) \
  61. do { \
  62. unsigned long __port = (a) + (r); \
  63. u16 *__p = (u16 *)(p); \
  64. int __l = (l); \
  65. insw(__port, __p, __l); \
  66. while (__l > 0) { \
  67. *__p = swab16(*__p); \
  68. __p++; \
  69. __l--; \
  70. } \
  71. } while (0)
  72. #define SMC_outsw(a, r, p, l) \
  73. do { \
  74. unsigned long __port = (a) + (r); \
  75. u16 *__p = (u16 *)(p); \
  76. int __l = (l); \
  77. while (__l > 0) { \
  78. /* Believe it or not, the swab isn't needed. */ \
  79. outw( /* swab16 */ (*__p++), __port); \
  80. __l--; \
  81. } \
  82. } while (0)
  83. #define SMC_IRQ_FLAGS (0)
  84. #elif defined(CONFIG_SA1100_PLEB)
  85. /* We can only do 16-bit reads and writes in the static memory space. */
  86. #define SMC_CAN_USE_8BIT 1
  87. #define SMC_CAN_USE_16BIT 1
  88. #define SMC_CAN_USE_32BIT 0
  89. #define SMC_IO_SHIFT 0
  90. #define SMC_NOWAIT 1
  91. #define SMC_inb(a, r) readb((a) + (r))
  92. #define SMC_insb(a, r, p, l) readsb((a) + (r), p, (l))
  93. #define SMC_inw(a, r) readw((a) + (r))
  94. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  95. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  96. #define SMC_outsb(a, r, p, l) writesb((a) + (r), p, (l))
  97. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  98. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  99. #define SMC_IRQ_FLAGS (0)
  100. #elif defined(CONFIG_SA1100_ASSABET)
  101. #include <asm/arch/neponset.h>
  102. /* We can only do 8-bit reads and writes in the static memory space. */
  103. #define SMC_CAN_USE_8BIT 1
  104. #define SMC_CAN_USE_16BIT 0
  105. #define SMC_CAN_USE_32BIT 0
  106. #define SMC_NOWAIT 1
  107. /* The first two address lines aren't connected... */
  108. #define SMC_IO_SHIFT 2
  109. #define SMC_inb(a, r) readb((a) + (r))
  110. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  111. #define SMC_insb(a, r, p, l) readsb((a) + (r), p, (l))
  112. #define SMC_outsb(a, r, p, l) writesb((a) + (r), p, (l))
  113. #elif defined(CONFIG_MACH_LOGICPD_PXA270)
  114. #define SMC_CAN_USE_8BIT 0
  115. #define SMC_CAN_USE_16BIT 1
  116. #define SMC_CAN_USE_32BIT 0
  117. #define SMC_IO_SHIFT 0
  118. #define SMC_NOWAIT 1
  119. #define SMC_inw(a, r) readw((a) + (r))
  120. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  121. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  122. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  123. #elif defined(CONFIG_ARCH_INNOKOM) || \
  124. defined(CONFIG_MACH_MAINSTONE) || \
  125. defined(CONFIG_ARCH_PXA_IDP) || \
  126. defined(CONFIG_ARCH_RAMSES)
  127. #define SMC_CAN_USE_8BIT 1
  128. #define SMC_CAN_USE_16BIT 1
  129. #define SMC_CAN_USE_32BIT 1
  130. #define SMC_IO_SHIFT 0
  131. #define SMC_NOWAIT 1
  132. #define SMC_USE_PXA_DMA 1
  133. #define SMC_inb(a, r) readb((a) + (r))
  134. #define SMC_inw(a, r) readw((a) + (r))
  135. #define SMC_inl(a, r) readl((a) + (r))
  136. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  137. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  138. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  139. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  140. /* We actually can't write halfwords properly if not word aligned */
  141. static inline void
  142. SMC_outw(u16 val, void __iomem *ioaddr, int reg)
  143. {
  144. if (reg & 2) {
  145. unsigned int v = val << 16;
  146. v |= readl(ioaddr + (reg & ~2)) & 0xffff;
  147. writel(v, ioaddr + (reg & ~2));
  148. } else {
  149. writew(val, ioaddr + reg);
  150. }
  151. }
  152. #elif defined(CONFIG_ARCH_OMAP)
  153. /* We can only do 16-bit reads and writes in the static memory space. */
  154. #define SMC_CAN_USE_8BIT 0
  155. #define SMC_CAN_USE_16BIT 1
  156. #define SMC_CAN_USE_32BIT 0
  157. #define SMC_IO_SHIFT 0
  158. #define SMC_NOWAIT 1
  159. #define SMC_inw(a, r) readw((a) + (r))
  160. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  161. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  162. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  163. #include <asm/mach-types.h>
  164. #include <asm/arch/cpu.h>
  165. #define SMC_IRQ_FLAGS (( \
  166. machine_is_omap_h2() \
  167. || machine_is_omap_h3() \
  168. || machine_is_omap_h4() \
  169. || (machine_is_omap_innovator() && !cpu_is_omap1510()) \
  170. ) ? IRQF_TRIGGER_FALLING : IRQF_TRIGGER_RISING)
  171. #elif defined(CONFIG_SH_SH4202_MICRODEV)
  172. #define SMC_CAN_USE_8BIT 0
  173. #define SMC_CAN_USE_16BIT 1
  174. #define SMC_CAN_USE_32BIT 0
  175. #define SMC_inb(a, r) inb((a) + (r) - 0xa0000000)
  176. #define SMC_inw(a, r) inw((a) + (r) - 0xa0000000)
  177. #define SMC_inl(a, r) inl((a) + (r) - 0xa0000000)
  178. #define SMC_outb(v, a, r) outb(v, (a) + (r) - 0xa0000000)
  179. #define SMC_outw(v, a, r) outw(v, (a) + (r) - 0xa0000000)
  180. #define SMC_outl(v, a, r) outl(v, (a) + (r) - 0xa0000000)
  181. #define SMC_insl(a, r, p, l) insl((a) + (r) - 0xa0000000, p, l)
  182. #define SMC_outsl(a, r, p, l) outsl((a) + (r) - 0xa0000000, p, l)
  183. #define SMC_insw(a, r, p, l) insw((a) + (r) - 0xa0000000, p, l)
  184. #define SMC_outsw(a, r, p, l) outsw((a) + (r) - 0xa0000000, p, l)
  185. #define SMC_IRQ_FLAGS (0)
  186. #elif defined(CONFIG_ISA)
  187. #define SMC_CAN_USE_8BIT 1
  188. #define SMC_CAN_USE_16BIT 1
  189. #define SMC_CAN_USE_32BIT 0
  190. #define SMC_inb(a, r) inb((a) + (r))
  191. #define SMC_inw(a, r) inw((a) + (r))
  192. #define SMC_outb(v, a, r) outb(v, (a) + (r))
  193. #define SMC_outw(v, a, r) outw(v, (a) + (r))
  194. #define SMC_insw(a, r, p, l) insw((a) + (r), p, l)
  195. #define SMC_outsw(a, r, p, l) outsw((a) + (r), p, l)
  196. #elif defined(CONFIG_M32R)
  197. #define SMC_CAN_USE_8BIT 0
  198. #define SMC_CAN_USE_16BIT 1
  199. #define SMC_CAN_USE_32BIT 0
  200. #define SMC_inb(a, r) inb(((u32)a) + (r))
  201. #define SMC_inw(a, r) inw(((u32)a) + (r))
  202. #define SMC_outb(v, a, r) outb(v, ((u32)a) + (r))
  203. #define SMC_outw(v, a, r) outw(v, ((u32)a) + (r))
  204. #define SMC_insw(a, r, p, l) insw(((u32)a) + (r), p, l)
  205. #define SMC_outsw(a, r, p, l) outsw(((u32)a) + (r), p, l)
  206. #define SMC_IRQ_FLAGS (0)
  207. #define RPC_LSA_DEFAULT RPC_LED_TX_RX
  208. #define RPC_LSB_DEFAULT RPC_LED_100_10
  209. #elif defined(CONFIG_MACH_LPD79520) \
  210. || defined(CONFIG_MACH_LPD7A400) \
  211. || defined(CONFIG_MACH_LPD7A404)
  212. /* The LPD7X_IOBARRIER is necessary to overcome a mismatch between the
  213. * way that the CPU handles chip selects and the way that the SMC chip
  214. * expects the chip select to operate. Refer to
  215. * Documentation/arm/Sharp-LH/IOBarrier for details. The read from
  216. * IOBARRIER is a byte, in order that we read the least-common
  217. * denominator. It would be wasteful to read 32 bits from an 8-bit
  218. * accessible region.
  219. *
  220. * There is no explicit protection against interrupts intervening
  221. * between the writew and the IOBARRIER. In SMC ISR there is a
  222. * preamble that performs an IOBARRIER in the extremely unlikely event
  223. * that the driver interrupts itself between a writew to the chip an
  224. * the IOBARRIER that follows *and* the cache is large enough that the
  225. * first off-chip access while handing the interrupt is to the SMC
  226. * chip. Other devices in the same address space as the SMC chip must
  227. * be aware of the potential for trouble and perform a similar
  228. * IOBARRIER on entry to their ISR.
  229. */
  230. #include <asm/arch/constants.h> /* IOBARRIER_VIRT */
  231. #define SMC_CAN_USE_8BIT 0
  232. #define SMC_CAN_USE_16BIT 1
  233. #define SMC_CAN_USE_32BIT 0
  234. #define SMC_NOWAIT 0
  235. #define LPD7X_IOBARRIER readb (IOBARRIER_VIRT)
  236. #define SMC_inw(a,r)\
  237. ({ unsigned short v = readw ((void*) ((a) + (r))); LPD7X_IOBARRIER; v; })
  238. #define SMC_outw(v,a,r) ({ writew ((v), (a) + (r)); LPD7X_IOBARRIER; })
  239. #define SMC_insw LPD7_SMC_insw
  240. static inline void LPD7_SMC_insw (unsigned char* a, int r,
  241. unsigned char* p, int l)
  242. {
  243. unsigned short* ps = (unsigned short*) p;
  244. while (l-- > 0) {
  245. *ps++ = readw (a + r);
  246. LPD7X_IOBARRIER;
  247. }
  248. }
  249. #define SMC_outsw LPD7_SMC_outsw
  250. static inline void LPD7_SMC_outsw (unsigned char* a, int r,
  251. unsigned char* p, int l)
  252. {
  253. unsigned short* ps = (unsigned short*) p;
  254. while (l-- > 0) {
  255. writew (*ps++, a + r);
  256. LPD7X_IOBARRIER;
  257. }
  258. }
  259. #define SMC_INTERRUPT_PREAMBLE LPD7X_IOBARRIER
  260. #define RPC_LSA_DEFAULT RPC_LED_TX_RX
  261. #define RPC_LSB_DEFAULT RPC_LED_100_10
  262. #elif defined(CONFIG_SOC_AU1X00)
  263. #include <au1xxx.h>
  264. /* We can only do 16-bit reads and writes in the static memory space. */
  265. #define SMC_CAN_USE_8BIT 0
  266. #define SMC_CAN_USE_16BIT 1
  267. #define SMC_CAN_USE_32BIT 0
  268. #define SMC_IO_SHIFT 0
  269. #define SMC_NOWAIT 1
  270. #define SMC_inw(a, r) au_readw((unsigned long)((a) + (r)))
  271. #define SMC_insw(a, r, p, l) \
  272. do { \
  273. unsigned long _a = (unsigned long)((a) + (r)); \
  274. int _l = (l); \
  275. u16 *_p = (u16 *)(p); \
  276. while (_l-- > 0) \
  277. *_p++ = au_readw(_a); \
  278. } while(0)
  279. #define SMC_outw(v, a, r) au_writew(v, (unsigned long)((a) + (r)))
  280. #define SMC_outsw(a, r, p, l) \
  281. do { \
  282. unsigned long _a = (unsigned long)((a) + (r)); \
  283. int _l = (l); \
  284. const u16 *_p = (const u16 *)(p); \
  285. while (_l-- > 0) \
  286. au_writew(*_p++ , _a); \
  287. } while(0)
  288. #define SMC_IRQ_FLAGS (0)
  289. #elif defined(CONFIG_ARCH_VERSATILE)
  290. #define SMC_CAN_USE_8BIT 1
  291. #define SMC_CAN_USE_16BIT 1
  292. #define SMC_CAN_USE_32BIT 1
  293. #define SMC_NOWAIT 1
  294. #define SMC_inb(a, r) readb((a) + (r))
  295. #define SMC_inw(a, r) readw((a) + (r))
  296. #define SMC_inl(a, r) readl((a) + (r))
  297. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  298. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  299. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  300. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  301. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  302. #define SMC_IRQ_FLAGS (0)
  303. #elif defined(CONFIG_ARCH_VERSATILE)
  304. #define SMC_CAN_USE_8BIT 1
  305. #define SMC_CAN_USE_16BIT 1
  306. #define SMC_CAN_USE_32BIT 1
  307. #define SMC_NOWAIT 1
  308. #define SMC_inb(a, r) readb((a) + (r))
  309. #define SMC_inw(a, r) readw((a) + (r))
  310. #define SMC_inl(a, r) readl((a) + (r))
  311. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  312. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  313. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  314. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  315. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  316. #define SMC_IRQ_FLAGS (0)
  317. #elif defined(CONFIG_ARCH_VERSATILE)
  318. #define SMC_CAN_USE_8BIT 1
  319. #define SMC_CAN_USE_16BIT 1
  320. #define SMC_CAN_USE_32BIT 1
  321. #define SMC_NOWAIT 1
  322. #define SMC_inb(a, r) readb((a) + (r))
  323. #define SMC_inw(a, r) readw((a) + (r))
  324. #define SMC_inl(a, r) readl((a) + (r))
  325. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  326. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  327. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  328. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  329. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  330. #define SMC_IRQ_FLAGS (0)
  331. #elif defined(CONFIG_ARCH_VERSATILE)
  332. #define SMC_CAN_USE_8BIT 1
  333. #define SMC_CAN_USE_16BIT 1
  334. #define SMC_CAN_USE_32BIT 1
  335. #define SMC_NOWAIT 1
  336. #define SMC_inb(a, r) readb((a) + (r))
  337. #define SMC_inw(a, r) readw((a) + (r))
  338. #define SMC_inl(a, r) readl((a) + (r))
  339. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  340. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  341. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  342. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  343. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  344. #define SMC_IRQ_FLAGS (0)
  345. #elif defined(CONFIG_ARCH_VERSATILE)
  346. #define SMC_CAN_USE_8BIT 1
  347. #define SMC_CAN_USE_16BIT 1
  348. #define SMC_CAN_USE_32BIT 1
  349. #define SMC_NOWAIT 1
  350. #define SMC_inb(a, r) readb((a) + (r))
  351. #define SMC_inw(a, r) readw((a) + (r))
  352. #define SMC_inl(a, r) readl((a) + (r))
  353. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  354. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  355. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  356. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  357. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  358. #define SMC_IRQ_FLAGS (0)
  359. #elif defined(CONFIG_ARCH_VERSATILE)
  360. #define SMC_CAN_USE_8BIT 1
  361. #define SMC_CAN_USE_16BIT 1
  362. #define SMC_CAN_USE_32BIT 1
  363. #define SMC_NOWAIT 1
  364. #define SMC_inb(a, r) readb((a) + (r))
  365. #define SMC_inw(a, r) readw((a) + (r))
  366. #define SMC_inl(a, r) readl((a) + (r))
  367. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  368. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  369. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  370. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  371. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  372. #define SMC_IRQ_FLAGS (0)
  373. #else
  374. #define SMC_CAN_USE_8BIT 1
  375. #define SMC_CAN_USE_16BIT 1
  376. #define SMC_CAN_USE_32BIT 1
  377. #define SMC_NOWAIT 1
  378. #define SMC_inb(a, r) readb((a) + (r))
  379. #define SMC_inw(a, r) readw((a) + (r))
  380. #define SMC_inl(a, r) readl((a) + (r))
  381. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  382. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  383. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  384. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  385. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  386. #define RPC_LSA_DEFAULT RPC_LED_100_10
  387. #define RPC_LSB_DEFAULT RPC_LED_TX_RX
  388. #endif
  389. #ifdef SMC_USE_PXA_DMA
  390. /*
  391. * Let's use the DMA engine on the XScale PXA2xx for RX packets. This is
  392. * always happening in irq context so no need to worry about races. TX is
  393. * different and probably not worth it for that reason, and not as critical
  394. * as RX which can overrun memory and lose packets.
  395. */
  396. #include <linux/dma-mapping.h>
  397. #include <asm/dma.h>
  398. #include <asm/arch/pxa-regs.h>
  399. #ifdef SMC_insl
  400. #undef SMC_insl
  401. #define SMC_insl(a, r, p, l) \
  402. smc_pxa_dma_insl(a, lp->physaddr, r, dev->dma, p, l)
  403. static inline void
  404. smc_pxa_dma_insl(void __iomem *ioaddr, u_long physaddr, int reg, int dma,
  405. u_char *buf, int len)
  406. {
  407. dma_addr_t dmabuf;
  408. /* fallback if no DMA available */
  409. if (dma == (unsigned char)-1) {
  410. readsl(ioaddr + reg, buf, len);
  411. return;
  412. }
  413. /* 64 bit alignment is required for memory to memory DMA */
  414. if ((long)buf & 4) {
  415. *((u32 *)buf) = SMC_inl(ioaddr, reg);
  416. buf += 4;
  417. len--;
  418. }
  419. len *= 4;
  420. dmabuf = dma_map_single(NULL, buf, len, DMA_FROM_DEVICE);
  421. DCSR(dma) = DCSR_NODESC;
  422. DTADR(dma) = dmabuf;
  423. DSADR(dma) = physaddr + reg;
  424. DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 |
  425. DCMD_WIDTH4 | (DCMD_LENGTH & len));
  426. DCSR(dma) = DCSR_NODESC | DCSR_RUN;
  427. while (!(DCSR(dma) & DCSR_STOPSTATE))
  428. cpu_relax();
  429. DCSR(dma) = 0;
  430. dma_unmap_single(NULL, dmabuf, len, DMA_FROM_DEVICE);
  431. }
  432. #endif
  433. #ifdef SMC_insw
  434. #undef SMC_insw
  435. #define SMC_insw(a, r, p, l) \
  436. smc_pxa_dma_insw(a, lp->physaddr, r, dev->dma, p, l)
  437. static inline void
  438. smc_pxa_dma_insw(void __iomem *ioaddr, u_long physaddr, int reg, int dma,
  439. u_char *buf, int len)
  440. {
  441. dma_addr_t dmabuf;
  442. /* fallback if no DMA available */
  443. if (dma == (unsigned char)-1) {
  444. readsw(ioaddr + reg, buf, len);
  445. return;
  446. }
  447. /* 64 bit alignment is required for memory to memory DMA */
  448. while ((long)buf & 6) {
  449. *((u16 *)buf) = SMC_inw(ioaddr, reg);
  450. buf += 2;
  451. len--;
  452. }
  453. len *= 2;
  454. dmabuf = dma_map_single(NULL, buf, len, DMA_FROM_DEVICE);
  455. DCSR(dma) = DCSR_NODESC;
  456. DTADR(dma) = dmabuf;
  457. DSADR(dma) = physaddr + reg;
  458. DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 |
  459. DCMD_WIDTH2 | (DCMD_LENGTH & len));
  460. DCSR(dma) = DCSR_NODESC | DCSR_RUN;
  461. while (!(DCSR(dma) & DCSR_STOPSTATE))
  462. cpu_relax();
  463. DCSR(dma) = 0;
  464. dma_unmap_single(NULL, dmabuf, len, DMA_FROM_DEVICE);
  465. }
  466. #endif
  467. static void
  468. smc_pxa_dma_irq(int dma, void *dummy)
  469. {
  470. DCSR(dma) = 0;
  471. }
  472. #endif /* SMC_USE_PXA_DMA */
  473. /*
  474. * Everything a particular hardware setup needs should have been defined
  475. * at this point. Add stubs for the undefined cases, mainly to avoid
  476. * compilation warnings since they'll be optimized away, or to prevent buggy
  477. * use of them.
  478. */
  479. #if ! SMC_CAN_USE_32BIT
  480. #define SMC_inl(ioaddr, reg) ({ BUG(); 0; })
  481. #define SMC_outl(x, ioaddr, reg) BUG()
  482. #define SMC_insl(a, r, p, l) BUG()
  483. #define SMC_outsl(a, r, p, l) BUG()
  484. #endif
  485. #if !defined(SMC_insl) || !defined(SMC_outsl)
  486. #define SMC_insl(a, r, p, l) BUG()
  487. #define SMC_outsl(a, r, p, l) BUG()
  488. #endif
  489. #if ! SMC_CAN_USE_16BIT
  490. /*
  491. * Any 16-bit access is performed with two 8-bit accesses if the hardware
  492. * can't do it directly. Most registers are 16-bit so those are mandatory.
  493. */
  494. #define SMC_outw(x, ioaddr, reg) \
  495. do { \
  496. unsigned int __val16 = (x); \
  497. SMC_outb( __val16, ioaddr, reg ); \
  498. SMC_outb( __val16 >> 8, ioaddr, reg + (1 << SMC_IO_SHIFT));\
  499. } while (0)
  500. #define SMC_inw(ioaddr, reg) \
  501. ({ \
  502. unsigned int __val16; \
  503. __val16 = SMC_inb( ioaddr, reg ); \
  504. __val16 |= SMC_inb( ioaddr, reg + (1 << SMC_IO_SHIFT)) << 8; \
  505. __val16; \
  506. })
  507. #define SMC_insw(a, r, p, l) BUG()
  508. #define SMC_outsw(a, r, p, l) BUG()
  509. #endif
  510. #if !defined(SMC_insw) || !defined(SMC_outsw)
  511. #define SMC_insw(a, r, p, l) BUG()
  512. #define SMC_outsw(a, r, p, l) BUG()
  513. #endif
  514. #if ! SMC_CAN_USE_8BIT
  515. #define SMC_inb(ioaddr, reg) ({ BUG(); 0; })
  516. #define SMC_outb(x, ioaddr, reg) BUG()
  517. #define SMC_insb(a, r, p, l) BUG()
  518. #define SMC_outsb(a, r, p, l) BUG()
  519. #endif
  520. #if !defined(SMC_insb) || !defined(SMC_outsb)
  521. #define SMC_insb(a, r, p, l) BUG()
  522. #define SMC_outsb(a, r, p, l) BUG()
  523. #endif
  524. #ifndef SMC_CAN_USE_DATACS
  525. #define SMC_CAN_USE_DATACS 0
  526. #endif
  527. #ifndef SMC_IO_SHIFT
  528. #define SMC_IO_SHIFT 0
  529. #endif
  530. #ifndef SMC_IRQ_FLAGS
  531. #define SMC_IRQ_FLAGS IRQF_TRIGGER_RISING
  532. #endif
  533. #ifndef SMC_INTERRUPT_PREAMBLE
  534. #define SMC_INTERRUPT_PREAMBLE
  535. #endif
  536. /* Because of bank switching, the LAN91x uses only 16 I/O ports */
  537. #define SMC_IO_EXTENT (16 << SMC_IO_SHIFT)
  538. #define SMC_DATA_EXTENT (4)
  539. /*
  540. . Bank Select Register:
  541. .
  542. . yyyy yyyy 0000 00xx
  543. . xx = bank number
  544. . yyyy yyyy = 0x33, for identification purposes.
  545. */
  546. #define BANK_SELECT (14 << SMC_IO_SHIFT)
  547. // Transmit Control Register
  548. /* BANK 0 */
  549. #define TCR_REG SMC_REG(0x0000, 0)
  550. #define TCR_ENABLE 0x0001 // When 1 we can transmit
  551. #define TCR_LOOP 0x0002 // Controls output pin LBK
  552. #define TCR_FORCOL 0x0004 // When 1 will force a collision
  553. #define TCR_PAD_EN 0x0080 // When 1 will pad tx frames < 64 bytes w/0
  554. #define TCR_NOCRC 0x0100 // When 1 will not append CRC to tx frames
  555. #define TCR_MON_CSN 0x0400 // When 1 tx monitors carrier
  556. #define TCR_FDUPLX 0x0800 // When 1 enables full duplex operation
  557. #define TCR_STP_SQET 0x1000 // When 1 stops tx if Signal Quality Error
  558. #define TCR_EPH_LOOP 0x2000 // When 1 enables EPH block loopback
  559. #define TCR_SWFDUP 0x8000 // When 1 enables Switched Full Duplex mode
  560. #define TCR_CLEAR 0 /* do NOTHING */
  561. /* the default settings for the TCR register : */
  562. #define TCR_DEFAULT (TCR_ENABLE | TCR_PAD_EN)
  563. // EPH Status Register
  564. /* BANK 0 */
  565. #define EPH_STATUS_REG SMC_REG(0x0002, 0)
  566. #define ES_TX_SUC 0x0001 // Last TX was successful
  567. #define ES_SNGL_COL 0x0002 // Single collision detected for last tx
  568. #define ES_MUL_COL 0x0004 // Multiple collisions detected for last tx
  569. #define ES_LTX_MULT 0x0008 // Last tx was a multicast
  570. #define ES_16COL 0x0010 // 16 Collisions Reached
  571. #define ES_SQET 0x0020 // Signal Quality Error Test
  572. #define ES_LTXBRD 0x0040 // Last tx was a broadcast
  573. #define ES_TXDEFR 0x0080 // Transmit Deferred
  574. #define ES_LATCOL 0x0200 // Late collision detected on last tx
  575. #define ES_LOSTCARR 0x0400 // Lost Carrier Sense
  576. #define ES_EXC_DEF 0x0800 // Excessive Deferral
  577. #define ES_CTR_ROL 0x1000 // Counter Roll Over indication
  578. #define ES_LINK_OK 0x4000 // Driven by inverted value of nLNK pin
  579. #define ES_TXUNRN 0x8000 // Tx Underrun
  580. // Receive Control Register
  581. /* BANK 0 */
  582. #define RCR_REG SMC_REG(0x0004, 0)
  583. #define RCR_RX_ABORT 0x0001 // Set if a rx frame was aborted
  584. #define RCR_PRMS 0x0002 // Enable promiscuous mode
  585. #define RCR_ALMUL 0x0004 // When set accepts all multicast frames
  586. #define RCR_RXEN 0x0100 // IFF this is set, we can receive packets
  587. #define RCR_STRIP_CRC 0x0200 // When set strips CRC from rx packets
  588. #define RCR_ABORT_ENB 0x0200 // When set will abort rx on collision
  589. #define RCR_FILT_CAR 0x0400 // When set filters leading 12 bit s of carrier
  590. #define RCR_SOFTRST 0x8000 // resets the chip
  591. /* the normal settings for the RCR register : */
  592. #define RCR_DEFAULT (RCR_STRIP_CRC | RCR_RXEN)
  593. #define RCR_CLEAR 0x0 // set it to a base state
  594. // Counter Register
  595. /* BANK 0 */
  596. #define COUNTER_REG SMC_REG(0x0006, 0)
  597. // Memory Information Register
  598. /* BANK 0 */
  599. #define MIR_REG SMC_REG(0x0008, 0)
  600. // Receive/Phy Control Register
  601. /* BANK 0 */
  602. #define RPC_REG SMC_REG(0x000A, 0)
  603. #define RPC_SPEED 0x2000 // When 1 PHY is in 100Mbps mode.
  604. #define RPC_DPLX 0x1000 // When 1 PHY is in Full-Duplex Mode
  605. #define RPC_ANEG 0x0800 // When 1 PHY is in Auto-Negotiate Mode
  606. #define RPC_LSXA_SHFT 5 // Bits to shift LS2A,LS1A,LS0A to lsb
  607. #define RPC_LSXB_SHFT 2 // Bits to get LS2B,LS1B,LS0B to lsb
  608. #define RPC_LED_100_10 (0x00) // LED = 100Mbps OR's with 10Mbps link detect
  609. #define RPC_LED_RES (0x01) // LED = Reserved
  610. #define RPC_LED_10 (0x02) // LED = 10Mbps link detect
  611. #define RPC_LED_FD (0x03) // LED = Full Duplex Mode
  612. #define RPC_LED_TX_RX (0x04) // LED = TX or RX packet occurred
  613. #define RPC_LED_100 (0x05) // LED = 100Mbps link dectect
  614. #define RPC_LED_TX (0x06) // LED = TX packet occurred
  615. #define RPC_LED_RX (0x07) // LED = RX packet occurred
  616. #ifndef RPC_LSA_DEFAULT
  617. #define RPC_LSA_DEFAULT RPC_LED_100
  618. #endif
  619. #ifndef RPC_LSB_DEFAULT
  620. #define RPC_LSB_DEFAULT RPC_LED_FD
  621. #endif
  622. #define RPC_DEFAULT (RPC_ANEG | (RPC_LSA_DEFAULT << RPC_LSXA_SHFT) | (RPC_LSB_DEFAULT << RPC_LSXB_SHFT) | RPC_SPEED | RPC_DPLX)
  623. /* Bank 0 0x0C is reserved */
  624. // Bank Select Register
  625. /* All Banks */
  626. #define BSR_REG 0x000E
  627. // Configuration Reg
  628. /* BANK 1 */
  629. #define CONFIG_REG SMC_REG(0x0000, 1)
  630. #define CONFIG_EXT_PHY 0x0200 // 1=external MII, 0=internal Phy
  631. #define CONFIG_GPCNTRL 0x0400 // Inverse value drives pin nCNTRL
  632. #define CONFIG_NO_WAIT 0x1000 // When 1 no extra wait states on ISA bus
  633. #define CONFIG_EPH_POWER_EN 0x8000 // When 0 EPH is placed into low power mode.
  634. // Default is powered-up, Internal Phy, Wait States, and pin nCNTRL=low
  635. #define CONFIG_DEFAULT (CONFIG_EPH_POWER_EN)
  636. // Base Address Register
  637. /* BANK 1 */
  638. #define BASE_REG SMC_REG(0x0002, 1)
  639. // Individual Address Registers
  640. /* BANK 1 */
  641. #define ADDR0_REG SMC_REG(0x0004, 1)
  642. #define ADDR1_REG SMC_REG(0x0006, 1)
  643. #define ADDR2_REG SMC_REG(0x0008, 1)
  644. // General Purpose Register
  645. /* BANK 1 */
  646. #define GP_REG SMC_REG(0x000A, 1)
  647. // Control Register
  648. /* BANK 1 */
  649. #define CTL_REG SMC_REG(0x000C, 1)
  650. #define CTL_RCV_BAD 0x4000 // When 1 bad CRC packets are received
  651. #define CTL_AUTO_RELEASE 0x0800 // When 1 tx pages are released automatically
  652. #define CTL_LE_ENABLE 0x0080 // When 1 enables Link Error interrupt
  653. #define CTL_CR_ENABLE 0x0040 // When 1 enables Counter Rollover interrupt
  654. #define CTL_TE_ENABLE 0x0020 // When 1 enables Transmit Error interrupt
  655. #define CTL_EEPROM_SELECT 0x0004 // Controls EEPROM reload & store
  656. #define CTL_RELOAD 0x0002 // When set reads EEPROM into registers
  657. #define CTL_STORE 0x0001 // When set stores registers into EEPROM
  658. // MMU Command Register
  659. /* BANK 2 */
  660. #define MMU_CMD_REG SMC_REG(0x0000, 2)
  661. #define MC_BUSY 1 // When 1 the last release has not completed
  662. #define MC_NOP (0<<5) // No Op
  663. #define MC_ALLOC (1<<5) // OR with number of 256 byte packets
  664. #define MC_RESET (2<<5) // Reset MMU to initial state
  665. #define MC_REMOVE (3<<5) // Remove the current rx packet
  666. #define MC_RELEASE (4<<5) // Remove and release the current rx packet
  667. #define MC_FREEPKT (5<<5) // Release packet in PNR register
  668. #define MC_ENQUEUE (6<<5) // Enqueue the packet for transmit
  669. #define MC_RSTTXFIFO (7<<5) // Reset the TX FIFOs
  670. // Packet Number Register
  671. /* BANK 2 */
  672. #define PN_REG SMC_REG(0x0002, 2)
  673. // Allocation Result Register
  674. /* BANK 2 */
  675. #define AR_REG SMC_REG(0x0003, 2)
  676. #define AR_FAILED 0x80 // Alocation Failed
  677. // TX FIFO Ports Register
  678. /* BANK 2 */
  679. #define TXFIFO_REG SMC_REG(0x0004, 2)
  680. #define TXFIFO_TEMPTY 0x80 // TX FIFO Empty
  681. // RX FIFO Ports Register
  682. /* BANK 2 */
  683. #define RXFIFO_REG SMC_REG(0x0005, 2)
  684. #define RXFIFO_REMPTY 0x80 // RX FIFO Empty
  685. #define FIFO_REG SMC_REG(0x0004, 2)
  686. // Pointer Register
  687. /* BANK 2 */
  688. #define PTR_REG SMC_REG(0x0006, 2)
  689. #define PTR_RCV 0x8000 // 1=Receive area, 0=Transmit area
  690. #define PTR_AUTOINC 0x4000 // Auto increment the pointer on each access
  691. #define PTR_READ 0x2000 // When 1 the operation is a read
  692. // Data Register
  693. /* BANK 2 */
  694. #define DATA_REG SMC_REG(0x0008, 2)
  695. // Interrupt Status/Acknowledge Register
  696. /* BANK 2 */
  697. #define INT_REG SMC_REG(0x000C, 2)
  698. // Interrupt Mask Register
  699. /* BANK 2 */
  700. #define IM_REG SMC_REG(0x000D, 2)
  701. #define IM_MDINT 0x80 // PHY MI Register 18 Interrupt
  702. #define IM_ERCV_INT 0x40 // Early Receive Interrupt
  703. #define IM_EPH_INT 0x20 // Set by Ethernet Protocol Handler section
  704. #define IM_RX_OVRN_INT 0x10 // Set by Receiver Overruns
  705. #define IM_ALLOC_INT 0x08 // Set when allocation request is completed
  706. #define IM_TX_EMPTY_INT 0x04 // Set if the TX FIFO goes empty
  707. #define IM_TX_INT 0x02 // Transmit Interrupt
  708. #define IM_RCV_INT 0x01 // Receive Interrupt
  709. // Multicast Table Registers
  710. /* BANK 3 */
  711. #define MCAST_REG1 SMC_REG(0x0000, 3)
  712. #define MCAST_REG2 SMC_REG(0x0002, 3)
  713. #define MCAST_REG3 SMC_REG(0x0004, 3)
  714. #define MCAST_REG4 SMC_REG(0x0006, 3)
  715. // Management Interface Register (MII)
  716. /* BANK 3 */
  717. #define MII_REG SMC_REG(0x0008, 3)
  718. #define MII_MSK_CRS100 0x4000 // Disables CRS100 detection during tx half dup
  719. #define MII_MDOE 0x0008 // MII Output Enable
  720. #define MII_MCLK 0x0004 // MII Clock, pin MDCLK
  721. #define MII_MDI 0x0002 // MII Input, pin MDI
  722. #define MII_MDO 0x0001 // MII Output, pin MDO
  723. // Revision Register
  724. /* BANK 3 */
  725. /* ( hi: chip id low: rev # ) */
  726. #define REV_REG SMC_REG(0x000A, 3)
  727. // Early RCV Register
  728. /* BANK 3 */
  729. /* this is NOT on SMC9192 */
  730. #define ERCV_REG SMC_REG(0x000C, 3)
  731. #define ERCV_RCV_DISCRD 0x0080 // When 1 discards a packet being received
  732. #define ERCV_THRESHOLD 0x001F // ERCV Threshold Mask
  733. // External Register
  734. /* BANK 7 */
  735. #define EXT_REG SMC_REG(0x0000, 7)
  736. #define CHIP_9192 3
  737. #define CHIP_9194 4
  738. #define CHIP_9195 5
  739. #define CHIP_9196 6
  740. #define CHIP_91100 7
  741. #define CHIP_91100FD 8
  742. #define CHIP_91111FD 9
  743. static const char * chip_ids[ 16 ] = {
  744. NULL, NULL, NULL,
  745. /* 3 */ "SMC91C90/91C92",
  746. /* 4 */ "SMC91C94",
  747. /* 5 */ "SMC91C95",
  748. /* 6 */ "SMC91C96",
  749. /* 7 */ "SMC91C100",
  750. /* 8 */ "SMC91C100FD",
  751. /* 9 */ "SMC91C11xFD",
  752. NULL, NULL, NULL,
  753. NULL, NULL, NULL};
  754. /*
  755. . Receive status bits
  756. */
  757. #define RS_ALGNERR 0x8000
  758. #define RS_BRODCAST 0x4000
  759. #define RS_BADCRC 0x2000
  760. #define RS_ODDFRAME 0x1000
  761. #define RS_TOOLONG 0x0800
  762. #define RS_TOOSHORT 0x0400
  763. #define RS_MULTICAST 0x0001
  764. #define RS_ERRORS (RS_ALGNERR | RS_BADCRC | RS_TOOLONG | RS_TOOSHORT)
  765. /*
  766. * PHY IDs
  767. * LAN83C183 == LAN91C111 Internal PHY
  768. */
  769. #define PHY_LAN83C183 0x0016f840
  770. #define PHY_LAN83C180 0x02821c50
  771. /*
  772. * PHY Register Addresses (LAN91C111 Internal PHY)
  773. *
  774. * Generic PHY registers can be found in <linux/mii.h>
  775. *
  776. * These phy registers are specific to our on-board phy.
  777. */
  778. // PHY Configuration Register 1
  779. #define PHY_CFG1_REG 0x10
  780. #define PHY_CFG1_LNKDIS 0x8000 // 1=Rx Link Detect Function disabled
  781. #define PHY_CFG1_XMTDIS 0x4000 // 1=TP Transmitter Disabled
  782. #define PHY_CFG1_XMTPDN 0x2000 // 1=TP Transmitter Powered Down
  783. #define PHY_CFG1_BYPSCR 0x0400 // 1=Bypass scrambler/descrambler
  784. #define PHY_CFG1_UNSCDS 0x0200 // 1=Unscramble Idle Reception Disable
  785. #define PHY_CFG1_EQLZR 0x0100 // 1=Rx Equalizer Disabled
  786. #define PHY_CFG1_CABLE 0x0080 // 1=STP(150ohm), 0=UTP(100ohm)
  787. #define PHY_CFG1_RLVL0 0x0040 // 1=Rx Squelch level reduced by 4.5db
  788. #define PHY_CFG1_TLVL_SHIFT 2 // Transmit Output Level Adjust
  789. #define PHY_CFG1_TLVL_MASK 0x003C
  790. #define PHY_CFG1_TRF_MASK 0x0003 // Transmitter Rise/Fall time
  791. // PHY Configuration Register 2
  792. #define PHY_CFG2_REG 0x11
  793. #define PHY_CFG2_APOLDIS 0x0020 // 1=Auto Polarity Correction disabled
  794. #define PHY_CFG2_JABDIS 0x0010 // 1=Jabber disabled
  795. #define PHY_CFG2_MREG 0x0008 // 1=Multiple register access (MII mgt)
  796. #define PHY_CFG2_INTMDIO 0x0004 // 1=Interrupt signaled with MDIO pulseo
  797. // PHY Status Output (and Interrupt status) Register
  798. #define PHY_INT_REG 0x12 // Status Output (Interrupt Status)
  799. #define PHY_INT_INT 0x8000 // 1=bits have changed since last read
  800. #define PHY_INT_LNKFAIL 0x4000 // 1=Link Not detected
  801. #define PHY_INT_LOSSSYNC 0x2000 // 1=Descrambler has lost sync
  802. #define PHY_INT_CWRD 0x1000 // 1=Invalid 4B5B code detected on rx
  803. #define PHY_INT_SSD 0x0800 // 1=No Start Of Stream detected on rx
  804. #define PHY_INT_ESD 0x0400 // 1=No End Of Stream detected on rx
  805. #define PHY_INT_RPOL 0x0200 // 1=Reverse Polarity detected
  806. #define PHY_INT_JAB 0x0100 // 1=Jabber detected
  807. #define PHY_INT_SPDDET 0x0080 // 1=100Base-TX mode, 0=10Base-T mode
  808. #define PHY_INT_DPLXDET 0x0040 // 1=Device in Full Duplex
  809. // PHY Interrupt/Status Mask Register
  810. #define PHY_MASK_REG 0x13 // Interrupt Mask
  811. // Uses the same bit definitions as PHY_INT_REG
  812. /*
  813. * SMC91C96 ethernet config and status registers.
  814. * These are in the "attribute" space.
  815. */
  816. #define ECOR 0x8000
  817. #define ECOR_RESET 0x80
  818. #define ECOR_LEVEL_IRQ 0x40
  819. #define ECOR_WR_ATTRIB 0x04
  820. #define ECOR_ENABLE 0x01
  821. #define ECSR 0x8002
  822. #define ECSR_IOIS8 0x20
  823. #define ECSR_PWRDWN 0x04
  824. #define ECSR_INT 0x02
  825. #define ATTRIB_SIZE ((64*1024) << SMC_IO_SHIFT)
  826. /*
  827. * Macros to abstract register access according to the data bus
  828. * capabilities. Please use those and not the in/out primitives.
  829. * Note: the following macros do *not* select the bank -- this must
  830. * be done separately as needed in the main code. The SMC_REG() macro
  831. * only uses the bank argument for debugging purposes (when enabled).
  832. *
  833. * Note: despite inline functions being safer, everything leading to this
  834. * should preferably be macros to let BUG() display the line number in
  835. * the core source code since we're interested in the top call site
  836. * not in any inline function location.
  837. */
  838. #if SMC_DEBUG > 0
  839. #define SMC_REG(reg, bank) \
  840. ({ \
  841. int __b = SMC_CURRENT_BANK(); \
  842. if (unlikely((__b & ~0xf0) != (0x3300 | bank))) { \
  843. printk( "%s: bank reg screwed (0x%04x)\n", \
  844. CARDNAME, __b ); \
  845. BUG(); \
  846. } \
  847. reg<<SMC_IO_SHIFT; \
  848. })
  849. #else
  850. #define SMC_REG(reg, bank) (reg<<SMC_IO_SHIFT)
  851. #endif
  852. /*
  853. * Hack Alert: Some setups just can't write 8 or 16 bits reliably when not
  854. * aligned to a 32 bit boundary. I tell you that does exist!
  855. * Fortunately the affected register accesses can be easily worked around
  856. * since we can write zeroes to the preceeding 16 bits without adverse
  857. * effects and use a 32-bit access.
  858. *
  859. * Enforce it on any 32-bit capable setup for now.
  860. */
  861. #define SMC_MUST_ALIGN_WRITE SMC_CAN_USE_32BIT
  862. #define SMC_GET_PN() \
  863. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, PN_REG)) \
  864. : (SMC_inw(ioaddr, PN_REG) & 0xFF) )
  865. #define SMC_SET_PN(x) \
  866. do { \
  867. if (SMC_MUST_ALIGN_WRITE) \
  868. SMC_outl((x)<<16, ioaddr, SMC_REG(0, 2)); \
  869. else if (SMC_CAN_USE_8BIT) \
  870. SMC_outb(x, ioaddr, PN_REG); \
  871. else \
  872. SMC_outw(x, ioaddr, PN_REG); \
  873. } while (0)
  874. #define SMC_GET_AR() \
  875. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, AR_REG)) \
  876. : (SMC_inw(ioaddr, PN_REG) >> 8) )
  877. #define SMC_GET_TXFIFO() \
  878. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, TXFIFO_REG)) \
  879. : (SMC_inw(ioaddr, TXFIFO_REG) & 0xFF) )
  880. #define SMC_GET_RXFIFO() \
  881. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, RXFIFO_REG)) \
  882. : (SMC_inw(ioaddr, TXFIFO_REG) >> 8) )
  883. #define SMC_GET_INT() \
  884. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, INT_REG)) \
  885. : (SMC_inw(ioaddr, INT_REG) & 0xFF) )
  886. #define SMC_ACK_INT(x) \
  887. do { \
  888. if (SMC_CAN_USE_8BIT) \
  889. SMC_outb(x, ioaddr, INT_REG); \
  890. else { \
  891. unsigned long __flags; \
  892. int __mask; \
  893. local_irq_save(__flags); \
  894. __mask = SMC_inw( ioaddr, INT_REG ) & ~0xff; \
  895. SMC_outw( __mask | (x), ioaddr, INT_REG ); \
  896. local_irq_restore(__flags); \
  897. } \
  898. } while (0)
  899. #define SMC_GET_INT_MASK() \
  900. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, IM_REG)) \
  901. : (SMC_inw( ioaddr, INT_REG ) >> 8) )
  902. #define SMC_SET_INT_MASK(x) \
  903. do { \
  904. if (SMC_CAN_USE_8BIT) \
  905. SMC_outb(x, ioaddr, IM_REG); \
  906. else \
  907. SMC_outw((x) << 8, ioaddr, INT_REG); \
  908. } while (0)
  909. #define SMC_CURRENT_BANK() SMC_inw(ioaddr, BANK_SELECT)
  910. #define SMC_SELECT_BANK(x) \
  911. do { \
  912. if (SMC_MUST_ALIGN_WRITE) \
  913. SMC_outl((x)<<16, ioaddr, 12<<SMC_IO_SHIFT); \
  914. else \
  915. SMC_outw(x, ioaddr, BANK_SELECT); \
  916. } while (0)
  917. #define SMC_GET_BASE() SMC_inw(ioaddr, BASE_REG)
  918. #define SMC_SET_BASE(x) SMC_outw(x, ioaddr, BASE_REG)
  919. #define SMC_GET_CONFIG() SMC_inw(ioaddr, CONFIG_REG)
  920. #define SMC_SET_CONFIG(x) SMC_outw(x, ioaddr, CONFIG_REG)
  921. #define SMC_GET_COUNTER() SMC_inw(ioaddr, COUNTER_REG)
  922. #define SMC_GET_CTL() SMC_inw(ioaddr, CTL_REG)
  923. #define SMC_SET_CTL(x) SMC_outw(x, ioaddr, CTL_REG)
  924. #define SMC_GET_MII() SMC_inw(ioaddr, MII_REG)
  925. #define SMC_SET_MII(x) SMC_outw(x, ioaddr, MII_REG)
  926. #define SMC_GET_MIR() SMC_inw(ioaddr, MIR_REG)
  927. #define SMC_SET_MIR(x) SMC_outw(x, ioaddr, MIR_REG)
  928. #define SMC_GET_MMU_CMD() SMC_inw(ioaddr, MMU_CMD_REG)
  929. #define SMC_SET_MMU_CMD(x) SMC_outw(x, ioaddr, MMU_CMD_REG)
  930. #define SMC_GET_FIFO() SMC_inw(ioaddr, FIFO_REG)
  931. #define SMC_GET_PTR() SMC_inw(ioaddr, PTR_REG)
  932. #define SMC_SET_PTR(x) \
  933. do { \
  934. if (SMC_MUST_ALIGN_WRITE) \
  935. SMC_outl((x)<<16, ioaddr, SMC_REG(4, 2)); \
  936. else \
  937. SMC_outw(x, ioaddr, PTR_REG); \
  938. } while (0)
  939. #define SMC_GET_EPH_STATUS() SMC_inw(ioaddr, EPH_STATUS_REG)
  940. #define SMC_GET_RCR() SMC_inw(ioaddr, RCR_REG)
  941. #define SMC_SET_RCR(x) SMC_outw(x, ioaddr, RCR_REG)
  942. #define SMC_GET_REV() SMC_inw(ioaddr, REV_REG)
  943. #define SMC_GET_RPC() SMC_inw(ioaddr, RPC_REG)
  944. #define SMC_SET_RPC(x) \
  945. do { \
  946. if (SMC_MUST_ALIGN_WRITE) \
  947. SMC_outl((x)<<16, ioaddr, SMC_REG(8, 0)); \
  948. else \
  949. SMC_outw(x, ioaddr, RPC_REG); \
  950. } while (0)
  951. #define SMC_GET_TCR() SMC_inw(ioaddr, TCR_REG)
  952. #define SMC_SET_TCR(x) SMC_outw(x, ioaddr, TCR_REG)
  953. #ifndef SMC_GET_MAC_ADDR
  954. #define SMC_GET_MAC_ADDR(addr) \
  955. do { \
  956. unsigned int __v; \
  957. __v = SMC_inw( ioaddr, ADDR0_REG ); \
  958. addr[0] = __v; addr[1] = __v >> 8; \
  959. __v = SMC_inw( ioaddr, ADDR1_REG ); \
  960. addr[2] = __v; addr[3] = __v >> 8; \
  961. __v = SMC_inw( ioaddr, ADDR2_REG ); \
  962. addr[4] = __v; addr[5] = __v >> 8; \
  963. } while (0)
  964. #endif
  965. #define SMC_SET_MAC_ADDR(addr) \
  966. do { \
  967. SMC_outw( addr[0]|(addr[1] << 8), ioaddr, ADDR0_REG ); \
  968. SMC_outw( addr[2]|(addr[3] << 8), ioaddr, ADDR1_REG ); \
  969. SMC_outw( addr[4]|(addr[5] << 8), ioaddr, ADDR2_REG ); \
  970. } while (0)
  971. #define SMC_SET_MCAST(x) \
  972. do { \
  973. const unsigned char *mt = (x); \
  974. SMC_outw( mt[0] | (mt[1] << 8), ioaddr, MCAST_REG1 ); \
  975. SMC_outw( mt[2] | (mt[3] << 8), ioaddr, MCAST_REG2 ); \
  976. SMC_outw( mt[4] | (mt[5] << 8), ioaddr, MCAST_REG3 ); \
  977. SMC_outw( mt[6] | (mt[7] << 8), ioaddr, MCAST_REG4 ); \
  978. } while (0)
  979. #define SMC_PUT_PKT_HDR(status, length) \
  980. do { \
  981. if (SMC_CAN_USE_32BIT) \
  982. SMC_outl((status) | (length)<<16, ioaddr, DATA_REG); \
  983. else { \
  984. SMC_outw(status, ioaddr, DATA_REG); \
  985. SMC_outw(length, ioaddr, DATA_REG); \
  986. } \
  987. } while (0)
  988. #define SMC_GET_PKT_HDR(status, length) \
  989. do { \
  990. if (SMC_CAN_USE_32BIT) { \
  991. unsigned int __val = SMC_inl(ioaddr, DATA_REG); \
  992. (status) = __val & 0xffff; \
  993. (length) = __val >> 16; \
  994. } else { \
  995. (status) = SMC_inw(ioaddr, DATA_REG); \
  996. (length) = SMC_inw(ioaddr, DATA_REG); \
  997. } \
  998. } while (0)
  999. #define SMC_PUSH_DATA(p, l) \
  1000. do { \
  1001. if (SMC_CAN_USE_32BIT) { \
  1002. void *__ptr = (p); \
  1003. int __len = (l); \
  1004. void __iomem *__ioaddr = ioaddr; \
  1005. if (__len >= 2 && (unsigned long)__ptr & 2) { \
  1006. __len -= 2; \
  1007. SMC_outw(*(u16 *)__ptr, ioaddr, DATA_REG); \
  1008. __ptr += 2; \
  1009. } \
  1010. if (SMC_CAN_USE_DATACS && lp->datacs) \
  1011. __ioaddr = lp->datacs; \
  1012. SMC_outsl(__ioaddr, DATA_REG, __ptr, __len>>2); \
  1013. if (__len & 2) { \
  1014. __ptr += (__len & ~3); \
  1015. SMC_outw(*((u16 *)__ptr), ioaddr, DATA_REG); \
  1016. } \
  1017. } else if (SMC_CAN_USE_16BIT) \
  1018. SMC_outsw(ioaddr, DATA_REG, p, (l) >> 1); \
  1019. else if (SMC_CAN_USE_8BIT) \
  1020. SMC_outsb(ioaddr, DATA_REG, p, l); \
  1021. } while (0)
  1022. #define SMC_PULL_DATA(p, l) \
  1023. do { \
  1024. if (SMC_CAN_USE_32BIT) { \
  1025. void *__ptr = (p); \
  1026. int __len = (l); \
  1027. void __iomem *__ioaddr = ioaddr; \
  1028. if ((unsigned long)__ptr & 2) { \
  1029. /* \
  1030. * We want 32bit alignment here. \
  1031. * Since some buses perform a full \
  1032. * 32bit fetch even for 16bit data \
  1033. * we can't use SMC_inw() here. \
  1034. * Back both source (on-chip) and \
  1035. * destination pointers of 2 bytes. \
  1036. * This is possible since the call to \
  1037. * SMC_GET_PKT_HDR() already advanced \
  1038. * the source pointer of 4 bytes, and \
  1039. * the skb_reserve(skb, 2) advanced \
  1040. * the destination pointer of 2 bytes. \
  1041. */ \
  1042. __ptr -= 2; \
  1043. __len += 2; \
  1044. SMC_SET_PTR(2|PTR_READ|PTR_RCV|PTR_AUTOINC); \
  1045. } \
  1046. if (SMC_CAN_USE_DATACS && lp->datacs) \
  1047. __ioaddr = lp->datacs; \
  1048. __len += 2; \
  1049. SMC_insl(__ioaddr, DATA_REG, __ptr, __len>>2); \
  1050. } else if (SMC_CAN_USE_16BIT) \
  1051. SMC_insw(ioaddr, DATA_REG, p, (l) >> 1); \
  1052. else if (SMC_CAN_USE_8BIT) \
  1053. SMC_insb(ioaddr, DATA_REG, p, l); \
  1054. } while (0)
  1055. #endif /* _SMC91X_H_ */