mpc8610_hpcd.dts 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416
  1. /*
  2. * MPC8610 HPCD Device Tree Source
  3. *
  4. * Copyright 2007-2008 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License Version 2 as published
  8. * by the Free Software Foundation.
  9. */
  10. /dts-v1/;
  11. / {
  12. model = "MPC8610HPCD";
  13. compatible = "fsl,MPC8610HPCD";
  14. #address-cells = <1>;
  15. #size-cells = <1>;
  16. aliases {
  17. serial0 = &serial0;
  18. serial1 = &serial1;
  19. pci0 = &pci0;
  20. pci1 = &pci1;
  21. pci2 = &pci2;
  22. };
  23. cpus {
  24. #address-cells = <1>;
  25. #size-cells = <0>;
  26. PowerPC,8610@0 {
  27. device_type = "cpu";
  28. reg = <0>;
  29. d-cache-line-size = <32>;
  30. i-cache-line-size = <32>;
  31. d-cache-size = <32768>; // L1
  32. i-cache-size = <32768>; // L1
  33. timebase-frequency = <0>; // From uboot
  34. bus-frequency = <0>; // From uboot
  35. clock-frequency = <0>; // From uboot
  36. };
  37. };
  38. memory {
  39. device_type = "memory";
  40. reg = <0x00000000 0x20000000>; // 512M at 0x0
  41. };
  42. localbus@e0005000 {
  43. #address-cells = <2>;
  44. #size-cells = <1>;
  45. compatible = "fsl,mpc8610-elbc", "fsl,elbc", "simple-bus";
  46. reg = <0xe0005000 0x1000>;
  47. interrupts = <19 2>;
  48. interrupt-parent = <&mpic>;
  49. ranges = <0 0 0xf8000000 0x08000000
  50. 1 0 0xf0000000 0x08000000
  51. 2 0 0xe8400000 0x00008000
  52. 4 0 0xe8440000 0x00008000
  53. 5 0 0xe8480000 0x00008000
  54. 6 0 0xe84c0000 0x00008000
  55. 3 0 0xe8000000 0x00000020>;
  56. flash@0,0 {
  57. compatible = "cfi-flash";
  58. reg = <0 0 0x8000000>;
  59. bank-width = <2>;
  60. device-width = <1>;
  61. };
  62. flash@1,0 {
  63. compatible = "cfi-flash";
  64. reg = <1 0 0x8000000>;
  65. bank-width = <2>;
  66. device-width = <1>;
  67. };
  68. flash@2,0 {
  69. compatible = "fsl,mpc8610-fcm-nand",
  70. "fsl,elbc-fcm-nand";
  71. reg = <2 0 0x8000>;
  72. };
  73. flash@4,0 {
  74. compatible = "fsl,mpc8610-fcm-nand",
  75. "fsl,elbc-fcm-nand";
  76. reg = <4 0 0x8000>;
  77. };
  78. flash@5,0 {
  79. compatible = "fsl,mpc8610-fcm-nand",
  80. "fsl,elbc-fcm-nand";
  81. reg = <5 0 0x8000>;
  82. };
  83. flash@6,0 {
  84. compatible = "fsl,mpc8610-fcm-nand",
  85. "fsl,elbc-fcm-nand";
  86. reg = <6 0 0x8000>;
  87. };
  88. board-control@3,0 {
  89. compatible = "fsl,fpga-pixis";
  90. reg = <3 0 0x20>;
  91. };
  92. };
  93. soc@e0000000 {
  94. #address-cells = <1>;
  95. #size-cells = <1>;
  96. #interrupt-cells = <2>;
  97. device_type = "soc";
  98. compatible = "fsl,mpc8610-immr", "simple-bus";
  99. ranges = <0x0 0xe0000000 0x00100000>;
  100. reg = <0xe0000000 0x1000>;
  101. bus-frequency = <0>;
  102. i2c@3000 {
  103. #address-cells = <1>;
  104. #size-cells = <0>;
  105. cell-index = <0>;
  106. compatible = "fsl-i2c";
  107. reg = <0x3000 0x100>;
  108. interrupts = <43 2>;
  109. interrupt-parent = <&mpic>;
  110. dfsrr;
  111. cs4270:codec@4f {
  112. compatible = "cirrus,cs4270";
  113. reg = <0x4f>;
  114. /* MCLK source is a stand-alone oscillator */
  115. clock-frequency = <12288000>;
  116. };
  117. };
  118. i2c@3100 {
  119. #address-cells = <1>;
  120. #size-cells = <0>;
  121. cell-index = <1>;
  122. compatible = "fsl-i2c";
  123. reg = <0x3100 0x100>;
  124. interrupts = <43 2>;
  125. interrupt-parent = <&mpic>;
  126. dfsrr;
  127. };
  128. serial0: serial@4500 {
  129. cell-index = <0>;
  130. device_type = "serial";
  131. compatible = "ns16550";
  132. reg = <0x4500 0x100>;
  133. clock-frequency = <0>;
  134. interrupts = <42 2>;
  135. interrupt-parent = <&mpic>;
  136. };
  137. serial1: serial@4600 {
  138. cell-index = <1>;
  139. device_type = "serial";
  140. compatible = "ns16550";
  141. reg = <0x4600 0x100>;
  142. clock-frequency = <0>;
  143. interrupts = <42 2>;
  144. interrupt-parent = <&mpic>;
  145. };
  146. display@2c000 {
  147. compatible = "fsl,diu";
  148. reg = <0x2c000 100>;
  149. interrupts = <72 2>;
  150. interrupt-parent = <&mpic>;
  151. };
  152. mpic: interrupt-controller@40000 {
  153. clock-frequency = <0>;
  154. interrupt-controller;
  155. #address-cells = <0>;
  156. #interrupt-cells = <2>;
  157. reg = <0x40000 0x40000>;
  158. compatible = "chrp,open-pic";
  159. device_type = "open-pic";
  160. big-endian;
  161. };
  162. msi@41600 {
  163. compatible = "fsl,mpc8610-msi", "fsl,mpic-msi";
  164. reg = <0x41600 0x80>;
  165. msi-available-ranges = <0 0x100>;
  166. interrupts = <
  167. 0xe0 0
  168. 0xe1 0
  169. 0xe2 0
  170. 0xe3 0
  171. 0xe4 0
  172. 0xe5 0
  173. 0xe6 0
  174. 0xe7 0>;
  175. interrupt-parent = <&mpic>;
  176. };
  177. global-utilities@e0000 {
  178. compatible = "fsl,mpc8610-guts";
  179. reg = <0xe0000 0x1000>;
  180. fsl,has-rstcr;
  181. };
  182. i2s@16000 {
  183. compatible = "fsl,mpc8610-ssi";
  184. cell-index = <0>;
  185. reg = <0x16000 0x100>;
  186. interrupt-parent = <&mpic>;
  187. interrupts = <62 2>;
  188. fsl,mode = "i2s-slave";
  189. codec-handle = <&cs4270>;
  190. };
  191. ssi@16100 {
  192. compatible = "fsl,mpc8610-ssi";
  193. cell-index = <1>;
  194. reg = <0x16100 0x100>;
  195. interrupt-parent = <&mpic>;
  196. interrupts = <63 2>;
  197. };
  198. dma@21300 {
  199. #address-cells = <1>;
  200. #size-cells = <1>;
  201. compatible = "fsl,mpc8610-dma", "fsl,eloplus-dma";
  202. cell-index = <0>;
  203. reg = <0x21300 0x4>; /* DMA general status register */
  204. ranges = <0x0 0x21100 0x200>;
  205. dma-channel@0 {
  206. compatible = "fsl,mpc8610-dma-channel",
  207. "fsl,eloplus-dma-channel";
  208. cell-index = <0>;
  209. reg = <0x0 0x80>;
  210. interrupt-parent = <&mpic>;
  211. interrupts = <20 2>;
  212. };
  213. dma-channel@1 {
  214. compatible = "fsl,mpc8610-dma-channel",
  215. "fsl,eloplus-dma-channel";
  216. cell-index = <1>;
  217. reg = <0x80 0x80>;
  218. interrupt-parent = <&mpic>;
  219. interrupts = <21 2>;
  220. };
  221. dma-channel@2 {
  222. compatible = "fsl,mpc8610-dma-channel",
  223. "fsl,eloplus-dma-channel";
  224. cell-index = <2>;
  225. reg = <0x100 0x80>;
  226. interrupt-parent = <&mpic>;
  227. interrupts = <22 2>;
  228. };
  229. dma-channel@3 {
  230. compatible = "fsl,mpc8610-dma-channel",
  231. "fsl,eloplus-dma-channel";
  232. cell-index = <3>;
  233. reg = <0x180 0x80>;
  234. interrupt-parent = <&mpic>;
  235. interrupts = <23 2>;
  236. };
  237. };
  238. dma@c300 {
  239. #address-cells = <1>;
  240. #size-cells = <1>;
  241. compatible = "fsl,mpc8610-dma", "fsl,mpc8540-dma";
  242. cell-index = <1>;
  243. reg = <0xc300 0x4>; /* DMA general status register */
  244. ranges = <0x0 0xc100 0x200>;
  245. dma-channel@0 {
  246. compatible = "fsl,mpc8610-dma-channel",
  247. "fsl,mpc8540-dma-channel";
  248. cell-index = <0>;
  249. reg = <0x0 0x80>;
  250. interrupt-parent = <&mpic>;
  251. interrupts = <60 2>;
  252. };
  253. dma-channel@1 {
  254. compatible = "fsl,mpc8610-dma-channel",
  255. "fsl,mpc8540-dma-channel";
  256. cell-index = <1>;
  257. reg = <0x80 0x80>;
  258. interrupt-parent = <&mpic>;
  259. interrupts = <61 2>;
  260. };
  261. dma-channel@2 {
  262. compatible = "fsl,mpc8610-dma-channel",
  263. "fsl,mpc8540-dma-channel";
  264. cell-index = <2>;
  265. reg = <0x100 0x80>;
  266. interrupt-parent = <&mpic>;
  267. interrupts = <62 2>;
  268. };
  269. dma-channel@3 {
  270. compatible = "fsl,mpc8610-dma-channel",
  271. "fsl,mpc8540-dma-channel";
  272. cell-index = <3>;
  273. reg = <0x180 0x80>;
  274. interrupt-parent = <&mpic>;
  275. interrupts = <63 2>;
  276. };
  277. };
  278. };
  279. pci0: pci@e0008000 {
  280. cell-index = <0>;
  281. compatible = "fsl,mpc8610-pci";
  282. device_type = "pci";
  283. #interrupt-cells = <1>;
  284. #size-cells = <2>;
  285. #address-cells = <3>;
  286. reg = <0xe0008000 0x1000>;
  287. bus-range = <0 0>;
  288. ranges = <0x02000000 0x0 0x80000000 0x80000000 0x0 0x10000000
  289. 0x01000000 0x0 0x00000000 0xe1000000 0x0 0x00100000>;
  290. clock-frequency = <33333333>;
  291. interrupt-parent = <&mpic>;
  292. interrupts = <24 2>;
  293. interrupt-map-mask = <0xf800 0 0 7>;
  294. interrupt-map = <
  295. /* IDSEL 0x11 */
  296. 0x8800 0 0 1 &mpic 4 1
  297. 0x8800 0 0 2 &mpic 5 1
  298. 0x8800 0 0 3 &mpic 6 1
  299. 0x8800 0 0 4 &mpic 7 1
  300. /* IDSEL 0x12 */
  301. 0x9000 0 0 1 &mpic 5 1
  302. 0x9000 0 0 2 &mpic 6 1
  303. 0x9000 0 0 3 &mpic 7 1
  304. 0x9000 0 0 4 &mpic 4 1
  305. >;
  306. };
  307. pci1: pcie@e000a000 {
  308. cell-index = <1>;
  309. compatible = "fsl,mpc8641-pcie";
  310. device_type = "pci";
  311. #interrupt-cells = <1>;
  312. #size-cells = <2>;
  313. #address-cells = <3>;
  314. reg = <0xe000a000 0x1000>;
  315. bus-range = <1 3>;
  316. ranges = <0x02000000 0x0 0xa0000000 0xa0000000 0x0 0x10000000
  317. 0x01000000 0x0 0x00000000 0xe3000000 0x0 0x00100000>;
  318. clock-frequency = <33333333>;
  319. interrupt-parent = <&mpic>;
  320. interrupts = <26 2>;
  321. interrupt-map-mask = <0xf800 0 0 7>;
  322. interrupt-map = <
  323. /* IDSEL 0x1b */
  324. 0xd800 0 0 1 &mpic 2 1
  325. /* IDSEL 0x1c*/
  326. 0xe000 0 0 1 &mpic 1 1
  327. 0xe000 0 0 2 &mpic 1 1
  328. 0xe000 0 0 3 &mpic 1 1
  329. 0xe000 0 0 4 &mpic 1 1
  330. /* IDSEL 0x1f */
  331. 0xf800 0 0 1 &mpic 3 0
  332. 0xf800 0 0 2 &mpic 0 1
  333. >;
  334. pcie@0 {
  335. reg = <0 0 0 0 0>;
  336. #size-cells = <2>;
  337. #address-cells = <3>;
  338. device_type = "pci";
  339. ranges = <0x02000000 0x0 0xa0000000
  340. 0x02000000 0x0 0xa0000000
  341. 0x0 0x10000000
  342. 0x01000000 0x0 0x00000000
  343. 0x01000000 0x0 0x00000000
  344. 0x0 0x00100000>;
  345. uli1575@0 {
  346. reg = <0 0 0 0 0>;
  347. #size-cells = <2>;
  348. #address-cells = <3>;
  349. ranges = <0x02000000 0x0 0xa0000000
  350. 0x02000000 0x0 0xa0000000
  351. 0x0 0x10000000
  352. 0x01000000 0x0 0x00000000
  353. 0x01000000 0x0 0x00000000
  354. 0x0 0x00100000>;
  355. };
  356. };
  357. };
  358. pci2: pcie@e0009000 {
  359. #address-cells = <3>;
  360. #size-cells = <2>;
  361. #interrupt-cells = <1>;
  362. device_type = "pci";
  363. compatible = "fsl,mpc8641-pcie";
  364. reg = <0xe0009000 0x00001000>;
  365. ranges = <0x02000000 0 0x90000000 0x90000000 0 0x10000000
  366. 0x01000000 0 0x00000000 0xe2000000 0 0x00100000>;
  367. bus-range = <0 255>;
  368. interrupt-map-mask = <0xf800 0 0 7>;
  369. interrupt-map = <0x0000 0 0 1 &mpic 4 1
  370. 0x0000 0 0 2 &mpic 5 1
  371. 0x0000 0 0 3 &mpic 6 1
  372. 0x0000 0 0 4 &mpic 7 1>;
  373. interrupt-parent = <&mpic>;
  374. interrupts = <25 2>;
  375. clock-frequency = <33333333>;
  376. };
  377. };