dmaengine.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888
  1. /*
  2. * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 2 of the License, or (at your option)
  7. * any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc., 59
  16. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called COPYING.
  20. */
  21. #ifndef DMAENGINE_H
  22. #define DMAENGINE_H
  23. #include <linux/device.h>
  24. #include <linux/uio.h>
  25. #include <linux/dma-direction.h>
  26. #include <linux/scatterlist.h>
  27. /**
  28. * typedef dma_cookie_t - an opaque DMA cookie
  29. *
  30. * if dma_cookie_t is >0 it's a DMA request cookie, <0 it's an error code
  31. */
  32. typedef s32 dma_cookie_t;
  33. #define DMA_MIN_COOKIE 1
  34. #define DMA_MAX_COOKIE INT_MAX
  35. #define dma_submit_error(cookie) ((cookie) < 0 ? 1 : 0)
  36. /**
  37. * enum dma_status - DMA transaction status
  38. * @DMA_SUCCESS: transaction completed successfully
  39. * @DMA_IN_PROGRESS: transaction not yet processed
  40. * @DMA_PAUSED: transaction is paused
  41. * @DMA_ERROR: transaction failed
  42. */
  43. enum dma_status {
  44. DMA_SUCCESS,
  45. DMA_IN_PROGRESS,
  46. DMA_PAUSED,
  47. DMA_ERROR,
  48. };
  49. /**
  50. * enum dma_transaction_type - DMA transaction types/indexes
  51. *
  52. * Note: The DMA_ASYNC_TX capability is not to be set by drivers. It is
  53. * automatically set as dma devices are registered.
  54. */
  55. enum dma_transaction_type {
  56. DMA_MEMCPY,
  57. DMA_XOR,
  58. DMA_PQ,
  59. DMA_XOR_VAL,
  60. DMA_PQ_VAL,
  61. DMA_MEMSET,
  62. DMA_INTERRUPT,
  63. DMA_SG,
  64. DMA_PRIVATE,
  65. DMA_ASYNC_TX,
  66. DMA_SLAVE,
  67. DMA_CYCLIC,
  68. };
  69. /* last transaction type for creation of the capabilities mask */
  70. #define DMA_TX_TYPE_END (DMA_CYCLIC + 1)
  71. /**
  72. * enum dma_ctrl_flags - DMA flags to augment operation preparation,
  73. * control completion, and communicate status.
  74. * @DMA_PREP_INTERRUPT - trigger an interrupt (callback) upon completion of
  75. * this transaction
  76. * @DMA_CTRL_ACK - if clear, the descriptor cannot be reused until the client
  77. * acknowledges receipt, i.e. has has a chance to establish any dependency
  78. * chains
  79. * @DMA_COMPL_SKIP_SRC_UNMAP - set to disable dma-unmapping the source buffer(s)
  80. * @DMA_COMPL_SKIP_DEST_UNMAP - set to disable dma-unmapping the destination(s)
  81. * @DMA_COMPL_SRC_UNMAP_SINGLE - set to do the source dma-unmapping as single
  82. * (if not set, do the source dma-unmapping as page)
  83. * @DMA_COMPL_DEST_UNMAP_SINGLE - set to do the destination dma-unmapping as single
  84. * (if not set, do the destination dma-unmapping as page)
  85. * @DMA_PREP_PQ_DISABLE_P - prevent generation of P while generating Q
  86. * @DMA_PREP_PQ_DISABLE_Q - prevent generation of Q while generating P
  87. * @DMA_PREP_CONTINUE - indicate to a driver that it is reusing buffers as
  88. * sources that were the result of a previous operation, in the case of a PQ
  89. * operation it continues the calculation with new sources
  90. * @DMA_PREP_FENCE - tell the driver that subsequent operations depend
  91. * on the result of this operation
  92. */
  93. enum dma_ctrl_flags {
  94. DMA_PREP_INTERRUPT = (1 << 0),
  95. DMA_CTRL_ACK = (1 << 1),
  96. DMA_COMPL_SKIP_SRC_UNMAP = (1 << 2),
  97. DMA_COMPL_SKIP_DEST_UNMAP = (1 << 3),
  98. DMA_COMPL_SRC_UNMAP_SINGLE = (1 << 4),
  99. DMA_COMPL_DEST_UNMAP_SINGLE = (1 << 5),
  100. DMA_PREP_PQ_DISABLE_P = (1 << 6),
  101. DMA_PREP_PQ_DISABLE_Q = (1 << 7),
  102. DMA_PREP_CONTINUE = (1 << 8),
  103. DMA_PREP_FENCE = (1 << 9),
  104. };
  105. /**
  106. * enum dma_ctrl_cmd - DMA operations that can optionally be exercised
  107. * on a running channel.
  108. * @DMA_TERMINATE_ALL: terminate all ongoing transfers
  109. * @DMA_PAUSE: pause ongoing transfers
  110. * @DMA_RESUME: resume paused transfer
  111. * @DMA_SLAVE_CONFIG: this command is only implemented by DMA controllers
  112. * that need to runtime reconfigure the slave channels (as opposed to passing
  113. * configuration data in statically from the platform). An additional
  114. * argument of struct dma_slave_config must be passed in with this
  115. * command.
  116. * @FSLDMA_EXTERNAL_START: this command will put the Freescale DMA controller
  117. * into external start mode.
  118. */
  119. enum dma_ctrl_cmd {
  120. DMA_TERMINATE_ALL,
  121. DMA_PAUSE,
  122. DMA_RESUME,
  123. DMA_SLAVE_CONFIG,
  124. FSLDMA_EXTERNAL_START,
  125. };
  126. /**
  127. * enum sum_check_bits - bit position of pq_check_flags
  128. */
  129. enum sum_check_bits {
  130. SUM_CHECK_P = 0,
  131. SUM_CHECK_Q = 1,
  132. };
  133. /**
  134. * enum pq_check_flags - result of async_{xor,pq}_zero_sum operations
  135. * @SUM_CHECK_P_RESULT - 1 if xor zero sum error, 0 otherwise
  136. * @SUM_CHECK_Q_RESULT - 1 if reed-solomon zero sum error, 0 otherwise
  137. */
  138. enum sum_check_flags {
  139. SUM_CHECK_P_RESULT = (1 << SUM_CHECK_P),
  140. SUM_CHECK_Q_RESULT = (1 << SUM_CHECK_Q),
  141. };
  142. /**
  143. * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t.
  144. * See linux/cpumask.h
  145. */
  146. typedef struct { DECLARE_BITMAP(bits, DMA_TX_TYPE_END); } dma_cap_mask_t;
  147. /**
  148. * struct dma_chan_percpu - the per-CPU part of struct dma_chan
  149. * @memcpy_count: transaction counter
  150. * @bytes_transferred: byte counter
  151. */
  152. struct dma_chan_percpu {
  153. /* stats */
  154. unsigned long memcpy_count;
  155. unsigned long bytes_transferred;
  156. };
  157. /**
  158. * struct dma_chan - devices supply DMA channels, clients use them
  159. * @device: ptr to the dma device who supplies this channel, always !%NULL
  160. * @cookie: last cookie value returned to client
  161. * @chan_id: channel ID for sysfs
  162. * @dev: class device for sysfs
  163. * @device_node: used to add this to the device chan list
  164. * @local: per-cpu pointer to a struct dma_chan_percpu
  165. * @client-count: how many clients are using this channel
  166. * @table_count: number of appearances in the mem-to-mem allocation table
  167. * @private: private data for certain client-channel associations
  168. */
  169. struct dma_chan {
  170. struct dma_device *device;
  171. dma_cookie_t cookie;
  172. /* sysfs */
  173. int chan_id;
  174. struct dma_chan_dev *dev;
  175. struct list_head device_node;
  176. struct dma_chan_percpu __percpu *local;
  177. int client_count;
  178. int table_count;
  179. void *private;
  180. };
  181. /**
  182. * struct dma_chan_dev - relate sysfs device node to backing channel device
  183. * @chan - driver channel device
  184. * @device - sysfs device
  185. * @dev_id - parent dma_device dev_id
  186. * @idr_ref - reference count to gate release of dma_device dev_id
  187. */
  188. struct dma_chan_dev {
  189. struct dma_chan *chan;
  190. struct device device;
  191. int dev_id;
  192. atomic_t *idr_ref;
  193. };
  194. /**
  195. * enum dma_slave_buswidth - defines bus with of the DMA slave
  196. * device, source or target buses
  197. */
  198. enum dma_slave_buswidth {
  199. DMA_SLAVE_BUSWIDTH_UNDEFINED = 0,
  200. DMA_SLAVE_BUSWIDTH_1_BYTE = 1,
  201. DMA_SLAVE_BUSWIDTH_2_BYTES = 2,
  202. DMA_SLAVE_BUSWIDTH_4_BYTES = 4,
  203. DMA_SLAVE_BUSWIDTH_8_BYTES = 8,
  204. };
  205. /**
  206. * struct dma_slave_config - dma slave channel runtime config
  207. * @direction: whether the data shall go in or out on this slave
  208. * channel, right now. DMA_TO_DEVICE and DMA_FROM_DEVICE are
  209. * legal values, DMA_BIDIRECTIONAL is not acceptable since we
  210. * need to differentiate source and target addresses.
  211. * @src_addr: this is the physical address where DMA slave data
  212. * should be read (RX), if the source is memory this argument is
  213. * ignored.
  214. * @dst_addr: this is the physical address where DMA slave data
  215. * should be written (TX), if the source is memory this argument
  216. * is ignored.
  217. * @src_addr_width: this is the width in bytes of the source (RX)
  218. * register where DMA data shall be read. If the source
  219. * is memory this may be ignored depending on architecture.
  220. * Legal values: 1, 2, 4, 8.
  221. * @dst_addr_width: same as src_addr_width but for destination
  222. * target (TX) mutatis mutandis.
  223. * @src_maxburst: the maximum number of words (note: words, as in
  224. * units of the src_addr_width member, not bytes) that can be sent
  225. * in one burst to the device. Typically something like half the
  226. * FIFO depth on I/O peripherals so you don't overflow it. This
  227. * may or may not be applicable on memory sources.
  228. * @dst_maxburst: same as src_maxburst but for destination target
  229. * mutatis mutandis.
  230. *
  231. * This struct is passed in as configuration data to a DMA engine
  232. * in order to set up a certain channel for DMA transport at runtime.
  233. * The DMA device/engine has to provide support for an additional
  234. * command in the channel config interface, DMA_SLAVE_CONFIG
  235. * and this struct will then be passed in as an argument to the
  236. * DMA engine device_control() function.
  237. *
  238. * The rationale for adding configuration information to this struct
  239. * is as follows: if it is likely that most DMA slave controllers in
  240. * the world will support the configuration option, then make it
  241. * generic. If not: if it is fixed so that it be sent in static from
  242. * the platform data, then prefer to do that. Else, if it is neither
  243. * fixed at runtime, nor generic enough (such as bus mastership on
  244. * some CPU family and whatnot) then create a custom slave config
  245. * struct and pass that, then make this config a member of that
  246. * struct, if applicable.
  247. */
  248. struct dma_slave_config {
  249. enum dma_data_direction direction;
  250. dma_addr_t src_addr;
  251. dma_addr_t dst_addr;
  252. enum dma_slave_buswidth src_addr_width;
  253. enum dma_slave_buswidth dst_addr_width;
  254. u32 src_maxburst;
  255. u32 dst_maxburst;
  256. };
  257. static inline const char *dma_chan_name(struct dma_chan *chan)
  258. {
  259. return dev_name(&chan->dev->device);
  260. }
  261. void dma_chan_cleanup(struct kref *kref);
  262. /**
  263. * typedef dma_filter_fn - callback filter for dma_request_channel
  264. * @chan: channel to be reviewed
  265. * @filter_param: opaque parameter passed through dma_request_channel
  266. *
  267. * When this optional parameter is specified in a call to dma_request_channel a
  268. * suitable channel is passed to this routine for further dispositioning before
  269. * being returned. Where 'suitable' indicates a non-busy channel that
  270. * satisfies the given capability mask. It returns 'true' to indicate that the
  271. * channel is suitable.
  272. */
  273. typedef bool (*dma_filter_fn)(struct dma_chan *chan, void *filter_param);
  274. typedef void (*dma_async_tx_callback)(void *dma_async_param);
  275. /**
  276. * struct dma_async_tx_descriptor - async transaction descriptor
  277. * ---dma generic offload fields---
  278. * @cookie: tracking cookie for this transaction, set to -EBUSY if
  279. * this tx is sitting on a dependency list
  280. * @flags: flags to augment operation preparation, control completion, and
  281. * communicate status
  282. * @phys: physical address of the descriptor
  283. * @chan: target channel for this operation
  284. * @tx_submit: set the prepared descriptor(s) to be executed by the engine
  285. * @callback: routine to call after this operation is complete
  286. * @callback_param: general parameter to pass to the callback routine
  287. * ---async_tx api specific fields---
  288. * @next: at completion submit this descriptor
  289. * @parent: pointer to the next level up in the dependency chain
  290. * @lock: protect the parent and next pointers
  291. */
  292. struct dma_async_tx_descriptor {
  293. dma_cookie_t cookie;
  294. enum dma_ctrl_flags flags; /* not a 'long' to pack with cookie */
  295. dma_addr_t phys;
  296. struct dma_chan *chan;
  297. dma_cookie_t (*tx_submit)(struct dma_async_tx_descriptor *tx);
  298. dma_async_tx_callback callback;
  299. void *callback_param;
  300. #ifdef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
  301. struct dma_async_tx_descriptor *next;
  302. struct dma_async_tx_descriptor *parent;
  303. spinlock_t lock;
  304. #endif
  305. };
  306. #ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
  307. static inline void txd_lock(struct dma_async_tx_descriptor *txd)
  308. {
  309. }
  310. static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
  311. {
  312. }
  313. static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
  314. {
  315. BUG();
  316. }
  317. static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
  318. {
  319. }
  320. static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
  321. {
  322. }
  323. static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
  324. {
  325. return NULL;
  326. }
  327. static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
  328. {
  329. return NULL;
  330. }
  331. #else
  332. static inline void txd_lock(struct dma_async_tx_descriptor *txd)
  333. {
  334. spin_lock_bh(&txd->lock);
  335. }
  336. static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
  337. {
  338. spin_unlock_bh(&txd->lock);
  339. }
  340. static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
  341. {
  342. txd->next = next;
  343. next->parent = txd;
  344. }
  345. static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
  346. {
  347. txd->parent = NULL;
  348. }
  349. static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
  350. {
  351. txd->next = NULL;
  352. }
  353. static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
  354. {
  355. return txd->parent;
  356. }
  357. static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
  358. {
  359. return txd->next;
  360. }
  361. #endif
  362. /**
  363. * struct dma_tx_state - filled in to report the status of
  364. * a transfer.
  365. * @last: last completed DMA cookie
  366. * @used: last issued DMA cookie (i.e. the one in progress)
  367. * @residue: the remaining number of bytes left to transmit
  368. * on the selected transfer for states DMA_IN_PROGRESS and
  369. * DMA_PAUSED if this is implemented in the driver, else 0
  370. */
  371. struct dma_tx_state {
  372. dma_cookie_t last;
  373. dma_cookie_t used;
  374. u32 residue;
  375. };
  376. /**
  377. * struct dma_device - info on the entity supplying DMA services
  378. * @chancnt: how many DMA channels are supported
  379. * @privatecnt: how many DMA channels are requested by dma_request_channel
  380. * @channels: the list of struct dma_chan
  381. * @global_node: list_head for global dma_device_list
  382. * @cap_mask: one or more dma_capability flags
  383. * @max_xor: maximum number of xor sources, 0 if no capability
  384. * @max_pq: maximum number of PQ sources and PQ-continue capability
  385. * @copy_align: alignment shift for memcpy operations
  386. * @xor_align: alignment shift for xor operations
  387. * @pq_align: alignment shift for pq operations
  388. * @fill_align: alignment shift for memset operations
  389. * @dev_id: unique device ID
  390. * @dev: struct device reference for dma mapping api
  391. * @device_alloc_chan_resources: allocate resources and return the
  392. * number of allocated descriptors
  393. * @device_free_chan_resources: release DMA channel's resources
  394. * @device_prep_dma_memcpy: prepares a memcpy operation
  395. * @device_prep_dma_xor: prepares a xor operation
  396. * @device_prep_dma_xor_val: prepares a xor validation operation
  397. * @device_prep_dma_pq: prepares a pq operation
  398. * @device_prep_dma_pq_val: prepares a pqzero_sum operation
  399. * @device_prep_dma_memset: prepares a memset operation
  400. * @device_prep_dma_interrupt: prepares an end of chain interrupt operation
  401. * @device_prep_slave_sg: prepares a slave dma operation
  402. * @device_prep_dma_cyclic: prepare a cyclic dma operation suitable for audio.
  403. * The function takes a buffer of size buf_len. The callback function will
  404. * be called after period_len bytes have been transferred.
  405. * @device_control: manipulate all pending operations on a channel, returns
  406. * zero or error code
  407. * @device_tx_status: poll for transaction completion, the optional
  408. * txstate parameter can be supplied with a pointer to get a
  409. * struct with auxiliary transfer status information, otherwise the call
  410. * will just return a simple status code
  411. * @device_issue_pending: push pending transactions to hardware
  412. */
  413. struct dma_device {
  414. unsigned int chancnt;
  415. unsigned int privatecnt;
  416. struct list_head channels;
  417. struct list_head global_node;
  418. dma_cap_mask_t cap_mask;
  419. unsigned short max_xor;
  420. unsigned short max_pq;
  421. u8 copy_align;
  422. u8 xor_align;
  423. u8 pq_align;
  424. u8 fill_align;
  425. #define DMA_HAS_PQ_CONTINUE (1 << 15)
  426. int dev_id;
  427. struct device *dev;
  428. int (*device_alloc_chan_resources)(struct dma_chan *chan);
  429. void (*device_free_chan_resources)(struct dma_chan *chan);
  430. struct dma_async_tx_descriptor *(*device_prep_dma_memcpy)(
  431. struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
  432. size_t len, unsigned long flags);
  433. struct dma_async_tx_descriptor *(*device_prep_dma_xor)(
  434. struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
  435. unsigned int src_cnt, size_t len, unsigned long flags);
  436. struct dma_async_tx_descriptor *(*device_prep_dma_xor_val)(
  437. struct dma_chan *chan, dma_addr_t *src, unsigned int src_cnt,
  438. size_t len, enum sum_check_flags *result, unsigned long flags);
  439. struct dma_async_tx_descriptor *(*device_prep_dma_pq)(
  440. struct dma_chan *chan, dma_addr_t *dst, dma_addr_t *src,
  441. unsigned int src_cnt, const unsigned char *scf,
  442. size_t len, unsigned long flags);
  443. struct dma_async_tx_descriptor *(*device_prep_dma_pq_val)(
  444. struct dma_chan *chan, dma_addr_t *pq, dma_addr_t *src,
  445. unsigned int src_cnt, const unsigned char *scf, size_t len,
  446. enum sum_check_flags *pqres, unsigned long flags);
  447. struct dma_async_tx_descriptor *(*device_prep_dma_memset)(
  448. struct dma_chan *chan, dma_addr_t dest, int value, size_t len,
  449. unsigned long flags);
  450. struct dma_async_tx_descriptor *(*device_prep_dma_interrupt)(
  451. struct dma_chan *chan, unsigned long flags);
  452. struct dma_async_tx_descriptor *(*device_prep_dma_sg)(
  453. struct dma_chan *chan,
  454. struct scatterlist *dst_sg, unsigned int dst_nents,
  455. struct scatterlist *src_sg, unsigned int src_nents,
  456. unsigned long flags);
  457. struct dma_async_tx_descriptor *(*device_prep_slave_sg)(
  458. struct dma_chan *chan, struct scatterlist *sgl,
  459. unsigned int sg_len, enum dma_data_direction direction,
  460. unsigned long flags);
  461. struct dma_async_tx_descriptor *(*device_prep_dma_cyclic)(
  462. struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
  463. size_t period_len, enum dma_data_direction direction);
  464. int (*device_control)(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
  465. unsigned long arg);
  466. enum dma_status (*device_tx_status)(struct dma_chan *chan,
  467. dma_cookie_t cookie,
  468. struct dma_tx_state *txstate);
  469. void (*device_issue_pending)(struct dma_chan *chan);
  470. };
  471. static inline int dmaengine_device_control(struct dma_chan *chan,
  472. enum dma_ctrl_cmd cmd,
  473. unsigned long arg)
  474. {
  475. return chan->device->device_control(chan, cmd, arg);
  476. }
  477. static inline int dmaengine_slave_config(struct dma_chan *chan,
  478. struct dma_slave_config *config)
  479. {
  480. return dmaengine_device_control(chan, DMA_SLAVE_CONFIG,
  481. (unsigned long)config);
  482. }
  483. static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_single(
  484. struct dma_chan *chan, void *buf, size_t len,
  485. enum dma_data_direction dir, unsigned long flags)
  486. {
  487. struct scatterlist sg;
  488. sg_init_one(&sg, buf, len);
  489. return chan->device->device_prep_slave_sg(chan, &sg, 1, dir, flags);
  490. }
  491. static inline int dmaengine_terminate_all(struct dma_chan *chan)
  492. {
  493. return dmaengine_device_control(chan, DMA_TERMINATE_ALL, 0);
  494. }
  495. static inline int dmaengine_pause(struct dma_chan *chan)
  496. {
  497. return dmaengine_device_control(chan, DMA_PAUSE, 0);
  498. }
  499. static inline int dmaengine_resume(struct dma_chan *chan)
  500. {
  501. return dmaengine_device_control(chan, DMA_RESUME, 0);
  502. }
  503. static inline dma_cookie_t dmaengine_submit(struct dma_async_tx_descriptor *desc)
  504. {
  505. return desc->tx_submit(desc);
  506. }
  507. static inline bool dmaengine_check_align(u8 align, size_t off1, size_t off2, size_t len)
  508. {
  509. size_t mask;
  510. if (!align)
  511. return true;
  512. mask = (1 << align) - 1;
  513. if (mask & (off1 | off2 | len))
  514. return false;
  515. return true;
  516. }
  517. static inline bool is_dma_copy_aligned(struct dma_device *dev, size_t off1,
  518. size_t off2, size_t len)
  519. {
  520. return dmaengine_check_align(dev->copy_align, off1, off2, len);
  521. }
  522. static inline bool is_dma_xor_aligned(struct dma_device *dev, size_t off1,
  523. size_t off2, size_t len)
  524. {
  525. return dmaengine_check_align(dev->xor_align, off1, off2, len);
  526. }
  527. static inline bool is_dma_pq_aligned(struct dma_device *dev, size_t off1,
  528. size_t off2, size_t len)
  529. {
  530. return dmaengine_check_align(dev->pq_align, off1, off2, len);
  531. }
  532. static inline bool is_dma_fill_aligned(struct dma_device *dev, size_t off1,
  533. size_t off2, size_t len)
  534. {
  535. return dmaengine_check_align(dev->fill_align, off1, off2, len);
  536. }
  537. static inline void
  538. dma_set_maxpq(struct dma_device *dma, int maxpq, int has_pq_continue)
  539. {
  540. dma->max_pq = maxpq;
  541. if (has_pq_continue)
  542. dma->max_pq |= DMA_HAS_PQ_CONTINUE;
  543. }
  544. static inline bool dmaf_continue(enum dma_ctrl_flags flags)
  545. {
  546. return (flags & DMA_PREP_CONTINUE) == DMA_PREP_CONTINUE;
  547. }
  548. static inline bool dmaf_p_disabled_continue(enum dma_ctrl_flags flags)
  549. {
  550. enum dma_ctrl_flags mask = DMA_PREP_CONTINUE | DMA_PREP_PQ_DISABLE_P;
  551. return (flags & mask) == mask;
  552. }
  553. static inline bool dma_dev_has_pq_continue(struct dma_device *dma)
  554. {
  555. return (dma->max_pq & DMA_HAS_PQ_CONTINUE) == DMA_HAS_PQ_CONTINUE;
  556. }
  557. static inline unsigned short dma_dev_to_maxpq(struct dma_device *dma)
  558. {
  559. return dma->max_pq & ~DMA_HAS_PQ_CONTINUE;
  560. }
  561. /* dma_maxpq - reduce maxpq in the face of continued operations
  562. * @dma - dma device with PQ capability
  563. * @flags - to check if DMA_PREP_CONTINUE and DMA_PREP_PQ_DISABLE_P are set
  564. *
  565. * When an engine does not support native continuation we need 3 extra
  566. * source slots to reuse P and Q with the following coefficients:
  567. * 1/ {00} * P : remove P from Q', but use it as a source for P'
  568. * 2/ {01} * Q : use Q to continue Q' calculation
  569. * 3/ {00} * Q : subtract Q from P' to cancel (2)
  570. *
  571. * In the case where P is disabled we only need 1 extra source:
  572. * 1/ {01} * Q : use Q to continue Q' calculation
  573. */
  574. static inline int dma_maxpq(struct dma_device *dma, enum dma_ctrl_flags flags)
  575. {
  576. if (dma_dev_has_pq_continue(dma) || !dmaf_continue(flags))
  577. return dma_dev_to_maxpq(dma);
  578. else if (dmaf_p_disabled_continue(flags))
  579. return dma_dev_to_maxpq(dma) - 1;
  580. else if (dmaf_continue(flags))
  581. return dma_dev_to_maxpq(dma) - 3;
  582. BUG();
  583. }
  584. /* --- public DMA engine API --- */
  585. #ifdef CONFIG_DMA_ENGINE
  586. void dmaengine_get(void);
  587. void dmaengine_put(void);
  588. #else
  589. static inline void dmaengine_get(void)
  590. {
  591. }
  592. static inline void dmaengine_put(void)
  593. {
  594. }
  595. #endif
  596. #ifdef CONFIG_NET_DMA
  597. #define net_dmaengine_get() dmaengine_get()
  598. #define net_dmaengine_put() dmaengine_put()
  599. #else
  600. static inline void net_dmaengine_get(void)
  601. {
  602. }
  603. static inline void net_dmaengine_put(void)
  604. {
  605. }
  606. #endif
  607. #ifdef CONFIG_ASYNC_TX_DMA
  608. #define async_dmaengine_get() dmaengine_get()
  609. #define async_dmaengine_put() dmaengine_put()
  610. #ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
  611. #define async_dma_find_channel(type) dma_find_channel(DMA_ASYNC_TX)
  612. #else
  613. #define async_dma_find_channel(type) dma_find_channel(type)
  614. #endif /* CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH */
  615. #else
  616. static inline void async_dmaengine_get(void)
  617. {
  618. }
  619. static inline void async_dmaengine_put(void)
  620. {
  621. }
  622. static inline struct dma_chan *
  623. async_dma_find_channel(enum dma_transaction_type type)
  624. {
  625. return NULL;
  626. }
  627. #endif /* CONFIG_ASYNC_TX_DMA */
  628. dma_cookie_t dma_async_memcpy_buf_to_buf(struct dma_chan *chan,
  629. void *dest, void *src, size_t len);
  630. dma_cookie_t dma_async_memcpy_buf_to_pg(struct dma_chan *chan,
  631. struct page *page, unsigned int offset, void *kdata, size_t len);
  632. dma_cookie_t dma_async_memcpy_pg_to_pg(struct dma_chan *chan,
  633. struct page *dest_pg, unsigned int dest_off, struct page *src_pg,
  634. unsigned int src_off, size_t len);
  635. void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx,
  636. struct dma_chan *chan);
  637. static inline void async_tx_ack(struct dma_async_tx_descriptor *tx)
  638. {
  639. tx->flags |= DMA_CTRL_ACK;
  640. }
  641. static inline void async_tx_clear_ack(struct dma_async_tx_descriptor *tx)
  642. {
  643. tx->flags &= ~DMA_CTRL_ACK;
  644. }
  645. static inline bool async_tx_test_ack(struct dma_async_tx_descriptor *tx)
  646. {
  647. return (tx->flags & DMA_CTRL_ACK) == DMA_CTRL_ACK;
  648. }
  649. #define first_dma_cap(mask) __first_dma_cap(&(mask))
  650. static inline int __first_dma_cap(const dma_cap_mask_t *srcp)
  651. {
  652. return min_t(int, DMA_TX_TYPE_END,
  653. find_first_bit(srcp->bits, DMA_TX_TYPE_END));
  654. }
  655. #define next_dma_cap(n, mask) __next_dma_cap((n), &(mask))
  656. static inline int __next_dma_cap(int n, const dma_cap_mask_t *srcp)
  657. {
  658. return min_t(int, DMA_TX_TYPE_END,
  659. find_next_bit(srcp->bits, DMA_TX_TYPE_END, n+1));
  660. }
  661. #define dma_cap_set(tx, mask) __dma_cap_set((tx), &(mask))
  662. static inline void
  663. __dma_cap_set(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
  664. {
  665. set_bit(tx_type, dstp->bits);
  666. }
  667. #define dma_cap_clear(tx, mask) __dma_cap_clear((tx), &(mask))
  668. static inline void
  669. __dma_cap_clear(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
  670. {
  671. clear_bit(tx_type, dstp->bits);
  672. }
  673. #define dma_cap_zero(mask) __dma_cap_zero(&(mask))
  674. static inline void __dma_cap_zero(dma_cap_mask_t *dstp)
  675. {
  676. bitmap_zero(dstp->bits, DMA_TX_TYPE_END);
  677. }
  678. #define dma_has_cap(tx, mask) __dma_has_cap((tx), &(mask))
  679. static inline int
  680. __dma_has_cap(enum dma_transaction_type tx_type, dma_cap_mask_t *srcp)
  681. {
  682. return test_bit(tx_type, srcp->bits);
  683. }
  684. #define for_each_dma_cap_mask(cap, mask) \
  685. for ((cap) = first_dma_cap(mask); \
  686. (cap) < DMA_TX_TYPE_END; \
  687. (cap) = next_dma_cap((cap), (mask)))
  688. /**
  689. * dma_async_issue_pending - flush pending transactions to HW
  690. * @chan: target DMA channel
  691. *
  692. * This allows drivers to push copies to HW in batches,
  693. * reducing MMIO writes where possible.
  694. */
  695. static inline void dma_async_issue_pending(struct dma_chan *chan)
  696. {
  697. chan->device->device_issue_pending(chan);
  698. }
  699. #define dma_async_memcpy_issue_pending(chan) dma_async_issue_pending(chan)
  700. /**
  701. * dma_async_is_tx_complete - poll for transaction completion
  702. * @chan: DMA channel
  703. * @cookie: transaction identifier to check status of
  704. * @last: returns last completed cookie, can be NULL
  705. * @used: returns last issued cookie, can be NULL
  706. *
  707. * If @last and @used are passed in, upon return they reflect the driver
  708. * internal state and can be used with dma_async_is_complete() to check
  709. * the status of multiple cookies without re-checking hardware state.
  710. */
  711. static inline enum dma_status dma_async_is_tx_complete(struct dma_chan *chan,
  712. dma_cookie_t cookie, dma_cookie_t *last, dma_cookie_t *used)
  713. {
  714. struct dma_tx_state state;
  715. enum dma_status status;
  716. status = chan->device->device_tx_status(chan, cookie, &state);
  717. if (last)
  718. *last = state.last;
  719. if (used)
  720. *used = state.used;
  721. return status;
  722. }
  723. #define dma_async_memcpy_complete(chan, cookie, last, used)\
  724. dma_async_is_tx_complete(chan, cookie, last, used)
  725. /**
  726. * dma_async_is_complete - test a cookie against chan state
  727. * @cookie: transaction identifier to test status of
  728. * @last_complete: last know completed transaction
  729. * @last_used: last cookie value handed out
  730. *
  731. * dma_async_is_complete() is used in dma_async_memcpy_complete()
  732. * the test logic is separated for lightweight testing of multiple cookies
  733. */
  734. static inline enum dma_status dma_async_is_complete(dma_cookie_t cookie,
  735. dma_cookie_t last_complete, dma_cookie_t last_used)
  736. {
  737. if (last_complete <= last_used) {
  738. if ((cookie <= last_complete) || (cookie > last_used))
  739. return DMA_SUCCESS;
  740. } else {
  741. if ((cookie <= last_complete) && (cookie > last_used))
  742. return DMA_SUCCESS;
  743. }
  744. return DMA_IN_PROGRESS;
  745. }
  746. static inline void
  747. dma_set_tx_state(struct dma_tx_state *st, dma_cookie_t last, dma_cookie_t used, u32 residue)
  748. {
  749. if (st) {
  750. st->last = last;
  751. st->used = used;
  752. st->residue = residue;
  753. }
  754. }
  755. enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie);
  756. #ifdef CONFIG_DMA_ENGINE
  757. enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx);
  758. void dma_issue_pending_all(void);
  759. struct dma_chan *__dma_request_channel(dma_cap_mask_t *mask, dma_filter_fn fn, void *fn_param);
  760. void dma_release_channel(struct dma_chan *chan);
  761. #else
  762. static inline enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx)
  763. {
  764. return DMA_SUCCESS;
  765. }
  766. static inline void dma_issue_pending_all(void)
  767. {
  768. }
  769. static inline struct dma_chan *__dma_request_channel(dma_cap_mask_t *mask,
  770. dma_filter_fn fn, void *fn_param)
  771. {
  772. return NULL;
  773. }
  774. static inline void dma_release_channel(struct dma_chan *chan)
  775. {
  776. }
  777. #endif
  778. /* --- DMA device --- */
  779. int dma_async_device_register(struct dma_device *device);
  780. void dma_async_device_unregister(struct dma_device *device);
  781. void dma_run_dependencies(struct dma_async_tx_descriptor *tx);
  782. struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type);
  783. #define dma_request_channel(mask, x, y) __dma_request_channel(&(mask), x, y)
  784. /* --- Helper iov-locking functions --- */
  785. struct dma_page_list {
  786. char __user *base_address;
  787. int nr_pages;
  788. struct page **pages;
  789. };
  790. struct dma_pinned_list {
  791. int nr_iovecs;
  792. struct dma_page_list page_list[0];
  793. };
  794. struct dma_pinned_list *dma_pin_iovec_pages(struct iovec *iov, size_t len);
  795. void dma_unpin_iovec_pages(struct dma_pinned_list* pinned_list);
  796. dma_cookie_t dma_memcpy_to_iovec(struct dma_chan *chan, struct iovec *iov,
  797. struct dma_pinned_list *pinned_list, unsigned char *kdata, size_t len);
  798. dma_cookie_t dma_memcpy_pg_to_iovec(struct dma_chan *chan, struct iovec *iov,
  799. struct dma_pinned_list *pinned_list, struct page *page,
  800. unsigned int offset, size_t len);
  801. #endif /* DMAENGINE_H */