pl08x.h 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236
  1. /*
  2. * linux/amba/pl08x.h - ARM PrimeCell DMA Controller driver
  3. *
  4. * Copyright (C) 2005 ARM Ltd
  5. * Copyright (C) 2010 ST-Ericsson SA
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * pl08x information required by platform code
  12. *
  13. * Please credit ARM.com
  14. * Documentation: ARM DDI 0196D
  15. */
  16. #ifndef AMBA_PL08X_H
  17. #define AMBA_PL08X_H
  18. /* We need sizes of structs from this header */
  19. #include <linux/dmaengine.h>
  20. #include <linux/interrupt.h>
  21. struct pl08x_lli;
  22. struct pl08x_driver_data;
  23. /* Bitmasks for selecting AHB ports for DMA transfers */
  24. enum {
  25. PL08X_AHB1 = (1 << 0),
  26. PL08X_AHB2 = (1 << 1)
  27. };
  28. /**
  29. * struct pl08x_channel_data - data structure to pass info between
  30. * platform and PL08x driver regarding channel configuration
  31. * @bus_id: name of this device channel, not just a device name since
  32. * devices may have more than one channel e.g. "foo_tx"
  33. * @min_signal: the minimum DMA signal number to be muxed in for this
  34. * channel (for platforms supporting muxed signals). If you have
  35. * static assignments, make sure this is set to the assigned signal
  36. * number, PL08x have 16 possible signals in number 0 thru 15 so
  37. * when these are not enough they often get muxed (in hardware)
  38. * disabling simultaneous use of the same channel for two devices.
  39. * @max_signal: the maximum DMA signal number to be muxed in for
  40. * the channel. Set to the same as min_signal for
  41. * devices with static assignments
  42. * @muxval: a number usually used to poke into some mux regiser to
  43. * mux in the signal to this channel
  44. * @cctl_opt: default options for the channel control register
  45. * @device_fc: Flow Controller Settings for ccfg register. Only valid for slave
  46. * channels. Fill with 'true' if peripheral should be flow controller. Direction
  47. * will be selected at Runtime.
  48. * @addr: source/target address in physical memory for this DMA channel,
  49. * can be the address of a FIFO register for burst requests for example.
  50. * This can be left undefined if the PrimeCell API is used for configuring
  51. * this.
  52. * @circular_buffer: whether the buffer passed in is circular and
  53. * shall simply be looped round round (like a record baby round
  54. * round round round)
  55. * @single: the device connected to this channel will request single DMA
  56. * transfers, not bursts. (Bursts are default.)
  57. * @periph_buses: the device connected to this channel is accessible via
  58. * these buses (use PL08X_AHB1 | PL08X_AHB2).
  59. */
  60. struct pl08x_channel_data {
  61. char *bus_id;
  62. int min_signal;
  63. int max_signal;
  64. u32 muxval;
  65. u32 cctl;
  66. bool device_fc;
  67. dma_addr_t addr;
  68. bool circular_buffer;
  69. bool single;
  70. u8 periph_buses;
  71. };
  72. /**
  73. * Struct pl08x_bus_data - information of source or destination
  74. * busses for a transfer
  75. * @addr: current address
  76. * @maxwidth: the maximum width of a transfer on this bus
  77. * @buswidth: the width of this bus in bytes: 1, 2 or 4
  78. */
  79. struct pl08x_bus_data {
  80. dma_addr_t addr;
  81. u8 maxwidth;
  82. u8 buswidth;
  83. };
  84. /**
  85. * struct pl08x_phy_chan - holder for the physical channels
  86. * @id: physical index to this channel
  87. * @lock: a lock to use when altering an instance of this struct
  88. * @signal: the physical signal (aka channel) serving this physical channel
  89. * right now
  90. * @serving: the virtual channel currently being served by this physical
  91. * channel
  92. */
  93. struct pl08x_phy_chan {
  94. unsigned int id;
  95. void __iomem *base;
  96. spinlock_t lock;
  97. int signal;
  98. struct pl08x_dma_chan *serving;
  99. };
  100. /**
  101. * struct pl08x_txd - wrapper for struct dma_async_tx_descriptor
  102. * @tx: async tx descriptor
  103. * @node: node for txd list for channels
  104. * @src_addr: src address of txd
  105. * @dst_addr: dst address of txd
  106. * @len: transfer len in bytes
  107. * @direction: direction of transfer
  108. * @llis_bus: DMA memory address (physical) start for the LLIs
  109. * @llis_va: virtual memory address start for the LLIs
  110. * @cctl: control reg values for current txd
  111. * @ccfg: config reg values for current txd
  112. */
  113. struct pl08x_txd {
  114. struct dma_async_tx_descriptor tx;
  115. struct list_head node;
  116. enum dma_data_direction direction;
  117. dma_addr_t src_addr;
  118. dma_addr_t dst_addr;
  119. size_t len;
  120. dma_addr_t llis_bus;
  121. struct pl08x_lli *llis_va;
  122. /* Default cctl value for LLIs */
  123. u32 cctl;
  124. /*
  125. * Settings to be put into the physical channel when we
  126. * trigger this txd. Other registers are in llis_va[0].
  127. */
  128. u32 ccfg;
  129. };
  130. /**
  131. * struct pl08x_dma_chan_state - holds the PL08x specific virtual channel
  132. * states
  133. * @PL08X_CHAN_IDLE: the channel is idle
  134. * @PL08X_CHAN_RUNNING: the channel has allocated a physical transport
  135. * channel and is running a transfer on it
  136. * @PL08X_CHAN_PAUSED: the channel has allocated a physical transport
  137. * channel, but the transfer is currently paused
  138. * @PL08X_CHAN_WAITING: the channel is waiting for a physical transport
  139. * channel to become available (only pertains to memcpy channels)
  140. */
  141. enum pl08x_dma_chan_state {
  142. PL08X_CHAN_IDLE,
  143. PL08X_CHAN_RUNNING,
  144. PL08X_CHAN_PAUSED,
  145. PL08X_CHAN_WAITING,
  146. };
  147. /**
  148. * struct pl08x_dma_chan - this structure wraps a DMA ENGINE channel
  149. * @chan: wrappped abstract channel
  150. * @phychan: the physical channel utilized by this channel, if there is one
  151. * @phychan_hold: if non-zero, hold on to the physical channel even if we
  152. * have no pending entries
  153. * @tasklet: tasklet scheduled by the IRQ to handle actual work etc
  154. * @name: name of channel
  155. * @cd: channel platform data
  156. * @runtime_addr: address for RX/TX according to the runtime config
  157. * @runtime_direction: current direction of this channel according to
  158. * runtime config
  159. * @lc: last completed transaction on this channel
  160. * @pend_list: queued transactions pending on this channel
  161. * @at: active transaction on this channel
  162. * @lock: a lock for this channel data
  163. * @host: a pointer to the host (internal use)
  164. * @state: whether the channel is idle, paused, running etc
  165. * @slave: whether this channel is a device (slave) or for memcpy
  166. * @waiting: a TX descriptor on this channel which is waiting for a physical
  167. * channel to become available
  168. */
  169. struct pl08x_dma_chan {
  170. struct dma_chan chan;
  171. struct pl08x_phy_chan *phychan;
  172. int phychan_hold;
  173. struct tasklet_struct tasklet;
  174. char *name;
  175. const struct pl08x_channel_data *cd;
  176. dma_addr_t src_addr;
  177. dma_addr_t dst_addr;
  178. u32 src_cctl;
  179. u32 dst_cctl;
  180. enum dma_data_direction runtime_direction;
  181. dma_cookie_t lc;
  182. struct list_head pend_list;
  183. struct pl08x_txd *at;
  184. spinlock_t lock;
  185. struct pl08x_driver_data *host;
  186. enum pl08x_dma_chan_state state;
  187. bool slave;
  188. struct pl08x_txd *waiting;
  189. };
  190. /**
  191. * struct pl08x_platform_data - the platform configuration for the PL08x
  192. * PrimeCells.
  193. * @slave_channels: the channels defined for the different devices on the
  194. * platform, all inclusive, including multiplexed channels. The available
  195. * physical channels will be multiplexed around these signals as they are
  196. * requested, just enumerate all possible channels.
  197. * @get_signal: request a physical signal to be used for a DMA transfer
  198. * immediately: if there is some multiplexing or similar blocking the use
  199. * of the channel the transfer can be denied by returning less than zero,
  200. * else it returns the allocated signal number
  201. * @put_signal: indicate to the platform that this physical signal is not
  202. * running any DMA transfer and multiplexing can be recycled
  203. * @lli_buses: buses which LLIs can be fetched from: PL08X_AHB1 | PL08X_AHB2
  204. * @mem_buses: buses which memory can be accessed from: PL08X_AHB1 | PL08X_AHB2
  205. */
  206. struct pl08x_platform_data {
  207. const struct pl08x_channel_data *slave_channels;
  208. unsigned int num_slave_channels;
  209. struct pl08x_channel_data memcpy_channel;
  210. int (*get_signal)(struct pl08x_dma_chan *);
  211. void (*put_signal)(struct pl08x_dma_chan *);
  212. u8 lli_buses;
  213. u8 mem_buses;
  214. };
  215. #ifdef CONFIG_AMBA_PL08X
  216. bool pl08x_filter_id(struct dma_chan *chan, void *chan_id);
  217. #else
  218. static inline bool pl08x_filter_id(struct dma_chan *chan, void *chan_id)
  219. {
  220. return false;
  221. }
  222. #endif
  223. #endif /* AMBA_PL08X_H */