clock.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169
  1. /* linux/arch/arm/mach-s5pv210/clock.c
  2. *
  3. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com/
  5. *
  6. * S5PV210 - Clock support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/list.h>
  16. #include <linux/errno.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <linux/sysdev.h>
  20. #include <linux/io.h>
  21. #include <mach/map.h>
  22. #include <plat/cpu-freq.h>
  23. #include <mach/regs-clock.h>
  24. #include <plat/clock.h>
  25. #include <plat/cpu.h>
  26. #include <plat/pll.h>
  27. #include <plat/s5p-clock.h>
  28. #include <plat/clock-clksrc.h>
  29. #include <plat/s5pv210.h>
  30. static unsigned long xtal;
  31. static struct clksrc_clk clk_mout_apll = {
  32. .clk = {
  33. .name = "mout_apll",
  34. },
  35. .sources = &clk_src_apll,
  36. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 0, .size = 1 },
  37. };
  38. static struct clksrc_clk clk_mout_epll = {
  39. .clk = {
  40. .name = "mout_epll",
  41. },
  42. .sources = &clk_src_epll,
  43. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 8, .size = 1 },
  44. };
  45. static struct clksrc_clk clk_mout_mpll = {
  46. .clk = {
  47. .name = "mout_mpll",
  48. },
  49. .sources = &clk_src_mpll,
  50. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 4, .size = 1 },
  51. };
  52. static struct clk *clkset_armclk_list[] = {
  53. [0] = &clk_mout_apll.clk,
  54. [1] = &clk_mout_mpll.clk,
  55. };
  56. static struct clksrc_sources clkset_armclk = {
  57. .sources = clkset_armclk_list,
  58. .nr_sources = ARRAY_SIZE(clkset_armclk_list),
  59. };
  60. static struct clksrc_clk clk_armclk = {
  61. .clk = {
  62. .name = "armclk",
  63. },
  64. .sources = &clkset_armclk,
  65. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 16, .size = 1 },
  66. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 0, .size = 3 },
  67. };
  68. static struct clksrc_clk clk_hclk_msys = {
  69. .clk = {
  70. .name = "hclk_msys",
  71. .parent = &clk_armclk.clk,
  72. },
  73. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 8, .size = 3 },
  74. };
  75. static struct clksrc_clk clk_pclk_msys = {
  76. .clk = {
  77. .name = "pclk_msys",
  78. .parent = &clk_hclk_msys.clk,
  79. },
  80. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 12, .size = 3 },
  81. };
  82. static struct clksrc_clk clk_sclk_a2m = {
  83. .clk = {
  84. .name = "sclk_a2m",
  85. .parent = &clk_mout_apll.clk,
  86. },
  87. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 4, .size = 3 },
  88. };
  89. static struct clk *clkset_hclk_sys_list[] = {
  90. [0] = &clk_mout_mpll.clk,
  91. [1] = &clk_sclk_a2m.clk,
  92. };
  93. static struct clksrc_sources clkset_hclk_sys = {
  94. .sources = clkset_hclk_sys_list,
  95. .nr_sources = ARRAY_SIZE(clkset_hclk_sys_list),
  96. };
  97. static struct clksrc_clk clk_hclk_dsys = {
  98. .clk = {
  99. .name = "hclk_dsys",
  100. },
  101. .sources = &clkset_hclk_sys,
  102. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 20, .size = 1 },
  103. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 16, .size = 4 },
  104. };
  105. static struct clksrc_clk clk_pclk_dsys = {
  106. .clk = {
  107. .name = "pclk_dsys",
  108. .parent = &clk_hclk_dsys.clk,
  109. },
  110. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 20, .size = 3 },
  111. };
  112. static struct clksrc_clk clk_hclk_psys = {
  113. .clk = {
  114. .name = "hclk_psys",
  115. },
  116. .sources = &clkset_hclk_sys,
  117. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 24, .size = 1 },
  118. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 24, .size = 4 },
  119. };
  120. static struct clksrc_clk clk_pclk_psys = {
  121. .clk = {
  122. .name = "pclk_psys",
  123. .parent = &clk_hclk_psys.clk,
  124. },
  125. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 28, .size = 3 },
  126. };
  127. static int s5pv210_clk_ip0_ctrl(struct clk *clk, int enable)
  128. {
  129. return s5p_gatectrl(S5P_CLKGATE_IP0, clk, enable);
  130. }
  131. static int s5pv210_clk_ip1_ctrl(struct clk *clk, int enable)
  132. {
  133. return s5p_gatectrl(S5P_CLKGATE_IP1, clk, enable);
  134. }
  135. static int s5pv210_clk_ip2_ctrl(struct clk *clk, int enable)
  136. {
  137. return s5p_gatectrl(S5P_CLKGATE_IP2, clk, enable);
  138. }
  139. static int s5pv210_clk_ip3_ctrl(struct clk *clk, int enable)
  140. {
  141. return s5p_gatectrl(S5P_CLKGATE_IP3, clk, enable);
  142. }
  143. static int s5pv210_clk_mask0_ctrl(struct clk *clk, int enable)
  144. {
  145. return s5p_gatectrl(S5P_CLK_SRC_MASK0, clk, enable);
  146. }
  147. static int s5pv210_clk_mask1_ctrl(struct clk *clk, int enable)
  148. {
  149. return s5p_gatectrl(S5P_CLK_SRC_MASK1, clk, enable);
  150. }
  151. static struct clk clk_sclk_hdmi27m = {
  152. .name = "sclk_hdmi27m",
  153. .rate = 27000000,
  154. };
  155. static struct clk clk_sclk_hdmiphy = {
  156. .name = "sclk_hdmiphy",
  157. };
  158. static struct clk clk_sclk_usbphy0 = {
  159. .name = "sclk_usbphy0",
  160. };
  161. static struct clk clk_sclk_usbphy1 = {
  162. .name = "sclk_usbphy1",
  163. };
  164. static struct clk clk_pcmcdclk0 = {
  165. .name = "pcmcdclk",
  166. };
  167. static struct clk clk_pcmcdclk1 = {
  168. .name = "pcmcdclk",
  169. };
  170. static struct clk clk_pcmcdclk2 = {
  171. .name = "pcmcdclk",
  172. };
  173. static struct clk dummy_apb_pclk = {
  174. .name = "apb_pclk",
  175. .id = -1,
  176. };
  177. static struct clk *clkset_vpllsrc_list[] = {
  178. [0] = &clk_fin_vpll,
  179. [1] = &clk_sclk_hdmi27m,
  180. };
  181. static struct clksrc_sources clkset_vpllsrc = {
  182. .sources = clkset_vpllsrc_list,
  183. .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
  184. };
  185. static struct clksrc_clk clk_vpllsrc = {
  186. .clk = {
  187. .name = "vpll_src",
  188. .enable = s5pv210_clk_mask0_ctrl,
  189. .ctrlbit = (1 << 7),
  190. },
  191. .sources = &clkset_vpllsrc,
  192. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 28, .size = 1 },
  193. };
  194. static struct clk *clkset_sclk_vpll_list[] = {
  195. [0] = &clk_vpllsrc.clk,
  196. [1] = &clk_fout_vpll,
  197. };
  198. static struct clksrc_sources clkset_sclk_vpll = {
  199. .sources = clkset_sclk_vpll_list,
  200. .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
  201. };
  202. static struct clksrc_clk clk_sclk_vpll = {
  203. .clk = {
  204. .name = "sclk_vpll",
  205. },
  206. .sources = &clkset_sclk_vpll,
  207. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 12, .size = 1 },
  208. };
  209. static struct clk *clkset_moutdmc0src_list[] = {
  210. [0] = &clk_sclk_a2m.clk,
  211. [1] = &clk_mout_mpll.clk,
  212. [2] = NULL,
  213. [3] = NULL,
  214. };
  215. static struct clksrc_sources clkset_moutdmc0src = {
  216. .sources = clkset_moutdmc0src_list,
  217. .nr_sources = ARRAY_SIZE(clkset_moutdmc0src_list),
  218. };
  219. static struct clksrc_clk clk_mout_dmc0 = {
  220. .clk = {
  221. .name = "mout_dmc0",
  222. },
  223. .sources = &clkset_moutdmc0src,
  224. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 24, .size = 2 },
  225. };
  226. static struct clksrc_clk clk_sclk_dmc0 = {
  227. .clk = {
  228. .name = "sclk_dmc0",
  229. .parent = &clk_mout_dmc0.clk,
  230. },
  231. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 28, .size = 4 },
  232. };
  233. static unsigned long s5pv210_clk_imem_get_rate(struct clk *clk)
  234. {
  235. return clk_get_rate(clk->parent) / 2;
  236. }
  237. static struct clk_ops clk_hclk_imem_ops = {
  238. .get_rate = s5pv210_clk_imem_get_rate,
  239. };
  240. static unsigned long s5pv210_clk_fout_apll_get_rate(struct clk *clk)
  241. {
  242. return s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON), pll_4508);
  243. }
  244. static struct clk_ops clk_fout_apll_ops = {
  245. .get_rate = s5pv210_clk_fout_apll_get_rate,
  246. };
  247. static struct clk init_clocks_off[] = {
  248. {
  249. .name = "dma",
  250. .devname = "dma-pl330.0",
  251. .parent = &clk_hclk_psys.clk,
  252. .enable = s5pv210_clk_ip0_ctrl,
  253. .ctrlbit = (1 << 3),
  254. }, {
  255. .name = "dma",
  256. .devname = "dma-pl330.1",
  257. .parent = &clk_hclk_psys.clk,
  258. .enable = s5pv210_clk_ip0_ctrl,
  259. .ctrlbit = (1 << 4),
  260. }, {
  261. .name = "rot",
  262. .parent = &clk_hclk_dsys.clk,
  263. .enable = s5pv210_clk_ip0_ctrl,
  264. .ctrlbit = (1<<29),
  265. }, {
  266. .name = "fimc",
  267. .devname = "s5pv210-fimc.0",
  268. .parent = &clk_hclk_dsys.clk,
  269. .enable = s5pv210_clk_ip0_ctrl,
  270. .ctrlbit = (1 << 24),
  271. }, {
  272. .name = "fimc",
  273. .devname = "s5pv210-fimc.1",
  274. .parent = &clk_hclk_dsys.clk,
  275. .enable = s5pv210_clk_ip0_ctrl,
  276. .ctrlbit = (1 << 25),
  277. }, {
  278. .name = "fimc",
  279. .devname = "s5pv210-fimc.2",
  280. .parent = &clk_hclk_dsys.clk,
  281. .enable = s5pv210_clk_ip0_ctrl,
  282. .ctrlbit = (1 << 26),
  283. }, {
  284. .name = "mfc",
  285. .devname = "s5p-mfc",
  286. .parent = &clk_pclk_psys.clk,
  287. .enable = s5pv210_clk_ip0_ctrl,
  288. .ctrlbit = (1 << 16),
  289. }, {
  290. .name = "otg",
  291. .parent = &clk_hclk_psys.clk,
  292. .enable = s5pv210_clk_ip1_ctrl,
  293. .ctrlbit = (1<<16),
  294. }, {
  295. .name = "usb-host",
  296. .parent = &clk_hclk_psys.clk,
  297. .enable = s5pv210_clk_ip1_ctrl,
  298. .ctrlbit = (1<<17),
  299. }, {
  300. .name = "lcd",
  301. .parent = &clk_hclk_dsys.clk,
  302. .enable = s5pv210_clk_ip1_ctrl,
  303. .ctrlbit = (1<<0),
  304. }, {
  305. .name = "cfcon",
  306. .parent = &clk_hclk_psys.clk,
  307. .enable = s5pv210_clk_ip1_ctrl,
  308. .ctrlbit = (1<<25),
  309. }, {
  310. .name = "hsmmc",
  311. .devname = "s3c-sdhci.0",
  312. .parent = &clk_hclk_psys.clk,
  313. .enable = s5pv210_clk_ip2_ctrl,
  314. .ctrlbit = (1<<16),
  315. }, {
  316. .name = "hsmmc",
  317. .devname = "s3c-sdhci.1",
  318. .parent = &clk_hclk_psys.clk,
  319. .enable = s5pv210_clk_ip2_ctrl,
  320. .ctrlbit = (1<<17),
  321. }, {
  322. .name = "hsmmc",
  323. .devname = "s3c-sdhci.2",
  324. .parent = &clk_hclk_psys.clk,
  325. .enable = s5pv210_clk_ip2_ctrl,
  326. .ctrlbit = (1<<18),
  327. }, {
  328. .name = "hsmmc",
  329. .devname = "s3c-sdhci.3",
  330. .parent = &clk_hclk_psys.clk,
  331. .enable = s5pv210_clk_ip2_ctrl,
  332. .ctrlbit = (1<<19),
  333. }, {
  334. .name = "systimer",
  335. .parent = &clk_pclk_psys.clk,
  336. .enable = s5pv210_clk_ip3_ctrl,
  337. .ctrlbit = (1<<16),
  338. }, {
  339. .name = "watchdog",
  340. .parent = &clk_pclk_psys.clk,
  341. .enable = s5pv210_clk_ip3_ctrl,
  342. .ctrlbit = (1<<22),
  343. }, {
  344. .name = "rtc",
  345. .parent = &clk_pclk_psys.clk,
  346. .enable = s5pv210_clk_ip3_ctrl,
  347. .ctrlbit = (1<<15),
  348. }, {
  349. .name = "i2c",
  350. .devname = "s3c2440-i2c.0",
  351. .parent = &clk_pclk_psys.clk,
  352. .enable = s5pv210_clk_ip3_ctrl,
  353. .ctrlbit = (1<<7),
  354. }, {
  355. .name = "i2c",
  356. .devname = "s3c2440-i2c.1",
  357. .parent = &clk_pclk_psys.clk,
  358. .enable = s5pv210_clk_ip3_ctrl,
  359. .ctrlbit = (1 << 10),
  360. }, {
  361. .name = "i2c",
  362. .devname = "s3c2440-i2c.2",
  363. .parent = &clk_pclk_psys.clk,
  364. .enable = s5pv210_clk_ip3_ctrl,
  365. .ctrlbit = (1<<9),
  366. }, {
  367. .name = "spi",
  368. .devname = "s3c64xx-spi.0",
  369. .parent = &clk_pclk_psys.clk,
  370. .enable = s5pv210_clk_ip3_ctrl,
  371. .ctrlbit = (1<<12),
  372. }, {
  373. .name = "spi",
  374. .devname = "s3c64xx-spi.1",
  375. .parent = &clk_pclk_psys.clk,
  376. .enable = s5pv210_clk_ip3_ctrl,
  377. .ctrlbit = (1<<13),
  378. }, {
  379. .name = "spi",
  380. .devname = "s3c64xx-spi.2",
  381. .parent = &clk_pclk_psys.clk,
  382. .enable = s5pv210_clk_ip3_ctrl,
  383. .ctrlbit = (1<<14),
  384. }, {
  385. .name = "timers",
  386. .parent = &clk_pclk_psys.clk,
  387. .enable = s5pv210_clk_ip3_ctrl,
  388. .ctrlbit = (1<<23),
  389. }, {
  390. .name = "adc",
  391. .parent = &clk_pclk_psys.clk,
  392. .enable = s5pv210_clk_ip3_ctrl,
  393. .ctrlbit = (1<<24),
  394. }, {
  395. .name = "keypad",
  396. .parent = &clk_pclk_psys.clk,
  397. .enable = s5pv210_clk_ip3_ctrl,
  398. .ctrlbit = (1<<21),
  399. }, {
  400. .name = "iis",
  401. .devname = "samsung-i2s.0",
  402. .parent = &clk_p,
  403. .enable = s5pv210_clk_ip3_ctrl,
  404. .ctrlbit = (1<<4),
  405. }, {
  406. .name = "iis",
  407. .devname = "samsung-i2s.1",
  408. .parent = &clk_p,
  409. .enable = s5pv210_clk_ip3_ctrl,
  410. .ctrlbit = (1 << 5),
  411. }, {
  412. .name = "iis",
  413. .devname = "samsung-i2s.2",
  414. .parent = &clk_p,
  415. .enable = s5pv210_clk_ip3_ctrl,
  416. .ctrlbit = (1 << 6),
  417. }, {
  418. .name = "spdif",
  419. .parent = &clk_p,
  420. .enable = s5pv210_clk_ip3_ctrl,
  421. .ctrlbit = (1 << 0),
  422. },
  423. };
  424. static struct clk init_clocks[] = {
  425. {
  426. .name = "hclk_imem",
  427. .parent = &clk_hclk_msys.clk,
  428. .ctrlbit = (1 << 5),
  429. .enable = s5pv210_clk_ip0_ctrl,
  430. .ops = &clk_hclk_imem_ops,
  431. }, {
  432. .name = "uart",
  433. .devname = "s5pv210-uart.0",
  434. .parent = &clk_pclk_psys.clk,
  435. .enable = s5pv210_clk_ip3_ctrl,
  436. .ctrlbit = (1 << 17),
  437. }, {
  438. .name = "uart",
  439. .devname = "s5pv210-uart.1",
  440. .parent = &clk_pclk_psys.clk,
  441. .enable = s5pv210_clk_ip3_ctrl,
  442. .ctrlbit = (1 << 18),
  443. }, {
  444. .name = "uart",
  445. .devname = "s5pv210-uart.2",
  446. .parent = &clk_pclk_psys.clk,
  447. .enable = s5pv210_clk_ip3_ctrl,
  448. .ctrlbit = (1 << 19),
  449. }, {
  450. .name = "uart",
  451. .devname = "s5pv210-uart.3",
  452. .parent = &clk_pclk_psys.clk,
  453. .enable = s5pv210_clk_ip3_ctrl,
  454. .ctrlbit = (1 << 20),
  455. }, {
  456. .name = "sromc",
  457. .parent = &clk_hclk_psys.clk,
  458. .enable = s5pv210_clk_ip1_ctrl,
  459. .ctrlbit = (1 << 26),
  460. },
  461. };
  462. static struct clk *clkset_uart_list[] = {
  463. [6] = &clk_mout_mpll.clk,
  464. [7] = &clk_mout_epll.clk,
  465. };
  466. static struct clksrc_sources clkset_uart = {
  467. .sources = clkset_uart_list,
  468. .nr_sources = ARRAY_SIZE(clkset_uart_list),
  469. };
  470. static struct clk *clkset_group1_list[] = {
  471. [0] = &clk_sclk_a2m.clk,
  472. [1] = &clk_mout_mpll.clk,
  473. [2] = &clk_mout_epll.clk,
  474. [3] = &clk_sclk_vpll.clk,
  475. };
  476. static struct clksrc_sources clkset_group1 = {
  477. .sources = clkset_group1_list,
  478. .nr_sources = ARRAY_SIZE(clkset_group1_list),
  479. };
  480. static struct clk *clkset_sclk_onenand_list[] = {
  481. [0] = &clk_hclk_psys.clk,
  482. [1] = &clk_hclk_dsys.clk,
  483. };
  484. static struct clksrc_sources clkset_sclk_onenand = {
  485. .sources = clkset_sclk_onenand_list,
  486. .nr_sources = ARRAY_SIZE(clkset_sclk_onenand_list),
  487. };
  488. static struct clk *clkset_sclk_dac_list[] = {
  489. [0] = &clk_sclk_vpll.clk,
  490. [1] = &clk_sclk_hdmiphy,
  491. };
  492. static struct clksrc_sources clkset_sclk_dac = {
  493. .sources = clkset_sclk_dac_list,
  494. .nr_sources = ARRAY_SIZE(clkset_sclk_dac_list),
  495. };
  496. static struct clksrc_clk clk_sclk_dac = {
  497. .clk = {
  498. .name = "sclk_dac",
  499. .enable = s5pv210_clk_mask0_ctrl,
  500. .ctrlbit = (1 << 2),
  501. },
  502. .sources = &clkset_sclk_dac,
  503. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 8, .size = 1 },
  504. };
  505. static struct clksrc_clk clk_sclk_pixel = {
  506. .clk = {
  507. .name = "sclk_pixel",
  508. .parent = &clk_sclk_vpll.clk,
  509. },
  510. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 0, .size = 4},
  511. };
  512. static struct clk *clkset_sclk_hdmi_list[] = {
  513. [0] = &clk_sclk_pixel.clk,
  514. [1] = &clk_sclk_hdmiphy,
  515. };
  516. static struct clksrc_sources clkset_sclk_hdmi = {
  517. .sources = clkset_sclk_hdmi_list,
  518. .nr_sources = ARRAY_SIZE(clkset_sclk_hdmi_list),
  519. };
  520. static struct clksrc_clk clk_sclk_hdmi = {
  521. .clk = {
  522. .name = "sclk_hdmi",
  523. .enable = s5pv210_clk_mask0_ctrl,
  524. .ctrlbit = (1 << 0),
  525. },
  526. .sources = &clkset_sclk_hdmi,
  527. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 0, .size = 1 },
  528. };
  529. static struct clk *clkset_sclk_mixer_list[] = {
  530. [0] = &clk_sclk_dac.clk,
  531. [1] = &clk_sclk_hdmi.clk,
  532. };
  533. static struct clksrc_sources clkset_sclk_mixer = {
  534. .sources = clkset_sclk_mixer_list,
  535. .nr_sources = ARRAY_SIZE(clkset_sclk_mixer_list),
  536. };
  537. static struct clk *clkset_sclk_audio0_list[] = {
  538. [0] = &clk_ext_xtal_mux,
  539. [1] = &clk_pcmcdclk0,
  540. [2] = &clk_sclk_hdmi27m,
  541. [3] = &clk_sclk_usbphy0,
  542. [4] = &clk_sclk_usbphy1,
  543. [5] = &clk_sclk_hdmiphy,
  544. [6] = &clk_mout_mpll.clk,
  545. [7] = &clk_mout_epll.clk,
  546. [8] = &clk_sclk_vpll.clk,
  547. };
  548. static struct clksrc_sources clkset_sclk_audio0 = {
  549. .sources = clkset_sclk_audio0_list,
  550. .nr_sources = ARRAY_SIZE(clkset_sclk_audio0_list),
  551. };
  552. static struct clksrc_clk clk_sclk_audio0 = {
  553. .clk = {
  554. .name = "sclk_audio",
  555. .devname = "soc-audio.0",
  556. .enable = s5pv210_clk_mask0_ctrl,
  557. .ctrlbit = (1 << 24),
  558. },
  559. .sources = &clkset_sclk_audio0,
  560. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 0, .size = 4 },
  561. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 0, .size = 4 },
  562. };
  563. static struct clk *clkset_sclk_audio1_list[] = {
  564. [0] = &clk_ext_xtal_mux,
  565. [1] = &clk_pcmcdclk1,
  566. [2] = &clk_sclk_hdmi27m,
  567. [3] = &clk_sclk_usbphy0,
  568. [4] = &clk_sclk_usbphy1,
  569. [5] = &clk_sclk_hdmiphy,
  570. [6] = &clk_mout_mpll.clk,
  571. [7] = &clk_mout_epll.clk,
  572. [8] = &clk_sclk_vpll.clk,
  573. };
  574. static struct clksrc_sources clkset_sclk_audio1 = {
  575. .sources = clkset_sclk_audio1_list,
  576. .nr_sources = ARRAY_SIZE(clkset_sclk_audio1_list),
  577. };
  578. static struct clksrc_clk clk_sclk_audio1 = {
  579. .clk = {
  580. .name = "sclk_audio",
  581. .devname = "soc-audio.1",
  582. .enable = s5pv210_clk_mask0_ctrl,
  583. .ctrlbit = (1 << 25),
  584. },
  585. .sources = &clkset_sclk_audio1,
  586. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 4, .size = 4 },
  587. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 4, .size = 4 },
  588. };
  589. static struct clk *clkset_sclk_audio2_list[] = {
  590. [0] = &clk_ext_xtal_mux,
  591. [1] = &clk_pcmcdclk0,
  592. [2] = &clk_sclk_hdmi27m,
  593. [3] = &clk_sclk_usbphy0,
  594. [4] = &clk_sclk_usbphy1,
  595. [5] = &clk_sclk_hdmiphy,
  596. [6] = &clk_mout_mpll.clk,
  597. [7] = &clk_mout_epll.clk,
  598. [8] = &clk_sclk_vpll.clk,
  599. };
  600. static struct clksrc_sources clkset_sclk_audio2 = {
  601. .sources = clkset_sclk_audio2_list,
  602. .nr_sources = ARRAY_SIZE(clkset_sclk_audio2_list),
  603. };
  604. static struct clksrc_clk clk_sclk_audio2 = {
  605. .clk = {
  606. .name = "sclk_audio",
  607. .devname = "soc-audio.2",
  608. .enable = s5pv210_clk_mask0_ctrl,
  609. .ctrlbit = (1 << 26),
  610. },
  611. .sources = &clkset_sclk_audio2,
  612. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 8, .size = 4 },
  613. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 8, .size = 4 },
  614. };
  615. static struct clk *clkset_sclk_spdif_list[] = {
  616. [0] = &clk_sclk_audio0.clk,
  617. [1] = &clk_sclk_audio1.clk,
  618. [2] = &clk_sclk_audio2.clk,
  619. };
  620. static struct clksrc_sources clkset_sclk_spdif = {
  621. .sources = clkset_sclk_spdif_list,
  622. .nr_sources = ARRAY_SIZE(clkset_sclk_spdif_list),
  623. };
  624. static struct clksrc_clk clk_sclk_spdif = {
  625. .clk = {
  626. .name = "sclk_spdif",
  627. .enable = s5pv210_clk_mask0_ctrl,
  628. .ctrlbit = (1 << 27),
  629. .ops = &s5p_sclk_spdif_ops,
  630. },
  631. .sources = &clkset_sclk_spdif,
  632. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 12, .size = 2 },
  633. };
  634. static struct clk *clkset_group2_list[] = {
  635. [0] = &clk_ext_xtal_mux,
  636. [1] = &clk_xusbxti,
  637. [2] = &clk_sclk_hdmi27m,
  638. [3] = &clk_sclk_usbphy0,
  639. [4] = &clk_sclk_usbphy1,
  640. [5] = &clk_sclk_hdmiphy,
  641. [6] = &clk_mout_mpll.clk,
  642. [7] = &clk_mout_epll.clk,
  643. [8] = &clk_sclk_vpll.clk,
  644. };
  645. static struct clksrc_sources clkset_group2 = {
  646. .sources = clkset_group2_list,
  647. .nr_sources = ARRAY_SIZE(clkset_group2_list),
  648. };
  649. static struct clksrc_clk clksrcs[] = {
  650. {
  651. .clk = {
  652. .name = "sclk_dmc",
  653. },
  654. .sources = &clkset_group1,
  655. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 24, .size = 2 },
  656. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 28, .size = 4 },
  657. }, {
  658. .clk = {
  659. .name = "sclk_onenand",
  660. },
  661. .sources = &clkset_sclk_onenand,
  662. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 28, .size = 1 },
  663. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 12, .size = 3 },
  664. }, {
  665. .clk = {
  666. .name = "uclk1",
  667. .devname = "s5pv210-uart.0",
  668. .enable = s5pv210_clk_mask0_ctrl,
  669. .ctrlbit = (1 << 12),
  670. },
  671. .sources = &clkset_uart,
  672. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 16, .size = 4 },
  673. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 16, .size = 4 },
  674. }, {
  675. .clk = {
  676. .name = "uclk1",
  677. .devname = "s5pv210-uart.1",
  678. .enable = s5pv210_clk_mask0_ctrl,
  679. .ctrlbit = (1 << 13),
  680. },
  681. .sources = &clkset_uart,
  682. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 20, .size = 4 },
  683. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 20, .size = 4 },
  684. }, {
  685. .clk = {
  686. .name = "uclk1",
  687. .devname = "s5pv210-uart.2",
  688. .enable = s5pv210_clk_mask0_ctrl,
  689. .ctrlbit = (1 << 14),
  690. },
  691. .sources = &clkset_uart,
  692. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 24, .size = 4 },
  693. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 24, .size = 4 },
  694. }, {
  695. .clk = {
  696. .name = "uclk1",
  697. .devname = "s5pv210-uart.3",
  698. .enable = s5pv210_clk_mask0_ctrl,
  699. .ctrlbit = (1 << 15),
  700. },
  701. .sources = &clkset_uart,
  702. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 28, .size = 4 },
  703. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 28, .size = 4 },
  704. }, {
  705. .clk = {
  706. .name = "sclk_mixer",
  707. .enable = s5pv210_clk_mask0_ctrl,
  708. .ctrlbit = (1 << 1),
  709. },
  710. .sources = &clkset_sclk_mixer,
  711. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 4, .size = 1 },
  712. }, {
  713. .clk = {
  714. .name = "sclk_fimc",
  715. .devname = "s5pv210-fimc.0",
  716. .enable = s5pv210_clk_mask1_ctrl,
  717. .ctrlbit = (1 << 2),
  718. },
  719. .sources = &clkset_group2,
  720. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 12, .size = 4 },
  721. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 12, .size = 4 },
  722. }, {
  723. .clk = {
  724. .name = "sclk_fimc",
  725. .devname = "s5pv210-fimc.1",
  726. .enable = s5pv210_clk_mask1_ctrl,
  727. .ctrlbit = (1 << 3),
  728. },
  729. .sources = &clkset_group2,
  730. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 16, .size = 4 },
  731. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 16, .size = 4 },
  732. }, {
  733. .clk = {
  734. .name = "sclk_fimc",
  735. .devname = "s5pv210-fimc.2",
  736. .enable = s5pv210_clk_mask1_ctrl,
  737. .ctrlbit = (1 << 4),
  738. },
  739. .sources = &clkset_group2,
  740. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 20, .size = 4 },
  741. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 20, .size = 4 },
  742. }, {
  743. .clk = {
  744. .name = "sclk_cam0",
  745. .enable = s5pv210_clk_mask0_ctrl,
  746. .ctrlbit = (1 << 3),
  747. },
  748. .sources = &clkset_group2,
  749. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 12, .size = 4 },
  750. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 12, .size = 4 },
  751. }, {
  752. .clk = {
  753. .name = "sclk_cam1",
  754. .enable = s5pv210_clk_mask0_ctrl,
  755. .ctrlbit = (1 << 4),
  756. },
  757. .sources = &clkset_group2,
  758. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 16, .size = 4 },
  759. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 16, .size = 4 },
  760. }, {
  761. .clk = {
  762. .name = "sclk_fimd",
  763. .enable = s5pv210_clk_mask0_ctrl,
  764. .ctrlbit = (1 << 5),
  765. },
  766. .sources = &clkset_group2,
  767. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 20, .size = 4 },
  768. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 20, .size = 4 },
  769. }, {
  770. .clk = {
  771. .name = "sclk_mmc",
  772. .devname = "s3c-sdhci.0",
  773. .enable = s5pv210_clk_mask0_ctrl,
  774. .ctrlbit = (1 << 8),
  775. },
  776. .sources = &clkset_group2,
  777. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 0, .size = 4 },
  778. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 0, .size = 4 },
  779. }, {
  780. .clk = {
  781. .name = "sclk_mmc",
  782. .devname = "s3c-sdhci.1",
  783. .enable = s5pv210_clk_mask0_ctrl,
  784. .ctrlbit = (1 << 9),
  785. },
  786. .sources = &clkset_group2,
  787. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 4, .size = 4 },
  788. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 4, .size = 4 },
  789. }, {
  790. .clk = {
  791. .name = "sclk_mmc",
  792. .devname = "s3c-sdhci.2",
  793. .enable = s5pv210_clk_mask0_ctrl,
  794. .ctrlbit = (1 << 10),
  795. },
  796. .sources = &clkset_group2,
  797. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 8, .size = 4 },
  798. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 8, .size = 4 },
  799. }, {
  800. .clk = {
  801. .name = "sclk_mmc",
  802. .devname = "s3c-sdhci.3",
  803. .enable = s5pv210_clk_mask0_ctrl,
  804. .ctrlbit = (1 << 11),
  805. },
  806. .sources = &clkset_group2,
  807. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 12, .size = 4 },
  808. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 12, .size = 4 },
  809. }, {
  810. .clk = {
  811. .name = "sclk_mfc",
  812. .devname = "s5p-mfc",
  813. .enable = s5pv210_clk_ip0_ctrl,
  814. .ctrlbit = (1 << 16),
  815. },
  816. .sources = &clkset_group1,
  817. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 4, .size = 2 },
  818. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 4, .size = 4 },
  819. }, {
  820. .clk = {
  821. .name = "sclk_g2d",
  822. .enable = s5pv210_clk_ip0_ctrl,
  823. .ctrlbit = (1 << 12),
  824. },
  825. .sources = &clkset_group1,
  826. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 8, .size = 2 },
  827. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 8, .size = 4 },
  828. }, {
  829. .clk = {
  830. .name = "sclk_g3d",
  831. .enable = s5pv210_clk_ip0_ctrl,
  832. .ctrlbit = (1 << 8),
  833. },
  834. .sources = &clkset_group1,
  835. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 0, .size = 2 },
  836. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 0, .size = 4 },
  837. }, {
  838. .clk = {
  839. .name = "sclk_csis",
  840. .enable = s5pv210_clk_mask0_ctrl,
  841. .ctrlbit = (1 << 6),
  842. },
  843. .sources = &clkset_group2,
  844. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 24, .size = 4 },
  845. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 28, .size = 4 },
  846. }, {
  847. .clk = {
  848. .name = "sclk_spi",
  849. .devname = "s3c64xx-spi.0",
  850. .enable = s5pv210_clk_mask0_ctrl,
  851. .ctrlbit = (1 << 16),
  852. },
  853. .sources = &clkset_group2,
  854. .reg_src = { .reg = S5P_CLK_SRC5, .shift = 0, .size = 4 },
  855. .reg_div = { .reg = S5P_CLK_DIV5, .shift = 0, .size = 4 },
  856. }, {
  857. .clk = {
  858. .name = "sclk_spi",
  859. .devname = "s3c64xx-spi.1",
  860. .enable = s5pv210_clk_mask0_ctrl,
  861. .ctrlbit = (1 << 17),
  862. },
  863. .sources = &clkset_group2,
  864. .reg_src = { .reg = S5P_CLK_SRC5, .shift = 4, .size = 4 },
  865. .reg_div = { .reg = S5P_CLK_DIV5, .shift = 4, .size = 4 },
  866. }, {
  867. .clk = {
  868. .name = "sclk_pwi",
  869. .enable = s5pv210_clk_mask0_ctrl,
  870. .ctrlbit = (1 << 29),
  871. },
  872. .sources = &clkset_group2,
  873. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 20, .size = 4 },
  874. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 24, .size = 4 },
  875. }, {
  876. .clk = {
  877. .name = "sclk_pwm",
  878. .enable = s5pv210_clk_mask0_ctrl,
  879. .ctrlbit = (1 << 19),
  880. },
  881. .sources = &clkset_group2,
  882. .reg_src = { .reg = S5P_CLK_SRC5, .shift = 12, .size = 4 },
  883. .reg_div = { .reg = S5P_CLK_DIV5, .shift = 12, .size = 4 },
  884. },
  885. };
  886. /* Clock initialisation code */
  887. static struct clksrc_clk *sysclks[] = {
  888. &clk_mout_apll,
  889. &clk_mout_epll,
  890. &clk_mout_mpll,
  891. &clk_armclk,
  892. &clk_hclk_msys,
  893. &clk_sclk_a2m,
  894. &clk_hclk_dsys,
  895. &clk_hclk_psys,
  896. &clk_pclk_msys,
  897. &clk_pclk_dsys,
  898. &clk_pclk_psys,
  899. &clk_vpllsrc,
  900. &clk_sclk_vpll,
  901. &clk_sclk_dac,
  902. &clk_sclk_pixel,
  903. &clk_sclk_hdmi,
  904. &clk_mout_dmc0,
  905. &clk_sclk_dmc0,
  906. &clk_sclk_audio0,
  907. &clk_sclk_audio1,
  908. &clk_sclk_audio2,
  909. &clk_sclk_spdif,
  910. };
  911. static u32 epll_div[][6] = {
  912. { 48000000, 0, 48, 3, 3, 0 },
  913. { 96000000, 0, 48, 3, 2, 0 },
  914. { 144000000, 1, 72, 3, 2, 0 },
  915. { 192000000, 0, 48, 3, 1, 0 },
  916. { 288000000, 1, 72, 3, 1, 0 },
  917. { 32750000, 1, 65, 3, 4, 35127 },
  918. { 32768000, 1, 65, 3, 4, 35127 },
  919. { 45158400, 0, 45, 3, 3, 10355 },
  920. { 45000000, 0, 45, 3, 3, 10355 },
  921. { 45158000, 0, 45, 3, 3, 10355 },
  922. { 49125000, 0, 49, 3, 3, 9961 },
  923. { 49152000, 0, 49, 3, 3, 9961 },
  924. { 67737600, 1, 67, 3, 3, 48366 },
  925. { 67738000, 1, 67, 3, 3, 48366 },
  926. { 73800000, 1, 73, 3, 3, 47710 },
  927. { 73728000, 1, 73, 3, 3, 47710 },
  928. { 36000000, 1, 32, 3, 4, 0 },
  929. { 60000000, 1, 60, 3, 3, 0 },
  930. { 72000000, 1, 72, 3, 3, 0 },
  931. { 80000000, 1, 80, 3, 3, 0 },
  932. { 84000000, 0, 42, 3, 2, 0 },
  933. { 50000000, 0, 50, 3, 3, 0 },
  934. };
  935. static int s5pv210_epll_set_rate(struct clk *clk, unsigned long rate)
  936. {
  937. unsigned int epll_con, epll_con_k;
  938. unsigned int i;
  939. /* Return if nothing changed */
  940. if (clk->rate == rate)
  941. return 0;
  942. epll_con = __raw_readl(S5P_EPLL_CON);
  943. epll_con_k = __raw_readl(S5P_EPLL_CON1);
  944. epll_con_k &= ~PLL46XX_KDIV_MASK;
  945. epll_con &= ~(1 << 27 |
  946. PLL46XX_MDIV_MASK << PLL46XX_MDIV_SHIFT |
  947. PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT |
  948. PLL46XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
  949. for (i = 0; i < ARRAY_SIZE(epll_div); i++) {
  950. if (epll_div[i][0] == rate) {
  951. epll_con_k |= epll_div[i][5] << 0;
  952. epll_con |= (epll_div[i][1] << 27 |
  953. epll_div[i][2] << PLL46XX_MDIV_SHIFT |
  954. epll_div[i][3] << PLL46XX_PDIV_SHIFT |
  955. epll_div[i][4] << PLL46XX_SDIV_SHIFT);
  956. break;
  957. }
  958. }
  959. if (i == ARRAY_SIZE(epll_div)) {
  960. printk(KERN_ERR "%s: Invalid Clock EPLL Frequency\n",
  961. __func__);
  962. return -EINVAL;
  963. }
  964. __raw_writel(epll_con, S5P_EPLL_CON);
  965. __raw_writel(epll_con_k, S5P_EPLL_CON1);
  966. printk(KERN_WARNING "EPLL Rate changes from %lu to %lu\n",
  967. clk->rate, rate);
  968. clk->rate = rate;
  969. return 0;
  970. }
  971. static struct clk_ops s5pv210_epll_ops = {
  972. .set_rate = s5pv210_epll_set_rate,
  973. .get_rate = s5p_epll_get_rate,
  974. };
  975. void __init_or_cpufreq s5pv210_setup_clocks(void)
  976. {
  977. struct clk *xtal_clk;
  978. unsigned long vpllsrc;
  979. unsigned long armclk;
  980. unsigned long hclk_msys;
  981. unsigned long hclk_dsys;
  982. unsigned long hclk_psys;
  983. unsigned long pclk_msys;
  984. unsigned long pclk_dsys;
  985. unsigned long pclk_psys;
  986. unsigned long apll;
  987. unsigned long mpll;
  988. unsigned long epll;
  989. unsigned long vpll;
  990. unsigned int ptr;
  991. u32 clkdiv0, clkdiv1;
  992. /* Set functions for clk_fout_epll */
  993. clk_fout_epll.enable = s5p_epll_enable;
  994. clk_fout_epll.ops = &s5pv210_epll_ops;
  995. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  996. clkdiv0 = __raw_readl(S5P_CLK_DIV0);
  997. clkdiv1 = __raw_readl(S5P_CLK_DIV1);
  998. printk(KERN_DEBUG "%s: clkdiv0 = %08x, clkdiv1 = %08x\n",
  999. __func__, clkdiv0, clkdiv1);
  1000. xtal_clk = clk_get(NULL, "xtal");
  1001. BUG_ON(IS_ERR(xtal_clk));
  1002. xtal = clk_get_rate(xtal_clk);
  1003. clk_put(xtal_clk);
  1004. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  1005. apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON), pll_4508);
  1006. mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON), pll_4502);
  1007. epll = s5p_get_pll46xx(xtal, __raw_readl(S5P_EPLL_CON),
  1008. __raw_readl(S5P_EPLL_CON1), pll_4600);
  1009. vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
  1010. vpll = s5p_get_pll45xx(vpllsrc, __raw_readl(S5P_VPLL_CON), pll_4502);
  1011. clk_fout_apll.ops = &clk_fout_apll_ops;
  1012. clk_fout_mpll.rate = mpll;
  1013. clk_fout_epll.rate = epll;
  1014. clk_fout_vpll.rate = vpll;
  1015. printk(KERN_INFO "S5PV210: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
  1016. apll, mpll, epll, vpll);
  1017. armclk = clk_get_rate(&clk_armclk.clk);
  1018. hclk_msys = clk_get_rate(&clk_hclk_msys.clk);
  1019. hclk_dsys = clk_get_rate(&clk_hclk_dsys.clk);
  1020. hclk_psys = clk_get_rate(&clk_hclk_psys.clk);
  1021. pclk_msys = clk_get_rate(&clk_pclk_msys.clk);
  1022. pclk_dsys = clk_get_rate(&clk_pclk_dsys.clk);
  1023. pclk_psys = clk_get_rate(&clk_pclk_psys.clk);
  1024. printk(KERN_INFO "S5PV210: ARMCLK=%ld, HCLKM=%ld, HCLKD=%ld\n"
  1025. "HCLKP=%ld, PCLKM=%ld, PCLKD=%ld, PCLKP=%ld\n",
  1026. armclk, hclk_msys, hclk_dsys, hclk_psys,
  1027. pclk_msys, pclk_dsys, pclk_psys);
  1028. clk_f.rate = armclk;
  1029. clk_h.rate = hclk_psys;
  1030. clk_p.rate = pclk_psys;
  1031. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  1032. s3c_set_clksrc(&clksrcs[ptr], true);
  1033. }
  1034. static struct clk *clks[] __initdata = {
  1035. &clk_sclk_hdmi27m,
  1036. &clk_sclk_hdmiphy,
  1037. &clk_sclk_usbphy0,
  1038. &clk_sclk_usbphy1,
  1039. &clk_pcmcdclk0,
  1040. &clk_pcmcdclk1,
  1041. &clk_pcmcdclk2,
  1042. };
  1043. void __init s5pv210_register_clocks(void)
  1044. {
  1045. int ptr;
  1046. s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  1047. for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
  1048. s3c_register_clksrc(sysclks[ptr], 1);
  1049. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  1050. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  1051. s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  1052. s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  1053. s3c24xx_register_clock(&dummy_apb_pclk);
  1054. s3c_pwmclk_init();
  1055. }