phy_n.c 75 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. */
  18. #include <linux/delay.h>
  19. #include <linux/types.h>
  20. #include "b43.h"
  21. #include "phy_n.h"
  22. #include "tables_nphy.h"
  23. #include "main.h"
  24. struct nphy_txgains {
  25. u16 txgm[2];
  26. u16 pga[2];
  27. u16 pad[2];
  28. u16 ipa[2];
  29. };
  30. struct nphy_iqcal_params {
  31. u16 txgm;
  32. u16 pga;
  33. u16 pad;
  34. u16 ipa;
  35. u16 cal_gain;
  36. u16 ncorr[5];
  37. };
  38. struct nphy_iq_est {
  39. s32 iq0_prod;
  40. u32 i0_pwr;
  41. u32 q0_pwr;
  42. s32 iq1_prod;
  43. u32 i1_pwr;
  44. u32 q1_pwr;
  45. };
  46. enum b43_nphy_rf_sequence {
  47. B43_RFSEQ_RX2TX,
  48. B43_RFSEQ_TX2RX,
  49. B43_RFSEQ_RESET2RX,
  50. B43_RFSEQ_UPDATE_GAINH,
  51. B43_RFSEQ_UPDATE_GAINL,
  52. B43_RFSEQ_UPDATE_GAINU,
  53. };
  54. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  55. enum b43_nphy_rf_sequence seq);
  56. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  57. {//TODO
  58. }
  59. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  60. {//TODO
  61. }
  62. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  63. bool ignore_tssi)
  64. {//TODO
  65. return B43_TXPWR_RES_DONE;
  66. }
  67. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  68. const struct b43_nphy_channeltab_entry *e)
  69. {
  70. b43_radio_write16(dev, B2055_PLL_REF, e->radio_pll_ref);
  71. b43_radio_write16(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  72. b43_radio_write16(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  73. b43_radio_write16(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  74. b43_radio_write16(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  75. b43_radio_write16(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  76. b43_radio_write16(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  77. b43_radio_write16(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  78. b43_radio_write16(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  79. b43_radio_write16(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  80. b43_radio_write16(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  81. b43_radio_write16(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  82. b43_radio_write16(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  83. b43_radio_write16(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  84. b43_radio_write16(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  85. b43_radio_write16(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  86. b43_radio_write16(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  87. b43_radio_write16(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  88. b43_radio_write16(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  89. b43_radio_write16(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  90. b43_radio_write16(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  91. b43_radio_write16(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  92. }
  93. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  94. const struct b43_nphy_channeltab_entry *e)
  95. {
  96. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  97. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  98. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  99. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  100. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  101. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  102. }
  103. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  104. {
  105. //TODO
  106. }
  107. /* Tune the hardware to a new channel. */
  108. static int nphy_channel_switch(struct b43_wldev *dev, unsigned int channel)
  109. {
  110. const struct b43_nphy_channeltab_entry *tabent;
  111. tabent = b43_nphy_get_chantabent(dev, channel);
  112. if (!tabent)
  113. return -ESRCH;
  114. //FIXME enable/disable band select upper20 in RXCTL
  115. if (0 /*FIXME 5Ghz*/)
  116. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x20);
  117. else
  118. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x50);
  119. b43_chantab_radio_upload(dev, tabent);
  120. udelay(50);
  121. b43_radio_write16(dev, B2055_VCO_CAL10, 5);
  122. b43_radio_write16(dev, B2055_VCO_CAL10, 45);
  123. b43_radio_write16(dev, B2055_VCO_CAL10, 65);
  124. udelay(300);
  125. if (0 /*FIXME 5Ghz*/)
  126. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  127. else
  128. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  129. b43_chantab_phy_upload(dev, tabent);
  130. b43_nphy_tx_power_fix(dev);
  131. return 0;
  132. }
  133. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  134. {
  135. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  136. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  137. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  138. B43_NPHY_RFCTL_CMD_CHIP0PU |
  139. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  140. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  141. B43_NPHY_RFCTL_CMD_PORFORCE);
  142. }
  143. static void b43_radio_init2055_post(struct b43_wldev *dev)
  144. {
  145. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  146. struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
  147. int i;
  148. u16 val;
  149. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  150. msleep(1);
  151. if ((sprom->revision != 4) ||
  152. !(sprom->boardflags_hi & B43_BFH_RSSIINV)) {
  153. if ((binfo->vendor != PCI_VENDOR_ID_BROADCOM) ||
  154. (binfo->type != 0x46D) ||
  155. (binfo->rev < 0x41)) {
  156. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  157. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  158. msleep(1);
  159. }
  160. }
  161. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0x3F, 0x2C);
  162. msleep(1);
  163. b43_radio_write16(dev, B2055_CAL_MISC, 0x3C);
  164. msleep(1);
  165. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  166. msleep(1);
  167. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  168. msleep(1);
  169. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  170. msleep(1);
  171. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  172. msleep(1);
  173. for (i = 0; i < 100; i++) {
  174. val = b43_radio_read16(dev, B2055_CAL_COUT2);
  175. if (val & 0x80)
  176. break;
  177. udelay(10);
  178. }
  179. msleep(1);
  180. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  181. msleep(1);
  182. nphy_channel_switch(dev, dev->phy.channel);
  183. b43_radio_write16(dev, B2055_C1_RX_BB_LPF, 0x9);
  184. b43_radio_write16(dev, B2055_C2_RX_BB_LPF, 0x9);
  185. b43_radio_write16(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  186. b43_radio_write16(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  187. }
  188. /* Initialize a Broadcom 2055 N-radio */
  189. static void b43_radio_init2055(struct b43_wldev *dev)
  190. {
  191. b43_radio_init2055_pre(dev);
  192. if (b43_status(dev) < B43_STAT_INITIALIZED)
  193. b2055_upload_inittab(dev, 0, 1);
  194. else
  195. b2055_upload_inittab(dev, 0/*FIXME on 5ghz band*/, 0);
  196. b43_radio_init2055_post(dev);
  197. }
  198. void b43_nphy_radio_turn_on(struct b43_wldev *dev)
  199. {
  200. b43_radio_init2055(dev);
  201. }
  202. void b43_nphy_radio_turn_off(struct b43_wldev *dev)
  203. {
  204. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  205. ~B43_NPHY_RFCTL_CMD_EN);
  206. }
  207. /*
  208. * Upload the N-PHY tables.
  209. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  210. */
  211. static void b43_nphy_tables_init(struct b43_wldev *dev)
  212. {
  213. if (dev->phy.rev < 3)
  214. b43_nphy_rev0_1_2_tables_init(dev);
  215. else
  216. b43_nphy_rev3plus_tables_init(dev);
  217. }
  218. static void b43_nphy_workarounds(struct b43_wldev *dev)
  219. {
  220. struct b43_phy *phy = &dev->phy;
  221. unsigned int i;
  222. b43_phy_set(dev, B43_NPHY_IQFLIP,
  223. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  224. if (1 /* FIXME band is 2.4GHz */) {
  225. b43_phy_set(dev, B43_NPHY_CLASSCTL,
  226. B43_NPHY_CLASSCTL_CCKEN);
  227. } else {
  228. b43_phy_mask(dev, B43_NPHY_CLASSCTL,
  229. ~B43_NPHY_CLASSCTL_CCKEN);
  230. }
  231. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  232. b43_phy_write(dev, B43_NPHY_TXFRAMEDELAY, 8);
  233. /* Fixup some tables */
  234. b43_ntab_write(dev, B43_NTAB16(8, 0x00), 0xA);
  235. b43_ntab_write(dev, B43_NTAB16(8, 0x10), 0xA);
  236. b43_ntab_write(dev, B43_NTAB16(8, 0x02), 0xCDAA);
  237. b43_ntab_write(dev, B43_NTAB16(8, 0x12), 0xCDAA);
  238. b43_ntab_write(dev, B43_NTAB16(8, 0x08), 0);
  239. b43_ntab_write(dev, B43_NTAB16(8, 0x18), 0);
  240. b43_ntab_write(dev, B43_NTAB16(8, 0x07), 0x7AAB);
  241. b43_ntab_write(dev, B43_NTAB16(8, 0x17), 0x7AAB);
  242. b43_ntab_write(dev, B43_NTAB16(8, 0x06), 0x800);
  243. b43_ntab_write(dev, B43_NTAB16(8, 0x16), 0x800);
  244. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  245. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  246. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  247. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  248. //TODO set RF sequence
  249. /* Set narrowband clip threshold */
  250. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 66);
  251. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 66);
  252. /* Set wideband clip 2 threshold */
  253. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  254. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  255. 21 << B43_NPHY_C1_CLIPWBTHRES_CLIP2_SHIFT);
  256. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  257. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  258. 21 << B43_NPHY_C2_CLIPWBTHRES_CLIP2_SHIFT);
  259. /* Set Clip 2 detect */
  260. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  261. B43_NPHY_C1_CGAINI_CL2DETECT);
  262. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  263. B43_NPHY_C2_CGAINI_CL2DETECT);
  264. if (0 /*FIXME*/) {
  265. /* Set dwell lengths */
  266. b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 43);
  267. b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 43);
  268. b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 9);
  269. b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 9);
  270. /* Set gain backoff */
  271. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  272. ~B43_NPHY_C1_CGAINI_GAINBKOFF,
  273. 1 << B43_NPHY_C1_CGAINI_GAINBKOFF_SHIFT);
  274. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  275. ~B43_NPHY_C2_CGAINI_GAINBKOFF,
  276. 1 << B43_NPHY_C2_CGAINI_GAINBKOFF_SHIFT);
  277. /* Set HPVGA2 index */
  278. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  279. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  280. 6 << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  281. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  282. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  283. 6 << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  284. //FIXME verify that the specs really mean to use autoinc here.
  285. for (i = 0; i < 3; i++)
  286. b43_ntab_write(dev, B43_NTAB16(7, 0x106) + i, 0x673);
  287. }
  288. /* Set minimum gain value */
  289. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN,
  290. ~B43_NPHY_C1_MINGAIN,
  291. 23 << B43_NPHY_C1_MINGAIN_SHIFT);
  292. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN,
  293. ~B43_NPHY_C2_MINGAIN,
  294. 23 << B43_NPHY_C2_MINGAIN_SHIFT);
  295. if (phy->rev < 2) {
  296. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  297. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  298. }
  299. /* Set phase track alpha and beta */
  300. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  301. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  302. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  303. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  304. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  305. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  306. }
  307. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  308. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  309. {
  310. struct b43_phy_n *nphy = dev->phy.n;
  311. enum ieee80211_band band;
  312. u16 tmp;
  313. if (!enable) {
  314. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  315. B43_NPHY_RFCTL_INTC1);
  316. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  317. B43_NPHY_RFCTL_INTC2);
  318. band = b43_current_band(dev->wl);
  319. if (dev->phy.rev >= 3) {
  320. if (band == IEEE80211_BAND_5GHZ)
  321. tmp = 0x600;
  322. else
  323. tmp = 0x480;
  324. } else {
  325. if (band == IEEE80211_BAND_5GHZ)
  326. tmp = 0x180;
  327. else
  328. tmp = 0x120;
  329. }
  330. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  331. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  332. } else {
  333. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  334. nphy->rfctrl_intc1_save);
  335. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  336. nphy->rfctrl_intc2_save);
  337. }
  338. }
  339. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  340. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  341. {
  342. struct b43_phy_n *nphy = dev->phy.n;
  343. u16 tmp;
  344. enum ieee80211_band band = b43_current_band(dev->wl);
  345. bool ipa = (nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  346. (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ);
  347. if (dev->phy.rev >= 3) {
  348. if (ipa) {
  349. tmp = 4;
  350. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  351. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  352. }
  353. tmp = 1;
  354. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  355. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  356. }
  357. }
  358. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
  359. static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force)
  360. {
  361. u32 tmslow;
  362. if (dev->phy.type != B43_PHYTYPE_N)
  363. return;
  364. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  365. if (force)
  366. tmslow |= SSB_TMSLOW_FGC;
  367. else
  368. tmslow &= ~SSB_TMSLOW_FGC;
  369. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  370. }
  371. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  372. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  373. {
  374. u16 bbcfg;
  375. b43_nphy_bmac_clock_fgc(dev, 1);
  376. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  377. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  378. udelay(1);
  379. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  380. b43_nphy_bmac_clock_fgc(dev, 0);
  381. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  382. }
  383. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  384. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  385. {
  386. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  387. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  388. if (preamble == 1)
  389. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  390. else
  391. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  392. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  393. }
  394. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  395. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  396. {
  397. struct b43_phy_n *nphy = dev->phy.n;
  398. bool override = false;
  399. u16 chain = 0x33;
  400. if (nphy->txrx_chain == 0) {
  401. chain = 0x11;
  402. override = true;
  403. } else if (nphy->txrx_chain == 1) {
  404. chain = 0x22;
  405. override = true;
  406. }
  407. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  408. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  409. chain);
  410. if (override)
  411. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  412. B43_NPHY_RFSEQMODE_CAOVER);
  413. else
  414. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  415. ~B43_NPHY_RFSEQMODE_CAOVER);
  416. }
  417. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  418. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  419. u16 samps, u8 time, bool wait)
  420. {
  421. int i;
  422. u16 tmp;
  423. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  424. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  425. if (wait)
  426. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  427. else
  428. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  429. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  430. for (i = 1000; i; i--) {
  431. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  432. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  433. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  434. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  435. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  436. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  437. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  438. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  439. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  440. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  441. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  442. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  443. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  444. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  445. return;
  446. }
  447. udelay(10);
  448. }
  449. memset(est, 0, sizeof(*est));
  450. }
  451. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  452. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  453. struct b43_phy_n_iq_comp *pcomp)
  454. {
  455. if (write) {
  456. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  457. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  458. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  459. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  460. } else {
  461. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  462. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  463. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  464. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  465. }
  466. }
  467. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  468. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  469. {
  470. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  471. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  472. if (core == 0) {
  473. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  474. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  475. } else {
  476. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  477. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  478. }
  479. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  480. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  481. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  482. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  483. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  484. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  485. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  486. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  487. }
  488. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  489. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  490. {
  491. u8 rxval, txval;
  492. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  493. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  494. if (core == 0) {
  495. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  496. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  497. } else {
  498. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  499. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  500. }
  501. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  502. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  503. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  504. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  505. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  506. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  507. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  508. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  509. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  510. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  511. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, (u16)~B43_NPHY_RFSEQCA_RXDIS,
  512. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  513. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  514. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  515. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  516. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  517. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  518. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  519. if (core == 0) {
  520. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  521. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  522. } else {
  523. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  524. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  525. }
  526. /* TODO: Call N PHY RF Ctrl Intc Override with 2, 0, 3 as arguments */
  527. /* TODO: Call N PHY RF Intc Override with 8, 0, 3, 0 as arguments */
  528. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  529. if (core == 0) {
  530. rxval = 1;
  531. txval = 8;
  532. } else {
  533. rxval = 4;
  534. txval = 2;
  535. }
  536. /* TODO: Call N PHY RF Ctrl Intc Override with 1, rxval, (core + 1) */
  537. /* TODO: Call N PHY RF Ctrl Intc Override with 1, txval, (2 - core) */
  538. }
  539. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  540. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  541. {
  542. int i;
  543. s32 iq;
  544. u32 ii;
  545. u32 qq;
  546. int iq_nbits, qq_nbits;
  547. int arsh, brsh;
  548. u16 tmp, a, b;
  549. struct nphy_iq_est est;
  550. struct b43_phy_n_iq_comp old;
  551. struct b43_phy_n_iq_comp new = { };
  552. bool error = false;
  553. if (mask == 0)
  554. return;
  555. b43_nphy_rx_iq_coeffs(dev, false, &old);
  556. b43_nphy_rx_iq_coeffs(dev, true, &new);
  557. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  558. new = old;
  559. for (i = 0; i < 2; i++) {
  560. if (i == 0 && (mask & 1)) {
  561. iq = est.iq0_prod;
  562. ii = est.i0_pwr;
  563. qq = est.q0_pwr;
  564. } else if (i == 1 && (mask & 2)) {
  565. iq = est.iq1_prod;
  566. ii = est.i1_pwr;
  567. qq = est.q1_pwr;
  568. } else {
  569. B43_WARN_ON(1);
  570. continue;
  571. }
  572. if (ii + qq < 2) {
  573. error = true;
  574. break;
  575. }
  576. iq_nbits = fls(abs(iq));
  577. qq_nbits = fls(qq);
  578. arsh = iq_nbits - 20;
  579. if (arsh >= 0) {
  580. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  581. tmp = ii >> arsh;
  582. } else {
  583. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  584. tmp = ii << -arsh;
  585. }
  586. if (tmp == 0) {
  587. error = true;
  588. break;
  589. }
  590. a /= tmp;
  591. brsh = qq_nbits - 11;
  592. if (brsh >= 0) {
  593. b = (qq << (31 - qq_nbits));
  594. tmp = ii >> brsh;
  595. } else {
  596. b = (qq << (31 - qq_nbits));
  597. tmp = ii << -brsh;
  598. }
  599. if (tmp == 0) {
  600. error = true;
  601. break;
  602. }
  603. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  604. if (i == 0 && (mask & 0x1)) {
  605. if (dev->phy.rev >= 3) {
  606. new.a0 = a & 0x3FF;
  607. new.b0 = b & 0x3FF;
  608. } else {
  609. new.a0 = b & 0x3FF;
  610. new.b0 = a & 0x3FF;
  611. }
  612. } else if (i == 1 && (mask & 0x2)) {
  613. if (dev->phy.rev >= 3) {
  614. new.a1 = a & 0x3FF;
  615. new.b1 = b & 0x3FF;
  616. } else {
  617. new.a1 = b & 0x3FF;
  618. new.b1 = a & 0x3FF;
  619. }
  620. }
  621. }
  622. if (error)
  623. new = old;
  624. b43_nphy_rx_iq_coeffs(dev, true, &new);
  625. }
  626. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  627. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  628. {
  629. u16 array[4];
  630. int i;
  631. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C50);
  632. for (i = 0; i < 4; i++)
  633. array[i] = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  634. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  635. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  636. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  637. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  638. }
  639. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  640. static void b43_nphy_write_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  641. {
  642. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  643. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  644. }
  645. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  646. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  647. {
  648. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  649. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  650. }
  651. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  652. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  653. {
  654. u16 tmp;
  655. if (dev->dev->id.revision == 16)
  656. b43_mac_suspend(dev);
  657. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  658. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  659. B43_NPHY_CLASSCTL_WAITEDEN);
  660. tmp &= ~mask;
  661. tmp |= (val & mask);
  662. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  663. if (dev->dev->id.revision == 16)
  664. b43_mac_enable(dev);
  665. return tmp;
  666. }
  667. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  668. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  669. {
  670. struct b43_phy *phy = &dev->phy;
  671. struct b43_phy_n *nphy = phy->n;
  672. if (enable) {
  673. u16 clip[] = { 0xFFFF, 0xFFFF };
  674. if (nphy->deaf_count++ == 0) {
  675. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  676. b43_nphy_classifier(dev, 0x7, 0);
  677. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  678. b43_nphy_write_clip_detection(dev, clip);
  679. }
  680. b43_nphy_reset_cca(dev);
  681. } else {
  682. if (--nphy->deaf_count == 0) {
  683. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  684. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  685. }
  686. }
  687. }
  688. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  689. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  690. {
  691. struct b43_phy_n *nphy = dev->phy.n;
  692. u16 tmp;
  693. if (nphy->hang_avoid)
  694. b43_nphy_stay_in_carrier_search(dev, 1);
  695. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  696. if (tmp & 0x1)
  697. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  698. else if (tmp & 0x2)
  699. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, (u16)~0x8000);
  700. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  701. if (nphy->bb_mult_save & 0x80000000) {
  702. tmp = nphy->bb_mult_save & 0xFFFF;
  703. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  704. nphy->bb_mult_save = 0;
  705. }
  706. if (nphy->hang_avoid)
  707. b43_nphy_stay_in_carrier_search(dev, 0);
  708. }
  709. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
  710. static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
  711. bool test)
  712. {
  713. int i;
  714. u16 bw, len, num, rot, angle;
  715. /* TODO: *buffer; */
  716. bw = (dev->phy.is_40mhz) ? 40 : 20;
  717. len = bw << 3;
  718. if (test) {
  719. if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
  720. bw = 82;
  721. else
  722. bw = 80;
  723. if (dev->phy.is_40mhz)
  724. bw <<= 1;
  725. len = bw << 1;
  726. }
  727. /* TODO: buffer = kzalloc(len * sizeof(u32), GFP_KERNEL); */
  728. num = len;
  729. rot = (((freq * 36) / bw) << 16) / 100;
  730. angle = 0;
  731. for (i = 0; i < num; i++) {
  732. /* TODO */
  733. }
  734. /* TODO: Call N PHY Load Sample Table with buffer, num as arguments */
  735. /* TODO: kfree(buffer); */
  736. return num;
  737. }
  738. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
  739. static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
  740. u16 wait, bool iqmode, bool dac_test)
  741. {
  742. struct b43_phy_n *nphy = dev->phy.n;
  743. int i;
  744. u16 seq_mode;
  745. u32 tmp;
  746. if (nphy->hang_avoid)
  747. b43_nphy_stay_in_carrier_search(dev, true);
  748. if ((nphy->bb_mult_save & 0x80000000) == 0) {
  749. tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
  750. nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
  751. }
  752. if (!dev->phy.is_40mhz)
  753. tmp = 0x6464;
  754. else
  755. tmp = 0x4747;
  756. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  757. if (nphy->hang_avoid)
  758. b43_nphy_stay_in_carrier_search(dev, false);
  759. b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
  760. if (loops != 0xFFFF)
  761. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
  762. else
  763. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
  764. b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
  765. seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  766. b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
  767. if (iqmode) {
  768. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  769. b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
  770. } else {
  771. if (dac_test)
  772. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
  773. else
  774. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
  775. }
  776. for (i = 0; i < 100; i++) {
  777. if (b43_phy_read(dev, B43_NPHY_RFSEQST) & 1) {
  778. i = 0;
  779. break;
  780. }
  781. udelay(10);
  782. }
  783. if (i)
  784. b43err(dev->wl, "run samples timeout\n");
  785. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  786. }
  787. /*
  788. * Transmits a known value for LO calibration
  789. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
  790. */
  791. static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
  792. bool iqmode, bool dac_test)
  793. {
  794. u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
  795. if (samp == 0)
  796. return -1;
  797. b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
  798. return 0;
  799. }
  800. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  801. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  802. {
  803. struct b43_phy_n *nphy = dev->phy.n;
  804. int i, j;
  805. u32 tmp;
  806. u32 cur_real, cur_imag, real_part, imag_part;
  807. u16 buffer[7];
  808. if (nphy->hang_avoid)
  809. b43_nphy_stay_in_carrier_search(dev, true);
  810. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  811. for (i = 0; i < 2; i++) {
  812. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  813. (buffer[i * 2 + 1] & 0x3FF);
  814. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  815. (((i + 26) << 10) | 320));
  816. for (j = 0; j < 128; j++) {
  817. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  818. ((tmp >> 16) & 0xFFFF));
  819. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  820. (tmp & 0xFFFF));
  821. }
  822. }
  823. for (i = 0; i < 2; i++) {
  824. tmp = buffer[5 + i];
  825. real_part = (tmp >> 8) & 0xFF;
  826. imag_part = (tmp & 0xFF);
  827. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  828. (((i + 26) << 10) | 448));
  829. if (dev->phy.rev >= 3) {
  830. cur_real = real_part;
  831. cur_imag = imag_part;
  832. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  833. }
  834. for (j = 0; j < 128; j++) {
  835. if (dev->phy.rev < 3) {
  836. cur_real = (real_part * loscale[j] + 128) >> 8;
  837. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  838. tmp = ((cur_real & 0xFF) << 8) |
  839. (cur_imag & 0xFF);
  840. }
  841. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  842. ((tmp >> 16) & 0xFFFF));
  843. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  844. (tmp & 0xFFFF));
  845. }
  846. }
  847. if (dev->phy.rev >= 3) {
  848. b43_shm_write16(dev, B43_SHM_SHARED,
  849. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  850. b43_shm_write16(dev, B43_SHM_SHARED,
  851. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  852. }
  853. if (nphy->hang_avoid)
  854. b43_nphy_stay_in_carrier_search(dev, false);
  855. }
  856. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  857. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  858. enum b43_nphy_rf_sequence seq)
  859. {
  860. static const u16 trigger[] = {
  861. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  862. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  863. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  864. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  865. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  866. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  867. };
  868. int i;
  869. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  870. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  871. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  872. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  873. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  874. for (i = 0; i < 200; i++) {
  875. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  876. goto ok;
  877. msleep(1);
  878. }
  879. b43err(dev->wl, "RF sequence status timeout\n");
  880. ok:
  881. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  882. }
  883. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
  884. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  885. u16 value, u8 core, bool off)
  886. {
  887. int i;
  888. u8 index = fls(field);
  889. u8 addr, en_addr, val_addr;
  890. /* we expect only one bit set */
  891. B43_WARN_ON(field & (~(1 << index)));
  892. if (dev->phy.rev >= 3) {
  893. const struct nphy_rf_control_override_rev3 *rf_ctrl;
  894. for (i = 0; i < 2; i++) {
  895. if (index == 0 || index == 16) {
  896. b43err(dev->wl,
  897. "Unsupported RF Ctrl Override call\n");
  898. return;
  899. }
  900. rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
  901. en_addr = B43_PHY_N((i == 0) ?
  902. rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
  903. val_addr = B43_PHY_N((i == 0) ?
  904. rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
  905. if (off) {
  906. b43_phy_mask(dev, en_addr, ~(field));
  907. b43_phy_mask(dev, val_addr,
  908. ~(rf_ctrl->val_mask));
  909. } else {
  910. if (core == 0 || ((1 << core) & i) != 0) {
  911. b43_phy_set(dev, en_addr, field);
  912. b43_phy_maskset(dev, val_addr,
  913. ~(rf_ctrl->val_mask),
  914. (value << rf_ctrl->val_shift));
  915. }
  916. }
  917. }
  918. } else {
  919. const struct nphy_rf_control_override_rev2 *rf_ctrl;
  920. if (off) {
  921. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
  922. value = 0;
  923. } else {
  924. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
  925. }
  926. for (i = 0; i < 2; i++) {
  927. if (index <= 1 || index == 16) {
  928. b43err(dev->wl,
  929. "Unsupported RF Ctrl Override call\n");
  930. return;
  931. }
  932. if (index == 2 || index == 10 ||
  933. (index >= 13 && index <= 15)) {
  934. core = 1;
  935. }
  936. rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
  937. addr = B43_PHY_N((i == 0) ?
  938. rf_ctrl->addr0 : rf_ctrl->addr1);
  939. if ((core & (1 << i)) != 0)
  940. b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
  941. (value << rf_ctrl->shift));
  942. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  943. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  944. B43_NPHY_RFCTL_CMD_START);
  945. udelay(1);
  946. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
  947. }
  948. }
  949. }
  950. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  951. {
  952. unsigned int i;
  953. u16 val;
  954. val = 0x1E1F;
  955. for (i = 0; i < 14; i++) {
  956. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  957. val -= 0x202;
  958. }
  959. val = 0x3E3F;
  960. for (i = 0; i < 16; i++) {
  961. b43_phy_write(dev, B43_PHY_N_BMODE(0x97 + i), val);
  962. val -= 0x202;
  963. }
  964. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  965. }
  966. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  967. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  968. s8 offset, u8 core, u8 rail, u8 type)
  969. {
  970. u16 tmp;
  971. bool core1or5 = (core == 1) || (core == 5);
  972. bool core2or5 = (core == 2) || (core == 5);
  973. offset = clamp_val(offset, -32, 31);
  974. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  975. if (core1or5 && (rail == 0) && (type == 2))
  976. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  977. if (core1or5 && (rail == 1) && (type == 2))
  978. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  979. if (core2or5 && (rail == 0) && (type == 2))
  980. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  981. if (core2or5 && (rail == 1) && (type == 2))
  982. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  983. if (core1or5 && (rail == 0) && (type == 0))
  984. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  985. if (core1or5 && (rail == 1) && (type == 0))
  986. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  987. if (core2or5 && (rail == 0) && (type == 0))
  988. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  989. if (core2or5 && (rail == 1) && (type == 0))
  990. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  991. if (core1or5 && (rail == 0) && (type == 1))
  992. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  993. if (core1or5 && (rail == 1) && (type == 1))
  994. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  995. if (core2or5 && (rail == 0) && (type == 1))
  996. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  997. if (core2or5 && (rail == 1) && (type == 1))
  998. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  999. if (core1or5 && (rail == 0) && (type == 6))
  1000. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  1001. if (core1or5 && (rail == 1) && (type == 6))
  1002. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  1003. if (core2or5 && (rail == 0) && (type == 6))
  1004. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  1005. if (core2or5 && (rail == 1) && (type == 6))
  1006. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  1007. if (core1or5 && (rail == 0) && (type == 3))
  1008. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  1009. if (core1or5 && (rail == 1) && (type == 3))
  1010. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  1011. if (core2or5 && (rail == 0) && (type == 3))
  1012. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  1013. if (core2or5 && (rail == 1) && (type == 3))
  1014. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  1015. if (core1or5 && (type == 4))
  1016. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  1017. if (core2or5 && (type == 4))
  1018. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  1019. if (core1or5 && (type == 5))
  1020. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  1021. if (core2or5 && (type == 5))
  1022. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  1023. }
  1024. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  1025. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1026. {
  1027. u16 val;
  1028. if (dev->phy.rev >= 3) {
  1029. /* TODO */
  1030. } else {
  1031. if (type < 3)
  1032. val = 0;
  1033. else if (type == 6)
  1034. val = 1;
  1035. else if (type == 3)
  1036. val = 2;
  1037. else
  1038. val = 3;
  1039. val = (val << 12) | (val << 14);
  1040. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  1041. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  1042. if (type < 3) {
  1043. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  1044. (type + 1) << 4);
  1045. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  1046. (type + 1) << 4);
  1047. }
  1048. /* TODO use some definitions */
  1049. if (code == 0) {
  1050. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF, 0);
  1051. if (type < 3) {
  1052. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1053. 0xFEC7, 0);
  1054. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1055. 0xEFDC, 0);
  1056. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1057. 0xFFFE, 0);
  1058. udelay(20);
  1059. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1060. 0xFFFE, 0);
  1061. }
  1062. } else {
  1063. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF,
  1064. 0x3000);
  1065. if (type < 3) {
  1066. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1067. 0xFEC7, 0x0180);
  1068. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1069. 0xEFDC, (code << 1 | 0x1021));
  1070. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1071. 0xFFFE, 0x0001);
  1072. udelay(20);
  1073. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1074. 0xFFFE, 0);
  1075. }
  1076. }
  1077. }
  1078. }
  1079. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  1080. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  1081. {
  1082. int i;
  1083. for (i = 0; i < 2; i++) {
  1084. if (type == 2) {
  1085. if (i == 0) {
  1086. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  1087. 0xFC, buf[0]);
  1088. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1089. 0xFC, buf[1]);
  1090. } else {
  1091. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  1092. 0xFC, buf[2 * i]);
  1093. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1094. 0xFC, buf[2 * i + 1]);
  1095. }
  1096. } else {
  1097. if (i == 0)
  1098. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1099. 0xF3, buf[0] << 2);
  1100. else
  1101. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1102. 0xF3, buf[2 * i + 1] << 2);
  1103. }
  1104. }
  1105. }
  1106. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  1107. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  1108. u8 nsamp)
  1109. {
  1110. int i;
  1111. int out;
  1112. u16 save_regs_phy[9];
  1113. u16 s[2];
  1114. if (dev->phy.rev >= 3) {
  1115. save_regs_phy[0] = b43_phy_read(dev,
  1116. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  1117. save_regs_phy[1] = b43_phy_read(dev,
  1118. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  1119. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1120. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1121. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1122. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1123. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  1124. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  1125. }
  1126. b43_nphy_rssi_select(dev, 5, type);
  1127. if (dev->phy.rev < 2) {
  1128. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  1129. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  1130. }
  1131. for (i = 0; i < 4; i++)
  1132. buf[i] = 0;
  1133. for (i = 0; i < nsamp; i++) {
  1134. if (dev->phy.rev < 2) {
  1135. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  1136. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  1137. } else {
  1138. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  1139. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  1140. }
  1141. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  1142. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  1143. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  1144. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  1145. }
  1146. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  1147. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  1148. if (dev->phy.rev < 2)
  1149. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  1150. if (dev->phy.rev >= 3) {
  1151. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  1152. save_regs_phy[0]);
  1153. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  1154. save_regs_phy[1]);
  1155. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
  1156. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
  1157. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  1158. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  1159. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  1160. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  1161. }
  1162. return out;
  1163. }
  1164. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  1165. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  1166. {
  1167. int i, j;
  1168. u8 state[4];
  1169. u8 code, val;
  1170. u16 class, override;
  1171. u8 regs_save_radio[2];
  1172. u16 regs_save_phy[2];
  1173. s8 offset[4];
  1174. u16 clip_state[2];
  1175. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  1176. s32 results_min[4] = { };
  1177. u8 vcm_final[4] = { };
  1178. s32 results[4][4] = { };
  1179. s32 miniq[4][2] = { };
  1180. if (type == 2) {
  1181. code = 0;
  1182. val = 6;
  1183. } else if (type < 2) {
  1184. code = 25;
  1185. val = 4;
  1186. } else {
  1187. B43_WARN_ON(1);
  1188. return;
  1189. }
  1190. class = b43_nphy_classifier(dev, 0, 0);
  1191. b43_nphy_classifier(dev, 7, 4);
  1192. b43_nphy_read_clip_detection(dev, clip_state);
  1193. b43_nphy_write_clip_detection(dev, clip_off);
  1194. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1195. override = 0x140;
  1196. else
  1197. override = 0x110;
  1198. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1199. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  1200. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  1201. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  1202. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1203. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  1204. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  1205. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  1206. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  1207. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  1208. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  1209. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  1210. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  1211. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  1212. b43_nphy_rssi_select(dev, 5, type);
  1213. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  1214. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  1215. for (i = 0; i < 4; i++) {
  1216. u8 tmp[4];
  1217. for (j = 0; j < 4; j++)
  1218. tmp[j] = i;
  1219. if (type != 1)
  1220. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  1221. b43_nphy_poll_rssi(dev, type, results[i], 8);
  1222. if (type < 2)
  1223. for (j = 0; j < 2; j++)
  1224. miniq[i][j] = min(results[i][2 * j],
  1225. results[i][2 * j + 1]);
  1226. }
  1227. for (i = 0; i < 4; i++) {
  1228. s32 mind = 40;
  1229. u8 minvcm = 0;
  1230. s32 minpoll = 249;
  1231. s32 curr;
  1232. for (j = 0; j < 4; j++) {
  1233. if (type == 2)
  1234. curr = abs(results[j][i]);
  1235. else
  1236. curr = abs(miniq[j][i / 2] - code * 8);
  1237. if (curr < mind) {
  1238. mind = curr;
  1239. minvcm = j;
  1240. }
  1241. if (results[j][i] < minpoll)
  1242. minpoll = results[j][i];
  1243. }
  1244. results_min[i] = minpoll;
  1245. vcm_final[i] = minvcm;
  1246. }
  1247. if (type != 1)
  1248. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  1249. for (i = 0; i < 4; i++) {
  1250. offset[i] = (code * 8) - results[vcm_final[i]][i];
  1251. if (offset[i] < 0)
  1252. offset[i] = -((abs(offset[i]) + 4) / 8);
  1253. else
  1254. offset[i] = (offset[i] + 4) / 8;
  1255. if (results_min[i] == 248)
  1256. offset[i] = code - 32;
  1257. if (i % 2 == 0)
  1258. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 1, 0,
  1259. type);
  1260. else
  1261. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 2, 1,
  1262. type);
  1263. }
  1264. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  1265. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[1]);
  1266. switch (state[2]) {
  1267. case 1:
  1268. b43_nphy_rssi_select(dev, 1, 2);
  1269. break;
  1270. case 4:
  1271. b43_nphy_rssi_select(dev, 1, 0);
  1272. break;
  1273. case 2:
  1274. b43_nphy_rssi_select(dev, 1, 1);
  1275. break;
  1276. default:
  1277. b43_nphy_rssi_select(dev, 1, 1);
  1278. break;
  1279. }
  1280. switch (state[3]) {
  1281. case 1:
  1282. b43_nphy_rssi_select(dev, 2, 2);
  1283. break;
  1284. case 4:
  1285. b43_nphy_rssi_select(dev, 2, 0);
  1286. break;
  1287. default:
  1288. b43_nphy_rssi_select(dev, 2, 1);
  1289. break;
  1290. }
  1291. b43_nphy_rssi_select(dev, 0, type);
  1292. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  1293. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  1294. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  1295. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  1296. b43_nphy_classifier(dev, 7, class);
  1297. b43_nphy_write_clip_detection(dev, clip_state);
  1298. }
  1299. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  1300. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  1301. {
  1302. /* TODO */
  1303. }
  1304. /*
  1305. * RSSI Calibration
  1306. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  1307. */
  1308. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  1309. {
  1310. if (dev->phy.rev >= 3) {
  1311. b43_nphy_rev3_rssi_cal(dev);
  1312. } else {
  1313. b43_nphy_rev2_rssi_cal(dev, 2);
  1314. b43_nphy_rev2_rssi_cal(dev, 0);
  1315. b43_nphy_rev2_rssi_cal(dev, 1);
  1316. }
  1317. }
  1318. /*
  1319. * Restore RSSI Calibration
  1320. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  1321. */
  1322. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  1323. {
  1324. struct b43_phy_n *nphy = dev->phy.n;
  1325. u16 *rssical_radio_regs = NULL;
  1326. u16 *rssical_phy_regs = NULL;
  1327. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1328. if (!nphy->rssical_chanspec_2G)
  1329. return;
  1330. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  1331. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  1332. } else {
  1333. if (!nphy->rssical_chanspec_5G)
  1334. return;
  1335. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  1336. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  1337. }
  1338. /* TODO use some definitions */
  1339. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  1340. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  1341. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  1342. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  1343. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  1344. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  1345. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  1346. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  1347. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  1348. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  1349. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  1350. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  1351. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  1352. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  1353. }
  1354. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
  1355. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
  1356. {
  1357. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1358. if (dev->phy.rev >= 6) {
  1359. /* TODO If the chip is 47162
  1360. return txpwrctrl_tx_gain_ipa_rev5 */
  1361. return txpwrctrl_tx_gain_ipa_rev6;
  1362. } else if (dev->phy.rev >= 5) {
  1363. return txpwrctrl_tx_gain_ipa_rev5;
  1364. } else {
  1365. return txpwrctrl_tx_gain_ipa;
  1366. }
  1367. } else {
  1368. return txpwrctrl_tx_gain_ipa_5g;
  1369. }
  1370. }
  1371. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  1372. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  1373. {
  1374. struct b43_phy_n *nphy = dev->phy.n;
  1375. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  1376. if (dev->phy.rev >= 3) {
  1377. /* TODO */
  1378. } else {
  1379. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  1380. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  1381. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  1382. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  1383. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  1384. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  1385. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  1386. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  1387. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  1388. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  1389. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  1390. B43_NPHY_BANDCTL_5GHZ)) {
  1391. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  1392. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  1393. } else {
  1394. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  1395. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  1396. }
  1397. if (dev->phy.rev < 2) {
  1398. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  1399. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  1400. } else {
  1401. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  1402. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  1403. }
  1404. }
  1405. }
  1406. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  1407. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  1408. struct nphy_txgains target,
  1409. struct nphy_iqcal_params *params)
  1410. {
  1411. int i, j, indx;
  1412. u16 gain;
  1413. if (dev->phy.rev >= 3) {
  1414. params->txgm = target.txgm[core];
  1415. params->pga = target.pga[core];
  1416. params->pad = target.pad[core];
  1417. params->ipa = target.ipa[core];
  1418. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  1419. (params->pad << 4) | (params->ipa);
  1420. for (j = 0; j < 5; j++)
  1421. params->ncorr[j] = 0x79;
  1422. } else {
  1423. gain = (target.pad[core]) | (target.pga[core] << 4) |
  1424. (target.txgm[core] << 8);
  1425. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  1426. 1 : 0;
  1427. for (i = 0; i < 9; i++)
  1428. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  1429. break;
  1430. i = min(i, 8);
  1431. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  1432. params->pga = tbl_iqcal_gainparams[indx][i][2];
  1433. params->pad = tbl_iqcal_gainparams[indx][i][3];
  1434. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  1435. (params->pad << 2);
  1436. for (j = 0; j < 4; j++)
  1437. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  1438. }
  1439. }
  1440. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  1441. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  1442. {
  1443. struct b43_phy_n *nphy = dev->phy.n;
  1444. int i;
  1445. u16 scale, entry;
  1446. u16 tmp = nphy->txcal_bbmult;
  1447. if (core == 0)
  1448. tmp >>= 8;
  1449. tmp &= 0xff;
  1450. for (i = 0; i < 18; i++) {
  1451. scale = (ladder_lo[i].percent * tmp) / 100;
  1452. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  1453. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  1454. scale = (ladder_iq[i].percent * tmp) / 100;
  1455. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  1456. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  1457. }
  1458. }
  1459. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
  1460. static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
  1461. {
  1462. int i;
  1463. for (i = 0; i < 15; i++)
  1464. b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
  1465. tbl_tx_filter_coef_rev4[2][i]);
  1466. }
  1467. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
  1468. static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
  1469. {
  1470. int i, j;
  1471. /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
  1472. u16 offset[] = { 0x186, 0x195, 0x2C5 };
  1473. for (i = 0; i < 3; i++)
  1474. for (j = 0; j < 15; j++)
  1475. b43_phy_write(dev, B43_PHY_N(offset[i] + j),
  1476. tbl_tx_filter_coef_rev4[i][j]);
  1477. if (dev->phy.is_40mhz) {
  1478. for (j = 0; j < 15; j++)
  1479. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  1480. tbl_tx_filter_coef_rev4[3][j]);
  1481. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1482. for (j = 0; j < 15; j++)
  1483. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  1484. tbl_tx_filter_coef_rev4[5][j]);
  1485. }
  1486. if (dev->phy.channel == 14)
  1487. for (j = 0; j < 15; j++)
  1488. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  1489. tbl_tx_filter_coef_rev4[6][j]);
  1490. }
  1491. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  1492. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  1493. {
  1494. struct b43_phy_n *nphy = dev->phy.n;
  1495. u16 curr_gain[2];
  1496. struct nphy_txgains target;
  1497. const u32 *table = NULL;
  1498. if (nphy->txpwrctrl == 0) {
  1499. int i;
  1500. if (nphy->hang_avoid)
  1501. b43_nphy_stay_in_carrier_search(dev, true);
  1502. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  1503. if (nphy->hang_avoid)
  1504. b43_nphy_stay_in_carrier_search(dev, false);
  1505. for (i = 0; i < 2; ++i) {
  1506. if (dev->phy.rev >= 3) {
  1507. target.ipa[i] = curr_gain[i] & 0x000F;
  1508. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  1509. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  1510. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  1511. } else {
  1512. target.ipa[i] = curr_gain[i] & 0x0003;
  1513. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  1514. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  1515. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  1516. }
  1517. }
  1518. } else {
  1519. int i;
  1520. u16 index[2];
  1521. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  1522. B43_NPHY_TXPCTL_STAT_BIDX) >>
  1523. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  1524. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  1525. B43_NPHY_TXPCTL_STAT_BIDX) >>
  1526. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  1527. for (i = 0; i < 2; ++i) {
  1528. if (dev->phy.rev >= 3) {
  1529. enum ieee80211_band band =
  1530. b43_current_band(dev->wl);
  1531. if ((nphy->ipa2g_on &&
  1532. band == IEEE80211_BAND_2GHZ) ||
  1533. (nphy->ipa5g_on &&
  1534. band == IEEE80211_BAND_5GHZ)) {
  1535. table = b43_nphy_get_ipa_gain_table(dev);
  1536. } else {
  1537. if (band == IEEE80211_BAND_5GHZ) {
  1538. if (dev->phy.rev == 3)
  1539. table = b43_ntab_tx_gain_rev3_5ghz;
  1540. else if (dev->phy.rev == 4)
  1541. table = b43_ntab_tx_gain_rev4_5ghz;
  1542. else
  1543. table = b43_ntab_tx_gain_rev5plus_5ghz;
  1544. } else {
  1545. table = b43_ntab_tx_gain_rev3plus_2ghz;
  1546. }
  1547. }
  1548. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  1549. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  1550. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  1551. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  1552. } else {
  1553. table = b43_ntab_tx_gain_rev0_1_2;
  1554. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  1555. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  1556. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  1557. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  1558. }
  1559. }
  1560. }
  1561. return target;
  1562. }
  1563. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  1564. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  1565. {
  1566. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  1567. if (dev->phy.rev >= 3) {
  1568. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  1569. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  1570. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  1571. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  1572. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  1573. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  1574. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  1575. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  1576. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  1577. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  1578. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  1579. b43_nphy_reset_cca(dev);
  1580. } else {
  1581. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  1582. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  1583. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  1584. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  1585. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  1586. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  1587. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  1588. }
  1589. }
  1590. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  1591. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  1592. {
  1593. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  1594. u16 tmp;
  1595. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1596. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1597. if (dev->phy.rev >= 3) {
  1598. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  1599. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  1600. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1601. regs[2] = tmp;
  1602. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  1603. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1604. regs[3] = tmp;
  1605. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  1606. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  1607. b43_phy_mask(dev, B43_NPHY_BBCFG, (u16)~B43_NPHY_BBCFG_RSTRX);
  1608. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  1609. regs[5] = tmp;
  1610. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  1611. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  1612. regs[6] = tmp;
  1613. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  1614. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1615. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1616. /* TODO: Call N PHY RF Ctrl Intc Override with 2, 1, 3 */
  1617. /* TODO: Call N PHY RF Ctrl Intc Override with 1, 2, 1 */
  1618. /* TODO: Call N PHY RF Ctrl Intc Override with 1, 8, 2 */
  1619. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  1620. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  1621. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  1622. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  1623. } else {
  1624. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  1625. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  1626. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1627. regs[2] = tmp;
  1628. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  1629. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  1630. regs[3] = tmp;
  1631. tmp |= 0x2000;
  1632. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  1633. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  1634. regs[4] = tmp;
  1635. tmp |= 0x2000;
  1636. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  1637. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1638. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1639. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1640. tmp = 0x0180;
  1641. else
  1642. tmp = 0x0120;
  1643. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  1644. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  1645. }
  1646. }
  1647. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  1648. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  1649. {
  1650. struct b43_phy_n *nphy = dev->phy.n;
  1651. u16 coef[4];
  1652. u16 *loft = NULL;
  1653. u16 *table = NULL;
  1654. int i;
  1655. u16 *txcal_radio_regs = NULL;
  1656. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  1657. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1658. if (nphy->iqcal_chanspec_2G == 0)
  1659. return;
  1660. table = nphy->cal_cache.txcal_coeffs_2G;
  1661. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  1662. } else {
  1663. if (nphy->iqcal_chanspec_5G == 0)
  1664. return;
  1665. table = nphy->cal_cache.txcal_coeffs_5G;
  1666. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  1667. }
  1668. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  1669. for (i = 0; i < 4; i++) {
  1670. if (dev->phy.rev >= 3)
  1671. table[i] = coef[i];
  1672. else
  1673. coef[i] = 0;
  1674. }
  1675. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  1676. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  1677. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  1678. if (dev->phy.rev < 2)
  1679. b43_nphy_tx_iq_workaround(dev);
  1680. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1681. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  1682. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  1683. } else {
  1684. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  1685. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  1686. }
  1687. /* TODO use some definitions */
  1688. if (dev->phy.rev >= 3) {
  1689. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  1690. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  1691. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  1692. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  1693. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  1694. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  1695. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  1696. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  1697. } else {
  1698. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  1699. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  1700. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  1701. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  1702. }
  1703. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  1704. }
  1705. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  1706. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  1707. struct nphy_txgains target,
  1708. bool full, bool mphase)
  1709. {
  1710. struct b43_phy_n *nphy = dev->phy.n;
  1711. int i;
  1712. int error = 0;
  1713. int freq;
  1714. bool avoid = false;
  1715. u8 length;
  1716. u16 tmp, core, type, count, max, numb, last, cmd;
  1717. const u16 *table;
  1718. bool phy6or5x;
  1719. u16 buffer[11];
  1720. u16 diq_start = 0;
  1721. u16 save[2];
  1722. u16 gain[2];
  1723. struct nphy_iqcal_params params[2];
  1724. bool updated[2] = { };
  1725. b43_nphy_stay_in_carrier_search(dev, true);
  1726. if (dev->phy.rev >= 4) {
  1727. avoid = nphy->hang_avoid;
  1728. nphy->hang_avoid = 0;
  1729. }
  1730. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  1731. for (i = 0; i < 2; i++) {
  1732. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  1733. gain[i] = params[i].cal_gain;
  1734. }
  1735. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  1736. b43_nphy_tx_cal_radio_setup(dev);
  1737. b43_nphy_tx_cal_phy_setup(dev);
  1738. phy6or5x = dev->phy.rev >= 6 ||
  1739. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  1740. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  1741. if (phy6or5x) {
  1742. /* TODO */
  1743. }
  1744. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  1745. if (!dev->phy.is_40mhz)
  1746. freq = 2500;
  1747. else
  1748. freq = 5000;
  1749. if (nphy->mphase_cal_phase_id > 2)
  1750. b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
  1751. 0xFFFF, 0, true, false);
  1752. else
  1753. error = b43_nphy_tx_tone(dev, freq, 250, true, false);
  1754. if (error == 0) {
  1755. if (nphy->mphase_cal_phase_id > 2) {
  1756. table = nphy->mphase_txcal_bestcoeffs;
  1757. length = 11;
  1758. if (dev->phy.rev < 3)
  1759. length -= 2;
  1760. } else {
  1761. if (!full && nphy->txiqlocal_coeffsvalid) {
  1762. table = nphy->txiqlocal_bestc;
  1763. length = 11;
  1764. if (dev->phy.rev < 3)
  1765. length -= 2;
  1766. } else {
  1767. full = true;
  1768. if (dev->phy.rev >= 3) {
  1769. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  1770. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  1771. } else {
  1772. table = tbl_tx_iqlo_cal_startcoefs;
  1773. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  1774. }
  1775. }
  1776. }
  1777. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  1778. if (full) {
  1779. if (dev->phy.rev >= 3)
  1780. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  1781. else
  1782. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  1783. } else {
  1784. if (dev->phy.rev >= 3)
  1785. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  1786. else
  1787. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  1788. }
  1789. if (mphase) {
  1790. count = nphy->mphase_txcal_cmdidx;
  1791. numb = min(max,
  1792. (u16)(count + nphy->mphase_txcal_numcmds));
  1793. } else {
  1794. count = 0;
  1795. numb = max;
  1796. }
  1797. for (; count < numb; count++) {
  1798. if (full) {
  1799. if (dev->phy.rev >= 3)
  1800. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  1801. else
  1802. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  1803. } else {
  1804. if (dev->phy.rev >= 3)
  1805. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  1806. else
  1807. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  1808. }
  1809. core = (cmd & 0x3000) >> 12;
  1810. type = (cmd & 0x0F00) >> 8;
  1811. if (phy6or5x && updated[core] == 0) {
  1812. b43_nphy_update_tx_cal_ladder(dev, core);
  1813. updated[core] = 1;
  1814. }
  1815. tmp = (params[core].ncorr[type] << 8) | 0x66;
  1816. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  1817. if (type == 1 || type == 3 || type == 4) {
  1818. buffer[0] = b43_ntab_read(dev,
  1819. B43_NTAB16(15, 69 + core));
  1820. diq_start = buffer[0];
  1821. buffer[0] = 0;
  1822. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  1823. 0);
  1824. }
  1825. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  1826. for (i = 0; i < 2000; i++) {
  1827. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  1828. if (tmp & 0xC000)
  1829. break;
  1830. udelay(10);
  1831. }
  1832. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  1833. buffer);
  1834. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  1835. buffer);
  1836. if (type == 1 || type == 3 || type == 4)
  1837. buffer[0] = diq_start;
  1838. }
  1839. if (mphase)
  1840. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  1841. last = (dev->phy.rev < 3) ? 6 : 7;
  1842. if (!mphase || nphy->mphase_cal_phase_id == last) {
  1843. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  1844. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  1845. if (dev->phy.rev < 3) {
  1846. buffer[0] = 0;
  1847. buffer[1] = 0;
  1848. buffer[2] = 0;
  1849. buffer[3] = 0;
  1850. }
  1851. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  1852. buffer);
  1853. b43_ntab_write_bulk(dev, B43_NTAB16(15, 101), 2,
  1854. buffer);
  1855. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  1856. buffer);
  1857. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  1858. buffer);
  1859. length = 11;
  1860. if (dev->phy.rev < 3)
  1861. length -= 2;
  1862. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  1863. nphy->txiqlocal_bestc);
  1864. nphy->txiqlocal_coeffsvalid = true;
  1865. /* TODO: Set nphy->txiqlocal_chanspec to
  1866. the current channel */
  1867. } else {
  1868. length = 11;
  1869. if (dev->phy.rev < 3)
  1870. length -= 2;
  1871. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  1872. nphy->mphase_txcal_bestcoeffs);
  1873. }
  1874. b43_nphy_stop_playback(dev);
  1875. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  1876. }
  1877. b43_nphy_tx_cal_phy_cleanup(dev);
  1878. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  1879. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  1880. b43_nphy_tx_iq_workaround(dev);
  1881. if (dev->phy.rev >= 4)
  1882. nphy->hang_avoid = avoid;
  1883. b43_nphy_stay_in_carrier_search(dev, false);
  1884. return error;
  1885. }
  1886. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  1887. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  1888. struct nphy_txgains target, u8 type, bool debug)
  1889. {
  1890. struct b43_phy_n *nphy = dev->phy.n;
  1891. int i, j, index;
  1892. u8 rfctl[2];
  1893. u8 afectl_core;
  1894. u16 tmp[6];
  1895. u16 cur_hpf1, cur_hpf2, cur_lna;
  1896. u32 real, imag;
  1897. enum ieee80211_band band;
  1898. u8 use;
  1899. u16 cur_hpf;
  1900. u16 lna[3] = { 3, 3, 1 };
  1901. u16 hpf1[3] = { 7, 2, 0 };
  1902. u16 hpf2[3] = { 2, 0, 0 };
  1903. u32 power[3] = { };
  1904. u16 gain_save[2];
  1905. u16 cal_gain[2];
  1906. struct nphy_iqcal_params cal_params[2];
  1907. struct nphy_iq_est est;
  1908. int ret = 0;
  1909. bool playtone = true;
  1910. int desired = 13;
  1911. b43_nphy_stay_in_carrier_search(dev, 1);
  1912. if (dev->phy.rev < 2)
  1913. ;/* TODO: Call N PHY Reapply TX Cal Coeffs */
  1914. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  1915. for (i = 0; i < 2; i++) {
  1916. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  1917. cal_gain[i] = cal_params[i].cal_gain;
  1918. }
  1919. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  1920. for (i = 0; i < 2; i++) {
  1921. if (i == 0) {
  1922. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  1923. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  1924. afectl_core = B43_NPHY_AFECTL_C1;
  1925. } else {
  1926. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  1927. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  1928. afectl_core = B43_NPHY_AFECTL_C2;
  1929. }
  1930. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  1931. tmp[2] = b43_phy_read(dev, afectl_core);
  1932. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1933. tmp[4] = b43_phy_read(dev, rfctl[0]);
  1934. tmp[5] = b43_phy_read(dev, rfctl[1]);
  1935. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  1936. (u16)~B43_NPHY_RFSEQCA_RXDIS,
  1937. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  1938. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  1939. (1 - i));
  1940. b43_phy_set(dev, afectl_core, 0x0006);
  1941. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  1942. band = b43_current_band(dev->wl);
  1943. if (nphy->rxcalparams & 0xFF000000) {
  1944. if (band == IEEE80211_BAND_5GHZ)
  1945. b43_phy_write(dev, rfctl[0], 0x140);
  1946. else
  1947. b43_phy_write(dev, rfctl[0], 0x110);
  1948. } else {
  1949. if (band == IEEE80211_BAND_5GHZ)
  1950. b43_phy_write(dev, rfctl[0], 0x180);
  1951. else
  1952. b43_phy_write(dev, rfctl[0], 0x120);
  1953. }
  1954. if (band == IEEE80211_BAND_5GHZ)
  1955. b43_phy_write(dev, rfctl[1], 0x148);
  1956. else
  1957. b43_phy_write(dev, rfctl[1], 0x114);
  1958. if (nphy->rxcalparams & 0x10000) {
  1959. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  1960. (i + 1));
  1961. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  1962. (2 - i));
  1963. }
  1964. for (j = 0; i < 4; j++) {
  1965. if (j < 3) {
  1966. cur_lna = lna[j];
  1967. cur_hpf1 = hpf1[j];
  1968. cur_hpf2 = hpf2[j];
  1969. } else {
  1970. if (power[1] > 10000) {
  1971. use = 1;
  1972. cur_hpf = cur_hpf1;
  1973. index = 2;
  1974. } else {
  1975. if (power[0] > 10000) {
  1976. use = 1;
  1977. cur_hpf = cur_hpf1;
  1978. index = 1;
  1979. } else {
  1980. index = 0;
  1981. use = 2;
  1982. cur_hpf = cur_hpf2;
  1983. }
  1984. }
  1985. cur_lna = lna[index];
  1986. cur_hpf1 = hpf1[index];
  1987. cur_hpf2 = hpf2[index];
  1988. cur_hpf += desired - hweight32(power[index]);
  1989. cur_hpf = clamp_val(cur_hpf, 0, 10);
  1990. if (use == 1)
  1991. cur_hpf1 = cur_hpf;
  1992. else
  1993. cur_hpf2 = cur_hpf;
  1994. }
  1995. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  1996. (cur_lna << 2));
  1997. b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
  1998. false);
  1999. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2000. b43_nphy_stop_playback(dev);
  2001. if (playtone) {
  2002. ret = b43_nphy_tx_tone(dev, 4000,
  2003. (nphy->rxcalparams & 0xFFFF),
  2004. false, false);
  2005. playtone = false;
  2006. } else {
  2007. b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
  2008. false, false);
  2009. }
  2010. if (ret == 0) {
  2011. if (j < 3) {
  2012. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  2013. false);
  2014. if (i == 0) {
  2015. real = est.i0_pwr;
  2016. imag = est.q0_pwr;
  2017. } else {
  2018. real = est.i1_pwr;
  2019. imag = est.q1_pwr;
  2020. }
  2021. power[i] = ((real + imag) / 1024) + 1;
  2022. } else {
  2023. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  2024. }
  2025. b43_nphy_stop_playback(dev);
  2026. }
  2027. if (ret != 0)
  2028. break;
  2029. }
  2030. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  2031. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  2032. b43_phy_write(dev, rfctl[1], tmp[5]);
  2033. b43_phy_write(dev, rfctl[0], tmp[4]);
  2034. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  2035. b43_phy_write(dev, afectl_core, tmp[2]);
  2036. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  2037. if (ret != 0)
  2038. break;
  2039. }
  2040. b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
  2041. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2042. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2043. b43_nphy_stay_in_carrier_search(dev, 0);
  2044. return ret;
  2045. }
  2046. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  2047. struct nphy_txgains target, u8 type, bool debug)
  2048. {
  2049. return -1;
  2050. }
  2051. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  2052. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  2053. struct nphy_txgains target, u8 type, bool debug)
  2054. {
  2055. if (dev->phy.rev >= 3)
  2056. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  2057. else
  2058. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  2059. }
  2060. /*
  2061. * Init N-PHY
  2062. * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
  2063. */
  2064. int b43_phy_initn(struct b43_wldev *dev)
  2065. {
  2066. struct ssb_bus *bus = dev->dev->bus;
  2067. struct b43_phy *phy = &dev->phy;
  2068. struct b43_phy_n *nphy = phy->n;
  2069. u8 tx_pwr_state;
  2070. struct nphy_txgains target;
  2071. u16 tmp;
  2072. enum ieee80211_band tmp2;
  2073. bool do_rssi_cal;
  2074. u16 clip[2];
  2075. bool do_cal = false;
  2076. if ((dev->phy.rev >= 3) &&
  2077. (bus->sprom.boardflags_lo & B43_BFL_EXTLNA) &&
  2078. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  2079. chipco_set32(&dev->dev->bus->chipco, SSB_CHIPCO_CHIPCTL, 0x40);
  2080. }
  2081. nphy->deaf_count = 0;
  2082. b43_nphy_tables_init(dev);
  2083. nphy->crsminpwr_adjusted = false;
  2084. nphy->noisevars_adjusted = false;
  2085. /* Clear all overrides */
  2086. if (dev->phy.rev >= 3) {
  2087. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  2088. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2089. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  2090. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  2091. } else {
  2092. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2093. }
  2094. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  2095. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  2096. if (dev->phy.rev < 6) {
  2097. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  2098. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  2099. }
  2100. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  2101. ~(B43_NPHY_RFSEQMODE_CAOVER |
  2102. B43_NPHY_RFSEQMODE_TROVER));
  2103. if (dev->phy.rev >= 3)
  2104. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  2105. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  2106. if (dev->phy.rev <= 2) {
  2107. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  2108. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  2109. ~B43_NPHY_BPHY_CTL3_SCALE,
  2110. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  2111. }
  2112. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  2113. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  2114. if (bus->sprom.boardflags2_lo & 0x100 ||
  2115. (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  2116. bus->boardinfo.type == 0x8B))
  2117. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  2118. else
  2119. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  2120. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  2121. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  2122. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  2123. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  2124. b43_nphy_update_txrx_chain(dev);
  2125. if (phy->rev < 2) {
  2126. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  2127. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  2128. }
  2129. tmp2 = b43_current_band(dev->wl);
  2130. if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
  2131. (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
  2132. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  2133. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  2134. nphy->papd_epsilon_offset[0] << 7);
  2135. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  2136. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  2137. nphy->papd_epsilon_offset[1] << 7);
  2138. b43_nphy_int_pa_set_tx_dig_filters(dev);
  2139. } else if (phy->rev >= 5) {
  2140. b43_nphy_ext_pa_set_tx_dig_filters(dev);
  2141. }
  2142. b43_nphy_workarounds(dev);
  2143. /* Reset CCA, in init code it differs a little from standard way */
  2144. b43_nphy_bmac_clock_fgc(dev, 1);
  2145. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  2146. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  2147. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  2148. b43_nphy_bmac_clock_fgc(dev, 0);
  2149. /* TODO N PHY MAC PHY Clock Set with argument 1 */
  2150. b43_nphy_pa_override(dev, false);
  2151. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  2152. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2153. b43_nphy_pa_override(dev, true);
  2154. b43_nphy_classifier(dev, 0, 0);
  2155. b43_nphy_read_clip_detection(dev, clip);
  2156. tx_pwr_state = nphy->txpwrctrl;
  2157. /* TODO N PHY TX power control with argument 0
  2158. (turning off power control) */
  2159. /* TODO Fix the TX Power Settings */
  2160. /* TODO N PHY TX Power Control Idle TSSI */
  2161. /* TODO N PHY TX Power Control Setup */
  2162. if (phy->rev >= 3) {
  2163. /* TODO */
  2164. } else {
  2165. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128,
  2166. b43_ntab_tx_gain_rev0_1_2);
  2167. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128,
  2168. b43_ntab_tx_gain_rev0_1_2);
  2169. }
  2170. if (nphy->phyrxchain != 3)
  2171. ;/* TODO N PHY RX Core Set State with phyrxchain as argument */
  2172. if (nphy->mphase_cal_phase_id > 0)
  2173. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  2174. do_rssi_cal = false;
  2175. if (phy->rev >= 3) {
  2176. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2177. do_rssi_cal = (nphy->rssical_chanspec_2G == 0);
  2178. else
  2179. do_rssi_cal = (nphy->rssical_chanspec_5G == 0);
  2180. if (do_rssi_cal)
  2181. b43_nphy_rssi_cal(dev);
  2182. else
  2183. b43_nphy_restore_rssi_cal(dev);
  2184. } else {
  2185. b43_nphy_rssi_cal(dev);
  2186. }
  2187. if (!((nphy->measure_hold & 0x6) != 0)) {
  2188. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2189. do_cal = (nphy->iqcal_chanspec_2G == 0);
  2190. else
  2191. do_cal = (nphy->iqcal_chanspec_5G == 0);
  2192. if (nphy->mute)
  2193. do_cal = false;
  2194. if (do_cal) {
  2195. target = b43_nphy_get_tx_gains(dev);
  2196. if (nphy->antsel_type == 2)
  2197. ;/*TODO NPHY Superswitch Init with argument 1*/
  2198. if (nphy->perical != 2) {
  2199. b43_nphy_rssi_cal(dev);
  2200. if (phy->rev >= 3) {
  2201. nphy->cal_orig_pwr_idx[0] =
  2202. nphy->txpwrindex[0].index_internal;
  2203. nphy->cal_orig_pwr_idx[1] =
  2204. nphy->txpwrindex[1].index_internal;
  2205. /* TODO N PHY Pre Calibrate TX Gain */
  2206. target = b43_nphy_get_tx_gains(dev);
  2207. }
  2208. }
  2209. }
  2210. }
  2211. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false)) {
  2212. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  2213. ;/* Call N PHY Save Cal */
  2214. else if (nphy->mphase_cal_phase_id == 0)
  2215. ;/* N PHY Periodic Calibration with argument 3 */
  2216. } else {
  2217. b43_nphy_restore_cal(dev);
  2218. }
  2219. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  2220. /* TODO N PHY TX Power Control Enable with argument tx_pwr_state */
  2221. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  2222. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  2223. if (phy->rev >= 3 && phy->rev <= 6)
  2224. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  2225. b43_nphy_tx_lp_fbw(dev);
  2226. /* TODO N PHY Spur Workaround */
  2227. b43err(dev->wl, "IEEE 802.11n devices are not supported, yet.\n");
  2228. return 0;
  2229. }
  2230. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  2231. {
  2232. struct b43_phy_n *nphy;
  2233. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  2234. if (!nphy)
  2235. return -ENOMEM;
  2236. dev->phy.n = nphy;
  2237. return 0;
  2238. }
  2239. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  2240. {
  2241. struct b43_phy *phy = &dev->phy;
  2242. struct b43_phy_n *nphy = phy->n;
  2243. memset(nphy, 0, sizeof(*nphy));
  2244. //TODO init struct b43_phy_n
  2245. }
  2246. static void b43_nphy_op_free(struct b43_wldev *dev)
  2247. {
  2248. struct b43_phy *phy = &dev->phy;
  2249. struct b43_phy_n *nphy = phy->n;
  2250. kfree(nphy);
  2251. phy->n = NULL;
  2252. }
  2253. static int b43_nphy_op_init(struct b43_wldev *dev)
  2254. {
  2255. return b43_phy_initn(dev);
  2256. }
  2257. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  2258. {
  2259. #if B43_DEBUG
  2260. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  2261. /* OFDM registers are onnly available on A/G-PHYs */
  2262. b43err(dev->wl, "Invalid OFDM PHY access at "
  2263. "0x%04X on N-PHY\n", offset);
  2264. dump_stack();
  2265. }
  2266. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  2267. /* Ext-G registers are only available on G-PHYs */
  2268. b43err(dev->wl, "Invalid EXT-G PHY access at "
  2269. "0x%04X on N-PHY\n", offset);
  2270. dump_stack();
  2271. }
  2272. #endif /* B43_DEBUG */
  2273. }
  2274. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  2275. {
  2276. check_phyreg(dev, reg);
  2277. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  2278. return b43_read16(dev, B43_MMIO_PHY_DATA);
  2279. }
  2280. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  2281. {
  2282. check_phyreg(dev, reg);
  2283. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  2284. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  2285. }
  2286. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  2287. {
  2288. /* Register 1 is a 32-bit register. */
  2289. B43_WARN_ON(reg == 1);
  2290. /* N-PHY needs 0x100 for read access */
  2291. reg |= 0x100;
  2292. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  2293. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  2294. }
  2295. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  2296. {
  2297. /* Register 1 is a 32-bit register. */
  2298. B43_WARN_ON(reg == 1);
  2299. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  2300. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  2301. }
  2302. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  2303. bool blocked)
  2304. {//TODO
  2305. }
  2306. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  2307. {
  2308. b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
  2309. on ? 0 : 0x7FFF);
  2310. }
  2311. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  2312. unsigned int new_channel)
  2313. {
  2314. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2315. if ((new_channel < 1) || (new_channel > 14))
  2316. return -EINVAL;
  2317. } else {
  2318. if (new_channel > 200)
  2319. return -EINVAL;
  2320. }
  2321. return nphy_channel_switch(dev, new_channel);
  2322. }
  2323. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  2324. {
  2325. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2326. return 1;
  2327. return 36;
  2328. }
  2329. const struct b43_phy_operations b43_phyops_n = {
  2330. .allocate = b43_nphy_op_allocate,
  2331. .free = b43_nphy_op_free,
  2332. .prepare_structs = b43_nphy_op_prepare_structs,
  2333. .init = b43_nphy_op_init,
  2334. .phy_read = b43_nphy_op_read,
  2335. .phy_write = b43_nphy_op_write,
  2336. .radio_read = b43_nphy_op_radio_read,
  2337. .radio_write = b43_nphy_op_radio_write,
  2338. .software_rfkill = b43_nphy_op_software_rfkill,
  2339. .switch_analog = b43_nphy_op_switch_analog,
  2340. .switch_channel = b43_nphy_op_switch_channel,
  2341. .get_default_chan = b43_nphy_op_get_default_chan,
  2342. .recalc_txpower = b43_nphy_op_recalc_txpower,
  2343. .adjust_txpower = b43_nphy_op_adjust_txpower,
  2344. };