emu10k1_main.c 59 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851
  1. /*
  2. * Copyright (c) by Jaroslav Kysela <perex@suse.cz>
  3. * Creative Labs, Inc.
  4. * Routines for control of EMU10K1 chips
  5. *
  6. * Copyright (c) by James Courtier-Dutton <James@superbug.co.uk>
  7. * Added support for Audigy 2 Value.
  8. * Added EMU 1010 support.
  9. * General bug fixes and enhancements.
  10. *
  11. *
  12. * BUGS:
  13. * --
  14. *
  15. * TODO:
  16. * --
  17. *
  18. * This program is free software; you can redistribute it and/or modify
  19. * it under the terms of the GNU General Public License as published by
  20. * the Free Software Foundation; either version 2 of the License, or
  21. * (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  31. *
  32. */
  33. #include <sound/driver.h>
  34. #include <linux/delay.h>
  35. #include <linux/init.h>
  36. #include <linux/interrupt.h>
  37. #include <linux/pci.h>
  38. #include <linux/slab.h>
  39. #include <linux/vmalloc.h>
  40. #include <linux/mutex.h>
  41. #include <sound/core.h>
  42. #include <sound/emu10k1.h>
  43. #include <linux/firmware.h>
  44. #include "p16v.h"
  45. #include "tina2.h"
  46. #include "p17v.h"
  47. #define HANA_FILENAME "emu/hana.fw"
  48. #define DOCK_FILENAME "emu/audio_dock.fw"
  49. MODULE_FIRMWARE(HANA_FILENAME);
  50. MODULE_FIRMWARE(DOCK_FILENAME);
  51. /*************************************************************************
  52. * EMU10K1 init / done
  53. *************************************************************************/
  54. void snd_emu10k1_voice_init(struct snd_emu10k1 * emu, int ch)
  55. {
  56. snd_emu10k1_ptr_write(emu, DCYSUSV, ch, 0);
  57. snd_emu10k1_ptr_write(emu, IP, ch, 0);
  58. snd_emu10k1_ptr_write(emu, VTFT, ch, 0xffff);
  59. snd_emu10k1_ptr_write(emu, CVCF, ch, 0xffff);
  60. snd_emu10k1_ptr_write(emu, PTRX, ch, 0);
  61. snd_emu10k1_ptr_write(emu, CPF, ch, 0);
  62. snd_emu10k1_ptr_write(emu, CCR, ch, 0);
  63. snd_emu10k1_ptr_write(emu, PSST, ch, 0);
  64. snd_emu10k1_ptr_write(emu, DSL, ch, 0x10);
  65. snd_emu10k1_ptr_write(emu, CCCA, ch, 0);
  66. snd_emu10k1_ptr_write(emu, Z1, ch, 0);
  67. snd_emu10k1_ptr_write(emu, Z2, ch, 0);
  68. snd_emu10k1_ptr_write(emu, FXRT, ch, 0x32100000);
  69. snd_emu10k1_ptr_write(emu, ATKHLDM, ch, 0);
  70. snd_emu10k1_ptr_write(emu, DCYSUSM, ch, 0);
  71. snd_emu10k1_ptr_write(emu, IFATN, ch, 0xffff);
  72. snd_emu10k1_ptr_write(emu, PEFE, ch, 0);
  73. snd_emu10k1_ptr_write(emu, FMMOD, ch, 0);
  74. snd_emu10k1_ptr_write(emu, TREMFRQ, ch, 24); /* 1 Hz */
  75. snd_emu10k1_ptr_write(emu, FM2FRQ2, ch, 24); /* 1 Hz */
  76. snd_emu10k1_ptr_write(emu, TEMPENV, ch, 0);
  77. /*** these are last so OFF prevents writing ***/
  78. snd_emu10k1_ptr_write(emu, LFOVAL2, ch, 0);
  79. snd_emu10k1_ptr_write(emu, LFOVAL1, ch, 0);
  80. snd_emu10k1_ptr_write(emu, ATKHLDV, ch, 0);
  81. snd_emu10k1_ptr_write(emu, ENVVOL, ch, 0);
  82. snd_emu10k1_ptr_write(emu, ENVVAL, ch, 0);
  83. /* Audigy extra stuffs */
  84. if (emu->audigy) {
  85. snd_emu10k1_ptr_write(emu, 0x4c, ch, 0); /* ?? */
  86. snd_emu10k1_ptr_write(emu, 0x4d, ch, 0); /* ?? */
  87. snd_emu10k1_ptr_write(emu, 0x4e, ch, 0); /* ?? */
  88. snd_emu10k1_ptr_write(emu, 0x4f, ch, 0); /* ?? */
  89. snd_emu10k1_ptr_write(emu, A_FXRT1, ch, 0x03020100);
  90. snd_emu10k1_ptr_write(emu, A_FXRT2, ch, 0x3f3f3f3f);
  91. snd_emu10k1_ptr_write(emu, A_SENDAMOUNTS, ch, 0);
  92. }
  93. }
  94. static unsigned int spi_dac_init[] = {
  95. 0x00ff,
  96. 0x02ff,
  97. 0x0400,
  98. 0x0520,
  99. 0x0600,
  100. 0x08ff,
  101. 0x0aff,
  102. 0x0cff,
  103. 0x0eff,
  104. 0x10ff,
  105. 0x1200,
  106. 0x1400,
  107. 0x1480,
  108. 0x1800,
  109. 0x1aff,
  110. 0x1cff,
  111. 0x1e00,
  112. 0x0530,
  113. 0x0602,
  114. 0x0622,
  115. 0x1400,
  116. };
  117. static unsigned int i2c_adc_init[][2] = {
  118. { 0x17, 0x00 }, /* Reset */
  119. { 0x07, 0x00 }, /* Timeout */
  120. { 0x0b, 0x22 }, /* Interface control */
  121. { 0x0c, 0x22 }, /* Master mode control */
  122. { 0x0d, 0x08 }, /* Powerdown control */
  123. { 0x0e, 0xcf }, /* Attenuation Left 0x01 = -103dB, 0xff = 24dB */
  124. { 0x0f, 0xcf }, /* Attenuation Right 0.5dB steps */
  125. { 0x10, 0x7b }, /* ALC Control 1 */
  126. { 0x11, 0x00 }, /* ALC Control 2 */
  127. { 0x12, 0x32 }, /* ALC Control 3 */
  128. { 0x13, 0x00 }, /* Noise gate control */
  129. { 0x14, 0xa6 }, /* Limiter control */
  130. { 0x15, ADC_MUX_2 }, /* ADC Mixer control. Mic for Audigy 2 ZS Notebook */
  131. };
  132. static int snd_emu10k1_init(struct snd_emu10k1 *emu, int enable_ir, int resume)
  133. {
  134. unsigned int silent_page;
  135. int ch;
  136. u32 tmp;
  137. /* disable audio and lock cache */
  138. outl(HCFG_LOCKSOUNDCACHE | HCFG_LOCKTANKCACHE_MASK | HCFG_MUTEBUTTONENABLE,
  139. emu->port + HCFG);
  140. /* reset recording buffers */
  141. snd_emu10k1_ptr_write(emu, MICBS, 0, ADCBS_BUFSIZE_NONE);
  142. snd_emu10k1_ptr_write(emu, MICBA, 0, 0);
  143. snd_emu10k1_ptr_write(emu, FXBS, 0, ADCBS_BUFSIZE_NONE);
  144. snd_emu10k1_ptr_write(emu, FXBA, 0, 0);
  145. snd_emu10k1_ptr_write(emu, ADCBS, 0, ADCBS_BUFSIZE_NONE);
  146. snd_emu10k1_ptr_write(emu, ADCBA, 0, 0);
  147. /* disable channel interrupt */
  148. outl(0, emu->port + INTE);
  149. snd_emu10k1_ptr_write(emu, CLIEL, 0, 0);
  150. snd_emu10k1_ptr_write(emu, CLIEH, 0, 0);
  151. snd_emu10k1_ptr_write(emu, SOLEL, 0, 0);
  152. snd_emu10k1_ptr_write(emu, SOLEH, 0, 0);
  153. if (emu->audigy){
  154. /* set SPDIF bypass mode */
  155. snd_emu10k1_ptr_write(emu, SPBYPASS, 0, SPBYPASS_FORMAT);
  156. /* enable rear left + rear right AC97 slots */
  157. snd_emu10k1_ptr_write(emu, AC97SLOT, 0, AC97SLOT_REAR_RIGHT |
  158. AC97SLOT_REAR_LEFT);
  159. }
  160. /* init envelope engine */
  161. for (ch = 0; ch < NUM_G; ch++)
  162. snd_emu10k1_voice_init(emu, ch);
  163. snd_emu10k1_ptr_write(emu, SPCS0, 0, emu->spdif_bits[0]);
  164. snd_emu10k1_ptr_write(emu, SPCS1, 0, emu->spdif_bits[1]);
  165. snd_emu10k1_ptr_write(emu, SPCS2, 0, emu->spdif_bits[2]);
  166. if (emu->card_capabilities->ca0151_chip) { /* audigy2 */
  167. /* Hacks for Alice3 to work independent of haP16V driver */
  168. //Setup SRCMulti_I2S SamplingRate
  169. tmp = snd_emu10k1_ptr_read(emu, A_SPDIF_SAMPLERATE, 0);
  170. tmp &= 0xfffff1ff;
  171. tmp |= (0x2<<9);
  172. snd_emu10k1_ptr_write(emu, A_SPDIF_SAMPLERATE, 0, tmp);
  173. /* Setup SRCSel (Enable Spdif,I2S SRCMulti) */
  174. snd_emu10k1_ptr20_write(emu, SRCSel, 0, 0x14);
  175. /* Setup SRCMulti Input Audio Enable */
  176. /* Use 0xFFFFFFFF to enable P16V sounds. */
  177. snd_emu10k1_ptr20_write(emu, SRCMULTI_ENABLE, 0, 0xFFFFFFFF);
  178. /* Enabled Phased (8-channel) P16V playback */
  179. outl(0x0201, emu->port + HCFG2);
  180. /* Set playback routing. */
  181. snd_emu10k1_ptr20_write(emu, CAPTURE_P16V_SOURCE, 0, 0x78e4);
  182. }
  183. if (emu->card_capabilities->ca0108_chip) { /* audigy2 Value */
  184. /* Hacks for Alice3 to work independent of haP16V driver */
  185. snd_printk(KERN_INFO "Audigy2 value: Special config.\n");
  186. //Setup SRCMulti_I2S SamplingRate
  187. tmp = snd_emu10k1_ptr_read(emu, A_SPDIF_SAMPLERATE, 0);
  188. tmp &= 0xfffff1ff;
  189. tmp |= (0x2<<9);
  190. snd_emu10k1_ptr_write(emu, A_SPDIF_SAMPLERATE, 0, tmp);
  191. /* Setup SRCSel (Enable Spdif,I2S SRCMulti) */
  192. outl(0x600000, emu->port + 0x20);
  193. outl(0x14, emu->port + 0x24);
  194. /* Setup SRCMulti Input Audio Enable */
  195. outl(0x7b0000, emu->port + 0x20);
  196. outl(0xFF000000, emu->port + 0x24);
  197. /* Setup SPDIF Out Audio Enable */
  198. /* The Audigy 2 Value has a separate SPDIF out,
  199. * so no need for a mixer switch
  200. */
  201. outl(0x7a0000, emu->port + 0x20);
  202. outl(0xFF000000, emu->port + 0x24);
  203. tmp = inl(emu->port + A_IOCFG) & ~0x8; /* Clear bit 3 */
  204. outl(tmp, emu->port + A_IOCFG);
  205. }
  206. if (emu->card_capabilities->spi_dac) { /* Audigy 2 ZS Notebook with DAC Wolfson WM8768/WM8568 */
  207. int size, n;
  208. size = ARRAY_SIZE(spi_dac_init);
  209. for (n = 0; n < size; n++)
  210. snd_emu10k1_spi_write(emu, spi_dac_init[n]);
  211. snd_emu10k1_ptr20_write(emu, 0x60, 0, 0x10);
  212. /* Enable GPIOs
  213. * GPIO0: Unknown
  214. * GPIO1: Speakers-enabled.
  215. * GPIO2: Unknown
  216. * GPIO3: Unknown
  217. * GPIO4: IEC958 Output on.
  218. * GPIO5: Unknown
  219. * GPIO6: Unknown
  220. * GPIO7: Unknown
  221. */
  222. outl(0x76, emu->port + A_IOCFG); /* Windows uses 0x3f76 */
  223. }
  224. if (emu->card_capabilities->i2c_adc) { /* Audigy 2 ZS Notebook with ADC Wolfson WM8775 */
  225. int size, n;
  226. snd_emu10k1_ptr20_write(emu, P17V_I2S_SRC_SEL, 0, 0x2020205f);
  227. tmp = inl(emu->port + A_IOCFG);
  228. outl(tmp | 0x4, emu->port + A_IOCFG); /* Set bit 2 for mic input */
  229. tmp = inl(emu->port + A_IOCFG);
  230. size = ARRAY_SIZE(i2c_adc_init);
  231. for (n = 0; n < size; n++)
  232. snd_emu10k1_i2c_write(emu, i2c_adc_init[n][0], i2c_adc_init[n][1]);
  233. for (n=0; n < 4; n++) {
  234. emu->i2c_capture_volume[n][0]= 0xcf;
  235. emu->i2c_capture_volume[n][1]= 0xcf;
  236. }
  237. }
  238. snd_emu10k1_ptr_write(emu, PTB, 0, emu->ptb_pages.addr);
  239. snd_emu10k1_ptr_write(emu, TCB, 0, 0); /* taken from original driver */
  240. snd_emu10k1_ptr_write(emu, TCBS, 0, 4); /* taken from original driver */
  241. silent_page = (emu->silent_page.addr << 1) | MAP_PTI_MASK;
  242. for (ch = 0; ch < NUM_G; ch++) {
  243. snd_emu10k1_ptr_write(emu, MAPA, ch, silent_page);
  244. snd_emu10k1_ptr_write(emu, MAPB, ch, silent_page);
  245. }
  246. if (emu->card_capabilities->emu1010) {
  247. outl(HCFG_AUTOMUTE_ASYNC |
  248. HCFG_EMU32_SLAVE |
  249. HCFG_AUDIOENABLE, emu->port + HCFG);
  250. /*
  251. * Hokay, setup HCFG
  252. * Mute Disable Audio = 0
  253. * Lock Tank Memory = 1
  254. * Lock Sound Memory = 0
  255. * Auto Mute = 1
  256. */
  257. } else if (emu->audigy) {
  258. if (emu->revision == 4) /* audigy2 */
  259. outl(HCFG_AUDIOENABLE |
  260. HCFG_AC3ENABLE_CDSPDIF |
  261. HCFG_AC3ENABLE_GPSPDIF |
  262. HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
  263. else
  264. outl(HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
  265. /* FIXME: Remove all these emu->model and replace it with a card recognition parameter,
  266. * e.g. card_capabilities->joystick */
  267. } else if (emu->model == 0x20 ||
  268. emu->model == 0xc400 ||
  269. (emu->model == 0x21 && emu->revision < 6))
  270. outl(HCFG_LOCKTANKCACHE_MASK | HCFG_AUTOMUTE, emu->port + HCFG);
  271. else
  272. // With on-chip joystick
  273. outl(HCFG_LOCKTANKCACHE_MASK | HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
  274. if (enable_ir) { /* enable IR for SB Live */
  275. if (emu->card_capabilities->emu1010) {
  276. ; /* Disable all access to A_IOCFG for the emu1010 */
  277. } else if (emu->card_capabilities->i2c_adc) {
  278. ; /* Disable A_IOCFG for Audigy 2 ZS Notebook */
  279. } else if (emu->audigy) {
  280. unsigned int reg = inl(emu->port + A_IOCFG);
  281. outl(reg | A_IOCFG_GPOUT2, emu->port + A_IOCFG);
  282. udelay(500);
  283. outl(reg | A_IOCFG_GPOUT1 | A_IOCFG_GPOUT2, emu->port + A_IOCFG);
  284. udelay(100);
  285. outl(reg, emu->port + A_IOCFG);
  286. } else {
  287. unsigned int reg = inl(emu->port + HCFG);
  288. outl(reg | HCFG_GPOUT2, emu->port + HCFG);
  289. udelay(500);
  290. outl(reg | HCFG_GPOUT1 | HCFG_GPOUT2, emu->port + HCFG);
  291. udelay(100);
  292. outl(reg, emu->port + HCFG);
  293. }
  294. }
  295. if (emu->card_capabilities->emu1010) {
  296. ; /* Disable all access to A_IOCFG for the emu1010 */
  297. } else if (emu->card_capabilities->i2c_adc) {
  298. ; /* Disable A_IOCFG for Audigy 2 ZS Notebook */
  299. } else if (emu->audigy) { /* enable analog output */
  300. unsigned int reg = inl(emu->port + A_IOCFG);
  301. outl(reg | A_IOCFG_GPOUT0, emu->port + A_IOCFG);
  302. }
  303. return 0;
  304. }
  305. static void snd_emu10k1_audio_enable(struct snd_emu10k1 *emu)
  306. {
  307. /*
  308. * Enable the audio bit
  309. */
  310. outl(inl(emu->port + HCFG) | HCFG_AUDIOENABLE, emu->port + HCFG);
  311. /* Enable analog/digital outs on audigy */
  312. if (emu->card_capabilities->emu1010) {
  313. ; /* Disable all access to A_IOCFG for the emu1010 */
  314. } else if (emu->card_capabilities->i2c_adc) {
  315. ; /* Disable A_IOCFG for Audigy 2 ZS Notebook */
  316. } else if (emu->audigy) {
  317. outl(inl(emu->port + A_IOCFG) & ~0x44, emu->port + A_IOCFG);
  318. if (emu->card_capabilities->ca0151_chip) { /* audigy2 */
  319. /* Unmute Analog now. Set GPO6 to 1 for Apollo.
  320. * This has to be done after init ALice3 I2SOut beyond 48KHz.
  321. * So, sequence is important. */
  322. outl(inl(emu->port + A_IOCFG) | 0x0040, emu->port + A_IOCFG);
  323. } else if (emu->card_capabilities->ca0108_chip) { /* audigy2 value */
  324. /* Unmute Analog now. */
  325. outl(inl(emu->port + A_IOCFG) | 0x0060, emu->port + A_IOCFG);
  326. } else {
  327. /* Disable routing from AC97 line out to Front speakers */
  328. outl(inl(emu->port + A_IOCFG) | 0x0080, emu->port + A_IOCFG);
  329. }
  330. }
  331. #if 0
  332. {
  333. unsigned int tmp;
  334. /* FIXME: the following routine disables LiveDrive-II !! */
  335. // TOSLink detection
  336. emu->tos_link = 0;
  337. tmp = inl(emu->port + HCFG);
  338. if (tmp & (HCFG_GPINPUT0 | HCFG_GPINPUT1)) {
  339. outl(tmp|0x800, emu->port + HCFG);
  340. udelay(50);
  341. if (tmp != (inl(emu->port + HCFG) & ~0x800)) {
  342. emu->tos_link = 1;
  343. outl(tmp, emu->port + HCFG);
  344. }
  345. }
  346. }
  347. #endif
  348. snd_emu10k1_intr_enable(emu, INTE_PCIERRORENABLE);
  349. }
  350. int snd_emu10k1_done(struct snd_emu10k1 * emu)
  351. {
  352. int ch;
  353. outl(0, emu->port + INTE);
  354. /*
  355. * Shutdown the chip
  356. */
  357. for (ch = 0; ch < NUM_G; ch++)
  358. snd_emu10k1_ptr_write(emu, DCYSUSV, ch, 0);
  359. for (ch = 0; ch < NUM_G; ch++) {
  360. snd_emu10k1_ptr_write(emu, VTFT, ch, 0);
  361. snd_emu10k1_ptr_write(emu, CVCF, ch, 0);
  362. snd_emu10k1_ptr_write(emu, PTRX, ch, 0);
  363. snd_emu10k1_ptr_write(emu, CPF, ch, 0);
  364. }
  365. /* reset recording buffers */
  366. snd_emu10k1_ptr_write(emu, MICBS, 0, 0);
  367. snd_emu10k1_ptr_write(emu, MICBA, 0, 0);
  368. snd_emu10k1_ptr_write(emu, FXBS, 0, 0);
  369. snd_emu10k1_ptr_write(emu, FXBA, 0, 0);
  370. snd_emu10k1_ptr_write(emu, FXWC, 0, 0);
  371. snd_emu10k1_ptr_write(emu, ADCBS, 0, ADCBS_BUFSIZE_NONE);
  372. snd_emu10k1_ptr_write(emu, ADCBA, 0, 0);
  373. snd_emu10k1_ptr_write(emu, TCBS, 0, TCBS_BUFFSIZE_16K);
  374. snd_emu10k1_ptr_write(emu, TCB, 0, 0);
  375. if (emu->audigy)
  376. snd_emu10k1_ptr_write(emu, A_DBG, 0, A_DBG_SINGLE_STEP);
  377. else
  378. snd_emu10k1_ptr_write(emu, DBG, 0, EMU10K1_DBG_SINGLE_STEP);
  379. /* disable channel interrupt */
  380. snd_emu10k1_ptr_write(emu, CLIEL, 0, 0);
  381. snd_emu10k1_ptr_write(emu, CLIEH, 0, 0);
  382. snd_emu10k1_ptr_write(emu, SOLEL, 0, 0);
  383. snd_emu10k1_ptr_write(emu, SOLEH, 0, 0);
  384. /* disable audio and lock cache */
  385. outl(HCFG_LOCKSOUNDCACHE | HCFG_LOCKTANKCACHE_MASK | HCFG_MUTEBUTTONENABLE, emu->port + HCFG);
  386. snd_emu10k1_ptr_write(emu, PTB, 0, 0);
  387. return 0;
  388. }
  389. /*************************************************************************
  390. * ECARD functional implementation
  391. *************************************************************************/
  392. /* In A1 Silicon, these bits are in the HC register */
  393. #define HOOKN_BIT (1L << 12)
  394. #define HANDN_BIT (1L << 11)
  395. #define PULSEN_BIT (1L << 10)
  396. #define EC_GDI1 (1 << 13)
  397. #define EC_GDI0 (1 << 14)
  398. #define EC_NUM_CONTROL_BITS 20
  399. #define EC_AC3_DATA_SELN 0x0001L
  400. #define EC_EE_DATA_SEL 0x0002L
  401. #define EC_EE_CNTRL_SELN 0x0004L
  402. #define EC_EECLK 0x0008L
  403. #define EC_EECS 0x0010L
  404. #define EC_EESDO 0x0020L
  405. #define EC_TRIM_CSN 0x0040L
  406. #define EC_TRIM_SCLK 0x0080L
  407. #define EC_TRIM_SDATA 0x0100L
  408. #define EC_TRIM_MUTEN 0x0200L
  409. #define EC_ADCCAL 0x0400L
  410. #define EC_ADCRSTN 0x0800L
  411. #define EC_DACCAL 0x1000L
  412. #define EC_DACMUTEN 0x2000L
  413. #define EC_LEDN 0x4000L
  414. #define EC_SPDIF0_SEL_SHIFT 15
  415. #define EC_SPDIF1_SEL_SHIFT 17
  416. #define EC_SPDIF0_SEL_MASK (0x3L << EC_SPDIF0_SEL_SHIFT)
  417. #define EC_SPDIF1_SEL_MASK (0x7L << EC_SPDIF1_SEL_SHIFT)
  418. #define EC_SPDIF0_SELECT(_x) (((_x) << EC_SPDIF0_SEL_SHIFT) & EC_SPDIF0_SEL_MASK)
  419. #define EC_SPDIF1_SELECT(_x) (((_x) << EC_SPDIF1_SEL_SHIFT) & EC_SPDIF1_SEL_MASK)
  420. #define EC_CURRENT_PROM_VERSION 0x01 /* Self-explanatory. This should
  421. * be incremented any time the EEPROM's
  422. * format is changed. */
  423. #define EC_EEPROM_SIZE 0x40 /* ECARD EEPROM has 64 16-bit words */
  424. /* Addresses for special values stored in to EEPROM */
  425. #define EC_PROM_VERSION_ADDR 0x20 /* Address of the current prom version */
  426. #define EC_BOARDREV0_ADDR 0x21 /* LSW of board rev */
  427. #define EC_BOARDREV1_ADDR 0x22 /* MSW of board rev */
  428. #define EC_LAST_PROMFILE_ADDR 0x2f
  429. #define EC_SERIALNUM_ADDR 0x30 /* First word of serial number. The
  430. * can be up to 30 characters in length
  431. * and is stored as a NULL-terminated
  432. * ASCII string. Any unused bytes must be
  433. * filled with zeros */
  434. #define EC_CHECKSUM_ADDR 0x3f /* Location at which checksum is stored */
  435. /* Most of this stuff is pretty self-evident. According to the hardware
  436. * dudes, we need to leave the ADCCAL bit low in order to avoid a DC
  437. * offset problem. Weird.
  438. */
  439. #define EC_RAW_RUN_MODE (EC_DACMUTEN | EC_ADCRSTN | EC_TRIM_MUTEN | \
  440. EC_TRIM_CSN)
  441. #define EC_DEFAULT_ADC_GAIN 0xC4C4
  442. #define EC_DEFAULT_SPDIF0_SEL 0x0
  443. #define EC_DEFAULT_SPDIF1_SEL 0x4
  444. /**************************************************************************
  445. * @func Clock bits into the Ecard's control latch. The Ecard uses a
  446. * control latch will is loaded bit-serially by toggling the Modem control
  447. * lines from function 2 on the E8010. This function hides these details
  448. * and presents the illusion that we are actually writing to a distinct
  449. * register.
  450. */
  451. static void snd_emu10k1_ecard_write(struct snd_emu10k1 * emu, unsigned int value)
  452. {
  453. unsigned short count;
  454. unsigned int data;
  455. unsigned long hc_port;
  456. unsigned int hc_value;
  457. hc_port = emu->port + HCFG;
  458. hc_value = inl(hc_port) & ~(HOOKN_BIT | HANDN_BIT | PULSEN_BIT);
  459. outl(hc_value, hc_port);
  460. for (count = 0; count < EC_NUM_CONTROL_BITS; count++) {
  461. /* Set up the value */
  462. data = ((value & 0x1) ? PULSEN_BIT : 0);
  463. value >>= 1;
  464. outl(hc_value | data, hc_port);
  465. /* Clock the shift register */
  466. outl(hc_value | data | HANDN_BIT, hc_port);
  467. outl(hc_value | data, hc_port);
  468. }
  469. /* Latch the bits */
  470. outl(hc_value | HOOKN_BIT, hc_port);
  471. outl(hc_value, hc_port);
  472. }
  473. /**************************************************************************
  474. * @func Set the gain of the ECARD's CS3310 Trim/gain controller. The
  475. * trim value consists of a 16bit value which is composed of two
  476. * 8 bit gain/trim values, one for the left channel and one for the
  477. * right channel. The following table maps from the Gain/Attenuation
  478. * value in decibels into the corresponding bit pattern for a single
  479. * channel.
  480. */
  481. static void snd_emu10k1_ecard_setadcgain(struct snd_emu10k1 * emu,
  482. unsigned short gain)
  483. {
  484. unsigned int bit;
  485. /* Enable writing to the TRIM registers */
  486. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl & ~EC_TRIM_CSN);
  487. /* Do it again to insure that we meet hold time requirements */
  488. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl & ~EC_TRIM_CSN);
  489. for (bit = (1 << 15); bit; bit >>= 1) {
  490. unsigned int value;
  491. value = emu->ecard_ctrl & ~(EC_TRIM_CSN | EC_TRIM_SDATA);
  492. if (gain & bit)
  493. value |= EC_TRIM_SDATA;
  494. /* Clock the bit */
  495. snd_emu10k1_ecard_write(emu, value);
  496. snd_emu10k1_ecard_write(emu, value | EC_TRIM_SCLK);
  497. snd_emu10k1_ecard_write(emu, value);
  498. }
  499. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl);
  500. }
  501. static int snd_emu10k1_ecard_init(struct snd_emu10k1 * emu)
  502. {
  503. unsigned int hc_value;
  504. /* Set up the initial settings */
  505. emu->ecard_ctrl = EC_RAW_RUN_MODE |
  506. EC_SPDIF0_SELECT(EC_DEFAULT_SPDIF0_SEL) |
  507. EC_SPDIF1_SELECT(EC_DEFAULT_SPDIF1_SEL);
  508. /* Step 0: Set the codec type in the hardware control register
  509. * and enable audio output */
  510. hc_value = inl(emu->port + HCFG);
  511. outl(hc_value | HCFG_AUDIOENABLE | HCFG_CODECFORMAT_I2S, emu->port + HCFG);
  512. inl(emu->port + HCFG);
  513. /* Step 1: Turn off the led and deassert TRIM_CS */
  514. snd_emu10k1_ecard_write(emu, EC_ADCCAL | EC_LEDN | EC_TRIM_CSN);
  515. /* Step 2: Calibrate the ADC and DAC */
  516. snd_emu10k1_ecard_write(emu, EC_DACCAL | EC_LEDN | EC_TRIM_CSN);
  517. /* Step 3: Wait for awhile; XXX We can't get away with this
  518. * under a real operating system; we'll need to block and wait that
  519. * way. */
  520. snd_emu10k1_wait(emu, 48000);
  521. /* Step 4: Switch off the DAC and ADC calibration. Note
  522. * That ADC_CAL is actually an inverted signal, so we assert
  523. * it here to stop calibration. */
  524. snd_emu10k1_ecard_write(emu, EC_ADCCAL | EC_LEDN | EC_TRIM_CSN);
  525. /* Step 4: Switch into run mode */
  526. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl);
  527. /* Step 5: Set the analog input gain */
  528. snd_emu10k1_ecard_setadcgain(emu, EC_DEFAULT_ADC_GAIN);
  529. return 0;
  530. }
  531. static int snd_emu10k1_cardbus_init(struct snd_emu10k1 * emu)
  532. {
  533. unsigned long special_port;
  534. unsigned int value;
  535. /* Special initialisation routine
  536. * before the rest of the IO-Ports become active.
  537. */
  538. special_port = emu->port + 0x38;
  539. value = inl(special_port);
  540. outl(0x00d00000, special_port);
  541. value = inl(special_port);
  542. outl(0x00d00001, special_port);
  543. value = inl(special_port);
  544. outl(0x00d0005f, special_port);
  545. value = inl(special_port);
  546. outl(0x00d0007f, special_port);
  547. value = inl(special_port);
  548. outl(0x0090007f, special_port);
  549. value = inl(special_port);
  550. snd_emu10k1_ptr20_write(emu, TINA2_VOLUME, 0, 0xfefefefe); /* Defaults to 0x30303030 */
  551. return 0;
  552. }
  553. static int snd_emu1010_load_firmware(struct snd_emu10k1 * emu, const char * filename)
  554. {
  555. int err;
  556. int n, i;
  557. int reg;
  558. int value;
  559. const struct firmware *fw_entry;
  560. if ((err = request_firmware(&fw_entry, filename, &emu->pci->dev)) != 0) {
  561. snd_printk(KERN_ERR "firmware: %s not found. Err=%d\n",filename, err);
  562. return err;
  563. }
  564. snd_printk(KERN_INFO "firmware size=0x%zx\n", fw_entry->size);
  565. if (fw_entry->size != 0x133a4) {
  566. snd_printk(KERN_ERR "firmware: %s wrong size.\n",filename);
  567. return -EINVAL;
  568. }
  569. /* The FPGA is a Xilinx Spartan IIE XC2S50E */
  570. /* GPIO7 -> FPGA PGMN
  571. * GPIO6 -> FPGA CCLK
  572. * GPIO5 -> FPGA DIN
  573. * FPGA CONFIG OFF -> FPGA PGMN
  574. */
  575. outl(0x00, emu->port + A_IOCFG); /* Set PGMN low for 1uS. */
  576. udelay(1);
  577. outl(0x80, emu->port + A_IOCFG); /* Leave bit 7 set during netlist setup. */
  578. udelay(100); /* Allow FPGA memory to clean */
  579. for(n = 0; n < fw_entry->size; n++) {
  580. value=fw_entry->data[n];
  581. for(i = 0; i < 8; i++) {
  582. reg = 0x80;
  583. if (value & 0x1)
  584. reg = reg | 0x20;
  585. value = value >> 1;
  586. outl(reg, emu->port + A_IOCFG);
  587. outl(reg | 0x40, emu->port + A_IOCFG);
  588. }
  589. }
  590. /* After programming, set GPIO bit 4 high again. */
  591. outl(0x10, emu->port + A_IOCFG);
  592. release_firmware(fw_entry);
  593. return 0;
  594. }
  595. static int snd_emu10k1_emu1010_init(struct snd_emu10k1 * emu)
  596. {
  597. unsigned int i;
  598. int tmp,tmp2;
  599. int reg;
  600. int err;
  601. snd_printk(KERN_INFO "emu1010: Special config.\n");
  602. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  603. * Lock Sound Memory Cache, Lock Tank Memory Cache,
  604. * Mute all codecs.
  605. */
  606. outl(0x0005a00c, emu->port + HCFG);
  607. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  608. * Lock Tank Memory Cache,
  609. * Mute all codecs.
  610. */
  611. outl(0x0005a004, emu->port + HCFG);
  612. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  613. * Mute all codecs.
  614. */
  615. outl(0x0005a000, emu->port + HCFG);
  616. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  617. * Mute all codecs.
  618. */
  619. outl(0x0005a000, emu->port + HCFG);
  620. /* Disable 48Volt power to Audio Dock */
  621. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, 0 );
  622. /* ID, should read & 0x7f = 0x55. (Bit 7 is the IRQ bit) */
  623. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg );
  624. snd_printdd("reg1=0x%x\n",reg);
  625. if (reg == 0x55) {
  626. /* FPGA netlist already present so clear it */
  627. /* Return to programming mode */
  628. snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, 0x02 );
  629. }
  630. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg );
  631. snd_printdd("reg2=0x%x\n",reg);
  632. if (reg == 0x55) {
  633. /* FPGA failed to return to programming mode */
  634. return -ENODEV;
  635. }
  636. snd_printk(KERN_INFO "emu1010: EMU_HANA_ID=0x%x\n",reg);
  637. if ((err = snd_emu1010_load_firmware(emu, HANA_FILENAME)) != 0) {
  638. snd_printk(KERN_INFO "emu1010: Loading Hana Firmware file %s failed\n", HANA_FILENAME);
  639. return err;
  640. }
  641. /* ID, should read & 0x7f = 0x55 when FPGA programmed. */
  642. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg );
  643. if (reg != 0x55) {
  644. /* FPGA failed to be programmed */
  645. snd_printk(KERN_INFO "emu1010: Loading Hana Firmware file failed, reg=0x%x\n", reg);
  646. return -ENODEV;
  647. }
  648. snd_printk(KERN_INFO "emu1010: Hana Firmware loaded\n");
  649. snd_emu1010_fpga_read(emu, EMU_HANA_MAJOR_REV, &tmp );
  650. snd_emu1010_fpga_read(emu, EMU_HANA_MINOR_REV, &tmp2 );
  651. snd_printk("Hana ver:%d.%d\n",tmp ,tmp2);
  652. /* Enable 48Volt power to Audio Dock */
  653. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, EMU_HANA_DOCK_PWR_ON );
  654. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg );
  655. snd_printk(KERN_INFO "emu1010: Card options=0x%x\n",reg);
  656. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg );
  657. snd_printk(KERN_INFO "emu1010: Card options=0x%x\n",reg);
  658. snd_emu1010_fpga_read(emu, EMU_HANA_OPTICAL_TYPE, &tmp );
  659. /* ADAT input. */
  660. snd_emu1010_fpga_write(emu, EMU_HANA_OPTICAL_TYPE, 0x01 );
  661. snd_emu1010_fpga_read(emu, EMU_HANA_ADC_PADS, &tmp );
  662. /* Set no attenuation on Audio Dock pads. */
  663. snd_emu1010_fpga_write(emu, EMU_HANA_ADC_PADS, 0x00 );
  664. emu->emu1010.adc_pads = 0x00;
  665. snd_emu1010_fpga_read(emu, EMU_HANA_DOCK_MISC, &tmp );
  666. /* Unmute Audio dock DACs, Headphone source DAC-4. */
  667. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_MISC, 0x30 );
  668. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12 );
  669. snd_emu1010_fpga_read(emu, EMU_HANA_DAC_PADS, &tmp );
  670. /* DAC PADs. */
  671. snd_emu1010_fpga_write(emu, EMU_HANA_DAC_PADS, 0x0f );
  672. emu->emu1010.dac_pads = 0x0f;
  673. snd_emu1010_fpga_read(emu, EMU_HANA_DOCK_MISC, &tmp );
  674. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_MISC, 0x30 );
  675. snd_emu1010_fpga_read(emu, EMU_HANA_SPDIF_MODE, &tmp );
  676. /* SPDIF Format. Set Consumer mode, 24bit, copy enable */
  677. snd_emu1010_fpga_write(emu, EMU_HANA_SPDIF_MODE, 0x10 );
  678. /* MIDI routing */
  679. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19 );
  680. /* Unknown. */
  681. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c );
  682. /* snd_emu1010_fpga_write(emu, 0x09, 0x0f ); // IRQ Enable: All on */
  683. /* IRQ Enable: All off */
  684. snd_emu1010_fpga_write(emu, EMU_HANA_IRQ_ENABLE, 0x00 );
  685. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg );
  686. snd_printk(KERN_INFO "emu1010: Card options3=0x%x\n",reg);
  687. /* Default WCLK set to 48kHz. */
  688. snd_emu1010_fpga_write(emu, EMU_HANA_DEFCLOCK, 0x00 );
  689. /* Word Clock source, Internal 48kHz x1 */
  690. snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K );
  691. //snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K | EMU_HANA_WCLOCK_4X );
  692. /* Audio Dock LEDs. */
  693. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12 );
  694. #if 0
  695. /* For 96kHz */
  696. snd_emu1010_fpga_link_dst_src_write(emu,
  697. EMU_DST_ALICE2_EMU32_0, EMU_SRC_HAMOA_ADC_LEFT1);
  698. snd_emu1010_fpga_link_dst_src_write(emu,
  699. EMU_DST_ALICE2_EMU32_1, EMU_SRC_HAMOA_ADC_RIGHT1);
  700. snd_emu1010_fpga_link_dst_src_write(emu,
  701. EMU_DST_ALICE2_EMU32_4, EMU_SRC_HAMOA_ADC_LEFT2);
  702. snd_emu1010_fpga_link_dst_src_write(emu,
  703. EMU_DST_ALICE2_EMU32_5, EMU_SRC_HAMOA_ADC_RIGHT2);
  704. #endif
  705. #if 0
  706. /* For 192kHz */
  707. snd_emu1010_fpga_link_dst_src_write(emu,
  708. EMU_DST_ALICE2_EMU32_0, EMU_SRC_HAMOA_ADC_LEFT1);
  709. snd_emu1010_fpga_link_dst_src_write(emu,
  710. EMU_DST_ALICE2_EMU32_1, EMU_SRC_HAMOA_ADC_RIGHT1);
  711. snd_emu1010_fpga_link_dst_src_write(emu,
  712. EMU_DST_ALICE2_EMU32_2, EMU_SRC_HAMOA_ADC_LEFT2);
  713. snd_emu1010_fpga_link_dst_src_write(emu,
  714. EMU_DST_ALICE2_EMU32_3, EMU_SRC_HAMOA_ADC_RIGHT2);
  715. snd_emu1010_fpga_link_dst_src_write(emu,
  716. EMU_DST_ALICE2_EMU32_4, EMU_SRC_HAMOA_ADC_LEFT3);
  717. snd_emu1010_fpga_link_dst_src_write(emu,
  718. EMU_DST_ALICE2_EMU32_5, EMU_SRC_HAMOA_ADC_RIGHT3);
  719. snd_emu1010_fpga_link_dst_src_write(emu,
  720. EMU_DST_ALICE2_EMU32_6, EMU_SRC_HAMOA_ADC_LEFT4);
  721. snd_emu1010_fpga_link_dst_src_write(emu,
  722. EMU_DST_ALICE2_EMU32_7, EMU_SRC_HAMOA_ADC_RIGHT4);
  723. #endif
  724. #if 1
  725. /* For 48kHz */
  726. snd_emu1010_fpga_link_dst_src_write(emu,
  727. EMU_DST_ALICE2_EMU32_0, EMU_SRC_DOCK_MIC_A1);
  728. snd_emu1010_fpga_link_dst_src_write(emu,
  729. EMU_DST_ALICE2_EMU32_1, EMU_SRC_DOCK_MIC_B1);
  730. snd_emu1010_fpga_link_dst_src_write(emu,
  731. EMU_DST_ALICE2_EMU32_2, EMU_SRC_HAMOA_ADC_LEFT2);
  732. snd_emu1010_fpga_link_dst_src_write(emu,
  733. EMU_DST_ALICE2_EMU32_3, EMU_SRC_HAMOA_ADC_LEFT2);
  734. snd_emu1010_fpga_link_dst_src_write(emu,
  735. EMU_DST_ALICE2_EMU32_4, EMU_SRC_DOCK_ADC1_LEFT1);
  736. snd_emu1010_fpga_link_dst_src_write(emu,
  737. EMU_DST_ALICE2_EMU32_5, EMU_SRC_DOCK_ADC1_RIGHT1);
  738. snd_emu1010_fpga_link_dst_src_write(emu,
  739. EMU_DST_ALICE2_EMU32_6, EMU_SRC_DOCK_ADC2_LEFT1);
  740. snd_emu1010_fpga_link_dst_src_write(emu,
  741. EMU_DST_ALICE2_EMU32_7, EMU_SRC_DOCK_ADC2_RIGHT1);
  742. #endif
  743. #if 0
  744. /* Original */
  745. snd_emu1010_fpga_link_dst_src_write(emu,
  746. EMU_DST_ALICE2_EMU32_4, EMU_SRC_HANA_ADAT);
  747. snd_emu1010_fpga_link_dst_src_write(emu,
  748. EMU_DST_ALICE2_EMU32_5, EMU_SRC_HANA_ADAT + 1);
  749. snd_emu1010_fpga_link_dst_src_write(emu,
  750. EMU_DST_ALICE2_EMU32_6, EMU_SRC_HANA_ADAT + 2);
  751. snd_emu1010_fpga_link_dst_src_write(emu,
  752. EMU_DST_ALICE2_EMU32_7, EMU_SRC_HANA_ADAT + 3);
  753. snd_emu1010_fpga_link_dst_src_write(emu,
  754. EMU_DST_ALICE2_EMU32_8, EMU_SRC_HANA_ADAT + 4);
  755. snd_emu1010_fpga_link_dst_src_write(emu,
  756. EMU_DST_ALICE2_EMU32_9, EMU_SRC_HANA_ADAT + 5);
  757. snd_emu1010_fpga_link_dst_src_write(emu,
  758. EMU_DST_ALICE2_EMU32_A, EMU_SRC_HANA_ADAT + 6);
  759. snd_emu1010_fpga_link_dst_src_write(emu,
  760. EMU_DST_ALICE2_EMU32_B, EMU_SRC_HANA_ADAT + 7);
  761. snd_emu1010_fpga_link_dst_src_write(emu,
  762. EMU_DST_ALICE2_EMU32_C, EMU_SRC_DOCK_MIC_A1);
  763. snd_emu1010_fpga_link_dst_src_write(emu,
  764. EMU_DST_ALICE2_EMU32_D, EMU_SRC_DOCK_MIC_B1);
  765. snd_emu1010_fpga_link_dst_src_write(emu,
  766. EMU_DST_ALICE2_EMU32_E, EMU_SRC_HAMOA_ADC_LEFT2);
  767. snd_emu1010_fpga_link_dst_src_write(emu,
  768. EMU_DST_ALICE2_EMU32_F, EMU_SRC_HAMOA_ADC_LEFT2);
  769. #endif
  770. for (i = 0;i < 0x20; i++ ) {
  771. /* AudioDock Elink <- Silence */
  772. snd_emu1010_fpga_link_dst_src_write(emu, 0x0100+i, EMU_SRC_SILENCE);
  773. }
  774. for (i = 0;i < 4; i++) {
  775. /* Hana SPDIF Out <- Silence */
  776. snd_emu1010_fpga_link_dst_src_write(emu, 0x0200+i, EMU_SRC_SILENCE);
  777. }
  778. for (i = 0;i < 7; i++) {
  779. /* Hamoa DAC <- Silence */
  780. snd_emu1010_fpga_link_dst_src_write(emu, 0x0300+i, EMU_SRC_SILENCE);
  781. }
  782. for (i = 0;i < 7; i++) {
  783. /* Hana ADAT Out <- Silence */
  784. snd_emu1010_fpga_link_dst_src_write(emu, EMU_DST_HANA_ADAT + i, EMU_SRC_SILENCE);
  785. }
  786. snd_emu1010_fpga_link_dst_src_write(emu,
  787. EMU_DST_ALICE_I2S0_LEFT, EMU_SRC_DOCK_ADC1_LEFT1);
  788. snd_emu1010_fpga_link_dst_src_write(emu,
  789. EMU_DST_ALICE_I2S0_RIGHT, EMU_SRC_DOCK_ADC1_RIGHT1);
  790. snd_emu1010_fpga_link_dst_src_write(emu,
  791. EMU_DST_ALICE_I2S1_LEFT, EMU_SRC_DOCK_ADC2_LEFT1);
  792. snd_emu1010_fpga_link_dst_src_write(emu,
  793. EMU_DST_ALICE_I2S1_RIGHT, EMU_SRC_DOCK_ADC2_RIGHT1);
  794. snd_emu1010_fpga_link_dst_src_write(emu,
  795. EMU_DST_ALICE_I2S2_LEFT, EMU_SRC_DOCK_ADC3_LEFT1);
  796. snd_emu1010_fpga_link_dst_src_write(emu,
  797. EMU_DST_ALICE_I2S2_RIGHT, EMU_SRC_DOCK_ADC3_RIGHT1);
  798. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x01 ); // Unmute all
  799. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &tmp );
  800. /* AC97 1.03, Any 32Meg of 2Gig address, Auto-Mute, EMU32 Slave,
  801. * Lock Sound Memory Cache, Lock Tank Memory Cache,
  802. * Mute all codecs.
  803. */
  804. outl(0x0000a000, emu->port + HCFG);
  805. /* AC97 1.03, Any 32Meg of 2Gig address, Auto-Mute, EMU32 Slave,
  806. * Lock Sound Memory Cache, Lock Tank Memory Cache,
  807. * Un-Mute all codecs.
  808. */
  809. outl(0x0000a001, emu->port + HCFG);
  810. /* Initial boot complete. Now patches */
  811. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &tmp );
  812. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19 ); /* MIDI Route */
  813. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c ); /* Unknown */
  814. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19 ); /* MIDI Route */
  815. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c ); /* Unknown */
  816. snd_emu1010_fpga_read(emu, EMU_HANA_SPDIF_MODE, &tmp );
  817. snd_emu1010_fpga_write(emu, EMU_HANA_SPDIF_MODE, 0x10 ); /* SPDIF Format spdif (or 0x11 for aes/ebu) */
  818. /* Delay to allow Audio Dock to settle */
  819. msleep(100);
  820. snd_emu1010_fpga_read(emu, EMU_HANA_IRQ_STATUS, &tmp ); /* IRQ Status */
  821. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg ); /* OPTIONS: Which cards are attached to the EMU */
  822. /* FIXME: The loading of this should be able to happen any time,
  823. * as the user can plug/unplug it at any time
  824. */
  825. if (reg & (EMU_HANA_OPTION_DOCK_ONLINE | EMU_HANA_OPTION_DOCK_OFFLINE) ) {
  826. /* Audio Dock attached */
  827. /* Return to Audio Dock programming mode */
  828. snd_printk(KERN_INFO "emu1010: Loading Audio Dock Firmware\n");
  829. snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, EMU_HANA_FPGA_CONFIG_AUDIODOCK );
  830. if ((err = snd_emu1010_load_firmware(emu, DOCK_FILENAME)) != 0) {
  831. return err;
  832. }
  833. snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, 0 );
  834. snd_emu1010_fpga_read(emu, EMU_HANA_IRQ_STATUS, &reg );
  835. snd_printk(KERN_INFO "emu1010: EMU_HANA+DOCK_IRQ_STATUS=0x%x\n",reg);
  836. /* ID, should read & 0x7f = 0x55 when FPGA programmed. */
  837. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg );
  838. snd_printk(KERN_INFO "emu1010: EMU_HANA+DOCK_ID=0x%x\n",reg);
  839. if (reg != 0x55) {
  840. /* FPGA failed to be programmed */
  841. snd_printk(KERN_INFO "emu1010: Loading Audio Dock Firmware file failed, reg=0x%x\n", reg);
  842. return 0;
  843. return -ENODEV;
  844. }
  845. snd_printk(KERN_INFO "emu1010: Audio Dock Firmware loaded\n");
  846. snd_emu1010_fpga_read(emu, EMU_DOCK_MAJOR_REV, &tmp );
  847. snd_emu1010_fpga_read(emu, EMU_DOCK_MINOR_REV, &tmp2 );
  848. snd_printk("Audio Dock ver:%d.%d\n",tmp ,tmp2);
  849. }
  850. #if 0
  851. snd_emu1010_fpga_link_dst_src_write(emu,
  852. EMU_DST_HAMOA_DAC_LEFT1, EMU_SRC_ALICE_EMU32B + 2); /* ALICE2 bus 0xa2 */
  853. snd_emu1010_fpga_link_dst_src_write(emu,
  854. EMU_DST_HAMOA_DAC_RIGHT1, EMU_SRC_ALICE_EMU32B + 3); /* ALICE2 bus 0xa3 */
  855. snd_emu1010_fpga_link_dst_src_write(emu,
  856. EMU_DST_HANA_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 2); /* ALICE2 bus 0xb2 */
  857. snd_emu1010_fpga_link_dst_src_write(emu,
  858. EMU_DST_HANA_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 3); /* ALICE2 bus 0xb3 */
  859. #endif
  860. /* Default outputs */
  861. snd_emu1010_fpga_link_dst_src_write(emu,
  862. EMU_DST_DOCK_DAC1_LEFT1, EMU_SRC_ALICE_EMU32A + 0); /* ALICE2 bus 0xa0 */
  863. emu->emu1010.output_source[0] = 21;
  864. snd_emu1010_fpga_link_dst_src_write(emu,
  865. EMU_DST_DOCK_DAC1_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  866. emu->emu1010.output_source[1] = 22;
  867. snd_emu1010_fpga_link_dst_src_write(emu,
  868. EMU_DST_DOCK_DAC2_LEFT1, EMU_SRC_ALICE_EMU32A + 2);
  869. emu->emu1010.output_source[2] = 23;
  870. snd_emu1010_fpga_link_dst_src_write(emu,
  871. EMU_DST_DOCK_DAC2_RIGHT1, EMU_SRC_ALICE_EMU32A + 3);
  872. emu->emu1010.output_source[3] = 24;
  873. snd_emu1010_fpga_link_dst_src_write(emu,
  874. EMU_DST_DOCK_DAC3_LEFT1, EMU_SRC_ALICE_EMU32A + 4);
  875. emu->emu1010.output_source[4] = 25;
  876. snd_emu1010_fpga_link_dst_src_write(emu,
  877. EMU_DST_DOCK_DAC3_RIGHT1, EMU_SRC_ALICE_EMU32A + 5);
  878. emu->emu1010.output_source[5] = 26;
  879. snd_emu1010_fpga_link_dst_src_write(emu,
  880. EMU_DST_DOCK_DAC4_LEFT1, EMU_SRC_ALICE_EMU32A + 6);
  881. emu->emu1010.output_source[6] = 27;
  882. snd_emu1010_fpga_link_dst_src_write(emu,
  883. EMU_DST_DOCK_DAC4_RIGHT1, EMU_SRC_ALICE_EMU32A + 7);
  884. emu->emu1010.output_source[7] = 28;
  885. snd_emu1010_fpga_link_dst_src_write(emu,
  886. EMU_DST_DOCK_PHONES_LEFT1, EMU_SRC_ALICE_EMU32A + 0); /* ALICE2 bus 0xa0 */
  887. emu->emu1010.output_source[8] = 21;
  888. snd_emu1010_fpga_link_dst_src_write(emu,
  889. EMU_DST_DOCK_PHONES_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  890. emu->emu1010.output_source[9] = 22;
  891. snd_emu1010_fpga_link_dst_src_write(emu,
  892. EMU_DST_DOCK_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 0); /* ALICE2 bus 0xa0 */
  893. emu->emu1010.output_source[10] = 21;
  894. snd_emu1010_fpga_link_dst_src_write(emu,
  895. EMU_DST_DOCK_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  896. emu->emu1010.output_source[11] = 22;
  897. snd_emu1010_fpga_link_dst_src_write(emu,
  898. EMU_DST_HANA_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 0); /* ALICE2 bus 0xa0 */
  899. emu->emu1010.output_source[12] = 21;
  900. snd_emu1010_fpga_link_dst_src_write(emu,
  901. EMU_DST_HANA_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  902. emu->emu1010.output_source[13] = 22;
  903. snd_emu1010_fpga_link_dst_src_write(emu,
  904. EMU_DST_HAMOA_DAC_LEFT1, EMU_SRC_ALICE_EMU32A + 0); /* ALICE2 bus 0xa0 */
  905. emu->emu1010.output_source[14] = 21;
  906. snd_emu1010_fpga_link_dst_src_write(emu,
  907. EMU_DST_HAMOA_DAC_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  908. emu->emu1010.output_source[15] = 22;
  909. snd_emu1010_fpga_link_dst_src_write(emu,
  910. EMU_DST_HANA_ADAT, EMU_SRC_ALICE_EMU32A + 0); /* ALICE2 bus 0xa0 */
  911. emu->emu1010.output_source[16] = 21;
  912. snd_emu1010_fpga_link_dst_src_write(emu,
  913. EMU_DST_HANA_ADAT + 1, EMU_SRC_ALICE_EMU32A + 1);
  914. emu->emu1010.output_source[17] = 22;
  915. snd_emu1010_fpga_link_dst_src_write(emu,
  916. EMU_DST_HANA_ADAT + 2, EMU_SRC_ALICE_EMU32A + 2);
  917. emu->emu1010.output_source[18] = 23;
  918. snd_emu1010_fpga_link_dst_src_write(emu,
  919. EMU_DST_HANA_ADAT + 3, EMU_SRC_ALICE_EMU32A + 3);
  920. emu->emu1010.output_source[19] = 24;
  921. snd_emu1010_fpga_link_dst_src_write(emu,
  922. EMU_DST_HANA_ADAT + 4, EMU_SRC_ALICE_EMU32A + 4);
  923. emu->emu1010.output_source[20] = 25;
  924. snd_emu1010_fpga_link_dst_src_write(emu,
  925. EMU_DST_HANA_ADAT + 5, EMU_SRC_ALICE_EMU32A + 5);
  926. emu->emu1010.output_source[21] = 26;
  927. snd_emu1010_fpga_link_dst_src_write(emu,
  928. EMU_DST_HANA_ADAT + 6, EMU_SRC_ALICE_EMU32A + 6);
  929. emu->emu1010.output_source[22] = 27;
  930. snd_emu1010_fpga_link_dst_src_write(emu,
  931. EMU_DST_HANA_ADAT + 7, EMU_SRC_ALICE_EMU32A + 7);
  932. emu->emu1010.output_source[23] = 28;
  933. /* TEMP: Select SPDIF in/out */
  934. snd_emu1010_fpga_write(emu, EMU_HANA_OPTICAL_TYPE, 0x0); /* Output spdif */
  935. /* TEMP: Select 48kHz SPDIF out */
  936. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x0); /* Mute all */
  937. snd_emu1010_fpga_write(emu, EMU_HANA_DEFCLOCK, 0x0); /* Default fallback clock 48kHz */
  938. /* Word Clock source, Internal 48kHz x1 */
  939. snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K );
  940. //snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K | EMU_HANA_WCLOCK_4X );
  941. emu->emu1010.internal_clock = 1; /* 48000 */
  942. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12);/* Set LEDs on Audio Dock */
  943. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x1); /* Unmute all */
  944. //snd_emu1010_fpga_write(emu, 0x7, 0x0); /* Mute all */
  945. //snd_emu1010_fpga_write(emu, 0x7, 0x1); /* Unmute all */
  946. //snd_emu1010_fpga_write(emu, 0xe, 0x12); /* Set LEDs on Audio Dock */
  947. return 0;
  948. }
  949. /*
  950. * Create the EMU10K1 instance
  951. */
  952. #ifdef CONFIG_PM
  953. static int alloc_pm_buffer(struct snd_emu10k1 *emu);
  954. static void free_pm_buffer(struct snd_emu10k1 *emu);
  955. #endif
  956. static int snd_emu10k1_free(struct snd_emu10k1 *emu)
  957. {
  958. if (emu->port) { /* avoid access to already used hardware */
  959. snd_emu10k1_fx8010_tram_setup(emu, 0);
  960. snd_emu10k1_done(emu);
  961. /* remove reserved page */
  962. if (emu->reserved_page) {
  963. snd_emu10k1_synth_free(emu, (struct snd_util_memblk *)emu->reserved_page);
  964. emu->reserved_page = NULL;
  965. }
  966. snd_emu10k1_free_efx(emu);
  967. }
  968. if (emu->card_capabilities->emu1010) {
  969. /* Disable 48Volt power to Audio Dock */
  970. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, 0 );
  971. }
  972. if (emu->memhdr)
  973. snd_util_memhdr_free(emu->memhdr);
  974. if (emu->silent_page.area)
  975. snd_dma_free_pages(&emu->silent_page);
  976. if (emu->ptb_pages.area)
  977. snd_dma_free_pages(&emu->ptb_pages);
  978. vfree(emu->page_ptr_table);
  979. vfree(emu->page_addr_table);
  980. #ifdef CONFIG_PM
  981. free_pm_buffer(emu);
  982. #endif
  983. if (emu->irq >= 0)
  984. free_irq(emu->irq, emu);
  985. if (emu->port)
  986. pci_release_regions(emu->pci);
  987. if (emu->card_capabilities->ca0151_chip) /* P16V */
  988. snd_p16v_free(emu);
  989. pci_disable_device(emu->pci);
  990. kfree(emu);
  991. return 0;
  992. }
  993. static int snd_emu10k1_dev_free(struct snd_device *device)
  994. {
  995. struct snd_emu10k1 *emu = device->device_data;
  996. return snd_emu10k1_free(emu);
  997. }
  998. static struct snd_emu_chip_details emu_chip_details[] = {
  999. /* Audigy 2 Value AC3 out does not work yet. Need to find out how to turn off interpolators.*/
  1000. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1001. /* DSP: CA0108-IAT
  1002. * DAC: CS4382-KQ
  1003. * ADC: Philips 1361T
  1004. * AC97: STAC9750
  1005. * CA0151: None
  1006. */
  1007. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x10011102,
  1008. .driver = "Audigy2", .name = "Audigy 2 Value [SB0400]",
  1009. .id = "Audigy2",
  1010. .emu10k2_chip = 1,
  1011. .ca0108_chip = 1,
  1012. .spk71 = 1,
  1013. .ac97_chip = 1} ,
  1014. /* Audigy4 (Not PRO) SB0610 */
  1015. /* Tested by James@superbug.co.uk 4th April 2006 */
  1016. /* A_IOCFG bits
  1017. * Output
  1018. * 0: ?
  1019. * 1: ?
  1020. * 2: ?
  1021. * 3: 0 - Digital Out, 1 - Line in
  1022. * 4: ?
  1023. * 5: ?
  1024. * 6: ?
  1025. * 7: ?
  1026. * Input
  1027. * 8: ?
  1028. * 9: ?
  1029. * A: Green jack sense (Front)
  1030. * B: ?
  1031. * C: Black jack sense (Rear/Side Right)
  1032. * D: Yellow jack sense (Center/LFE/Side Left)
  1033. * E: ?
  1034. * F: ?
  1035. *
  1036. * Digital Out/Line in switch using A_IOCFG bit 3 (0x08)
  1037. * 0 - Digital Out
  1038. * 1 - Line in
  1039. */
  1040. /* Mic input not tested.
  1041. * Analog CD input not tested
  1042. * Digital Out not tested.
  1043. * Line in working.
  1044. * Audio output 5.1 working. Side outputs not working.
  1045. */
  1046. /* DSP: CA10300-IAT LF
  1047. * DAC: Cirrus Logic CS4382-KQZ
  1048. * ADC: Philips 1361T
  1049. * AC97: Sigmatel STAC9750
  1050. * CA0151: None
  1051. */
  1052. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x10211102,
  1053. .driver = "Audigy2", .name = "Audigy 4 [SB0610]",
  1054. .id = "Audigy2",
  1055. .emu10k2_chip = 1,
  1056. .ca0108_chip = 1,
  1057. .spk71 = 1,
  1058. .adc_1361t = 1, /* 24 bit capture instead of 16bit */
  1059. .ac97_chip = 1} ,
  1060. /* Audigy 2 ZS Notebook Cardbus card.*/
  1061. /* Tested by James@superbug.co.uk 6th November 2006 */
  1062. /* Audio output 7.1/Headphones working.
  1063. * Digital output working. (AC3 not checked, only PCM)
  1064. * Audio Mic/Line inputs working.
  1065. * Digital input not tested.
  1066. */
  1067. /* DSP: Tina2
  1068. * DAC: Wolfson WM8768/WM8568
  1069. * ADC: Wolfson WM8775
  1070. * AC97: None
  1071. * CA0151: None
  1072. */
  1073. /* Tested by James@superbug.co.uk 4th April 2006 */
  1074. /* A_IOCFG bits
  1075. * Output
  1076. * 0: Not Used
  1077. * 1: 0 = Mute all the 7.1 channel out. 1 = unmute.
  1078. * 2: Analog input 0 = line in, 1 = mic in
  1079. * 3: Not Used
  1080. * 4: Digital output 0 = off, 1 = on.
  1081. * 5: Not Used
  1082. * 6: Not Used
  1083. * 7: Not Used
  1084. * Input
  1085. * All bits 1 (0x3fxx) means nothing plugged in.
  1086. * 8-9: 0 = Line in/Mic, 2 = Optical in, 3 = Nothing.
  1087. * A-B: 0 = Headphones, 2 = Optical out, 3 = Nothing.
  1088. * C-D: 2 = Front/Rear/etc, 3 = nothing.
  1089. * E-F: Always 0
  1090. *
  1091. */
  1092. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x20011102,
  1093. .driver = "Audigy2", .name = "Audigy 2 ZS Notebook [SB0530]",
  1094. .id = "Audigy2",
  1095. .emu10k2_chip = 1,
  1096. .ca0108_chip = 1,
  1097. .ca_cardbus_chip = 1,
  1098. .spi_dac = 1,
  1099. .i2c_adc = 1,
  1100. .spk71 = 1} ,
  1101. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x42011102,
  1102. .driver = "Audigy2", .name = "E-mu 1010 Notebook [MAEM8950]",
  1103. .id = "EMU1010",
  1104. .emu10k2_chip = 1,
  1105. .ca0108_chip = 1,
  1106. .ca_cardbus_chip = 1,
  1107. .spi_dac = 1,
  1108. .i2c_adc = 1,
  1109. .spk71 = 1} ,
  1110. {.vendor = 0x1102, .device = 0x0008,
  1111. .driver = "Audigy2", .name = "Audigy 2 Value [Unknown]",
  1112. .id = "Audigy2",
  1113. .emu10k2_chip = 1,
  1114. .ca0108_chip = 1,
  1115. .ac97_chip = 1} ,
  1116. /* Tested by James@superbug.co.uk 8th July 2005. No sound available yet. */
  1117. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x40011102,
  1118. .driver = "Audigy2", .name = "E-mu 1010 [4001]",
  1119. .id = "EMU1010",
  1120. .emu10k2_chip = 1,
  1121. .ca0102_chip = 1,
  1122. .spk71 = 1,
  1123. .emu1010 = 1} ,
  1124. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1125. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20071102,
  1126. .driver = "Audigy2", .name = "Audigy 4 PRO [SB0380]",
  1127. .id = "Audigy2",
  1128. .emu10k2_chip = 1,
  1129. .ca0102_chip = 1,
  1130. .ca0151_chip = 1,
  1131. .spk71 = 1,
  1132. .spdif_bug = 1,
  1133. .ac97_chip = 1} ,
  1134. /* Tested by shane-alsa@cm.nu 5th Nov 2005 */
  1135. /* The 0x20061102 does have SB0350 written on it
  1136. * Just like 0x20021102
  1137. */
  1138. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20061102,
  1139. .driver = "Audigy2", .name = "Audigy 2 [SB0350b]",
  1140. .id = "Audigy2",
  1141. .emu10k2_chip = 1,
  1142. .ca0102_chip = 1,
  1143. .ca0151_chip = 1,
  1144. .spk71 = 1,
  1145. .spdif_bug = 1,
  1146. .ac97_chip = 1} ,
  1147. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20021102,
  1148. .driver = "Audigy2", .name = "Audigy 2 ZS [SB0350]",
  1149. .id = "Audigy2",
  1150. .emu10k2_chip = 1,
  1151. .ca0102_chip = 1,
  1152. .ca0151_chip = 1,
  1153. .spk71 = 1,
  1154. .spdif_bug = 1,
  1155. .ac97_chip = 1} ,
  1156. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20011102,
  1157. .driver = "Audigy2", .name = "Audigy 2 ZS [2001]",
  1158. .id = "Audigy2",
  1159. .emu10k2_chip = 1,
  1160. .ca0102_chip = 1,
  1161. .ca0151_chip = 1,
  1162. .spk71 = 1,
  1163. .spdif_bug = 1,
  1164. .ac97_chip = 1} ,
  1165. /* Audigy 2 */
  1166. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1167. /* DSP: CA0102-IAT
  1168. * DAC: CS4382-KQ
  1169. * ADC: Philips 1361T
  1170. * AC97: STAC9721
  1171. * CA0151: Yes
  1172. */
  1173. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10071102,
  1174. .driver = "Audigy2", .name = "Audigy 2 [SB0240]",
  1175. .id = "Audigy2",
  1176. .emu10k2_chip = 1,
  1177. .ca0102_chip = 1,
  1178. .ca0151_chip = 1,
  1179. .spk71 = 1,
  1180. .spdif_bug = 1,
  1181. .adc_1361t = 1, /* 24 bit capture instead of 16bit */
  1182. .ac97_chip = 1} ,
  1183. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10051102,
  1184. .driver = "Audigy2", .name = "Audigy 2 EX [1005]",
  1185. .id = "Audigy2",
  1186. .emu10k2_chip = 1,
  1187. .ca0102_chip = 1,
  1188. .ca0151_chip = 1,
  1189. .spk71 = 1,
  1190. .spdif_bug = 1} ,
  1191. /* Dell OEM/Creative Labs Audigy 2 ZS */
  1192. /* See ALSA bug#1365 */
  1193. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10031102,
  1194. .driver = "Audigy2", .name = "Audigy 2 ZS [SB0353]",
  1195. .id = "Audigy2",
  1196. .emu10k2_chip = 1,
  1197. .ca0102_chip = 1,
  1198. .ca0151_chip = 1,
  1199. .spk71 = 1,
  1200. .spdif_bug = 1,
  1201. .ac97_chip = 1} ,
  1202. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10021102,
  1203. .driver = "Audigy2", .name = "Audigy 2 Platinum [SB0240P]",
  1204. .id = "Audigy2",
  1205. .emu10k2_chip = 1,
  1206. .ca0102_chip = 1,
  1207. .ca0151_chip = 1,
  1208. .spk71 = 1,
  1209. .spdif_bug = 1,
  1210. .adc_1361t = 1, /* 24 bit capture instead of 16bit. Fixes ALSA bug#324 */
  1211. .ac97_chip = 1} ,
  1212. {.vendor = 0x1102, .device = 0x0004, .revision = 0x04,
  1213. .driver = "Audigy2", .name = "Audigy 2 [Unknown]",
  1214. .id = "Audigy2",
  1215. .emu10k2_chip = 1,
  1216. .ca0102_chip = 1,
  1217. .ca0151_chip = 1,
  1218. .spdif_bug = 1,
  1219. .ac97_chip = 1} ,
  1220. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00531102,
  1221. .driver = "Audigy", .name = "Audigy 1 [SB0090]",
  1222. .id = "Audigy",
  1223. .emu10k2_chip = 1,
  1224. .ca0102_chip = 1,
  1225. .ac97_chip = 1} ,
  1226. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00521102,
  1227. .driver = "Audigy", .name = "Audigy 1 ES [SB0160]",
  1228. .id = "Audigy",
  1229. .emu10k2_chip = 1,
  1230. .ca0102_chip = 1,
  1231. .spdif_bug = 1,
  1232. .ac97_chip = 1} ,
  1233. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00511102,
  1234. .driver = "Audigy", .name = "Audigy 1 [SB0090]",
  1235. .id = "Audigy",
  1236. .emu10k2_chip = 1,
  1237. .ca0102_chip = 1,
  1238. .ac97_chip = 1} ,
  1239. {.vendor = 0x1102, .device = 0x0004,
  1240. .driver = "Audigy", .name = "Audigy 1 [Unknown]",
  1241. .id = "Audigy",
  1242. .emu10k2_chip = 1,
  1243. .ca0102_chip = 1,
  1244. .ac97_chip = 1} ,
  1245. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x806B1102,
  1246. .driver = "EMU10K1", .name = "SBLive! [SB0105]",
  1247. .id = "Live",
  1248. .emu10k1_chip = 1,
  1249. .ac97_chip = 1,
  1250. .sblive51 = 1} ,
  1251. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x806A1102,
  1252. .driver = "EMU10K1", .name = "SBLive! Value [SB0103]",
  1253. .id = "Live",
  1254. .emu10k1_chip = 1,
  1255. .ac97_chip = 1,
  1256. .sblive51 = 1} ,
  1257. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80691102,
  1258. .driver = "EMU10K1", .name = "SBLive! Value [SB0101]",
  1259. .id = "Live",
  1260. .emu10k1_chip = 1,
  1261. .ac97_chip = 1,
  1262. .sblive51 = 1} ,
  1263. /* Tested by ALSA bug#1680 26th December 2005 */
  1264. /* note: It really has SB0220 written on the card. */
  1265. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80661102,
  1266. .driver = "EMU10K1", .name = "SB Live 5.1 Dell OEM [SB0220]",
  1267. .id = "Live",
  1268. .emu10k1_chip = 1,
  1269. .ac97_chip = 1,
  1270. .sblive51 = 1} ,
  1271. /* Tested by Thomas Zehetbauer 27th Aug 2005 */
  1272. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80651102,
  1273. .driver = "EMU10K1", .name = "SB Live 5.1 [SB0220]",
  1274. .id = "Live",
  1275. .emu10k1_chip = 1,
  1276. .ac97_chip = 1,
  1277. .sblive51 = 1} ,
  1278. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x100a1102,
  1279. .driver = "EMU10K1", .name = "SB Live 5.1 [SB0220]",
  1280. .id = "Live",
  1281. .emu10k1_chip = 1,
  1282. .ac97_chip = 1,
  1283. .sblive51 = 1} ,
  1284. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80641102,
  1285. .driver = "EMU10K1", .name = "SB Live 5.1",
  1286. .id = "Live",
  1287. .emu10k1_chip = 1,
  1288. .ac97_chip = 1,
  1289. .sblive51 = 1} ,
  1290. /* Tested by alsa bugtrack user "hus" bug #1297 12th Aug 2005 */
  1291. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80611102,
  1292. .driver = "EMU10K1", .name = "SBLive 5.1 [SB0060]",
  1293. .id = "Live",
  1294. .emu10k1_chip = 1,
  1295. .ac97_chip = 2, /* ac97 is optional; both SBLive 5.1 and platinum
  1296. * share the same IDs!
  1297. */
  1298. .sblive51 = 1} ,
  1299. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80511102,
  1300. .driver = "EMU10K1", .name = "SBLive! Value [CT4850]",
  1301. .id = "Live",
  1302. .emu10k1_chip = 1,
  1303. .ac97_chip = 1,
  1304. .sblive51 = 1} ,
  1305. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80401102,
  1306. .driver = "EMU10K1", .name = "SBLive! Platinum [CT4760P]",
  1307. .id = "Live",
  1308. .emu10k1_chip = 1,
  1309. .ac97_chip = 1} ,
  1310. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80321102,
  1311. .driver = "EMU10K1", .name = "SBLive! Value [CT4871]",
  1312. .id = "Live",
  1313. .emu10k1_chip = 1,
  1314. .ac97_chip = 1,
  1315. .sblive51 = 1} ,
  1316. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80311102,
  1317. .driver = "EMU10K1", .name = "SBLive! Value [CT4831]",
  1318. .id = "Live",
  1319. .emu10k1_chip = 1,
  1320. .ac97_chip = 1,
  1321. .sblive51 = 1} ,
  1322. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80281102,
  1323. .driver = "EMU10K1", .name = "SBLive! Value [CT4870]",
  1324. .id = "Live",
  1325. .emu10k1_chip = 1,
  1326. .ac97_chip = 1,
  1327. .sblive51 = 1} ,
  1328. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1329. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80271102,
  1330. .driver = "EMU10K1", .name = "SBLive! Value [CT4832]",
  1331. .id = "Live",
  1332. .emu10k1_chip = 1,
  1333. .ac97_chip = 1,
  1334. .sblive51 = 1} ,
  1335. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80261102,
  1336. .driver = "EMU10K1", .name = "SBLive! Value [CT4830]",
  1337. .id = "Live",
  1338. .emu10k1_chip = 1,
  1339. .ac97_chip = 1,
  1340. .sblive51 = 1} ,
  1341. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80231102,
  1342. .driver = "EMU10K1", .name = "SB PCI512 [CT4790]",
  1343. .id = "Live",
  1344. .emu10k1_chip = 1,
  1345. .ac97_chip = 1,
  1346. .sblive51 = 1} ,
  1347. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80221102,
  1348. .driver = "EMU10K1", .name = "SBLive! Value [CT4780]",
  1349. .id = "Live",
  1350. .emu10k1_chip = 1,
  1351. .ac97_chip = 1,
  1352. .sblive51 = 1} ,
  1353. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x40011102,
  1354. .driver = "EMU10K1", .name = "E-mu APS [4001]",
  1355. .id = "APS",
  1356. .emu10k1_chip = 1,
  1357. .ecard = 1} ,
  1358. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x00211102,
  1359. .driver = "EMU10K1", .name = "SBLive! [CT4620]",
  1360. .id = "Live",
  1361. .emu10k1_chip = 1,
  1362. .ac97_chip = 1,
  1363. .sblive51 = 1} ,
  1364. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x00201102,
  1365. .driver = "EMU10K1", .name = "SBLive! Value [CT4670]",
  1366. .id = "Live",
  1367. .emu10k1_chip = 1,
  1368. .ac97_chip = 1,
  1369. .sblive51 = 1} ,
  1370. {.vendor = 0x1102, .device = 0x0002,
  1371. .driver = "EMU10K1", .name = "SB Live [Unknown]",
  1372. .id = "Live",
  1373. .emu10k1_chip = 1,
  1374. .ac97_chip = 1,
  1375. .sblive51 = 1} ,
  1376. { } /* terminator */
  1377. };
  1378. int __devinit snd_emu10k1_create(struct snd_card *card,
  1379. struct pci_dev * pci,
  1380. unsigned short extin_mask,
  1381. unsigned short extout_mask,
  1382. long max_cache_bytes,
  1383. int enable_ir,
  1384. uint subsystem,
  1385. struct snd_emu10k1 ** remu)
  1386. {
  1387. struct snd_emu10k1 *emu;
  1388. int idx, err;
  1389. int is_audigy;
  1390. unsigned int silent_page;
  1391. const struct snd_emu_chip_details *c;
  1392. static struct snd_device_ops ops = {
  1393. .dev_free = snd_emu10k1_dev_free,
  1394. };
  1395. *remu = NULL;
  1396. /* enable PCI device */
  1397. if ((err = pci_enable_device(pci)) < 0)
  1398. return err;
  1399. emu = kzalloc(sizeof(*emu), GFP_KERNEL);
  1400. if (emu == NULL) {
  1401. pci_disable_device(pci);
  1402. return -ENOMEM;
  1403. }
  1404. emu->card = card;
  1405. spin_lock_init(&emu->reg_lock);
  1406. spin_lock_init(&emu->emu_lock);
  1407. spin_lock_init(&emu->voice_lock);
  1408. spin_lock_init(&emu->synth_lock);
  1409. spin_lock_init(&emu->memblk_lock);
  1410. mutex_init(&emu->fx8010.lock);
  1411. INIT_LIST_HEAD(&emu->mapped_link_head);
  1412. INIT_LIST_HEAD(&emu->mapped_order_link_head);
  1413. emu->pci = pci;
  1414. emu->irq = -1;
  1415. emu->synth = NULL;
  1416. emu->get_synth_voice = NULL;
  1417. /* read revision & serial */
  1418. emu->revision = pci->revision;
  1419. pci_read_config_dword(pci, PCI_SUBSYSTEM_VENDOR_ID, &emu->serial);
  1420. pci_read_config_word(pci, PCI_SUBSYSTEM_ID, &emu->model);
  1421. snd_printdd("vendor=0x%x, device=0x%x, subsystem_vendor_id=0x%x, subsystem_id=0x%x\n",pci->vendor, pci->device, emu->serial, emu->model);
  1422. for (c = emu_chip_details; c->vendor; c++) {
  1423. if (c->vendor == pci->vendor && c->device == pci->device) {
  1424. if (subsystem) {
  1425. if (c->subsystem && (c->subsystem == subsystem) ) {
  1426. break;
  1427. } else continue;
  1428. } else {
  1429. if (c->subsystem && (c->subsystem != emu->serial) )
  1430. continue;
  1431. if (c->revision && c->revision != emu->revision)
  1432. continue;
  1433. }
  1434. break;
  1435. }
  1436. }
  1437. if (c->vendor == 0) {
  1438. snd_printk(KERN_ERR "emu10k1: Card not recognised\n");
  1439. kfree(emu);
  1440. pci_disable_device(pci);
  1441. return -ENOENT;
  1442. }
  1443. emu->card_capabilities = c;
  1444. if (c->subsystem && !subsystem)
  1445. snd_printdd("Sound card name=%s\n", c->name);
  1446. else if (subsystem)
  1447. snd_printdd("Sound card name=%s, vendor=0x%x, device=0x%x, subsystem=0x%x. Forced to subsytem=0x%x\n",
  1448. c->name, pci->vendor, pci->device, emu->serial, c->subsystem);
  1449. else
  1450. snd_printdd("Sound card name=%s, vendor=0x%x, device=0x%x, subsystem=0x%x.\n",
  1451. c->name, pci->vendor, pci->device, emu->serial);
  1452. if (!*card->id && c->id) {
  1453. int i, n = 0;
  1454. strlcpy(card->id, c->id, sizeof(card->id));
  1455. for (;;) {
  1456. for (i = 0; i < snd_ecards_limit; i++) {
  1457. if (snd_cards[i] && !strcmp(snd_cards[i]->id, card->id))
  1458. break;
  1459. }
  1460. if (i >= snd_ecards_limit)
  1461. break;
  1462. n++;
  1463. if (n >= SNDRV_CARDS)
  1464. break;
  1465. snprintf(card->id, sizeof(card->id), "%s_%d", c->id, n);
  1466. }
  1467. }
  1468. is_audigy = emu->audigy = c->emu10k2_chip;
  1469. /* set the DMA transfer mask */
  1470. emu->dma_mask = is_audigy ? AUDIGY_DMA_MASK : EMU10K1_DMA_MASK;
  1471. if (pci_set_dma_mask(pci, emu->dma_mask) < 0 ||
  1472. pci_set_consistent_dma_mask(pci, emu->dma_mask) < 0) {
  1473. snd_printk(KERN_ERR "architecture does not support PCI busmaster DMA with mask 0x%lx\n", emu->dma_mask);
  1474. kfree(emu);
  1475. pci_disable_device(pci);
  1476. return -ENXIO;
  1477. }
  1478. if (is_audigy)
  1479. emu->gpr_base = A_FXGPREGBASE;
  1480. else
  1481. emu->gpr_base = FXGPREGBASE;
  1482. if ((err = pci_request_regions(pci, "EMU10K1")) < 0) {
  1483. kfree(emu);
  1484. pci_disable_device(pci);
  1485. return err;
  1486. }
  1487. emu->port = pci_resource_start(pci, 0);
  1488. if (request_irq(pci->irq, snd_emu10k1_interrupt, IRQF_SHARED,
  1489. "EMU10K1", emu)) {
  1490. err = -EBUSY;
  1491. goto error;
  1492. }
  1493. emu->irq = pci->irq;
  1494. emu->max_cache_pages = max_cache_bytes >> PAGE_SHIFT;
  1495. if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(pci),
  1496. 32 * 1024, &emu->ptb_pages) < 0) {
  1497. err = -ENOMEM;
  1498. goto error;
  1499. }
  1500. emu->page_ptr_table = (void **)vmalloc(emu->max_cache_pages * sizeof(void*));
  1501. emu->page_addr_table = (unsigned long*)vmalloc(emu->max_cache_pages * sizeof(unsigned long));
  1502. if (emu->page_ptr_table == NULL || emu->page_addr_table == NULL) {
  1503. err = -ENOMEM;
  1504. goto error;
  1505. }
  1506. if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(pci),
  1507. EMUPAGESIZE, &emu->silent_page) < 0) {
  1508. err = -ENOMEM;
  1509. goto error;
  1510. }
  1511. emu->memhdr = snd_util_memhdr_new(emu->max_cache_pages * PAGE_SIZE);
  1512. if (emu->memhdr == NULL) {
  1513. err = -ENOMEM;
  1514. goto error;
  1515. }
  1516. emu->memhdr->block_extra_size = sizeof(struct snd_emu10k1_memblk) -
  1517. sizeof(struct snd_util_memblk);
  1518. pci_set_master(pci);
  1519. emu->fx8010.fxbus_mask = 0x303f;
  1520. if (extin_mask == 0)
  1521. extin_mask = 0x3fcf;
  1522. if (extout_mask == 0)
  1523. extout_mask = 0x7fff;
  1524. emu->fx8010.extin_mask = extin_mask;
  1525. emu->fx8010.extout_mask = extout_mask;
  1526. emu->enable_ir = enable_ir;
  1527. if (emu->card_capabilities->ecard) {
  1528. if ((err = snd_emu10k1_ecard_init(emu)) < 0)
  1529. goto error;
  1530. } else if (emu->card_capabilities->ca_cardbus_chip) {
  1531. if ((err = snd_emu10k1_cardbus_init(emu)) < 0)
  1532. goto error;
  1533. } else if (emu->card_capabilities->emu1010) {
  1534. if ((err = snd_emu10k1_emu1010_init(emu)) < 0) {
  1535. snd_emu10k1_free(emu);
  1536. return err;
  1537. }
  1538. } else {
  1539. /* 5.1: Enable the additional AC97 Slots. If the emu10k1 version
  1540. does not support this, it shouldn't do any harm */
  1541. snd_emu10k1_ptr_write(emu, AC97SLOT, 0, AC97SLOT_CNTR|AC97SLOT_LFE);
  1542. }
  1543. /* initialize TRAM setup */
  1544. emu->fx8010.itram_size = (16 * 1024)/2;
  1545. emu->fx8010.etram_pages.area = NULL;
  1546. emu->fx8010.etram_pages.bytes = 0;
  1547. /*
  1548. * Init to 0x02109204 :
  1549. * Clock accuracy = 0 (1000ppm)
  1550. * Sample Rate = 2 (48kHz)
  1551. * Audio Channel = 1 (Left of 2)
  1552. * Source Number = 0 (Unspecified)
  1553. * Generation Status = 1 (Original for Cat Code 12)
  1554. * Cat Code = 12 (Digital Signal Mixer)
  1555. * Mode = 0 (Mode 0)
  1556. * Emphasis = 0 (None)
  1557. * CP = 1 (Copyright unasserted)
  1558. * AN = 0 (Audio data)
  1559. * P = 0 (Consumer)
  1560. */
  1561. emu->spdif_bits[0] = emu->spdif_bits[1] =
  1562. emu->spdif_bits[2] = SPCS_CLKACCY_1000PPM | SPCS_SAMPLERATE_48 |
  1563. SPCS_CHANNELNUM_LEFT | SPCS_SOURCENUM_UNSPEC |
  1564. SPCS_GENERATIONSTATUS | 0x00001200 |
  1565. 0x00000000 | SPCS_EMPHASIS_NONE | SPCS_COPYRIGHT;
  1566. emu->reserved_page = (struct snd_emu10k1_memblk *)
  1567. snd_emu10k1_synth_alloc(emu, 4096);
  1568. if (emu->reserved_page)
  1569. emu->reserved_page->map_locked = 1;
  1570. /* Clear silent pages and set up pointers */
  1571. memset(emu->silent_page.area, 0, PAGE_SIZE);
  1572. silent_page = emu->silent_page.addr << 1;
  1573. for (idx = 0; idx < MAXPAGES; idx++)
  1574. ((u32 *)emu->ptb_pages.area)[idx] = cpu_to_le32(silent_page | idx);
  1575. /* set up voice indices */
  1576. for (idx = 0; idx < NUM_G; idx++) {
  1577. emu->voices[idx].emu = emu;
  1578. emu->voices[idx].number = idx;
  1579. }
  1580. if ((err = snd_emu10k1_init(emu, enable_ir, 0)) < 0)
  1581. goto error;
  1582. #ifdef CONFIG_PM
  1583. if ((err = alloc_pm_buffer(emu)) < 0)
  1584. goto error;
  1585. #endif
  1586. /* Initialize the effect engine */
  1587. if ((err = snd_emu10k1_init_efx(emu)) < 0)
  1588. goto error;
  1589. snd_emu10k1_audio_enable(emu);
  1590. if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, emu, &ops)) < 0)
  1591. goto error;
  1592. #ifdef CONFIG_PROC_FS
  1593. snd_emu10k1_proc_init(emu);
  1594. #endif
  1595. snd_card_set_dev(card, &pci->dev);
  1596. *remu = emu;
  1597. return 0;
  1598. error:
  1599. snd_emu10k1_free(emu);
  1600. return err;
  1601. }
  1602. #ifdef CONFIG_PM
  1603. static unsigned char saved_regs[] = {
  1604. CPF, PTRX, CVCF, VTFT, Z1, Z2, PSST, DSL, CCCA, CCR, CLP,
  1605. FXRT, MAPA, MAPB, ENVVOL, ATKHLDV, DCYSUSV, LFOVAL1, ENVVAL,
  1606. ATKHLDM, DCYSUSM, LFOVAL2, IP, IFATN, PEFE, FMMOD, TREMFRQ, FM2FRQ2,
  1607. TEMPENV, ADCCR, FXWC, MICBA, ADCBA, FXBA,
  1608. MICBS, ADCBS, FXBS, CDCS, GPSCS, SPCS0, SPCS1, SPCS2,
  1609. SPBYPASS, AC97SLOT, CDSRCS, GPSRCS, ZVSRCS, MICIDX, ADCIDX, FXIDX,
  1610. 0xff /* end */
  1611. };
  1612. static unsigned char saved_regs_audigy[] = {
  1613. A_ADCIDX, A_MICIDX, A_FXWC1, A_FXWC2, A_SAMPLE_RATE,
  1614. A_FXRT2, A_SENDAMOUNTS, A_FXRT1,
  1615. 0xff /* end */
  1616. };
  1617. static int __devinit alloc_pm_buffer(struct snd_emu10k1 *emu)
  1618. {
  1619. int size;
  1620. size = ARRAY_SIZE(saved_regs);
  1621. if (emu->audigy)
  1622. size += ARRAY_SIZE(saved_regs_audigy);
  1623. emu->saved_ptr = vmalloc(4 * NUM_G * size);
  1624. if (! emu->saved_ptr)
  1625. return -ENOMEM;
  1626. if (snd_emu10k1_efx_alloc_pm_buffer(emu) < 0)
  1627. return -ENOMEM;
  1628. if (emu->card_capabilities->ca0151_chip &&
  1629. snd_p16v_alloc_pm_buffer(emu) < 0)
  1630. return -ENOMEM;
  1631. return 0;
  1632. }
  1633. static void free_pm_buffer(struct snd_emu10k1 *emu)
  1634. {
  1635. vfree(emu->saved_ptr);
  1636. snd_emu10k1_efx_free_pm_buffer(emu);
  1637. if (emu->card_capabilities->ca0151_chip)
  1638. snd_p16v_free_pm_buffer(emu);
  1639. }
  1640. void snd_emu10k1_suspend_regs(struct snd_emu10k1 *emu)
  1641. {
  1642. int i;
  1643. unsigned char *reg;
  1644. unsigned int *val;
  1645. val = emu->saved_ptr;
  1646. for (reg = saved_regs; *reg != 0xff; reg++)
  1647. for (i = 0; i < NUM_G; i++, val++)
  1648. *val = snd_emu10k1_ptr_read(emu, *reg, i);
  1649. if (emu->audigy) {
  1650. for (reg = saved_regs_audigy; *reg != 0xff; reg++)
  1651. for (i = 0; i < NUM_G; i++, val++)
  1652. *val = snd_emu10k1_ptr_read(emu, *reg, i);
  1653. }
  1654. if (emu->audigy)
  1655. emu->saved_a_iocfg = inl(emu->port + A_IOCFG);
  1656. emu->saved_hcfg = inl(emu->port + HCFG);
  1657. }
  1658. void snd_emu10k1_resume_init(struct snd_emu10k1 *emu)
  1659. {
  1660. if (emu->card_capabilities->ecard)
  1661. snd_emu10k1_ecard_init(emu);
  1662. else if (emu->card_capabilities->ca_cardbus_chip)
  1663. snd_emu10k1_cardbus_init(emu);
  1664. else if (emu->card_capabilities->emu1010)
  1665. snd_emu10k1_emu1010_init(emu);
  1666. else
  1667. snd_emu10k1_ptr_write(emu, AC97SLOT, 0, AC97SLOT_CNTR|AC97SLOT_LFE);
  1668. snd_emu10k1_init(emu, emu->enable_ir, 1);
  1669. }
  1670. void snd_emu10k1_resume_regs(struct snd_emu10k1 *emu)
  1671. {
  1672. int i;
  1673. unsigned char *reg;
  1674. unsigned int *val;
  1675. snd_emu10k1_audio_enable(emu);
  1676. /* resore for spdif */
  1677. if (emu->audigy)
  1678. outl(emu->saved_a_iocfg, emu->port + A_IOCFG);
  1679. outl(emu->saved_hcfg, emu->port + HCFG);
  1680. val = emu->saved_ptr;
  1681. for (reg = saved_regs; *reg != 0xff; reg++)
  1682. for (i = 0; i < NUM_G; i++, val++)
  1683. snd_emu10k1_ptr_write(emu, *reg, i, *val);
  1684. if (emu->audigy) {
  1685. for (reg = saved_regs_audigy; *reg != 0xff; reg++)
  1686. for (i = 0; i < NUM_G; i++, val++)
  1687. snd_emu10k1_ptr_write(emu, *reg, i, *val);
  1688. }
  1689. }
  1690. #endif