bfin_serial_5xx.h 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110
  1. #include <linux/serial.h>
  2. #include <asm/dma.h>
  3. #define NR_PORTS 1
  4. #define OFFSET_THR 0x00 /* Transmit Holding register */
  5. #define OFFSET_RBR 0x00 /* Receive Buffer register */
  6. #define OFFSET_DLL 0x00 /* Divisor Latch (Low-Byte) */
  7. #define OFFSET_IER 0x04 /* Interrupt Enable Register */
  8. #define OFFSET_DLH 0x04 /* Divisor Latch (High-Byte) */
  9. #define OFFSET_IIR 0x08 /* Interrupt Identification Register */
  10. #define OFFSET_LCR 0x0C /* Line Control Register */
  11. #define OFFSET_MCR 0x10 /* Modem Control Register */
  12. #define OFFSET_LSR 0x14 /* Line Status Register */
  13. #define OFFSET_MSR 0x18 /* Modem Status Register */
  14. #define OFFSET_SCR 0x1C /* SCR Scratch Register */
  15. #define OFFSET_GCTL 0x24 /* Global Control Register */
  16. #define UART_GET_CHAR(uart) bfin_read16(((uart)->port.membase + OFFSET_RBR))
  17. #define UART_GET_DLL(uart) bfin_read16(((uart)->port.membase + OFFSET_DLL))
  18. #define UART_GET_IER(uart) bfin_read16(((uart)->port.membase + OFFSET_IER))
  19. #define UART_GET_DLH(uart) bfin_read16(((uart)->port.membase + OFFSET_DLH))
  20. #define UART_GET_IIR(uart) bfin_read16(((uart)->port.membase + OFFSET_IIR))
  21. #define UART_GET_LCR(uart) bfin_read16(((uart)->port.membase + OFFSET_LCR))
  22. #define UART_GET_LSR(uart) bfin_read16(((uart)->port.membase + OFFSET_LSR))
  23. #define UART_GET_GCTL(uart) bfin_read16(((uart)->port.membase + OFFSET_GCTL))
  24. #define UART_PUT_CHAR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_THR),v)
  25. #define UART_PUT_DLL(uart,v) bfin_write16(((uart)->port.membase + OFFSET_DLL),v)
  26. #define UART_PUT_IER(uart,v) bfin_write16(((uart)->port.membase + OFFSET_IER),v)
  27. #define UART_PUT_DLH(uart,v) bfin_write16(((uart)->port.membase + OFFSET_DLH),v)
  28. #define UART_PUT_LCR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_LCR),v)
  29. #define UART_PUT_GCTL(uart,v) bfin_write16(((uart)->port.membase + OFFSET_GCTL),v)
  30. #ifdef CONFIG_BFIN_UART0_CTSRTS
  31. # define CONFIG_SERIAL_BFIN_CTSRTS
  32. # ifndef CONFIG_UART0_CTS_PIN
  33. # define CONFIG_UART0_CTS_PIN -1
  34. # endif
  35. # ifndef CONFIG_UART0_RTS_PIN
  36. # define CONFIG_UART0_RTS_PIN -1
  37. # endif
  38. #endif
  39. struct bfin_serial_port {
  40. struct uart_port port;
  41. unsigned int old_status;
  42. #ifdef CONFIG_SERIAL_BFIN_DMA
  43. int tx_done;
  44. int tx_count;
  45. struct circ_buf rx_dma_buf;
  46. struct timer_list rx_dma_timer;
  47. int rx_dma_nrows;
  48. unsigned int tx_dma_channel;
  49. unsigned int rx_dma_channel;
  50. struct work_struct tx_dma_workqueue;
  51. #else
  52. struct work_struct cts_workqueue;
  53. #endif
  54. #ifdef CONFIG_SERIAL_BFIN_CTSRTS
  55. int cts_pin;
  56. int rts_pin;
  57. #endif
  58. };
  59. struct bfin_serial_port bfin_serial_ports[NR_PORTS];
  60. struct bfin_serial_res {
  61. unsigned long uart_base_addr;
  62. int uart_irq;
  63. #ifdef CONFIG_SERIAL_BFIN_DMA
  64. unsigned int uart_tx_dma_channel;
  65. unsigned int uart_rx_dma_channel;
  66. #endif
  67. #ifdef CONFIG_SERIAL_BFIN_CTSRTS
  68. int uart_cts_pin;
  69. int uart_rts_pin;
  70. #endif
  71. };
  72. struct bfin_serial_res bfin_serial_resource[] = {
  73. {
  74. 0xFFC00400,
  75. IRQ_UART_RX,
  76. #ifdef CONFIG_SERIAL_BFIN_DMA
  77. CH_UART_TX,
  78. CH_UART_RX,
  79. #endif
  80. #ifdef CONFIG_BFIN_UART0_CTSRTS
  81. CONFIG_UART0_CTS_PIN,
  82. CONFIG_UART0_RTS_PIN,
  83. #endif
  84. }
  85. };
  86. int nr_ports = NR_PORTS;
  87. static void bfin_serial_hw_init(struct bfin_serial_port *uart)
  88. {
  89. #ifdef CONFIG_SERIAL_BFIN_CTSRTS
  90. if (uart->cts_pin >= 0) {
  91. gpio_request(uart->cts_pin, NULL);
  92. gpio_direction_input(uart->cts_pin);
  93. }
  94. if (uart->rts_pin >= 0) {
  95. gpio_request(uart->rts_pin, NULL);
  96. gpio_direction_input(uart->rts_pin);
  97. }
  98. #endif
  99. }