probe.c 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257
  1. /*
  2. * arch/sh/kernel/cpu/sh4/probe.c
  3. *
  4. * CPU Subtype Probing for SH-4.
  5. *
  6. * Copyright (C) 2001 - 2006 Paul Mundt
  7. * Copyright (C) 2003 Richard Curnow
  8. *
  9. * This file is subject to the terms and conditions of the GNU General Public
  10. * License. See the file "COPYING" in the main directory of this archive
  11. * for more details.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/io.h>
  15. #include <linux/smp.h>
  16. #include <asm/processor.h>
  17. #include <asm/cache.h>
  18. int __init detect_cpu_and_cache_system(void)
  19. {
  20. unsigned long pvr, prr, cvr;
  21. unsigned long size;
  22. static unsigned long sizes[16] = {
  23. [1] = (1 << 12),
  24. [2] = (1 << 13),
  25. [4] = (1 << 14),
  26. [8] = (1 << 15),
  27. [9] = (1 << 16)
  28. };
  29. pvr = (ctrl_inl(CCN_PVR) >> 8) & 0xffffff;
  30. prr = (ctrl_inl(CCN_PRR) >> 4) & 0xff;
  31. cvr = (ctrl_inl(CCN_CVR));
  32. /*
  33. * Setup some sane SH-4 defaults for the icache
  34. */
  35. current_cpu_data.icache.way_incr = (1 << 13);
  36. current_cpu_data.icache.entry_shift = 5;
  37. current_cpu_data.icache.sets = 256;
  38. current_cpu_data.icache.ways = 1;
  39. current_cpu_data.icache.linesz = L1_CACHE_BYTES;
  40. /*
  41. * And again for the dcache ..
  42. */
  43. current_cpu_data.dcache.way_incr = (1 << 14);
  44. current_cpu_data.dcache.entry_shift = 5;
  45. current_cpu_data.dcache.sets = 512;
  46. current_cpu_data.dcache.ways = 1;
  47. current_cpu_data.dcache.linesz = L1_CACHE_BYTES;
  48. /*
  49. * Setup some generic flags we can probe
  50. * (L2 and DSP detection only work on SH-4A)
  51. */
  52. if (((pvr >> 16) & 0xff) == 0x10) {
  53. if ((cvr & 0x02000000) == 0)
  54. current_cpu_data.flags |= CPU_HAS_L2_CACHE;
  55. if ((cvr & 0x10000000) == 0)
  56. current_cpu_data.flags |= CPU_HAS_DSP;
  57. current_cpu_data.flags |= CPU_HAS_LLSC;
  58. }
  59. /* FPU detection works for everyone */
  60. if ((cvr & 0x20000000) == 1)
  61. current_cpu_data.flags |= CPU_HAS_FPU;
  62. /* Mask off the upper chip ID */
  63. pvr &= 0xffff;
  64. /*
  65. * Probe the underlying processor version/revision and
  66. * adjust cpu_data setup accordingly.
  67. */
  68. switch (pvr) {
  69. case 0x205:
  70. current_cpu_data.type = CPU_SH7750;
  71. current_cpu_data.flags |= CPU_HAS_P2_FLUSH_BUG | CPU_HAS_FPU |
  72. CPU_HAS_PERF_COUNTER;
  73. break;
  74. case 0x206:
  75. current_cpu_data.type = CPU_SH7750S;
  76. current_cpu_data.flags |= CPU_HAS_P2_FLUSH_BUG | CPU_HAS_FPU |
  77. CPU_HAS_PERF_COUNTER;
  78. break;
  79. case 0x1100:
  80. current_cpu_data.type = CPU_SH7751;
  81. current_cpu_data.flags |= CPU_HAS_FPU;
  82. break;
  83. case 0x2000:
  84. current_cpu_data.type = CPU_SH73180;
  85. current_cpu_data.icache.ways = 4;
  86. current_cpu_data.dcache.ways = 4;
  87. current_cpu_data.flags |= CPU_HAS_LLSC;
  88. break;
  89. case 0x2001:
  90. case 0x2004:
  91. current_cpu_data.type = CPU_SH7770;
  92. current_cpu_data.icache.ways = 4;
  93. current_cpu_data.dcache.ways = 4;
  94. current_cpu_data.flags |= CPU_HAS_FPU | CPU_HAS_LLSC;
  95. break;
  96. case 0x2006:
  97. case 0x200A:
  98. if (prr == 0x61)
  99. current_cpu_data.type = CPU_SH7781;
  100. else
  101. current_cpu_data.type = CPU_SH7780;
  102. current_cpu_data.icache.ways = 4;
  103. current_cpu_data.dcache.ways = 4;
  104. current_cpu_data.flags |= CPU_HAS_FPU | CPU_HAS_PERF_COUNTER |
  105. CPU_HAS_LLSC;
  106. break;
  107. case 0x3000:
  108. case 0x3003:
  109. case 0x3009:
  110. current_cpu_data.type = CPU_SH7343;
  111. current_cpu_data.icache.ways = 4;
  112. current_cpu_data.dcache.ways = 4;
  113. current_cpu_data.flags |= CPU_HAS_LLSC;
  114. break;
  115. case 0x3004:
  116. case 0x3007:
  117. current_cpu_data.type = CPU_SH7785;
  118. current_cpu_data.icache.ways = 4;
  119. current_cpu_data.dcache.ways = 4;
  120. current_cpu_data.flags |= CPU_HAS_FPU | CPU_HAS_PERF_COUNTER |
  121. CPU_HAS_LLSC;
  122. break;
  123. case 0x3008:
  124. if (prr == 0xa0) {
  125. current_cpu_data.type = CPU_SH7722;
  126. current_cpu_data.icache.ways = 4;
  127. current_cpu_data.dcache.ways = 4;
  128. current_cpu_data.flags |= CPU_HAS_LLSC;
  129. }
  130. break;
  131. case 0x4000: /* 1st cut */
  132. case 0x4001: /* 2nd cut */
  133. current_cpu_data.type = CPU_SHX3;
  134. current_cpu_data.icache.ways = 4;
  135. current_cpu_data.dcache.ways = 4;
  136. current_cpu_data.flags |= CPU_HAS_FPU | CPU_HAS_PERF_COUNTER |
  137. CPU_HAS_LLSC;
  138. break;
  139. case 0x8000:
  140. current_cpu_data.type = CPU_ST40RA;
  141. current_cpu_data.flags |= CPU_HAS_FPU;
  142. break;
  143. case 0x8100:
  144. current_cpu_data.type = CPU_ST40GX1;
  145. current_cpu_data.flags |= CPU_HAS_FPU;
  146. break;
  147. case 0x700:
  148. current_cpu_data.type = CPU_SH4_501;
  149. current_cpu_data.icache.ways = 2;
  150. current_cpu_data.dcache.ways = 2;
  151. break;
  152. case 0x600:
  153. current_cpu_data.type = CPU_SH4_202;
  154. current_cpu_data.icache.ways = 2;
  155. current_cpu_data.dcache.ways = 2;
  156. current_cpu_data.flags |= CPU_HAS_FPU;
  157. break;
  158. case 0x500 ... 0x501:
  159. switch (prr) {
  160. case 0x10:
  161. current_cpu_data.type = CPU_SH7750R;
  162. break;
  163. case 0x11:
  164. current_cpu_data.type = CPU_SH7751R;
  165. break;
  166. case 0x50 ... 0x5f:
  167. current_cpu_data.type = CPU_SH7760;
  168. break;
  169. }
  170. current_cpu_data.icache.ways = 2;
  171. current_cpu_data.dcache.ways = 2;
  172. current_cpu_data.flags |= CPU_HAS_FPU;
  173. break;
  174. default:
  175. current_cpu_data.type = CPU_SH_NONE;
  176. break;
  177. }
  178. #ifdef CONFIG_SH_DIRECT_MAPPED
  179. current_cpu_data.icache.ways = 1;
  180. current_cpu_data.dcache.ways = 1;
  181. #endif
  182. #ifdef CONFIG_CPU_HAS_PTEA
  183. current_cpu_data.flags |= CPU_HAS_PTEA;
  184. #endif
  185. /*
  186. * On anything that's not a direct-mapped cache, look to the CVR
  187. * for I/D-cache specifics.
  188. */
  189. if (current_cpu_data.icache.ways > 1) {
  190. size = sizes[(cvr >> 20) & 0xf];
  191. current_cpu_data.icache.way_incr = (size >> 1);
  192. current_cpu_data.icache.sets = (size >> 6);
  193. }
  194. /* And the rest of the D-cache */
  195. if (current_cpu_data.dcache.ways > 1) {
  196. size = sizes[(cvr >> 16) & 0xf];
  197. current_cpu_data.dcache.way_incr = (size >> 1);
  198. current_cpu_data.dcache.sets = (size >> 6);
  199. }
  200. /*
  201. * Setup the L2 cache desc
  202. *
  203. * SH-4A's have an optional PIPT L2.
  204. */
  205. if (current_cpu_data.flags & CPU_HAS_L2_CACHE) {
  206. /*
  207. * Size calculation is much more sensible
  208. * than it is for the L1.
  209. *
  210. * Sizes are 128KB, 258KB, 512KB, and 1MB.
  211. */
  212. size = (cvr & 0xf) << 17;
  213. BUG_ON(!size);
  214. current_cpu_data.scache.way_incr = (1 << 16);
  215. current_cpu_data.scache.entry_shift = 5;
  216. current_cpu_data.scache.ways = 4;
  217. current_cpu_data.scache.linesz = L1_CACHE_BYTES;
  218. current_cpu_data.scache.entry_mask =
  219. (current_cpu_data.scache.way_incr -
  220. current_cpu_data.scache.linesz);
  221. current_cpu_data.scache.sets = size /
  222. (current_cpu_data.scache.linesz *
  223. current_cpu_data.scache.ways);
  224. current_cpu_data.scache.way_size =
  225. (current_cpu_data.scache.sets *
  226. current_cpu_data.scache.linesz);
  227. }
  228. return 0;
  229. }