device.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655
  1. /*
  2. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef MLX4_DEVICE_H
  33. #define MLX4_DEVICE_H
  34. #include <linux/pci.h>
  35. #include <linux/completion.h>
  36. #include <linux/radix-tree.h>
  37. #include <linux/atomic.h>
  38. #define MAX_MSIX_P_PORT 17
  39. #define MAX_MSIX 64
  40. #define MSIX_LEGACY_SZ 4
  41. #define MIN_MSIX_P_PORT 5
  42. enum {
  43. MLX4_FLAG_MSI_X = 1 << 0,
  44. MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
  45. MLX4_FLAG_MASTER = 1 << 2,
  46. MLX4_FLAG_SLAVE = 1 << 3,
  47. MLX4_FLAG_SRIOV = 1 << 4,
  48. };
  49. enum {
  50. MLX4_MAX_PORTS = 2
  51. };
  52. enum {
  53. MLX4_BOARD_ID_LEN = 64
  54. };
  55. enum {
  56. MLX4_MAX_NUM_PF = 16,
  57. MLX4_MAX_NUM_VF = 64,
  58. MLX4_MFUNC_MAX = 80,
  59. MLX4_MFUNC_EQ_NUM = 4,
  60. MLX4_MFUNC_MAX_EQES = 8,
  61. MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
  62. };
  63. enum {
  64. MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
  65. MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
  66. MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
  67. MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
  68. MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
  69. MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
  70. MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
  71. MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
  72. MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
  73. MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
  74. MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
  75. MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
  76. MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
  77. MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
  78. MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
  79. MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
  80. MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
  81. MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
  82. MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
  83. MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
  84. MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
  85. MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
  86. MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
  87. MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
  88. MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48,
  89. MLX4_DEV_CAP_FLAG_SENSE_SUPPORT = 1LL << 55
  90. };
  91. #define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
  92. enum {
  93. MLX_EXT_PORT_CAP_FLAG_EXTENDED_PORT_INFO = 1 << 0
  94. };
  95. enum {
  96. MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
  97. MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
  98. MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
  99. MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
  100. MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
  101. };
  102. enum mlx4_event {
  103. MLX4_EVENT_TYPE_COMP = 0x00,
  104. MLX4_EVENT_TYPE_PATH_MIG = 0x01,
  105. MLX4_EVENT_TYPE_COMM_EST = 0x02,
  106. MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
  107. MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
  108. MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
  109. MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
  110. MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
  111. MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
  112. MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
  113. MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
  114. MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
  115. MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
  116. MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
  117. MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
  118. MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
  119. MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
  120. MLX4_EVENT_TYPE_CMD = 0x0a,
  121. MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
  122. MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
  123. MLX4_EVENT_TYPE_FATAL_WARNING = 0x1b,
  124. MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
  125. MLX4_EVENT_TYPE_NONE = 0xff,
  126. };
  127. enum {
  128. MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
  129. MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
  130. };
  131. enum {
  132. MLX4_FATAL_WARNING_SUBTYPE_WARMING = 0,
  133. };
  134. enum {
  135. MLX4_PERM_LOCAL_READ = 1 << 10,
  136. MLX4_PERM_LOCAL_WRITE = 1 << 11,
  137. MLX4_PERM_REMOTE_READ = 1 << 12,
  138. MLX4_PERM_REMOTE_WRITE = 1 << 13,
  139. MLX4_PERM_ATOMIC = 1 << 14
  140. };
  141. enum {
  142. MLX4_OPCODE_NOP = 0x00,
  143. MLX4_OPCODE_SEND_INVAL = 0x01,
  144. MLX4_OPCODE_RDMA_WRITE = 0x08,
  145. MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
  146. MLX4_OPCODE_SEND = 0x0a,
  147. MLX4_OPCODE_SEND_IMM = 0x0b,
  148. MLX4_OPCODE_LSO = 0x0e,
  149. MLX4_OPCODE_RDMA_READ = 0x10,
  150. MLX4_OPCODE_ATOMIC_CS = 0x11,
  151. MLX4_OPCODE_ATOMIC_FA = 0x12,
  152. MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
  153. MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
  154. MLX4_OPCODE_BIND_MW = 0x18,
  155. MLX4_OPCODE_FMR = 0x19,
  156. MLX4_OPCODE_LOCAL_INVAL = 0x1b,
  157. MLX4_OPCODE_CONFIG_CMD = 0x1f,
  158. MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
  159. MLX4_RECV_OPCODE_SEND = 0x01,
  160. MLX4_RECV_OPCODE_SEND_IMM = 0x02,
  161. MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
  162. MLX4_CQE_OPCODE_ERROR = 0x1e,
  163. MLX4_CQE_OPCODE_RESIZE = 0x16,
  164. };
  165. enum {
  166. MLX4_STAT_RATE_OFFSET = 5
  167. };
  168. enum mlx4_protocol {
  169. MLX4_PROT_IB_IPV6 = 0,
  170. MLX4_PROT_ETH,
  171. MLX4_PROT_IB_IPV4,
  172. MLX4_PROT_FCOE
  173. };
  174. enum {
  175. MLX4_MTT_FLAG_PRESENT = 1
  176. };
  177. enum mlx4_qp_region {
  178. MLX4_QP_REGION_FW = 0,
  179. MLX4_QP_REGION_ETH_ADDR,
  180. MLX4_QP_REGION_FC_ADDR,
  181. MLX4_QP_REGION_FC_EXCH,
  182. MLX4_NUM_QP_REGION
  183. };
  184. enum mlx4_port_type {
  185. MLX4_PORT_TYPE_NONE = 0,
  186. MLX4_PORT_TYPE_IB = 1,
  187. MLX4_PORT_TYPE_ETH = 2,
  188. MLX4_PORT_TYPE_AUTO = 3
  189. };
  190. enum mlx4_special_vlan_idx {
  191. MLX4_NO_VLAN_IDX = 0,
  192. MLX4_VLAN_MISS_IDX,
  193. MLX4_VLAN_REGULAR
  194. };
  195. enum mlx4_steer_type {
  196. MLX4_MC_STEER = 0,
  197. MLX4_UC_STEER,
  198. MLX4_NUM_STEERS
  199. };
  200. enum {
  201. MLX4_NUM_FEXCH = 64 * 1024,
  202. };
  203. enum {
  204. MLX4_MAX_FAST_REG_PAGES = 511,
  205. };
  206. static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
  207. {
  208. return (major << 32) | (minor << 16) | subminor;
  209. }
  210. struct mlx4_caps {
  211. u64 fw_ver;
  212. u32 function;
  213. int num_ports;
  214. int vl_cap[MLX4_MAX_PORTS + 1];
  215. int ib_mtu_cap[MLX4_MAX_PORTS + 1];
  216. __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
  217. u64 def_mac[MLX4_MAX_PORTS + 1];
  218. int eth_mtu_cap[MLX4_MAX_PORTS + 1];
  219. int gid_table_len[MLX4_MAX_PORTS + 1];
  220. int pkey_table_len[MLX4_MAX_PORTS + 1];
  221. int trans_type[MLX4_MAX_PORTS + 1];
  222. int vendor_oui[MLX4_MAX_PORTS + 1];
  223. int wavelength[MLX4_MAX_PORTS + 1];
  224. u64 trans_code[MLX4_MAX_PORTS + 1];
  225. int local_ca_ack_delay;
  226. int num_uars;
  227. u32 uar_page_size;
  228. int bf_reg_size;
  229. int bf_regs_per_page;
  230. int max_sq_sg;
  231. int max_rq_sg;
  232. int num_qps;
  233. int max_wqes;
  234. int max_sq_desc_sz;
  235. int max_rq_desc_sz;
  236. int max_qp_init_rdma;
  237. int max_qp_dest_rdma;
  238. int sqp_start;
  239. int num_srqs;
  240. int max_srq_wqes;
  241. int max_srq_sge;
  242. int reserved_srqs;
  243. int num_cqs;
  244. int max_cqes;
  245. int reserved_cqs;
  246. int num_eqs;
  247. int reserved_eqs;
  248. int num_comp_vectors;
  249. int comp_pool;
  250. int num_mpts;
  251. int max_fmr_maps;
  252. int num_mtts;
  253. int fmr_reserved_mtts;
  254. int reserved_mtts;
  255. int reserved_mrws;
  256. int reserved_uars;
  257. int num_mgms;
  258. int num_amgms;
  259. int reserved_mcgs;
  260. int num_qp_per_mgm;
  261. int num_pds;
  262. int reserved_pds;
  263. int max_xrcds;
  264. int reserved_xrcds;
  265. int mtt_entry_sz;
  266. u32 max_msg_sz;
  267. u32 page_size_cap;
  268. u64 flags;
  269. u32 bmme_flags;
  270. u32 reserved_lkey;
  271. u16 stat_rate_support;
  272. u8 port_width_cap[MLX4_MAX_PORTS + 1];
  273. int max_gso_sz;
  274. int reserved_qps_cnt[MLX4_NUM_QP_REGION];
  275. int reserved_qps;
  276. int reserved_qps_base[MLX4_NUM_QP_REGION];
  277. int log_num_macs;
  278. int log_num_vlans;
  279. int log_num_prios;
  280. enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
  281. u8 supported_type[MLX4_MAX_PORTS + 1];
  282. u8 suggested_type[MLX4_MAX_PORTS + 1];
  283. u8 default_sense[MLX4_MAX_PORTS + 1];
  284. u32 port_mask[MLX4_MAX_PORTS + 1];
  285. enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
  286. u32 max_counters;
  287. u8 ext_port_cap[MLX4_MAX_PORTS + 1];
  288. };
  289. struct mlx4_buf_list {
  290. void *buf;
  291. dma_addr_t map;
  292. };
  293. struct mlx4_buf {
  294. struct mlx4_buf_list direct;
  295. struct mlx4_buf_list *page_list;
  296. int nbufs;
  297. int npages;
  298. int page_shift;
  299. };
  300. struct mlx4_mtt {
  301. u32 offset;
  302. int order;
  303. int page_shift;
  304. };
  305. enum {
  306. MLX4_DB_PER_PAGE = PAGE_SIZE / 4
  307. };
  308. struct mlx4_db_pgdir {
  309. struct list_head list;
  310. DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
  311. DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
  312. unsigned long *bits[2];
  313. __be32 *db_page;
  314. dma_addr_t db_dma;
  315. };
  316. struct mlx4_ib_user_db_page;
  317. struct mlx4_db {
  318. __be32 *db;
  319. union {
  320. struct mlx4_db_pgdir *pgdir;
  321. struct mlx4_ib_user_db_page *user_page;
  322. } u;
  323. dma_addr_t dma;
  324. int index;
  325. int order;
  326. };
  327. struct mlx4_hwq_resources {
  328. struct mlx4_db db;
  329. struct mlx4_mtt mtt;
  330. struct mlx4_buf buf;
  331. };
  332. struct mlx4_mr {
  333. struct mlx4_mtt mtt;
  334. u64 iova;
  335. u64 size;
  336. u32 key;
  337. u32 pd;
  338. u32 access;
  339. int enabled;
  340. };
  341. struct mlx4_fmr {
  342. struct mlx4_mr mr;
  343. struct mlx4_mpt_entry *mpt;
  344. __be64 *mtts;
  345. dma_addr_t dma_handle;
  346. int max_pages;
  347. int max_maps;
  348. int maps;
  349. u8 page_shift;
  350. };
  351. struct mlx4_uar {
  352. unsigned long pfn;
  353. int index;
  354. struct list_head bf_list;
  355. unsigned free_bf_bmap;
  356. void __iomem *map;
  357. void __iomem *bf_map;
  358. };
  359. struct mlx4_bf {
  360. unsigned long offset;
  361. int buf_size;
  362. struct mlx4_uar *uar;
  363. void __iomem *reg;
  364. };
  365. struct mlx4_cq {
  366. void (*comp) (struct mlx4_cq *);
  367. void (*event) (struct mlx4_cq *, enum mlx4_event);
  368. struct mlx4_uar *uar;
  369. u32 cons_index;
  370. __be32 *set_ci_db;
  371. __be32 *arm_db;
  372. int arm_sn;
  373. int cqn;
  374. unsigned vector;
  375. atomic_t refcount;
  376. struct completion free;
  377. };
  378. struct mlx4_qp {
  379. void (*event) (struct mlx4_qp *, enum mlx4_event);
  380. int qpn;
  381. atomic_t refcount;
  382. struct completion free;
  383. };
  384. struct mlx4_srq {
  385. void (*event) (struct mlx4_srq *, enum mlx4_event);
  386. int srqn;
  387. int max;
  388. int max_gs;
  389. int wqe_shift;
  390. atomic_t refcount;
  391. struct completion free;
  392. };
  393. struct mlx4_av {
  394. __be32 port_pd;
  395. u8 reserved1;
  396. u8 g_slid;
  397. __be16 dlid;
  398. u8 reserved2;
  399. u8 gid_index;
  400. u8 stat_rate;
  401. u8 hop_limit;
  402. __be32 sl_tclass_flowlabel;
  403. u8 dgid[16];
  404. };
  405. struct mlx4_eth_av {
  406. __be32 port_pd;
  407. u8 reserved1;
  408. u8 smac_idx;
  409. u16 reserved2;
  410. u8 reserved3;
  411. u8 gid_index;
  412. u8 stat_rate;
  413. u8 hop_limit;
  414. __be32 sl_tclass_flowlabel;
  415. u8 dgid[16];
  416. u32 reserved4[2];
  417. __be16 vlan;
  418. u8 mac[6];
  419. };
  420. union mlx4_ext_av {
  421. struct mlx4_av ib;
  422. struct mlx4_eth_av eth;
  423. };
  424. struct mlx4_counter {
  425. u8 reserved1[3];
  426. u8 counter_mode;
  427. __be32 num_ifc;
  428. u32 reserved2[2];
  429. __be64 rx_frames;
  430. __be64 rx_bytes;
  431. __be64 tx_frames;
  432. __be64 tx_bytes;
  433. };
  434. struct mlx4_dev {
  435. struct pci_dev *pdev;
  436. unsigned long flags;
  437. unsigned long num_slaves;
  438. struct mlx4_caps caps;
  439. struct radix_tree_root qp_table_tree;
  440. u8 rev_id;
  441. char board_id[MLX4_BOARD_ID_LEN];
  442. int num_vfs;
  443. };
  444. struct mlx4_init_port_param {
  445. int set_guid0;
  446. int set_node_guid;
  447. int set_si_guid;
  448. u16 mtu;
  449. int port_width_cap;
  450. u16 vl_cap;
  451. u16 max_gid;
  452. u16 max_pkey;
  453. u64 guid0;
  454. u64 node_guid;
  455. u64 si_guid;
  456. };
  457. #define mlx4_foreach_port(port, dev, type) \
  458. for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
  459. if ((type) == (dev)->caps.port_mask[(port)])
  460. #define mlx4_foreach_ib_transport_port(port, dev) \
  461. for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
  462. if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
  463. ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
  464. static inline int mlx4_is_master(struct mlx4_dev *dev)
  465. {
  466. return dev->flags & MLX4_FLAG_MASTER;
  467. }
  468. static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
  469. {
  470. return (qpn < dev->caps.sqp_start + 8);
  471. }
  472. static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
  473. {
  474. return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
  475. }
  476. static inline int mlx4_is_slave(struct mlx4_dev *dev)
  477. {
  478. return dev->flags & MLX4_FLAG_SLAVE;
  479. }
  480. int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
  481. struct mlx4_buf *buf);
  482. void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
  483. static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
  484. {
  485. if (BITS_PER_LONG == 64 || buf->nbufs == 1)
  486. return buf->direct.buf + offset;
  487. else
  488. return buf->page_list[offset >> PAGE_SHIFT].buf +
  489. (offset & (PAGE_SIZE - 1));
  490. }
  491. int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
  492. void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
  493. int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
  494. void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
  495. int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
  496. void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
  497. int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf);
  498. void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
  499. int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
  500. struct mlx4_mtt *mtt);
  501. void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
  502. u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
  503. int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
  504. int npages, int page_shift, struct mlx4_mr *mr);
  505. void mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
  506. int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
  507. int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  508. int start_index, int npages, u64 *page_list);
  509. int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  510. struct mlx4_buf *buf);
  511. int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order);
  512. void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
  513. int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
  514. int size, int max_direct);
  515. void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
  516. int size);
  517. int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
  518. struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
  519. unsigned vector, int collapsed);
  520. void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
  521. int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align, int *base);
  522. void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
  523. int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp);
  524. void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
  525. int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
  526. struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
  527. void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
  528. int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
  529. int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
  530. int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
  531. int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
  532. int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  533. int block_mcast_loopback, enum mlx4_protocol prot);
  534. int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  535. enum mlx4_protocol prot);
  536. int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  537. int block_mcast_loopback, enum mlx4_protocol protocol);
  538. int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  539. enum mlx4_protocol protocol);
  540. int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
  541. int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
  542. int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
  543. int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
  544. int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
  545. int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
  546. void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
  547. int mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
  548. int mlx4_get_eth_qp(struct mlx4_dev *dev, u8 port, u64 mac, int *qpn);
  549. void mlx4_put_eth_qp(struct mlx4_dev *dev, u8 port, u64 mac, int qpn);
  550. void mlx4_set_stats_bitmap(struct mlx4_dev *dev, u64 *stats_bitmap);
  551. int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
  552. int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
  553. void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, int index);
  554. int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
  555. int npages, u64 iova, u32 *lkey, u32 *rkey);
  556. int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
  557. int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
  558. int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
  559. void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
  560. u32 *lkey, u32 *rkey);
  561. int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
  562. int mlx4_SYNC_TPT(struct mlx4_dev *dev);
  563. int mlx4_test_interrupts(struct mlx4_dev *dev);
  564. int mlx4_assign_eq(struct mlx4_dev *dev, char* name , int* vector);
  565. void mlx4_release_eq(struct mlx4_dev *dev, int vec);
  566. int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
  567. int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
  568. int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
  569. void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
  570. #endif /* MLX4_DEVICE_H */