rt2800lib.c 90 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700
  1. /*
  2. Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
  3. Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
  4. Based on the original rt2800pci.c and rt2800usb.c.
  5. Copyright (C) 2009 Ivo van Doorn <IvDoorn@gmail.com>
  6. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  7. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  8. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  9. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  10. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  11. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  12. <http://rt2x00.serialmonkey.com>
  13. This program is free software; you can redistribute it and/or modify
  14. it under the terms of the GNU General Public License as published by
  15. the Free Software Foundation; either version 2 of the License, or
  16. (at your option) any later version.
  17. This program is distributed in the hope that it will be useful,
  18. but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. GNU General Public License for more details.
  21. You should have received a copy of the GNU General Public License
  22. along with this program; if not, write to the
  23. Free Software Foundation, Inc.,
  24. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  25. */
  26. /*
  27. Module: rt2800lib
  28. Abstract: rt2800 generic device routines.
  29. */
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include "rt2x00.h"
  33. #if defined(CONFIG_RT2X00_LIB_USB) || defined(CONFIG_RT2X00_LIB_USB_MODULE)
  34. #include "rt2x00usb.h"
  35. #endif
  36. #include "rt2800lib.h"
  37. #include "rt2800.h"
  38. #include "rt2800usb.h"
  39. MODULE_AUTHOR("Bartlomiej Zolnierkiewicz");
  40. MODULE_DESCRIPTION("rt2800 library");
  41. MODULE_LICENSE("GPL");
  42. /*
  43. * Register access.
  44. * All access to the CSR registers will go through the methods
  45. * rt2800_register_read and rt2800_register_write.
  46. * BBP and RF register require indirect register access,
  47. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  48. * These indirect registers work with busy bits,
  49. * and we will try maximal REGISTER_BUSY_COUNT times to access
  50. * the register while taking a REGISTER_BUSY_DELAY us delay
  51. * between each attampt. When the busy bit is still set at that time,
  52. * the access attempt is considered to have failed,
  53. * and we will print an error.
  54. * The _lock versions must be used if you already hold the csr_mutex
  55. */
  56. #define WAIT_FOR_BBP(__dev, __reg) \
  57. rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
  58. #define WAIT_FOR_RFCSR(__dev, __reg) \
  59. rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
  60. #define WAIT_FOR_RF(__dev, __reg) \
  61. rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
  62. #define WAIT_FOR_MCU(__dev, __reg) \
  63. rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
  64. H2M_MAILBOX_CSR_OWNER, (__reg))
  65. static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
  66. {
  67. /* check for rt2872 on SoC */
  68. if (!rt2x00_is_soc(rt2x00dev) ||
  69. !rt2x00_rt(rt2x00dev, RT2872))
  70. return false;
  71. /* we know for sure that these rf chipsets are used on rt305x boards */
  72. if (rt2x00_rf(rt2x00dev, RF3020) ||
  73. rt2x00_rf(rt2x00dev, RF3021) ||
  74. rt2x00_rf(rt2x00dev, RF3022))
  75. return true;
  76. NOTICE(rt2x00dev, "Unknown RF chipset on rt305x\n");
  77. return false;
  78. }
  79. static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
  80. const unsigned int word, const u8 value)
  81. {
  82. u32 reg;
  83. mutex_lock(&rt2x00dev->csr_mutex);
  84. /*
  85. * Wait until the BBP becomes available, afterwards we
  86. * can safely write the new data into the register.
  87. */
  88. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  89. reg = 0;
  90. rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
  91. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  92. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  93. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
  94. if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
  95. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  96. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  97. }
  98. mutex_unlock(&rt2x00dev->csr_mutex);
  99. }
  100. static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
  101. const unsigned int word, u8 *value)
  102. {
  103. u32 reg;
  104. mutex_lock(&rt2x00dev->csr_mutex);
  105. /*
  106. * Wait until the BBP becomes available, afterwards we
  107. * can safely write the read request into the register.
  108. * After the data has been written, we wait until hardware
  109. * returns the correct value, if at any time the register
  110. * doesn't become available in time, reg will be 0xffffffff
  111. * which means we return 0xff to the caller.
  112. */
  113. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  114. reg = 0;
  115. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  116. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  117. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
  118. if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
  119. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  120. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  121. WAIT_FOR_BBP(rt2x00dev, &reg);
  122. }
  123. *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
  124. mutex_unlock(&rt2x00dev->csr_mutex);
  125. }
  126. static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
  127. const unsigned int word, const u8 value)
  128. {
  129. u32 reg;
  130. mutex_lock(&rt2x00dev->csr_mutex);
  131. /*
  132. * Wait until the RFCSR becomes available, afterwards we
  133. * can safely write the new data into the register.
  134. */
  135. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  136. reg = 0;
  137. rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
  138. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  139. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
  140. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  141. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  142. }
  143. mutex_unlock(&rt2x00dev->csr_mutex);
  144. }
  145. static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
  146. const unsigned int word, u8 *value)
  147. {
  148. u32 reg;
  149. mutex_lock(&rt2x00dev->csr_mutex);
  150. /*
  151. * Wait until the RFCSR becomes available, afterwards we
  152. * can safely write the read request into the register.
  153. * After the data has been written, we wait until hardware
  154. * returns the correct value, if at any time the register
  155. * doesn't become available in time, reg will be 0xffffffff
  156. * which means we return 0xff to the caller.
  157. */
  158. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  159. reg = 0;
  160. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  161. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
  162. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  163. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  164. WAIT_FOR_RFCSR(rt2x00dev, &reg);
  165. }
  166. *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
  167. mutex_unlock(&rt2x00dev->csr_mutex);
  168. }
  169. static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
  170. const unsigned int word, const u32 value)
  171. {
  172. u32 reg;
  173. mutex_lock(&rt2x00dev->csr_mutex);
  174. /*
  175. * Wait until the RF becomes available, afterwards we
  176. * can safely write the new data into the register.
  177. */
  178. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  179. reg = 0;
  180. rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
  181. rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
  182. rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
  183. rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
  184. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
  185. rt2x00_rf_write(rt2x00dev, word, value);
  186. }
  187. mutex_unlock(&rt2x00dev->csr_mutex);
  188. }
  189. void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
  190. const u8 command, const u8 token,
  191. const u8 arg0, const u8 arg1)
  192. {
  193. u32 reg;
  194. /*
  195. * SOC devices don't support MCU requests.
  196. */
  197. if (rt2x00_is_soc(rt2x00dev))
  198. return;
  199. mutex_lock(&rt2x00dev->csr_mutex);
  200. /*
  201. * Wait until the MCU becomes available, afterwards we
  202. * can safely write the new data into the register.
  203. */
  204. if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
  205. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
  206. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
  207. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
  208. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
  209. rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
  210. reg = 0;
  211. rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
  212. rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
  213. }
  214. mutex_unlock(&rt2x00dev->csr_mutex);
  215. }
  216. EXPORT_SYMBOL_GPL(rt2800_mcu_request);
  217. int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
  218. {
  219. unsigned int i;
  220. u32 reg;
  221. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  222. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  223. if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
  224. !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
  225. return 0;
  226. msleep(1);
  227. }
  228. ERROR(rt2x00dev, "WPDMA TX/RX busy, aborting.\n");
  229. return -EACCES;
  230. }
  231. EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
  232. void rt2800_write_txwi(struct sk_buff *skb, struct txentry_desc *txdesc)
  233. {
  234. __le32 *txwi = (__le32 *)(skb->data - TXWI_DESC_SIZE);
  235. u32 word;
  236. /*
  237. * Initialize TX Info descriptor
  238. */
  239. rt2x00_desc_read(txwi, 0, &word);
  240. rt2x00_set_field32(&word, TXWI_W0_FRAG,
  241. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  242. rt2x00_set_field32(&word, TXWI_W0_MIMO_PS, 0);
  243. rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
  244. rt2x00_set_field32(&word, TXWI_W0_TS,
  245. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  246. rt2x00_set_field32(&word, TXWI_W0_AMPDU,
  247. test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
  248. rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY, txdesc->mpdu_density);
  249. rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->txop);
  250. rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->mcs);
  251. rt2x00_set_field32(&word, TXWI_W0_BW,
  252. test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
  253. rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
  254. test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
  255. rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->stbc);
  256. rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
  257. rt2x00_desc_write(txwi, 0, word);
  258. rt2x00_desc_read(txwi, 1, &word);
  259. rt2x00_set_field32(&word, TXWI_W1_ACK,
  260. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  261. rt2x00_set_field32(&word, TXWI_W1_NSEQ,
  262. test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
  263. rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->ba_size);
  264. rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
  265. test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
  266. txdesc->key_idx : 0xff);
  267. rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
  268. txdesc->length);
  269. rt2x00_set_field32(&word, TXWI_W1_PACKETID, txdesc->queue + 1);
  270. rt2x00_desc_write(txwi, 1, word);
  271. /*
  272. * Always write 0 to IV/EIV fields, hardware will insert the IV
  273. * from the IVEIV register when TXD_W3_WIV is set to 0.
  274. * When TXD_W3_WIV is set to 1 it will use the IV data
  275. * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
  276. * crypto entry in the registers should be used to encrypt the frame.
  277. */
  278. _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
  279. _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
  280. }
  281. EXPORT_SYMBOL_GPL(rt2800_write_txwi);
  282. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  283. const struct rt2x00debug rt2800_rt2x00debug = {
  284. .owner = THIS_MODULE,
  285. .csr = {
  286. .read = rt2800_register_read,
  287. .write = rt2800_register_write,
  288. .flags = RT2X00DEBUGFS_OFFSET,
  289. .word_base = CSR_REG_BASE,
  290. .word_size = sizeof(u32),
  291. .word_count = CSR_REG_SIZE / sizeof(u32),
  292. },
  293. .eeprom = {
  294. .read = rt2x00_eeprom_read,
  295. .write = rt2x00_eeprom_write,
  296. .word_base = EEPROM_BASE,
  297. .word_size = sizeof(u16),
  298. .word_count = EEPROM_SIZE / sizeof(u16),
  299. },
  300. .bbp = {
  301. .read = rt2800_bbp_read,
  302. .write = rt2800_bbp_write,
  303. .word_base = BBP_BASE,
  304. .word_size = sizeof(u8),
  305. .word_count = BBP_SIZE / sizeof(u8),
  306. },
  307. .rf = {
  308. .read = rt2x00_rf_read,
  309. .write = rt2800_rf_write,
  310. .word_base = RF_BASE,
  311. .word_size = sizeof(u32),
  312. .word_count = RF_SIZE / sizeof(u32),
  313. },
  314. };
  315. EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
  316. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  317. int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  318. {
  319. u32 reg;
  320. rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
  321. return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
  322. }
  323. EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
  324. #ifdef CONFIG_RT2X00_LIB_LEDS
  325. static void rt2800_brightness_set(struct led_classdev *led_cdev,
  326. enum led_brightness brightness)
  327. {
  328. struct rt2x00_led *led =
  329. container_of(led_cdev, struct rt2x00_led, led_dev);
  330. unsigned int enabled = brightness != LED_OFF;
  331. unsigned int bg_mode =
  332. (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
  333. unsigned int polarity =
  334. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  335. EEPROM_FREQ_LED_POLARITY);
  336. unsigned int ledmode =
  337. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  338. EEPROM_FREQ_LED_MODE);
  339. if (led->type == LED_TYPE_RADIO) {
  340. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  341. enabled ? 0x20 : 0);
  342. } else if (led->type == LED_TYPE_ASSOC) {
  343. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  344. enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
  345. } else if (led->type == LED_TYPE_QUALITY) {
  346. /*
  347. * The brightness is divided into 6 levels (0 - 5),
  348. * The specs tell us the following levels:
  349. * 0, 1 ,3, 7, 15, 31
  350. * to determine the level in a simple way we can simply
  351. * work with bitshifting:
  352. * (1 << level) - 1
  353. */
  354. rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
  355. (1 << brightness / (LED_FULL / 6)) - 1,
  356. polarity);
  357. }
  358. }
  359. static int rt2800_blink_set(struct led_classdev *led_cdev,
  360. unsigned long *delay_on, unsigned long *delay_off)
  361. {
  362. struct rt2x00_led *led =
  363. container_of(led_cdev, struct rt2x00_led, led_dev);
  364. u32 reg;
  365. rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
  366. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, *delay_on);
  367. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, *delay_off);
  368. rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
  369. return 0;
  370. }
  371. static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
  372. struct rt2x00_led *led, enum led_type type)
  373. {
  374. led->rt2x00dev = rt2x00dev;
  375. led->type = type;
  376. led->led_dev.brightness_set = rt2800_brightness_set;
  377. led->led_dev.blink_set = rt2800_blink_set;
  378. led->flags = LED_INITIALIZED;
  379. }
  380. #endif /* CONFIG_RT2X00_LIB_LEDS */
  381. /*
  382. * Configuration handlers.
  383. */
  384. static void rt2800_config_wcid_attr(struct rt2x00_dev *rt2x00dev,
  385. struct rt2x00lib_crypto *crypto,
  386. struct ieee80211_key_conf *key)
  387. {
  388. struct mac_wcid_entry wcid_entry;
  389. struct mac_iveiv_entry iveiv_entry;
  390. u32 offset;
  391. u32 reg;
  392. offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
  393. rt2800_register_read(rt2x00dev, offset, &reg);
  394. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
  395. !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
  396. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
  397. (crypto->cmd == SET_KEY) * crypto->cipher);
  398. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX,
  399. (crypto->cmd == SET_KEY) * crypto->bssidx);
  400. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
  401. rt2800_register_write(rt2x00dev, offset, reg);
  402. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  403. memset(&iveiv_entry, 0, sizeof(iveiv_entry));
  404. if ((crypto->cipher == CIPHER_TKIP) ||
  405. (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
  406. (crypto->cipher == CIPHER_AES))
  407. iveiv_entry.iv[3] |= 0x20;
  408. iveiv_entry.iv[3] |= key->keyidx << 6;
  409. rt2800_register_multiwrite(rt2x00dev, offset,
  410. &iveiv_entry, sizeof(iveiv_entry));
  411. offset = MAC_WCID_ENTRY(key->hw_key_idx);
  412. memset(&wcid_entry, 0, sizeof(wcid_entry));
  413. if (crypto->cmd == SET_KEY)
  414. memcpy(&wcid_entry, crypto->address, ETH_ALEN);
  415. rt2800_register_multiwrite(rt2x00dev, offset,
  416. &wcid_entry, sizeof(wcid_entry));
  417. }
  418. int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
  419. struct rt2x00lib_crypto *crypto,
  420. struct ieee80211_key_conf *key)
  421. {
  422. struct hw_key_entry key_entry;
  423. struct rt2x00_field32 field;
  424. u32 offset;
  425. u32 reg;
  426. if (crypto->cmd == SET_KEY) {
  427. key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
  428. memcpy(key_entry.key, crypto->key,
  429. sizeof(key_entry.key));
  430. memcpy(key_entry.tx_mic, crypto->tx_mic,
  431. sizeof(key_entry.tx_mic));
  432. memcpy(key_entry.rx_mic, crypto->rx_mic,
  433. sizeof(key_entry.rx_mic));
  434. offset = SHARED_KEY_ENTRY(key->hw_key_idx);
  435. rt2800_register_multiwrite(rt2x00dev, offset,
  436. &key_entry, sizeof(key_entry));
  437. }
  438. /*
  439. * The cipher types are stored over multiple registers
  440. * starting with SHARED_KEY_MODE_BASE each word will have
  441. * 32 bits and contains the cipher types for 2 bssidx each.
  442. * Using the correct defines correctly will cause overhead,
  443. * so just calculate the correct offset.
  444. */
  445. field.bit_offset = 4 * (key->hw_key_idx % 8);
  446. field.bit_mask = 0x7 << field.bit_offset;
  447. offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
  448. rt2800_register_read(rt2x00dev, offset, &reg);
  449. rt2x00_set_field32(&reg, field,
  450. (crypto->cmd == SET_KEY) * crypto->cipher);
  451. rt2800_register_write(rt2x00dev, offset, reg);
  452. /*
  453. * Update WCID information
  454. */
  455. rt2800_config_wcid_attr(rt2x00dev, crypto, key);
  456. return 0;
  457. }
  458. EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
  459. int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
  460. struct rt2x00lib_crypto *crypto,
  461. struct ieee80211_key_conf *key)
  462. {
  463. struct hw_key_entry key_entry;
  464. u32 offset;
  465. if (crypto->cmd == SET_KEY) {
  466. /*
  467. * 1 pairwise key is possible per AID, this means that the AID
  468. * equals our hw_key_idx. Make sure the WCID starts _after_ the
  469. * last possible shared key entry.
  470. */
  471. if (crypto->aid > (256 - 32))
  472. return -ENOSPC;
  473. key->hw_key_idx = 32 + crypto->aid;
  474. memcpy(key_entry.key, crypto->key,
  475. sizeof(key_entry.key));
  476. memcpy(key_entry.tx_mic, crypto->tx_mic,
  477. sizeof(key_entry.tx_mic));
  478. memcpy(key_entry.rx_mic, crypto->rx_mic,
  479. sizeof(key_entry.rx_mic));
  480. offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
  481. rt2800_register_multiwrite(rt2x00dev, offset,
  482. &key_entry, sizeof(key_entry));
  483. }
  484. /*
  485. * Update WCID information
  486. */
  487. rt2800_config_wcid_attr(rt2x00dev, crypto, key);
  488. return 0;
  489. }
  490. EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
  491. void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
  492. const unsigned int filter_flags)
  493. {
  494. u32 reg;
  495. /*
  496. * Start configuration steps.
  497. * Note that the version error will always be dropped
  498. * and broadcast frames will always be accepted since
  499. * there is no filter for it at this time.
  500. */
  501. rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
  502. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
  503. !(filter_flags & FIF_FCSFAIL));
  504. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
  505. !(filter_flags & FIF_PLCPFAIL));
  506. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
  507. !(filter_flags & FIF_PROMISC_IN_BSS));
  508. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
  509. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
  510. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
  511. !(filter_flags & FIF_ALLMULTI));
  512. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
  513. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
  514. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
  515. !(filter_flags & FIF_CONTROL));
  516. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
  517. !(filter_flags & FIF_CONTROL));
  518. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
  519. !(filter_flags & FIF_CONTROL));
  520. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
  521. !(filter_flags & FIF_CONTROL));
  522. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
  523. !(filter_flags & FIF_CONTROL));
  524. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
  525. !(filter_flags & FIF_PSPOLL));
  526. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 1);
  527. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR, 0);
  528. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
  529. !(filter_flags & FIF_CONTROL));
  530. rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
  531. }
  532. EXPORT_SYMBOL_GPL(rt2800_config_filter);
  533. void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
  534. struct rt2x00intf_conf *conf, const unsigned int flags)
  535. {
  536. unsigned int beacon_base;
  537. u32 reg;
  538. if (flags & CONFIG_UPDATE_TYPE) {
  539. /*
  540. * Clear current synchronisation setup.
  541. * For the Beacon base registers we only need to clear
  542. * the first byte since that byte contains the VALID and OWNER
  543. * bits which (when set to 0) will invalidate the entire beacon.
  544. */
  545. beacon_base = HW_BEACON_OFFSET(intf->beacon->entry_idx);
  546. rt2800_register_write(rt2x00dev, beacon_base, 0);
  547. /*
  548. * Enable synchronisation.
  549. */
  550. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  551. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
  552. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
  553. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE,
  554. (conf->sync == TSF_SYNC_BEACON));
  555. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  556. }
  557. if (flags & CONFIG_UPDATE_MAC) {
  558. reg = le32_to_cpu(conf->mac[1]);
  559. rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
  560. conf->mac[1] = cpu_to_le32(reg);
  561. rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
  562. conf->mac, sizeof(conf->mac));
  563. }
  564. if (flags & CONFIG_UPDATE_BSSID) {
  565. reg = le32_to_cpu(conf->bssid[1]);
  566. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 0);
  567. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 0);
  568. conf->bssid[1] = cpu_to_le32(reg);
  569. rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
  570. conf->bssid, sizeof(conf->bssid));
  571. }
  572. }
  573. EXPORT_SYMBOL_GPL(rt2800_config_intf);
  574. void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp)
  575. {
  576. u32 reg;
  577. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  578. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
  579. !!erp->short_preamble);
  580. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
  581. !!erp->short_preamble);
  582. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  583. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  584. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
  585. erp->cts_protection ? 2 : 0);
  586. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  587. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
  588. erp->basic_rates);
  589. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  590. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  591. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, erp->slot_time);
  592. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  593. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  594. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
  595. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  596. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  597. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
  598. erp->beacon_int * 16);
  599. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  600. }
  601. EXPORT_SYMBOL_GPL(rt2800_config_erp);
  602. void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
  603. {
  604. u8 r1;
  605. u8 r3;
  606. rt2800_bbp_read(rt2x00dev, 1, &r1);
  607. rt2800_bbp_read(rt2x00dev, 3, &r3);
  608. /*
  609. * Configure the TX antenna.
  610. */
  611. switch ((int)ant->tx) {
  612. case 1:
  613. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  614. if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
  615. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  616. break;
  617. case 2:
  618. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  619. break;
  620. case 3:
  621. /* Do nothing */
  622. break;
  623. }
  624. /*
  625. * Configure the RX antenna.
  626. */
  627. switch ((int)ant->rx) {
  628. case 1:
  629. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  630. break;
  631. case 2:
  632. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
  633. break;
  634. case 3:
  635. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
  636. break;
  637. }
  638. rt2800_bbp_write(rt2x00dev, 3, r3);
  639. rt2800_bbp_write(rt2x00dev, 1, r1);
  640. }
  641. EXPORT_SYMBOL_GPL(rt2800_config_ant);
  642. static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
  643. struct rt2x00lib_conf *libconf)
  644. {
  645. u16 eeprom;
  646. short lna_gain;
  647. if (libconf->rf.channel <= 14) {
  648. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  649. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
  650. } else if (libconf->rf.channel <= 64) {
  651. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  652. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
  653. } else if (libconf->rf.channel <= 128) {
  654. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  655. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
  656. } else {
  657. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  658. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
  659. }
  660. rt2x00dev->lna_gain = lna_gain;
  661. }
  662. static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
  663. struct ieee80211_conf *conf,
  664. struct rf_channel *rf,
  665. struct channel_info *info)
  666. {
  667. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  668. if (rt2x00dev->default_ant.tx == 1)
  669. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
  670. if (rt2x00dev->default_ant.rx == 1) {
  671. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
  672. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  673. } else if (rt2x00dev->default_ant.rx == 2)
  674. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  675. if (rf->channel > 14) {
  676. /*
  677. * When TX power is below 0, we should increase it by 7 to
  678. * make it a positive value (Minumum value is -7).
  679. * However this means that values between 0 and 7 have
  680. * double meaning, and we should set a 7DBm boost flag.
  681. */
  682. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
  683. (info->tx_power1 >= 0));
  684. if (info->tx_power1 < 0)
  685. info->tx_power1 += 7;
  686. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A,
  687. TXPOWER_A_TO_DEV(info->tx_power1));
  688. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
  689. (info->tx_power2 >= 0));
  690. if (info->tx_power2 < 0)
  691. info->tx_power2 += 7;
  692. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A,
  693. TXPOWER_A_TO_DEV(info->tx_power2));
  694. } else {
  695. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G,
  696. TXPOWER_G_TO_DEV(info->tx_power1));
  697. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G,
  698. TXPOWER_G_TO_DEV(info->tx_power2));
  699. }
  700. rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
  701. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  702. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  703. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  704. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  705. udelay(200);
  706. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  707. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  708. rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  709. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  710. udelay(200);
  711. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  712. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  713. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  714. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  715. }
  716. static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
  717. struct ieee80211_conf *conf,
  718. struct rf_channel *rf,
  719. struct channel_info *info)
  720. {
  721. u8 rfcsr;
  722. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  723. rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
  724. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  725. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  726. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  727. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  728. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  729. TXPOWER_G_TO_DEV(info->tx_power1));
  730. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  731. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  732. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  733. TXPOWER_G_TO_DEV(info->tx_power2));
  734. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  735. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  736. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  737. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  738. rt2800_rfcsr_write(rt2x00dev, 24,
  739. rt2x00dev->calibration[conf_is_ht40(conf)]);
  740. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  741. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  742. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  743. }
  744. static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
  745. struct ieee80211_conf *conf,
  746. struct rf_channel *rf,
  747. struct channel_info *info)
  748. {
  749. u32 reg;
  750. unsigned int tx_pin;
  751. u8 bbp;
  752. if (rt2x00_rf(rt2x00dev, RF2020) ||
  753. rt2x00_rf(rt2x00dev, RF3020) ||
  754. rt2x00_rf(rt2x00dev, RF3021) ||
  755. rt2x00_rf(rt2x00dev, RF3022))
  756. rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
  757. else
  758. rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
  759. /*
  760. * Change BBP settings
  761. */
  762. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  763. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  764. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  765. rt2800_bbp_write(rt2x00dev, 86, 0);
  766. if (rf->channel <= 14) {
  767. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
  768. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  769. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  770. } else {
  771. rt2800_bbp_write(rt2x00dev, 82, 0x84);
  772. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  773. }
  774. } else {
  775. rt2800_bbp_write(rt2x00dev, 82, 0xf2);
  776. if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
  777. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  778. else
  779. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  780. }
  781. rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
  782. rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
  783. rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
  784. rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
  785. rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
  786. tx_pin = 0;
  787. /* Turn on unused PA or LNA when not using 1T or 1R */
  788. if (rt2x00dev->default_ant.tx != 1) {
  789. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
  790. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
  791. }
  792. /* Turn on unused PA or LNA when not using 1T or 1R */
  793. if (rt2x00dev->default_ant.rx != 1) {
  794. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
  795. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
  796. }
  797. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
  798. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
  799. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
  800. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
  801. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, rf->channel <= 14);
  802. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
  803. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  804. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  805. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
  806. rt2800_bbp_write(rt2x00dev, 4, bbp);
  807. rt2800_bbp_read(rt2x00dev, 3, &bbp);
  808. rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
  809. rt2800_bbp_write(rt2x00dev, 3, bbp);
  810. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  811. if (conf_is_ht40(conf)) {
  812. rt2800_bbp_write(rt2x00dev, 69, 0x1a);
  813. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  814. rt2800_bbp_write(rt2x00dev, 73, 0x16);
  815. } else {
  816. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  817. rt2800_bbp_write(rt2x00dev, 70, 0x08);
  818. rt2800_bbp_write(rt2x00dev, 73, 0x11);
  819. }
  820. }
  821. msleep(1);
  822. }
  823. static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
  824. const int txpower)
  825. {
  826. u32 reg;
  827. u32 value = TXPOWER_G_TO_DEV(txpower);
  828. u8 r1;
  829. rt2800_bbp_read(rt2x00dev, 1, &r1);
  830. rt2x00_set_field8(&reg, BBP1_TX_POWER, 0);
  831. rt2800_bbp_write(rt2x00dev, 1, r1);
  832. rt2800_register_read(rt2x00dev, TX_PWR_CFG_0, &reg);
  833. rt2x00_set_field32(&reg, TX_PWR_CFG_0_1MBS, value);
  834. rt2x00_set_field32(&reg, TX_PWR_CFG_0_2MBS, value);
  835. rt2x00_set_field32(&reg, TX_PWR_CFG_0_55MBS, value);
  836. rt2x00_set_field32(&reg, TX_PWR_CFG_0_11MBS, value);
  837. rt2x00_set_field32(&reg, TX_PWR_CFG_0_6MBS, value);
  838. rt2x00_set_field32(&reg, TX_PWR_CFG_0_9MBS, value);
  839. rt2x00_set_field32(&reg, TX_PWR_CFG_0_12MBS, value);
  840. rt2x00_set_field32(&reg, TX_PWR_CFG_0_18MBS, value);
  841. rt2800_register_write(rt2x00dev, TX_PWR_CFG_0, reg);
  842. rt2800_register_read(rt2x00dev, TX_PWR_CFG_1, &reg);
  843. rt2x00_set_field32(&reg, TX_PWR_CFG_1_24MBS, value);
  844. rt2x00_set_field32(&reg, TX_PWR_CFG_1_36MBS, value);
  845. rt2x00_set_field32(&reg, TX_PWR_CFG_1_48MBS, value);
  846. rt2x00_set_field32(&reg, TX_PWR_CFG_1_54MBS, value);
  847. rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS0, value);
  848. rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS1, value);
  849. rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS2, value);
  850. rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS3, value);
  851. rt2800_register_write(rt2x00dev, TX_PWR_CFG_1, reg);
  852. rt2800_register_read(rt2x00dev, TX_PWR_CFG_2, &reg);
  853. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS4, value);
  854. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS5, value);
  855. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS6, value);
  856. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS7, value);
  857. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS8, value);
  858. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS9, value);
  859. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS10, value);
  860. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS11, value);
  861. rt2800_register_write(rt2x00dev, TX_PWR_CFG_2, reg);
  862. rt2800_register_read(rt2x00dev, TX_PWR_CFG_3, &reg);
  863. rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS12, value);
  864. rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS13, value);
  865. rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS14, value);
  866. rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS15, value);
  867. rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN1, value);
  868. rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN2, value);
  869. rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN3, value);
  870. rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN4, value);
  871. rt2800_register_write(rt2x00dev, TX_PWR_CFG_3, reg);
  872. rt2800_register_read(rt2x00dev, TX_PWR_CFG_4, &reg);
  873. rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN5, value);
  874. rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN6, value);
  875. rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN7, value);
  876. rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN8, value);
  877. rt2800_register_write(rt2x00dev, TX_PWR_CFG_4, reg);
  878. }
  879. static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  880. struct rt2x00lib_conf *libconf)
  881. {
  882. u32 reg;
  883. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  884. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
  885. libconf->conf->short_frame_max_tx_count);
  886. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
  887. libconf->conf->long_frame_max_tx_count);
  888. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  889. }
  890. static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
  891. struct rt2x00lib_conf *libconf)
  892. {
  893. enum dev_state state =
  894. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  895. STATE_SLEEP : STATE_AWAKE;
  896. u32 reg;
  897. if (state == STATE_SLEEP) {
  898. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
  899. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  900. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
  901. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
  902. libconf->conf->listen_interval - 1);
  903. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
  904. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  905. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  906. } else {
  907. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  908. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
  909. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
  910. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
  911. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  912. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  913. }
  914. }
  915. void rt2800_config(struct rt2x00_dev *rt2x00dev,
  916. struct rt2x00lib_conf *libconf,
  917. const unsigned int flags)
  918. {
  919. /* Always recalculate LNA gain before changing configuration */
  920. rt2800_config_lna_gain(rt2x00dev, libconf);
  921. if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
  922. rt2800_config_channel(rt2x00dev, libconf->conf,
  923. &libconf->rf, &libconf->channel);
  924. if (flags & IEEE80211_CONF_CHANGE_POWER)
  925. rt2800_config_txpower(rt2x00dev, libconf->conf->power_level);
  926. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  927. rt2800_config_retry_limit(rt2x00dev, libconf);
  928. if (flags & IEEE80211_CONF_CHANGE_PS)
  929. rt2800_config_ps(rt2x00dev, libconf);
  930. }
  931. EXPORT_SYMBOL_GPL(rt2800_config);
  932. /*
  933. * Link tuning
  934. */
  935. void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  936. {
  937. u32 reg;
  938. /*
  939. * Update FCS error count from register.
  940. */
  941. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  942. qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
  943. }
  944. EXPORT_SYMBOL_GPL(rt2800_link_stats);
  945. static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
  946. {
  947. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  948. if (rt2x00_rt(rt2x00dev, RT3070) ||
  949. rt2x00_rt(rt2x00dev, RT3071) ||
  950. rt2x00_rt(rt2x00dev, RT3090) ||
  951. rt2x00_rt(rt2x00dev, RT3390))
  952. return 0x1c + (2 * rt2x00dev->lna_gain);
  953. else
  954. return 0x2e + rt2x00dev->lna_gain;
  955. }
  956. if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  957. return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
  958. else
  959. return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
  960. }
  961. static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
  962. struct link_qual *qual, u8 vgc_level)
  963. {
  964. if (qual->vgc_level != vgc_level) {
  965. rt2800_bbp_write(rt2x00dev, 66, vgc_level);
  966. qual->vgc_level = vgc_level;
  967. qual->vgc_level_reg = vgc_level;
  968. }
  969. }
  970. void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  971. {
  972. rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
  973. }
  974. EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
  975. void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
  976. const u32 count)
  977. {
  978. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
  979. return;
  980. /*
  981. * When RSSI is better then -80 increase VGC level with 0x10
  982. */
  983. rt2800_set_vgc(rt2x00dev, qual,
  984. rt2800_get_default_vgc(rt2x00dev) +
  985. ((qual->rssi > -80) * 0x10));
  986. }
  987. EXPORT_SYMBOL_GPL(rt2800_link_tuner);
  988. /*
  989. * Initialization functions.
  990. */
  991. int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
  992. {
  993. u32 reg;
  994. u16 eeprom;
  995. unsigned int i;
  996. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  997. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  998. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  999. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  1000. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  1001. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  1002. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  1003. if (rt2x00_is_usb(rt2x00dev)) {
  1004. /*
  1005. * Wait until BBP and RF are ready.
  1006. */
  1007. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1008. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  1009. if (reg && reg != ~0)
  1010. break;
  1011. msleep(1);
  1012. }
  1013. if (i == REGISTER_BUSY_COUNT) {
  1014. ERROR(rt2x00dev, "Unstable hardware.\n");
  1015. return -EBUSY;
  1016. }
  1017. rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
  1018. rt2800_register_write(rt2x00dev, PBF_SYS_CTRL,
  1019. reg & ~0x00002000);
  1020. } else if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev)) {
  1021. /*
  1022. * Reset DMA indexes
  1023. */
  1024. rt2800_register_read(rt2x00dev, WPDMA_RST_IDX, &reg);
  1025. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX0, 1);
  1026. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX1, 1);
  1027. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX2, 1);
  1028. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX3, 1);
  1029. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX4, 1);
  1030. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX5, 1);
  1031. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DRX_IDX0, 1);
  1032. rt2800_register_write(rt2x00dev, WPDMA_RST_IDX, reg);
  1033. rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e1f);
  1034. rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e00);
  1035. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  1036. }
  1037. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  1038. rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_CSR, 1);
  1039. rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_BBP, 1);
  1040. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  1041. if (rt2x00_is_usb(rt2x00dev)) {
  1042. rt2800_register_write(rt2x00dev, USB_DMA_CFG, 0x00000000);
  1043. #if defined(CONFIG_RT2X00_LIB_USB) || defined(CONFIG_RT2X00_LIB_USB_MODULE)
  1044. rt2x00usb_vendor_request_sw(rt2x00dev, USB_DEVICE_MODE, 0,
  1045. USB_MODE_RESET, REGISTER_TIMEOUT);
  1046. #endif
  1047. }
  1048. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  1049. rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
  1050. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
  1051. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
  1052. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
  1053. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
  1054. rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
  1055. rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
  1056. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
  1057. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
  1058. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
  1059. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
  1060. rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
  1061. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
  1062. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  1063. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  1064. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1065. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 0);
  1066. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
  1067. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
  1068. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
  1069. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  1070. rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
  1071. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1072. rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
  1073. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  1074. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
  1075. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
  1076. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  1077. if (rt2x00_rt(rt2x00dev, RT3071) ||
  1078. rt2x00_rt(rt2x00dev, RT3090) ||
  1079. rt2x00_rt(rt2x00dev, RT3390)) {
  1080. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1081. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1082. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  1083. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  1084. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  1085. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1086. if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
  1087. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  1088. 0x0000002c);
  1089. else
  1090. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  1091. 0x0000000f);
  1092. } else {
  1093. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  1094. }
  1095. rt2800_register_write(rt2x00dev, TX_SW_CFG2, reg);
  1096. } else if (rt2x00_rt(rt2x00dev, RT3070)) {
  1097. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1098. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  1099. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1100. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
  1101. } else {
  1102. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  1103. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  1104. }
  1105. } else {
  1106. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
  1107. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  1108. }
  1109. rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
  1110. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
  1111. rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
  1112. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
  1113. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
  1114. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
  1115. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
  1116. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
  1117. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
  1118. rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
  1119. rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
  1120. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
  1121. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
  1122. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
  1123. rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
  1124. rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
  1125. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
  1126. if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
  1127. rt2x00_rt(rt2x00dev, RT2883) ||
  1128. rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
  1129. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
  1130. else
  1131. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
  1132. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
  1133. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
  1134. rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
  1135. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  1136. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
  1137. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
  1138. rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
  1139. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
  1140. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
  1141. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
  1142. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
  1143. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  1144. rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
  1145. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  1146. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
  1147. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
  1148. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
  1149. rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
  1150. rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
  1151. rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
  1152. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  1153. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  1154. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
  1155. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
  1156. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
  1157. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
  1158. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
  1159. rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
  1160. rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
  1161. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1162. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  1163. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
  1164. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
  1165. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV, 1);
  1166. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1167. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1168. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1169. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1170. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1171. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1172. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
  1173. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  1174. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1175. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
  1176. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
  1177. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV, 1);
  1178. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1179. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1180. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1181. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1182. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1183. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1184. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
  1185. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1186. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  1187. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
  1188. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
  1189. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV, 1);
  1190. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1191. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1192. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1193. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1194. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1195. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1196. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
  1197. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1198. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  1199. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
  1200. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL,
  1201. !rt2x00_is_usb(rt2x00dev));
  1202. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV, 1);
  1203. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1204. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1205. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1206. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  1207. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1208. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  1209. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
  1210. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1211. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  1212. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
  1213. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
  1214. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV, 1);
  1215. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1216. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1217. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1218. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1219. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1220. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1221. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
  1222. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1223. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  1224. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
  1225. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
  1226. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV, 1);
  1227. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1228. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1229. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1230. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  1231. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1232. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  1233. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
  1234. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1235. if (rt2x00_is_usb(rt2x00dev)) {
  1236. rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
  1237. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  1238. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  1239. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  1240. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  1241. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  1242. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
  1243. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
  1244. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
  1245. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
  1246. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
  1247. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  1248. }
  1249. rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, 0x0000583f);
  1250. rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
  1251. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  1252. rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
  1253. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
  1254. IEEE80211_MAX_RTS_THRESHOLD);
  1255. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
  1256. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  1257. rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
  1258. /*
  1259. * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
  1260. * time should be set to 16. However, the original Ralink driver uses
  1261. * 16 for both and indeed using a value of 10 for CCK SIFS results in
  1262. * connection problems with 11g + CTS protection. Hence, use the same
  1263. * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
  1264. */
  1265. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  1266. rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
  1267. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
  1268. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
  1269. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
  1270. rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
  1271. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  1272. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  1273. /*
  1274. * ASIC will keep garbage value after boot, clear encryption keys.
  1275. */
  1276. for (i = 0; i < 4; i++)
  1277. rt2800_register_write(rt2x00dev,
  1278. SHARED_KEY_MODE_ENTRY(i), 0);
  1279. for (i = 0; i < 256; i++) {
  1280. u32 wcid[2] = { 0xffffffff, 0x00ffffff };
  1281. rt2800_register_multiwrite(rt2x00dev, MAC_WCID_ENTRY(i),
  1282. wcid, sizeof(wcid));
  1283. rt2800_register_write(rt2x00dev, MAC_WCID_ATTR_ENTRY(i), 1);
  1284. rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
  1285. }
  1286. /*
  1287. * Clear all beacons
  1288. * For the Beacon base registers we only need to clear
  1289. * the first byte since that byte contains the VALID and OWNER
  1290. * bits which (when set to 0) will invalidate the entire beacon.
  1291. */
  1292. rt2800_register_write(rt2x00dev, HW_BEACON_BASE0, 0);
  1293. rt2800_register_write(rt2x00dev, HW_BEACON_BASE1, 0);
  1294. rt2800_register_write(rt2x00dev, HW_BEACON_BASE2, 0);
  1295. rt2800_register_write(rt2x00dev, HW_BEACON_BASE3, 0);
  1296. rt2800_register_write(rt2x00dev, HW_BEACON_BASE4, 0);
  1297. rt2800_register_write(rt2x00dev, HW_BEACON_BASE5, 0);
  1298. rt2800_register_write(rt2x00dev, HW_BEACON_BASE6, 0);
  1299. rt2800_register_write(rt2x00dev, HW_BEACON_BASE7, 0);
  1300. if (rt2x00_is_usb(rt2x00dev)) {
  1301. rt2800_register_read(rt2x00dev, USB_CYC_CFG, &reg);
  1302. rt2x00_set_field32(&reg, USB_CYC_CFG_CLOCK_CYCLE, 30);
  1303. rt2800_register_write(rt2x00dev, USB_CYC_CFG, reg);
  1304. }
  1305. rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
  1306. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
  1307. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
  1308. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
  1309. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
  1310. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
  1311. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
  1312. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
  1313. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
  1314. rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
  1315. rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
  1316. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
  1317. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
  1318. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
  1319. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
  1320. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
  1321. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
  1322. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
  1323. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
  1324. rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
  1325. rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
  1326. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
  1327. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
  1328. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
  1329. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
  1330. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
  1331. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
  1332. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
  1333. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
  1334. rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
  1335. rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
  1336. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
  1337. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
  1338. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
  1339. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
  1340. rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
  1341. /*
  1342. * We must clear the error counters.
  1343. * These registers are cleared on read,
  1344. * so we may pass a useless variable to store the value.
  1345. */
  1346. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  1347. rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
  1348. rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
  1349. rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
  1350. rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
  1351. rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
  1352. return 0;
  1353. }
  1354. EXPORT_SYMBOL_GPL(rt2800_init_registers);
  1355. static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
  1356. {
  1357. unsigned int i;
  1358. u32 reg;
  1359. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1360. rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
  1361. if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
  1362. return 0;
  1363. udelay(REGISTER_BUSY_DELAY);
  1364. }
  1365. ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
  1366. return -EACCES;
  1367. }
  1368. static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  1369. {
  1370. unsigned int i;
  1371. u8 value;
  1372. /*
  1373. * BBP was enabled after firmware was loaded,
  1374. * but we need to reactivate it now.
  1375. */
  1376. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  1377. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  1378. msleep(1);
  1379. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1380. rt2800_bbp_read(rt2x00dev, 0, &value);
  1381. if ((value != 0xff) && (value != 0x00))
  1382. return 0;
  1383. udelay(REGISTER_BUSY_DELAY);
  1384. }
  1385. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  1386. return -EACCES;
  1387. }
  1388. int rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
  1389. {
  1390. unsigned int i;
  1391. u16 eeprom;
  1392. u8 reg_id;
  1393. u8 value;
  1394. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
  1395. rt2800_wait_bbp_ready(rt2x00dev)))
  1396. return -EACCES;
  1397. if (rt2800_is_305x_soc(rt2x00dev))
  1398. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  1399. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  1400. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  1401. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  1402. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  1403. rt2800_bbp_write(rt2x00dev, 73, 0x12);
  1404. } else {
  1405. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  1406. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  1407. }
  1408. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  1409. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1410. rt2x00_rt(rt2x00dev, RT3071) ||
  1411. rt2x00_rt(rt2x00dev, RT3090) ||
  1412. rt2x00_rt(rt2x00dev, RT3390)) {
  1413. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  1414. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  1415. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  1416. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  1417. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  1418. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  1419. } else {
  1420. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  1421. }
  1422. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  1423. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  1424. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D) ||
  1425. rt2x00_rt_rev(rt2x00dev, RT2870, REV_RT2870D))
  1426. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  1427. else
  1428. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  1429. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  1430. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  1431. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  1432. if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
  1433. rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
  1434. rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E) ||
  1435. rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E) ||
  1436. rt2800_is_305x_soc(rt2x00dev))
  1437. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  1438. else
  1439. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  1440. if (rt2800_is_305x_soc(rt2x00dev))
  1441. rt2800_bbp_write(rt2x00dev, 105, 0x01);
  1442. else
  1443. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  1444. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  1445. if (rt2x00_rt(rt2x00dev, RT3071) ||
  1446. rt2x00_rt(rt2x00dev, RT3090) ||
  1447. rt2x00_rt(rt2x00dev, RT3390)) {
  1448. rt2800_bbp_read(rt2x00dev, 138, &value);
  1449. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1450. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
  1451. value |= 0x20;
  1452. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
  1453. value &= ~0x02;
  1454. rt2800_bbp_write(rt2x00dev, 138, value);
  1455. }
  1456. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  1457. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  1458. if (eeprom != 0xffff && eeprom != 0x0000) {
  1459. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  1460. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  1461. rt2800_bbp_write(rt2x00dev, reg_id, value);
  1462. }
  1463. }
  1464. return 0;
  1465. }
  1466. EXPORT_SYMBOL_GPL(rt2800_init_bbp);
  1467. static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev,
  1468. bool bw40, u8 rfcsr24, u8 filter_target)
  1469. {
  1470. unsigned int i;
  1471. u8 bbp;
  1472. u8 rfcsr;
  1473. u8 passband;
  1474. u8 stopband;
  1475. u8 overtuned = 0;
  1476. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1477. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  1478. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
  1479. rt2800_bbp_write(rt2x00dev, 4, bbp);
  1480. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  1481. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
  1482. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  1483. /*
  1484. * Set power & frequency of passband test tone
  1485. */
  1486. rt2800_bbp_write(rt2x00dev, 24, 0);
  1487. for (i = 0; i < 100; i++) {
  1488. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  1489. msleep(1);
  1490. rt2800_bbp_read(rt2x00dev, 55, &passband);
  1491. if (passband)
  1492. break;
  1493. }
  1494. /*
  1495. * Set power & frequency of stopband test tone
  1496. */
  1497. rt2800_bbp_write(rt2x00dev, 24, 0x06);
  1498. for (i = 0; i < 100; i++) {
  1499. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  1500. msleep(1);
  1501. rt2800_bbp_read(rt2x00dev, 55, &stopband);
  1502. if ((passband - stopband) <= filter_target) {
  1503. rfcsr24++;
  1504. overtuned += ((passband - stopband) == filter_target);
  1505. } else
  1506. break;
  1507. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1508. }
  1509. rfcsr24 -= !!overtuned;
  1510. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1511. return rfcsr24;
  1512. }
  1513. int rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
  1514. {
  1515. u8 rfcsr;
  1516. u8 bbp;
  1517. u32 reg;
  1518. u16 eeprom;
  1519. if (!rt2x00_rt(rt2x00dev, RT3070) &&
  1520. !rt2x00_rt(rt2x00dev, RT3071) &&
  1521. !rt2x00_rt(rt2x00dev, RT3090) &&
  1522. !rt2x00_rt(rt2x00dev, RT3390) &&
  1523. !rt2800_is_305x_soc(rt2x00dev))
  1524. return 0;
  1525. /*
  1526. * Init RF calibration.
  1527. */
  1528. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1529. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1530. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1531. msleep(1);
  1532. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1533. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1534. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1535. rt2x00_rt(rt2x00dev, RT3071) ||
  1536. rt2x00_rt(rt2x00dev, RT3090)) {
  1537. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  1538. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  1539. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  1540. rt2800_rfcsr_write(rt2x00dev, 7, 0x70);
  1541. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  1542. rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
  1543. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  1544. rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
  1545. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  1546. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  1547. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  1548. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  1549. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  1550. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  1551. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  1552. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  1553. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  1554. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1555. rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
  1556. } else if (rt2x00_rt(rt2x00dev, RT3390)) {
  1557. rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
  1558. rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
  1559. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  1560. rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
  1561. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  1562. rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
  1563. rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
  1564. rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
  1565. rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
  1566. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  1567. rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
  1568. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  1569. rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
  1570. rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
  1571. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  1572. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  1573. rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
  1574. rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
  1575. rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
  1576. rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
  1577. rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
  1578. rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
  1579. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  1580. rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
  1581. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  1582. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  1583. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  1584. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  1585. rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
  1586. rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
  1587. rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
  1588. rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
  1589. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  1590. rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
  1591. rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
  1592. rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
  1593. rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
  1594. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  1595. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  1596. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  1597. rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
  1598. rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
  1599. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  1600. rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
  1601. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  1602. rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
  1603. rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
  1604. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  1605. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  1606. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  1607. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  1608. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  1609. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  1610. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  1611. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  1612. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  1613. rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
  1614. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  1615. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1616. rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
  1617. rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
  1618. rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
  1619. rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
  1620. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  1621. rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
  1622. return 0;
  1623. }
  1624. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  1625. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  1626. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  1627. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  1628. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  1629. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  1630. rt2x00_rt(rt2x00dev, RT3090)) {
  1631. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1632. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  1633. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1634. rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
  1635. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  1636. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  1637. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  1638. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
  1639. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1640. if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
  1641. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  1642. else
  1643. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  1644. }
  1645. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  1646. } else if (rt2x00_rt(rt2x00dev, RT3390)) {
  1647. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  1648. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  1649. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  1650. }
  1651. /*
  1652. * Set RX Filter calibration for 20MHz and 40MHz
  1653. */
  1654. if (rt2x00_rt(rt2x00dev, RT3070)) {
  1655. rt2x00dev->calibration[0] =
  1656. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
  1657. rt2x00dev->calibration[1] =
  1658. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
  1659. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  1660. rt2x00_rt(rt2x00dev, RT3090) ||
  1661. rt2x00_rt(rt2x00dev, RT3390)) {
  1662. rt2x00dev->calibration[0] =
  1663. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x13);
  1664. rt2x00dev->calibration[1] =
  1665. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x15);
  1666. }
  1667. /*
  1668. * Set back to initial state
  1669. */
  1670. rt2800_bbp_write(rt2x00dev, 24, 0);
  1671. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  1672. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
  1673. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  1674. /*
  1675. * set BBP back to BW20
  1676. */
  1677. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  1678. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
  1679. rt2800_bbp_write(rt2x00dev, 4, bbp);
  1680. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  1681. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  1682. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  1683. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
  1684. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  1685. rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
  1686. rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
  1687. rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
  1688. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  1689. rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
  1690. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  1691. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  1692. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  1693. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1694. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
  1695. rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
  1696. }
  1697. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &eeprom);
  1698. if (rt2x00_get_field16(eeprom, EEPROM_TXMIXER_GAIN_BG_VAL) >= 1)
  1699. rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
  1700. rt2x00_get_field16(eeprom,
  1701. EEPROM_TXMIXER_GAIN_BG_VAL));
  1702. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  1703. if (rt2x00_rt(rt2x00dev, RT3090)) {
  1704. rt2800_bbp_read(rt2x00dev, 138, &bbp);
  1705. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1706. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
  1707. rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
  1708. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
  1709. rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
  1710. rt2800_bbp_write(rt2x00dev, 138, bbp);
  1711. }
  1712. if (rt2x00_rt(rt2x00dev, RT3071) ||
  1713. rt2x00_rt(rt2x00dev, RT3090) ||
  1714. rt2x00_rt(rt2x00dev, RT3390)) {
  1715. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1716. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  1717. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1718. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1719. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  1720. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  1721. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1722. rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
  1723. rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
  1724. rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
  1725. rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
  1726. rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
  1727. rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
  1728. rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
  1729. rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
  1730. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  1731. }
  1732. if (rt2x00_rt(rt2x00dev, RT3070) || rt2x00_rt(rt2x00dev, RT3071)) {
  1733. rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
  1734. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  1735. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E))
  1736. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
  1737. else
  1738. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
  1739. rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
  1740. rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
  1741. rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
  1742. rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
  1743. }
  1744. return 0;
  1745. }
  1746. EXPORT_SYMBOL_GPL(rt2800_init_rfcsr);
  1747. int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
  1748. {
  1749. u32 reg;
  1750. rt2800_register_read(rt2x00dev, EFUSE_CTRL, &reg);
  1751. return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
  1752. }
  1753. EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
  1754. static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
  1755. {
  1756. u32 reg;
  1757. mutex_lock(&rt2x00dev->csr_mutex);
  1758. rt2800_register_read_lock(rt2x00dev, EFUSE_CTRL, &reg);
  1759. rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
  1760. rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
  1761. rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
  1762. rt2800_register_write_lock(rt2x00dev, EFUSE_CTRL, reg);
  1763. /* Wait until the EEPROM has been loaded */
  1764. rt2800_regbusy_read(rt2x00dev, EFUSE_CTRL, EFUSE_CTRL_KICK, &reg);
  1765. /* Apparently the data is read from end to start */
  1766. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA3,
  1767. (u32 *)&rt2x00dev->eeprom[i]);
  1768. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA2,
  1769. (u32 *)&rt2x00dev->eeprom[i + 2]);
  1770. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA1,
  1771. (u32 *)&rt2x00dev->eeprom[i + 4]);
  1772. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA0,
  1773. (u32 *)&rt2x00dev->eeprom[i + 6]);
  1774. mutex_unlock(&rt2x00dev->csr_mutex);
  1775. }
  1776. void rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  1777. {
  1778. unsigned int i;
  1779. for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
  1780. rt2800_efuse_read(rt2x00dev, i);
  1781. }
  1782. EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
  1783. int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  1784. {
  1785. u16 word;
  1786. u8 *mac;
  1787. u8 default_lna_gain;
  1788. /*
  1789. * Start validation of the data that has been read.
  1790. */
  1791. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  1792. if (!is_valid_ether_addr(mac)) {
  1793. random_ether_addr(mac);
  1794. EEPROM(rt2x00dev, "MAC: %pM\n", mac);
  1795. }
  1796. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  1797. if (word == 0xffff) {
  1798. rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
  1799. rt2x00_set_field16(&word, EEPROM_ANTENNA_TXPATH, 1);
  1800. rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2820);
  1801. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  1802. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  1803. } else if (rt2x00_rt(rt2x00dev, RT2860) ||
  1804. rt2x00_rt(rt2x00dev, RT2870) ||
  1805. rt2x00_rt(rt2x00dev, RT2872)) {
  1806. /*
  1807. * There is a max of 2 RX streams for RT28x0 series
  1808. */
  1809. if (rt2x00_get_field16(word, EEPROM_ANTENNA_RXPATH) > 2)
  1810. rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
  1811. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  1812. }
  1813. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
  1814. if (word == 0xffff) {
  1815. rt2x00_set_field16(&word, EEPROM_NIC_HW_RADIO, 0);
  1816. rt2x00_set_field16(&word, EEPROM_NIC_DYNAMIC_TX_AGC, 0);
  1817. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
  1818. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
  1819. rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
  1820. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_BG, 0);
  1821. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_A, 0);
  1822. rt2x00_set_field16(&word, EEPROM_NIC_WPS_PBC, 0);
  1823. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_BG, 0);
  1824. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_A, 0);
  1825. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
  1826. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  1827. }
  1828. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  1829. if ((word & 0x00ff) == 0x00ff) {
  1830. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  1831. rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
  1832. LED_MODE_TXRX_ACTIVITY);
  1833. rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
  1834. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  1835. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED1, 0x5555);
  1836. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED2, 0x2221);
  1837. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED3, 0xa9f8);
  1838. EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
  1839. }
  1840. /*
  1841. * During the LNA validation we are going to use
  1842. * lna0 as correct value. Note that EEPROM_LNA
  1843. * is never validated.
  1844. */
  1845. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
  1846. default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
  1847. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
  1848. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
  1849. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
  1850. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
  1851. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
  1852. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
  1853. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
  1854. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
  1855. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
  1856. if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
  1857. rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
  1858. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
  1859. default_lna_gain);
  1860. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
  1861. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
  1862. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
  1863. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
  1864. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
  1865. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
  1866. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
  1867. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
  1868. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
  1869. rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
  1870. if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
  1871. rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
  1872. rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
  1873. default_lna_gain);
  1874. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
  1875. return 0;
  1876. }
  1877. EXPORT_SYMBOL_GPL(rt2800_validate_eeprom);
  1878. int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
  1879. {
  1880. u32 reg;
  1881. u16 value;
  1882. u16 eeprom;
  1883. /*
  1884. * Read EEPROM word for configuration.
  1885. */
  1886. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1887. /*
  1888. * Identify RF chipset.
  1889. */
  1890. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  1891. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  1892. rt2x00_set_chip(rt2x00dev, rt2x00_get_field32(reg, MAC_CSR0_CHIPSET),
  1893. value, rt2x00_get_field32(reg, MAC_CSR0_REVISION));
  1894. if (!rt2x00_rt(rt2x00dev, RT2860) &&
  1895. !rt2x00_rt(rt2x00dev, RT2870) &&
  1896. !rt2x00_rt(rt2x00dev, RT2872) &&
  1897. !rt2x00_rt(rt2x00dev, RT2883) &&
  1898. !rt2x00_rt(rt2x00dev, RT3070) &&
  1899. !rt2x00_rt(rt2x00dev, RT3071) &&
  1900. !rt2x00_rt(rt2x00dev, RT3090) &&
  1901. !rt2x00_rt(rt2x00dev, RT3390) &&
  1902. !rt2x00_rt(rt2x00dev, RT3572)) {
  1903. ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
  1904. return -ENODEV;
  1905. }
  1906. if (!rt2x00_rf(rt2x00dev, RF2820) &&
  1907. !rt2x00_rf(rt2x00dev, RF2850) &&
  1908. !rt2x00_rf(rt2x00dev, RF2720) &&
  1909. !rt2x00_rf(rt2x00dev, RF2750) &&
  1910. !rt2x00_rf(rt2x00dev, RF3020) &&
  1911. !rt2x00_rf(rt2x00dev, RF2020) &&
  1912. !rt2x00_rf(rt2x00dev, RF3021) &&
  1913. !rt2x00_rf(rt2x00dev, RF3022) &&
  1914. !rt2x00_rf(rt2x00dev, RF3052)) {
  1915. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  1916. return -ENODEV;
  1917. }
  1918. /*
  1919. * Identify default antenna configuration.
  1920. */
  1921. rt2x00dev->default_ant.tx =
  1922. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH);
  1923. rt2x00dev->default_ant.rx =
  1924. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH);
  1925. /*
  1926. * Read frequency offset and RF programming sequence.
  1927. */
  1928. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  1929. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  1930. /*
  1931. * Read external LNA informations.
  1932. */
  1933. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1934. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
  1935. __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
  1936. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
  1937. __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
  1938. /*
  1939. * Detect if this device has an hardware controlled radio.
  1940. */
  1941. if (rt2x00_get_field16(eeprom, EEPROM_NIC_HW_RADIO))
  1942. __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
  1943. /*
  1944. * Store led settings, for correct led behaviour.
  1945. */
  1946. #ifdef CONFIG_RT2X00_LIB_LEDS
  1947. rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  1948. rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
  1949. rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
  1950. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &rt2x00dev->led_mcu_reg);
  1951. #endif /* CONFIG_RT2X00_LIB_LEDS */
  1952. return 0;
  1953. }
  1954. EXPORT_SYMBOL_GPL(rt2800_init_eeprom);
  1955. /*
  1956. * RF value list for rt28xx
  1957. * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
  1958. */
  1959. static const struct rf_channel rf_vals[] = {
  1960. { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
  1961. { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
  1962. { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
  1963. { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
  1964. { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
  1965. { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
  1966. { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
  1967. { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
  1968. { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
  1969. { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
  1970. { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
  1971. { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
  1972. { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
  1973. { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
  1974. /* 802.11 UNI / HyperLan 2 */
  1975. { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
  1976. { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
  1977. { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
  1978. { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
  1979. { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
  1980. { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
  1981. { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
  1982. { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
  1983. { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
  1984. { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
  1985. { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
  1986. { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
  1987. /* 802.11 HyperLan 2 */
  1988. { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
  1989. { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
  1990. { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
  1991. { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
  1992. { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
  1993. { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
  1994. { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
  1995. { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
  1996. { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
  1997. { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
  1998. { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
  1999. { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
  2000. { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
  2001. { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
  2002. { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
  2003. { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
  2004. /* 802.11 UNII */
  2005. { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
  2006. { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
  2007. { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
  2008. { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
  2009. { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
  2010. { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
  2011. { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
  2012. { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
  2013. { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
  2014. { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
  2015. { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
  2016. /* 802.11 Japan */
  2017. { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
  2018. { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
  2019. { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
  2020. { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
  2021. { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
  2022. { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
  2023. { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
  2024. };
  2025. /*
  2026. * RF value list for rt3xxx
  2027. * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052)
  2028. */
  2029. static const struct rf_channel rf_vals_3x[] = {
  2030. {1, 241, 2, 2 },
  2031. {2, 241, 2, 7 },
  2032. {3, 242, 2, 2 },
  2033. {4, 242, 2, 7 },
  2034. {5, 243, 2, 2 },
  2035. {6, 243, 2, 7 },
  2036. {7, 244, 2, 2 },
  2037. {8, 244, 2, 7 },
  2038. {9, 245, 2, 2 },
  2039. {10, 245, 2, 7 },
  2040. {11, 246, 2, 2 },
  2041. {12, 246, 2, 7 },
  2042. {13, 247, 2, 2 },
  2043. {14, 248, 2, 4 },
  2044. /* 802.11 UNI / HyperLan 2 */
  2045. {36, 0x56, 0, 4},
  2046. {38, 0x56, 0, 6},
  2047. {40, 0x56, 0, 8},
  2048. {44, 0x57, 0, 0},
  2049. {46, 0x57, 0, 2},
  2050. {48, 0x57, 0, 4},
  2051. {52, 0x57, 0, 8},
  2052. {54, 0x57, 0, 10},
  2053. {56, 0x58, 0, 0},
  2054. {60, 0x58, 0, 4},
  2055. {62, 0x58, 0, 6},
  2056. {64, 0x58, 0, 8},
  2057. /* 802.11 HyperLan 2 */
  2058. {100, 0x5b, 0, 8},
  2059. {102, 0x5b, 0, 10},
  2060. {104, 0x5c, 0, 0},
  2061. {108, 0x5c, 0, 4},
  2062. {110, 0x5c, 0, 6},
  2063. {112, 0x5c, 0, 8},
  2064. {116, 0x5d, 0, 0},
  2065. {118, 0x5d, 0, 2},
  2066. {120, 0x5d, 0, 4},
  2067. {124, 0x5d, 0, 8},
  2068. {126, 0x5d, 0, 10},
  2069. {128, 0x5e, 0, 0},
  2070. {132, 0x5e, 0, 4},
  2071. {134, 0x5e, 0, 6},
  2072. {136, 0x5e, 0, 8},
  2073. {140, 0x5f, 0, 0},
  2074. /* 802.11 UNII */
  2075. {149, 0x5f, 0, 9},
  2076. {151, 0x5f, 0, 11},
  2077. {153, 0x60, 0, 1},
  2078. {157, 0x60, 0, 5},
  2079. {159, 0x60, 0, 7},
  2080. {161, 0x60, 0, 9},
  2081. {165, 0x61, 0, 1},
  2082. {167, 0x61, 0, 3},
  2083. {169, 0x61, 0, 5},
  2084. {171, 0x61, 0, 7},
  2085. {173, 0x61, 0, 9},
  2086. };
  2087. int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  2088. {
  2089. struct hw_mode_spec *spec = &rt2x00dev->spec;
  2090. struct channel_info *info;
  2091. char *tx_power1;
  2092. char *tx_power2;
  2093. unsigned int i;
  2094. u16 eeprom;
  2095. /*
  2096. * Disable powersaving as default on PCI devices.
  2097. */
  2098. if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
  2099. rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  2100. /*
  2101. * Initialize all hw fields.
  2102. */
  2103. rt2x00dev->hw->flags =
  2104. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  2105. IEEE80211_HW_SIGNAL_DBM |
  2106. IEEE80211_HW_SUPPORTS_PS |
  2107. IEEE80211_HW_PS_NULLFUNC_STACK;
  2108. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  2109. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  2110. rt2x00_eeprom_addr(rt2x00dev,
  2111. EEPROM_MAC_ADDR_0));
  2112. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  2113. /*
  2114. * Initialize hw_mode information.
  2115. */
  2116. spec->supported_bands = SUPPORT_BAND_2GHZ;
  2117. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  2118. if (rt2x00_rf(rt2x00dev, RF2820) ||
  2119. rt2x00_rf(rt2x00dev, RF2720)) {
  2120. spec->num_channels = 14;
  2121. spec->channels = rf_vals;
  2122. } else if (rt2x00_rf(rt2x00dev, RF2850) ||
  2123. rt2x00_rf(rt2x00dev, RF2750)) {
  2124. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  2125. spec->num_channels = ARRAY_SIZE(rf_vals);
  2126. spec->channels = rf_vals;
  2127. } else if (rt2x00_rf(rt2x00dev, RF3020) ||
  2128. rt2x00_rf(rt2x00dev, RF2020) ||
  2129. rt2x00_rf(rt2x00dev, RF3021) ||
  2130. rt2x00_rf(rt2x00dev, RF3022)) {
  2131. spec->num_channels = 14;
  2132. spec->channels = rf_vals_3x;
  2133. } else if (rt2x00_rf(rt2x00dev, RF3052)) {
  2134. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  2135. spec->num_channels = ARRAY_SIZE(rf_vals_3x);
  2136. spec->channels = rf_vals_3x;
  2137. }
  2138. /*
  2139. * Initialize HT information.
  2140. */
  2141. if (!rt2x00_rf(rt2x00dev, RF2020))
  2142. spec->ht.ht_supported = true;
  2143. else
  2144. spec->ht.ht_supported = false;
  2145. /*
  2146. * Don't set IEEE80211_HT_CAP_SUP_WIDTH_20_40 for now as it causes
  2147. * reception problems with HT40 capable 11n APs
  2148. */
  2149. spec->ht.cap =
  2150. IEEE80211_HT_CAP_GRN_FLD |
  2151. IEEE80211_HT_CAP_SGI_20 |
  2152. IEEE80211_HT_CAP_SGI_40 |
  2153. IEEE80211_HT_CAP_TX_STBC |
  2154. IEEE80211_HT_CAP_RX_STBC;
  2155. spec->ht.ampdu_factor = 3;
  2156. spec->ht.ampdu_density = 4;
  2157. spec->ht.mcs.tx_params =
  2158. IEEE80211_HT_MCS_TX_DEFINED |
  2159. IEEE80211_HT_MCS_TX_RX_DIFF |
  2160. ((rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) - 1) <<
  2161. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  2162. switch (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH)) {
  2163. case 3:
  2164. spec->ht.mcs.rx_mask[2] = 0xff;
  2165. case 2:
  2166. spec->ht.mcs.rx_mask[1] = 0xff;
  2167. case 1:
  2168. spec->ht.mcs.rx_mask[0] = 0xff;
  2169. spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
  2170. break;
  2171. }
  2172. /*
  2173. * Create channel information array
  2174. */
  2175. info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
  2176. if (!info)
  2177. return -ENOMEM;
  2178. spec->channels_info = info;
  2179. tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
  2180. tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
  2181. for (i = 0; i < 14; i++) {
  2182. info[i].tx_power1 = TXPOWER_G_FROM_DEV(tx_power1[i]);
  2183. info[i].tx_power2 = TXPOWER_G_FROM_DEV(tx_power2[i]);
  2184. }
  2185. if (spec->num_channels > 14) {
  2186. tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
  2187. tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
  2188. for (i = 14; i < spec->num_channels; i++) {
  2189. info[i].tx_power1 = TXPOWER_A_FROM_DEV(tx_power1[i]);
  2190. info[i].tx_power2 = TXPOWER_A_FROM_DEV(tx_power2[i]);
  2191. }
  2192. }
  2193. return 0;
  2194. }
  2195. EXPORT_SYMBOL_GPL(rt2800_probe_hw_mode);
  2196. /*
  2197. * IEEE80211 stack callback functions.
  2198. */
  2199. static void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx,
  2200. u32 *iv32, u16 *iv16)
  2201. {
  2202. struct rt2x00_dev *rt2x00dev = hw->priv;
  2203. struct mac_iveiv_entry iveiv_entry;
  2204. u32 offset;
  2205. offset = MAC_IVEIV_ENTRY(hw_key_idx);
  2206. rt2800_register_multiread(rt2x00dev, offset,
  2207. &iveiv_entry, sizeof(iveiv_entry));
  2208. memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
  2209. memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
  2210. }
  2211. static int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
  2212. {
  2213. struct rt2x00_dev *rt2x00dev = hw->priv;
  2214. u32 reg;
  2215. bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
  2216. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  2217. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
  2218. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  2219. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  2220. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
  2221. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  2222. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  2223. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
  2224. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  2225. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  2226. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
  2227. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  2228. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  2229. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
  2230. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  2231. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  2232. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
  2233. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  2234. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  2235. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
  2236. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  2237. return 0;
  2238. }
  2239. static int rt2800_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
  2240. const struct ieee80211_tx_queue_params *params)
  2241. {
  2242. struct rt2x00_dev *rt2x00dev = hw->priv;
  2243. struct data_queue *queue;
  2244. struct rt2x00_field32 field;
  2245. int retval;
  2246. u32 reg;
  2247. u32 offset;
  2248. /*
  2249. * First pass the configuration through rt2x00lib, that will
  2250. * update the queue settings and validate the input. After that
  2251. * we are free to update the registers based on the value
  2252. * in the queue parameter.
  2253. */
  2254. retval = rt2x00mac_conf_tx(hw, queue_idx, params);
  2255. if (retval)
  2256. return retval;
  2257. /*
  2258. * We only need to perform additional register initialization
  2259. * for WMM queues/
  2260. */
  2261. if (queue_idx >= 4)
  2262. return 0;
  2263. queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
  2264. /* Update WMM TXOP register */
  2265. offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
  2266. field.bit_offset = (queue_idx & 1) * 16;
  2267. field.bit_mask = 0xffff << field.bit_offset;
  2268. rt2800_register_read(rt2x00dev, offset, &reg);
  2269. rt2x00_set_field32(&reg, field, queue->txop);
  2270. rt2800_register_write(rt2x00dev, offset, reg);
  2271. /* Update WMM registers */
  2272. field.bit_offset = queue_idx * 4;
  2273. field.bit_mask = 0xf << field.bit_offset;
  2274. rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
  2275. rt2x00_set_field32(&reg, field, queue->aifs);
  2276. rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
  2277. rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
  2278. rt2x00_set_field32(&reg, field, queue->cw_min);
  2279. rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
  2280. rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
  2281. rt2x00_set_field32(&reg, field, queue->cw_max);
  2282. rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
  2283. /* Update EDCA registers */
  2284. offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
  2285. rt2800_register_read(rt2x00dev, offset, &reg);
  2286. rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
  2287. rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
  2288. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
  2289. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
  2290. rt2800_register_write(rt2x00dev, offset, reg);
  2291. return 0;
  2292. }
  2293. static u64 rt2800_get_tsf(struct ieee80211_hw *hw)
  2294. {
  2295. struct rt2x00_dev *rt2x00dev = hw->priv;
  2296. u64 tsf;
  2297. u32 reg;
  2298. rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
  2299. tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
  2300. rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
  2301. tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
  2302. return tsf;
  2303. }
  2304. const struct ieee80211_ops rt2800_mac80211_ops = {
  2305. .tx = rt2x00mac_tx,
  2306. .start = rt2x00mac_start,
  2307. .stop = rt2x00mac_stop,
  2308. .add_interface = rt2x00mac_add_interface,
  2309. .remove_interface = rt2x00mac_remove_interface,
  2310. .config = rt2x00mac_config,
  2311. .configure_filter = rt2x00mac_configure_filter,
  2312. .set_tim = rt2x00mac_set_tim,
  2313. .set_key = rt2x00mac_set_key,
  2314. .get_stats = rt2x00mac_get_stats,
  2315. .get_tkip_seq = rt2800_get_tkip_seq,
  2316. .set_rts_threshold = rt2800_set_rts_threshold,
  2317. .bss_info_changed = rt2x00mac_bss_info_changed,
  2318. .conf_tx = rt2800_conf_tx,
  2319. .get_tsf = rt2800_get_tsf,
  2320. .rfkill_poll = rt2x00mac_rfkill_poll,
  2321. };
  2322. EXPORT_SYMBOL_GPL(rt2800_mac80211_ops);