iwl-tx.c 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2009 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #include <linux/etherdevice.h>
  30. #include <net/mac80211.h>
  31. #include "iwl-eeprom.h"
  32. #include "iwl-dev.h"
  33. #include "iwl-core.h"
  34. #include "iwl-sta.h"
  35. #include "iwl-io.h"
  36. #include "iwl-helpers.h"
  37. static const u16 default_tid_to_tx_fifo[] = {
  38. IWL_TX_FIFO_AC1,
  39. IWL_TX_FIFO_AC0,
  40. IWL_TX_FIFO_AC0,
  41. IWL_TX_FIFO_AC1,
  42. IWL_TX_FIFO_AC2,
  43. IWL_TX_FIFO_AC2,
  44. IWL_TX_FIFO_AC3,
  45. IWL_TX_FIFO_AC3,
  46. IWL_TX_FIFO_NONE,
  47. IWL_TX_FIFO_NONE,
  48. IWL_TX_FIFO_NONE,
  49. IWL_TX_FIFO_NONE,
  50. IWL_TX_FIFO_NONE,
  51. IWL_TX_FIFO_NONE,
  52. IWL_TX_FIFO_NONE,
  53. IWL_TX_FIFO_NONE,
  54. IWL_TX_FIFO_AC3
  55. };
  56. static inline int iwl_alloc_dma_ptr(struct iwl_priv *priv,
  57. struct iwl_dma_ptr *ptr, size_t size)
  58. {
  59. ptr->addr = pci_alloc_consistent(priv->pci_dev, size, &ptr->dma);
  60. if (!ptr->addr)
  61. return -ENOMEM;
  62. ptr->size = size;
  63. return 0;
  64. }
  65. static inline void iwl_free_dma_ptr(struct iwl_priv *priv,
  66. struct iwl_dma_ptr *ptr)
  67. {
  68. if (unlikely(!ptr->addr))
  69. return;
  70. pci_free_consistent(priv->pci_dev, ptr->size, ptr->addr, ptr->dma);
  71. memset(ptr, 0, sizeof(*ptr));
  72. }
  73. /**
  74. * iwl_txq_update_write_ptr - Send new write index to hardware
  75. */
  76. int iwl_txq_update_write_ptr(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  77. {
  78. u32 reg = 0;
  79. int ret = 0;
  80. int txq_id = txq->q.id;
  81. if (txq->need_update == 0)
  82. return ret;
  83. /* if we're trying to save power */
  84. if (test_bit(STATUS_POWER_PMI, &priv->status)) {
  85. /* wake up nic if it's powered down ...
  86. * uCode will wake up, and interrupt us again, so next
  87. * time we'll skip this part. */
  88. reg = iwl_read32(priv, CSR_UCODE_DRV_GP1);
  89. if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
  90. IWL_DEBUG_INFO("Requesting wakeup, GP1 = 0x%x\n", reg);
  91. iwl_set_bit(priv, CSR_GP_CNTRL,
  92. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  93. return ret;
  94. }
  95. /* restore this queue's parameters in nic hardware. */
  96. ret = iwl_grab_nic_access(priv);
  97. if (ret)
  98. return ret;
  99. iwl_write_direct32(priv, HBUS_TARG_WRPTR,
  100. txq->q.write_ptr | (txq_id << 8));
  101. iwl_release_nic_access(priv);
  102. /* else not in power-save mode, uCode will never sleep when we're
  103. * trying to tx (during RFKILL, we're not trying to tx). */
  104. } else
  105. iwl_write32(priv, HBUS_TARG_WRPTR,
  106. txq->q.write_ptr | (txq_id << 8));
  107. txq->need_update = 0;
  108. return ret;
  109. }
  110. EXPORT_SYMBOL(iwl_txq_update_write_ptr);
  111. /**
  112. * iwl_tx_queue_free - Deallocate DMA queue.
  113. * @txq: Transmit queue to deallocate.
  114. *
  115. * Empty queue by removing and destroying all BD's.
  116. * Free all buffers.
  117. * 0-fill, but do not free "txq" descriptor structure.
  118. */
  119. static void iwl_tx_queue_free(struct iwl_priv *priv, int txq_id)
  120. {
  121. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  122. struct iwl_queue *q = &txq->q;
  123. struct pci_dev *dev = priv->pci_dev;
  124. int i, len;
  125. if (q->n_bd == 0)
  126. return;
  127. /* first, empty all BD's */
  128. for (; q->write_ptr != q->read_ptr;
  129. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd))
  130. priv->cfg->ops->lib->txq_free_tfd(priv, txq);
  131. len = sizeof(struct iwl_cmd) * q->n_window;
  132. /* De-alloc array of command/tx buffers */
  133. for (i = 0; i < TFD_TX_CMD_SLOTS; i++)
  134. kfree(txq->cmd[i]);
  135. /* De-alloc circular buffer of TFDs */
  136. if (txq->q.n_bd)
  137. pci_free_consistent(dev, sizeof(struct iwl_tfd) *
  138. txq->q.n_bd, txq->tfds, txq->q.dma_addr);
  139. /* De-alloc array of per-TFD driver data */
  140. kfree(txq->txb);
  141. txq->txb = NULL;
  142. /* 0-fill queue descriptor structure */
  143. memset(txq, 0, sizeof(*txq));
  144. }
  145. /**
  146. * iwl_cmd_queue_free - Deallocate DMA queue.
  147. * @txq: Transmit queue to deallocate.
  148. *
  149. * Empty queue by removing and destroying all BD's.
  150. * Free all buffers.
  151. * 0-fill, but do not free "txq" descriptor structure.
  152. */
  153. static void iwl_cmd_queue_free(struct iwl_priv *priv)
  154. {
  155. struct iwl_tx_queue *txq = &priv->txq[IWL_CMD_QUEUE_NUM];
  156. struct iwl_queue *q = &txq->q;
  157. struct pci_dev *dev = priv->pci_dev;
  158. int i, len;
  159. if (q->n_bd == 0)
  160. return;
  161. len = sizeof(struct iwl_cmd) * q->n_window;
  162. len += IWL_MAX_SCAN_SIZE;
  163. /* De-alloc array of command/tx buffers */
  164. for (i = 0; i <= TFD_CMD_SLOTS; i++)
  165. kfree(txq->cmd[i]);
  166. /* De-alloc circular buffer of TFDs */
  167. if (txq->q.n_bd)
  168. pci_free_consistent(dev, sizeof(struct iwl_tfd) *
  169. txq->q.n_bd, txq->tfds, txq->q.dma_addr);
  170. /* 0-fill queue descriptor structure */
  171. memset(txq, 0, sizeof(*txq));
  172. }
  173. /*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
  174. * DMA services
  175. *
  176. * Theory of operation
  177. *
  178. * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
  179. * of buffer descriptors, each of which points to one or more data buffers for
  180. * the device to read from or fill. Driver and device exchange status of each
  181. * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
  182. * entries in each circular buffer, to protect against confusing empty and full
  183. * queue states.
  184. *
  185. * The device reads or writes the data in the queues via the device's several
  186. * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
  187. *
  188. * For Tx queue, there are low mark and high mark limits. If, after queuing
  189. * the packet for Tx, free space become < low mark, Tx queue stopped. When
  190. * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
  191. * Tx queue resumed.
  192. *
  193. * See more detailed info in iwl-4965-hw.h.
  194. ***************************************************/
  195. int iwl_queue_space(const struct iwl_queue *q)
  196. {
  197. int s = q->read_ptr - q->write_ptr;
  198. if (q->read_ptr > q->write_ptr)
  199. s -= q->n_bd;
  200. if (s <= 0)
  201. s += q->n_window;
  202. /* keep some reserve to not confuse empty and full situations */
  203. s -= 2;
  204. if (s < 0)
  205. s = 0;
  206. return s;
  207. }
  208. EXPORT_SYMBOL(iwl_queue_space);
  209. /**
  210. * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
  211. */
  212. static int iwl_queue_init(struct iwl_priv *priv, struct iwl_queue *q,
  213. int count, int slots_num, u32 id)
  214. {
  215. q->n_bd = count;
  216. q->n_window = slots_num;
  217. q->id = id;
  218. /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
  219. * and iwl_queue_dec_wrap are broken. */
  220. BUG_ON(!is_power_of_2(count));
  221. /* slots_num must be power-of-two size, otherwise
  222. * get_cmd_index is broken. */
  223. BUG_ON(!is_power_of_2(slots_num));
  224. q->low_mark = q->n_window / 4;
  225. if (q->low_mark < 4)
  226. q->low_mark = 4;
  227. q->high_mark = q->n_window / 8;
  228. if (q->high_mark < 2)
  229. q->high_mark = 2;
  230. q->write_ptr = q->read_ptr = 0;
  231. return 0;
  232. }
  233. /**
  234. * iwl_tx_queue_alloc - Alloc driver data and TFD CB for one Tx/cmd queue
  235. */
  236. static int iwl_tx_queue_alloc(struct iwl_priv *priv,
  237. struct iwl_tx_queue *txq, u32 id)
  238. {
  239. struct pci_dev *dev = priv->pci_dev;
  240. /* Driver private data, only for Tx (not command) queues,
  241. * not shared with device. */
  242. if (id != IWL_CMD_QUEUE_NUM) {
  243. txq->txb = kmalloc(sizeof(txq->txb[0]) *
  244. TFD_QUEUE_SIZE_MAX, GFP_KERNEL);
  245. if (!txq->txb) {
  246. IWL_ERR(priv, "kmalloc for auxiliary BD "
  247. "structures failed\n");
  248. goto error;
  249. }
  250. } else
  251. txq->txb = NULL;
  252. /* Circular buffer of transmit frame descriptors (TFDs),
  253. * shared with device */
  254. txq->tfds = pci_alloc_consistent(dev,
  255. sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX,
  256. &txq->q.dma_addr);
  257. if (!txq->tfds) {
  258. IWL_ERR(priv, "pci_alloc_consistent(%zd) failed\n",
  259. sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX);
  260. goto error;
  261. }
  262. txq->q.id = id;
  263. return 0;
  264. error:
  265. kfree(txq->txb);
  266. txq->txb = NULL;
  267. return -ENOMEM;
  268. }
  269. /*
  270. * Tell nic where to find circular buffer of Tx Frame Descriptors for
  271. * given Tx queue, and enable the DMA channel used for that queue.
  272. *
  273. * 4965 supports up to 16 Tx queues in DRAM, mapped to up to 8 Tx DMA
  274. * channels supported in hardware.
  275. */
  276. static int iwl_hw_tx_queue_init(struct iwl_priv *priv,
  277. struct iwl_tx_queue *txq)
  278. {
  279. int ret;
  280. unsigned long flags;
  281. int txq_id = txq->q.id;
  282. spin_lock_irqsave(&priv->lock, flags);
  283. ret = iwl_grab_nic_access(priv);
  284. if (ret) {
  285. spin_unlock_irqrestore(&priv->lock, flags);
  286. return ret;
  287. }
  288. /* Circular buffer (TFD queue in DRAM) physical base address */
  289. iwl_write_direct32(priv, FH_MEM_CBBC_QUEUE(txq_id),
  290. txq->q.dma_addr >> 8);
  291. iwl_release_nic_access(priv);
  292. spin_unlock_irqrestore(&priv->lock, flags);
  293. return 0;
  294. }
  295. /**
  296. * iwl_tx_queue_init - Allocate and initialize one tx/cmd queue
  297. */
  298. static int iwl_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq,
  299. int slots_num, u32 txq_id)
  300. {
  301. int i, len;
  302. int ret;
  303. /*
  304. * Alloc buffer array for commands (Tx or other types of commands).
  305. * For the command queue (#4), allocate command space + one big
  306. * command for scan, since scan command is very huge; the system will
  307. * not have two scans at the same time, so only one is needed.
  308. * For normal Tx queues (all other queues), no super-size command
  309. * space is needed.
  310. */
  311. len = sizeof(struct iwl_cmd);
  312. for (i = 0; i <= slots_num; i++) {
  313. if (i == slots_num) {
  314. if (txq_id == IWL_CMD_QUEUE_NUM)
  315. len += IWL_MAX_SCAN_SIZE;
  316. else
  317. continue;
  318. }
  319. txq->cmd[i] = kmalloc(len, GFP_KERNEL);
  320. if (!txq->cmd[i])
  321. goto err;
  322. }
  323. /* Alloc driver data array and TFD circular buffer */
  324. ret = iwl_tx_queue_alloc(priv, txq, txq_id);
  325. if (ret)
  326. goto err;
  327. txq->need_update = 0;
  328. /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
  329. * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
  330. BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
  331. /* Initialize queue's high/low-water marks, and head/tail indexes */
  332. iwl_queue_init(priv, &txq->q, TFD_QUEUE_SIZE_MAX, slots_num, txq_id);
  333. /* Tell device where to find queue */
  334. iwl_hw_tx_queue_init(priv, txq);
  335. return 0;
  336. err:
  337. for (i = 0; i < slots_num; i++) {
  338. kfree(txq->cmd[i]);
  339. txq->cmd[i] = NULL;
  340. }
  341. if (txq_id == IWL_CMD_QUEUE_NUM) {
  342. kfree(txq->cmd[slots_num]);
  343. txq->cmd[slots_num] = NULL;
  344. }
  345. return -ENOMEM;
  346. }
  347. /**
  348. * iwl_hw_txq_ctx_free - Free TXQ Context
  349. *
  350. * Destroy all TX DMA queues and structures
  351. */
  352. void iwl_hw_txq_ctx_free(struct iwl_priv *priv)
  353. {
  354. int txq_id;
  355. /* Tx queues */
  356. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++)
  357. if (txq_id == IWL_CMD_QUEUE_NUM)
  358. iwl_cmd_queue_free(priv);
  359. else
  360. iwl_tx_queue_free(priv, txq_id);
  361. iwl_free_dma_ptr(priv, &priv->kw);
  362. iwl_free_dma_ptr(priv, &priv->scd_bc_tbls);
  363. }
  364. EXPORT_SYMBOL(iwl_hw_txq_ctx_free);
  365. /**
  366. * iwl_txq_ctx_reset - Reset TX queue context
  367. * Destroys all DMA structures and initialize them again
  368. *
  369. * @param priv
  370. * @return error code
  371. */
  372. int iwl_txq_ctx_reset(struct iwl_priv *priv)
  373. {
  374. int ret = 0;
  375. int txq_id, slots_num;
  376. unsigned long flags;
  377. /* Free all tx/cmd queues and keep-warm buffer */
  378. iwl_hw_txq_ctx_free(priv);
  379. ret = iwl_alloc_dma_ptr(priv, &priv->scd_bc_tbls,
  380. priv->hw_params.scd_bc_tbls_size);
  381. if (ret) {
  382. IWL_ERR(priv, "Scheduler BC Table allocation failed\n");
  383. goto error_bc_tbls;
  384. }
  385. /* Alloc keep-warm buffer */
  386. ret = iwl_alloc_dma_ptr(priv, &priv->kw, IWL_KW_SIZE);
  387. if (ret) {
  388. IWL_ERR(priv, "Keep Warm allocation failed\n");
  389. goto error_kw;
  390. }
  391. spin_lock_irqsave(&priv->lock, flags);
  392. ret = iwl_grab_nic_access(priv);
  393. if (unlikely(ret)) {
  394. spin_unlock_irqrestore(&priv->lock, flags);
  395. goto error_reset;
  396. }
  397. /* Turn off all Tx DMA fifos */
  398. priv->cfg->ops->lib->txq_set_sched(priv, 0);
  399. /* Tell NIC where to find the "keep warm" buffer */
  400. iwl_write_direct32(priv, FH_KW_MEM_ADDR_REG, priv->kw.dma >> 4);
  401. iwl_release_nic_access(priv);
  402. spin_unlock_irqrestore(&priv->lock, flags);
  403. /* Alloc and init all Tx queues, including the command queue (#4) */
  404. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
  405. slots_num = (txq_id == IWL_CMD_QUEUE_NUM) ?
  406. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  407. ret = iwl_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
  408. txq_id);
  409. if (ret) {
  410. IWL_ERR(priv, "Tx %d queue init failed\n", txq_id);
  411. goto error;
  412. }
  413. }
  414. return ret;
  415. error:
  416. iwl_hw_txq_ctx_free(priv);
  417. error_reset:
  418. iwl_free_dma_ptr(priv, &priv->kw);
  419. error_kw:
  420. iwl_free_dma_ptr(priv, &priv->scd_bc_tbls);
  421. error_bc_tbls:
  422. return ret;
  423. }
  424. /**
  425. * iwl_txq_ctx_stop - Stop all Tx DMA channels, free Tx queue memory
  426. */
  427. void iwl_txq_ctx_stop(struct iwl_priv *priv)
  428. {
  429. int ch;
  430. unsigned long flags;
  431. /* Turn off all Tx DMA fifos */
  432. spin_lock_irqsave(&priv->lock, flags);
  433. if (iwl_grab_nic_access(priv)) {
  434. spin_unlock_irqrestore(&priv->lock, flags);
  435. return;
  436. }
  437. priv->cfg->ops->lib->txq_set_sched(priv, 0);
  438. /* Stop each Tx DMA channel, and wait for it to be idle */
  439. for (ch = 0; ch < priv->hw_params.dma_chnl_num; ch++) {
  440. iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
  441. iwl_poll_direct_bit(priv, FH_TSSR_TX_STATUS_REG,
  442. FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
  443. 1000);
  444. }
  445. iwl_release_nic_access(priv);
  446. spin_unlock_irqrestore(&priv->lock, flags);
  447. /* Deallocate memory for all Tx queues */
  448. iwl_hw_txq_ctx_free(priv);
  449. }
  450. EXPORT_SYMBOL(iwl_txq_ctx_stop);
  451. /*
  452. * handle build REPLY_TX command notification.
  453. */
  454. static void iwl_tx_cmd_build_basic(struct iwl_priv *priv,
  455. struct iwl_tx_cmd *tx_cmd,
  456. struct ieee80211_tx_info *info,
  457. struct ieee80211_hdr *hdr,
  458. u8 std_id)
  459. {
  460. __le16 fc = hdr->frame_control;
  461. __le32 tx_flags = tx_cmd->tx_flags;
  462. tx_cmd->stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  463. if (!(info->flags & IEEE80211_TX_CTL_NO_ACK)) {
  464. tx_flags |= TX_CMD_FLG_ACK_MSK;
  465. if (ieee80211_is_mgmt(fc))
  466. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  467. if (ieee80211_is_probe_resp(fc) &&
  468. !(le16_to_cpu(hdr->seq_ctrl) & 0xf))
  469. tx_flags |= TX_CMD_FLG_TSF_MSK;
  470. } else {
  471. tx_flags &= (~TX_CMD_FLG_ACK_MSK);
  472. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  473. }
  474. if (ieee80211_is_back_req(fc))
  475. tx_flags |= TX_CMD_FLG_ACK_MSK | TX_CMD_FLG_IMM_BA_RSP_MASK;
  476. tx_cmd->sta_id = std_id;
  477. if (ieee80211_has_morefrags(fc))
  478. tx_flags |= TX_CMD_FLG_MORE_FRAG_MSK;
  479. if (ieee80211_is_data_qos(fc)) {
  480. u8 *qc = ieee80211_get_qos_ctl(hdr);
  481. tx_cmd->tid_tspec = qc[0] & 0xf;
  482. tx_flags &= ~TX_CMD_FLG_SEQ_CTL_MSK;
  483. } else {
  484. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  485. }
  486. priv->cfg->ops->utils->rts_tx_cmd_flag(info, &tx_flags);
  487. if ((tx_flags & TX_CMD_FLG_RTS_MSK) || (tx_flags & TX_CMD_FLG_CTS_MSK))
  488. tx_flags |= TX_CMD_FLG_FULL_TXOP_PROT_MSK;
  489. tx_flags &= ~(TX_CMD_FLG_ANT_SEL_MSK);
  490. if (ieee80211_is_mgmt(fc)) {
  491. if (ieee80211_is_assoc_req(fc) || ieee80211_is_reassoc_req(fc))
  492. tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(3);
  493. else
  494. tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(2);
  495. } else {
  496. tx_cmd->timeout.pm_frame_timeout = 0;
  497. }
  498. tx_cmd->driver_txop = 0;
  499. tx_cmd->tx_flags = tx_flags;
  500. tx_cmd->next_frame_len = 0;
  501. }
  502. #define RTS_HCCA_RETRY_LIMIT 3
  503. #define RTS_DFAULT_RETRY_LIMIT 60
  504. static void iwl_tx_cmd_build_rate(struct iwl_priv *priv,
  505. struct iwl_tx_cmd *tx_cmd,
  506. struct ieee80211_tx_info *info,
  507. __le16 fc, int sta_id,
  508. int is_hcca)
  509. {
  510. u32 rate_flags = 0;
  511. int rate_idx;
  512. u8 rts_retry_limit = 0;
  513. u8 data_retry_limit = 0;
  514. u8 rate_plcp;
  515. rate_idx = min(ieee80211_get_tx_rate(priv->hw, info)->hw_value & 0xffff,
  516. IWL_RATE_COUNT - 1);
  517. rate_plcp = iwl_rates[rate_idx].plcp;
  518. rts_retry_limit = (is_hcca) ?
  519. RTS_HCCA_RETRY_LIMIT : RTS_DFAULT_RETRY_LIMIT;
  520. if ((rate_idx >= IWL_FIRST_CCK_RATE) && (rate_idx <= IWL_LAST_CCK_RATE))
  521. rate_flags |= RATE_MCS_CCK_MSK;
  522. if (ieee80211_is_probe_resp(fc)) {
  523. data_retry_limit = 3;
  524. if (data_retry_limit < rts_retry_limit)
  525. rts_retry_limit = data_retry_limit;
  526. } else
  527. data_retry_limit = IWL_DEFAULT_TX_RETRY;
  528. if (priv->data_retry_limit != -1)
  529. data_retry_limit = priv->data_retry_limit;
  530. if (ieee80211_is_data(fc)) {
  531. tx_cmd->initial_rate_index = 0;
  532. tx_cmd->tx_flags |= TX_CMD_FLG_STA_RATE_MSK;
  533. } else {
  534. switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
  535. case cpu_to_le16(IEEE80211_STYPE_AUTH):
  536. case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
  537. case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
  538. case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
  539. if (tx_cmd->tx_flags & TX_CMD_FLG_RTS_MSK) {
  540. tx_cmd->tx_flags &= ~TX_CMD_FLG_RTS_MSK;
  541. tx_cmd->tx_flags |= TX_CMD_FLG_CTS_MSK;
  542. }
  543. break;
  544. default:
  545. break;
  546. }
  547. priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant);
  548. rate_flags |= iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
  549. }
  550. tx_cmd->rts_retry_limit = rts_retry_limit;
  551. tx_cmd->data_retry_limit = data_retry_limit;
  552. tx_cmd->rate_n_flags = iwl_hw_set_rate_n_flags(rate_plcp, rate_flags);
  553. }
  554. static void iwl_tx_cmd_build_hwcrypto(struct iwl_priv *priv,
  555. struct ieee80211_tx_info *info,
  556. struct iwl_tx_cmd *tx_cmd,
  557. struct sk_buff *skb_frag,
  558. int sta_id)
  559. {
  560. struct ieee80211_key_conf *keyconf = info->control.hw_key;
  561. switch (keyconf->alg) {
  562. case ALG_CCMP:
  563. tx_cmd->sec_ctl = TX_CMD_SEC_CCM;
  564. memcpy(tx_cmd->key, keyconf->key, keyconf->keylen);
  565. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  566. tx_cmd->tx_flags |= TX_CMD_FLG_AGG_CCMP_MSK;
  567. IWL_DEBUG_TX("tx_cmd with AES hwcrypto\n");
  568. break;
  569. case ALG_TKIP:
  570. tx_cmd->sec_ctl = TX_CMD_SEC_TKIP;
  571. ieee80211_get_tkip_key(keyconf, skb_frag,
  572. IEEE80211_TKIP_P2_KEY, tx_cmd->key);
  573. IWL_DEBUG_TX("tx_cmd with tkip hwcrypto\n");
  574. break;
  575. case ALG_WEP:
  576. tx_cmd->sec_ctl |= (TX_CMD_SEC_WEP |
  577. (keyconf->keyidx & TX_CMD_SEC_MSK) << TX_CMD_SEC_SHIFT);
  578. if (keyconf->keylen == WEP_KEY_LEN_128)
  579. tx_cmd->sec_ctl |= TX_CMD_SEC_KEY128;
  580. memcpy(&tx_cmd->key[3], keyconf->key, keyconf->keylen);
  581. IWL_DEBUG_TX("Configuring packet for WEP encryption "
  582. "with key %d\n", keyconf->keyidx);
  583. break;
  584. default:
  585. IWL_ERR(priv, "Unknown encode alg %d\n", keyconf->alg);
  586. break;
  587. }
  588. }
  589. static void iwl_update_tx_stats(struct iwl_priv *priv, u16 fc, u16 len)
  590. {
  591. /* 0 - mgmt, 1 - cnt, 2 - data */
  592. int idx = (fc & IEEE80211_FCTL_FTYPE) >> 2;
  593. priv->tx_stats[idx].cnt++;
  594. priv->tx_stats[idx].bytes += len;
  595. }
  596. /*
  597. * start REPLY_TX command process
  598. */
  599. int iwl_tx_skb(struct iwl_priv *priv, struct sk_buff *skb)
  600. {
  601. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  602. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  603. struct iwl_tx_queue *txq;
  604. struct iwl_queue *q;
  605. struct iwl_cmd *out_cmd;
  606. struct iwl_tx_cmd *tx_cmd;
  607. int swq_id, txq_id;
  608. dma_addr_t phys_addr;
  609. dma_addr_t txcmd_phys;
  610. dma_addr_t scratch_phys;
  611. u16 len, len_org;
  612. u16 seq_number = 0;
  613. __le16 fc;
  614. u8 hdr_len;
  615. u8 sta_id;
  616. u8 wait_write_ptr = 0;
  617. u8 tid = 0;
  618. u8 *qc = NULL;
  619. unsigned long flags;
  620. int ret;
  621. spin_lock_irqsave(&priv->lock, flags);
  622. if (iwl_is_rfkill(priv)) {
  623. IWL_DEBUG_DROP("Dropping - RF KILL\n");
  624. goto drop_unlock;
  625. }
  626. if ((ieee80211_get_tx_rate(priv->hw, info)->hw_value & 0xFF) ==
  627. IWL_INVALID_RATE) {
  628. IWL_ERR(priv, "ERROR: No TX rate available.\n");
  629. goto drop_unlock;
  630. }
  631. fc = hdr->frame_control;
  632. #ifdef CONFIG_IWLWIFI_DEBUG
  633. if (ieee80211_is_auth(fc))
  634. IWL_DEBUG_TX("Sending AUTH frame\n");
  635. else if (ieee80211_is_assoc_req(fc))
  636. IWL_DEBUG_TX("Sending ASSOC frame\n");
  637. else if (ieee80211_is_reassoc_req(fc))
  638. IWL_DEBUG_TX("Sending REASSOC frame\n");
  639. #endif
  640. /* drop all data frame if we are not associated */
  641. if (ieee80211_is_data(fc) &&
  642. (priv->iw_mode != NL80211_IFTYPE_MONITOR ||
  643. !(info->flags & IEEE80211_TX_CTL_INJECTED)) && /* packet injection */
  644. (!iwl_is_associated(priv) ||
  645. ((priv->iw_mode == NL80211_IFTYPE_STATION) && !priv->assoc_id) ||
  646. !priv->assoc_station_added)) {
  647. IWL_DEBUG_DROP("Dropping - !iwl_is_associated\n");
  648. goto drop_unlock;
  649. }
  650. spin_unlock_irqrestore(&priv->lock, flags);
  651. hdr_len = ieee80211_hdrlen(fc);
  652. /* Find (or create) index into station table for destination station */
  653. sta_id = iwl_get_sta_id(priv, hdr);
  654. if (sta_id == IWL_INVALID_STATION) {
  655. IWL_DEBUG_DROP("Dropping - INVALID STATION: %pM\n",
  656. hdr->addr1);
  657. goto drop;
  658. }
  659. IWL_DEBUG_TX("station Id %d\n", sta_id);
  660. swq_id = skb_get_queue_mapping(skb);
  661. txq_id = swq_id;
  662. if (ieee80211_is_data_qos(fc)) {
  663. qc = ieee80211_get_qos_ctl(hdr);
  664. tid = qc[0] & IEEE80211_QOS_CTL_TID_MASK;
  665. seq_number = priv->stations[sta_id].tid[tid].seq_number;
  666. seq_number &= IEEE80211_SCTL_SEQ;
  667. hdr->seq_ctrl = hdr->seq_ctrl &
  668. __constant_cpu_to_le16(IEEE80211_SCTL_FRAG);
  669. hdr->seq_ctrl |= cpu_to_le16(seq_number);
  670. seq_number += 0x10;
  671. /* aggregation is on for this <sta,tid> */
  672. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  673. txq_id = priv->stations[sta_id].tid[tid].agg.txq_id;
  674. priv->stations[sta_id].tid[tid].tfds_in_queue++;
  675. }
  676. txq = &priv->txq[txq_id];
  677. q = &txq->q;
  678. txq->swq_id = swq_id;
  679. spin_lock_irqsave(&priv->lock, flags);
  680. /* Set up driver data for this TFD */
  681. memset(&(txq->txb[q->write_ptr]), 0, sizeof(struct iwl_tx_info));
  682. txq->txb[q->write_ptr].skb[0] = skb;
  683. /* Set up first empty entry in queue's array of Tx/cmd buffers */
  684. out_cmd = txq->cmd[q->write_ptr];
  685. tx_cmd = &out_cmd->cmd.tx;
  686. memset(&out_cmd->hdr, 0, sizeof(out_cmd->hdr));
  687. memset(tx_cmd, 0, sizeof(struct iwl_tx_cmd));
  688. /*
  689. * Set up the Tx-command (not MAC!) header.
  690. * Store the chosen Tx queue and TFD index within the sequence field;
  691. * after Tx, uCode's Tx response will return this value so driver can
  692. * locate the frame within the tx queue and do post-tx processing.
  693. */
  694. out_cmd->hdr.cmd = REPLY_TX;
  695. out_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
  696. INDEX_TO_SEQ(q->write_ptr)));
  697. /* Copy MAC header from skb into command buffer */
  698. memcpy(tx_cmd->hdr, hdr, hdr_len);
  699. /*
  700. * Use the first empty entry in this queue's command buffer array
  701. * to contain the Tx command and MAC header concatenated together
  702. * (payload data will be in another buffer).
  703. * Size of this varies, due to varying MAC header length.
  704. * If end is not dword aligned, we'll have 2 extra bytes at the end
  705. * of the MAC header (device reads on dword boundaries).
  706. * We'll tell device about this padding later.
  707. */
  708. len = sizeof(struct iwl_tx_cmd) +
  709. sizeof(struct iwl_cmd_header) + hdr_len;
  710. len_org = len;
  711. len = (len + 3) & ~3;
  712. if (len_org != len)
  713. len_org = 1;
  714. else
  715. len_org = 0;
  716. /* Physical address of this Tx command's header (not MAC header!),
  717. * within command buffer array. */
  718. txcmd_phys = pci_map_single(priv->pci_dev,
  719. out_cmd, sizeof(struct iwl_cmd),
  720. PCI_DMA_TODEVICE);
  721. pci_unmap_addr_set(&out_cmd->meta, mapping, txcmd_phys);
  722. pci_unmap_len_set(&out_cmd->meta, len, sizeof(struct iwl_cmd));
  723. /* Add buffer containing Tx command and MAC(!) header to TFD's
  724. * first entry */
  725. txcmd_phys += offsetof(struct iwl_cmd, hdr);
  726. priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
  727. txcmd_phys, len, 1, 0);
  728. if (info->control.hw_key)
  729. iwl_tx_cmd_build_hwcrypto(priv, info, tx_cmd, skb, sta_id);
  730. /* Set up TFD's 2nd entry to point directly to remainder of skb,
  731. * if any (802.11 null frames have no payload). */
  732. len = skb->len - hdr_len;
  733. if (len) {
  734. phys_addr = pci_map_single(priv->pci_dev, skb->data + hdr_len,
  735. len, PCI_DMA_TODEVICE);
  736. priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
  737. phys_addr, len,
  738. 0, 0);
  739. }
  740. /* Tell NIC about any 2-byte padding after MAC header */
  741. if (len_org)
  742. tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
  743. /* Total # bytes to be transmitted */
  744. len = (u16)skb->len;
  745. tx_cmd->len = cpu_to_le16(len);
  746. /* TODO need this for burst mode later on */
  747. iwl_tx_cmd_build_basic(priv, tx_cmd, info, hdr, sta_id);
  748. /* set is_hcca to 0; it probably will never be implemented */
  749. iwl_tx_cmd_build_rate(priv, tx_cmd, info, fc, sta_id, 0);
  750. iwl_update_tx_stats(priv, le16_to_cpu(fc), len);
  751. scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
  752. offsetof(struct iwl_tx_cmd, scratch);
  753. tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
  754. tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
  755. if (!ieee80211_has_morefrags(hdr->frame_control)) {
  756. txq->need_update = 1;
  757. if (qc)
  758. priv->stations[sta_id].tid[tid].seq_number = seq_number;
  759. } else {
  760. wait_write_ptr = 1;
  761. txq->need_update = 0;
  762. }
  763. iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd));
  764. iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len);
  765. /* Set up entry for this TFD in Tx byte-count array */
  766. priv->cfg->ops->lib->txq_update_byte_cnt_tbl(priv, txq, len);
  767. /* Tell device the write index *just past* this latest filled TFD */
  768. q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
  769. ret = iwl_txq_update_write_ptr(priv, txq);
  770. spin_unlock_irqrestore(&priv->lock, flags);
  771. if (ret)
  772. return ret;
  773. if ((iwl_queue_space(q) < q->high_mark) && priv->mac80211_registered) {
  774. if (wait_write_ptr) {
  775. spin_lock_irqsave(&priv->lock, flags);
  776. txq->need_update = 1;
  777. iwl_txq_update_write_ptr(priv, txq);
  778. spin_unlock_irqrestore(&priv->lock, flags);
  779. } else {
  780. ieee80211_stop_queue(priv->hw, txq->swq_id);
  781. }
  782. }
  783. return 0;
  784. drop_unlock:
  785. spin_unlock_irqrestore(&priv->lock, flags);
  786. drop:
  787. return -1;
  788. }
  789. EXPORT_SYMBOL(iwl_tx_skb);
  790. /*************** HOST COMMAND QUEUE FUNCTIONS *****/
  791. /**
  792. * iwl_enqueue_hcmd - enqueue a uCode command
  793. * @priv: device private data point
  794. * @cmd: a point to the ucode command structure
  795. *
  796. * The function returns < 0 values to indicate the operation is
  797. * failed. On success, it turns the index (> 0) of command in the
  798. * command queue.
  799. */
  800. int iwl_enqueue_hcmd(struct iwl_priv *priv, struct iwl_host_cmd *cmd)
  801. {
  802. struct iwl_tx_queue *txq = &priv->txq[IWL_CMD_QUEUE_NUM];
  803. struct iwl_queue *q = &txq->q;
  804. struct iwl_cmd *out_cmd;
  805. dma_addr_t phys_addr;
  806. unsigned long flags;
  807. int len, ret;
  808. u32 idx;
  809. u16 fix_size;
  810. cmd->len = priv->cfg->ops->utils->get_hcmd_size(cmd->id, cmd->len);
  811. fix_size = (u16)(cmd->len + sizeof(out_cmd->hdr));
  812. /* If any of the command structures end up being larger than
  813. * the TFD_MAX_PAYLOAD_SIZE, and it sent as a 'small' command then
  814. * we will need to increase the size of the TFD entries */
  815. BUG_ON((fix_size > TFD_MAX_PAYLOAD_SIZE) &&
  816. !(cmd->meta.flags & CMD_SIZE_HUGE));
  817. if (iwl_is_rfkill(priv)) {
  818. IWL_DEBUG_INFO("Not sending command - RF KILL");
  819. return -EIO;
  820. }
  821. if (iwl_queue_space(q) < ((cmd->meta.flags & CMD_ASYNC) ? 2 : 1)) {
  822. IWL_ERR(priv, "No space for Tx\n");
  823. return -ENOSPC;
  824. }
  825. spin_lock_irqsave(&priv->hcmd_lock, flags);
  826. idx = get_cmd_index(q, q->write_ptr, cmd->meta.flags & CMD_SIZE_HUGE);
  827. out_cmd = txq->cmd[idx];
  828. out_cmd->hdr.cmd = cmd->id;
  829. memcpy(&out_cmd->meta, &cmd->meta, sizeof(cmd->meta));
  830. memcpy(&out_cmd->cmd.payload, cmd->data, cmd->len);
  831. /* At this point, the out_cmd now has all of the incoming cmd
  832. * information */
  833. out_cmd->hdr.flags = 0;
  834. out_cmd->hdr.sequence = cpu_to_le16(QUEUE_TO_SEQ(IWL_CMD_QUEUE_NUM) |
  835. INDEX_TO_SEQ(q->write_ptr));
  836. if (out_cmd->meta.flags & CMD_SIZE_HUGE)
  837. out_cmd->hdr.sequence |= SEQ_HUGE_FRAME;
  838. len = (idx == TFD_CMD_SLOTS) ?
  839. IWL_MAX_SCAN_SIZE : sizeof(struct iwl_cmd);
  840. phys_addr = pci_map_single(priv->pci_dev, out_cmd,
  841. len, PCI_DMA_TODEVICE);
  842. pci_unmap_addr_set(&out_cmd->meta, mapping, phys_addr);
  843. pci_unmap_len_set(&out_cmd->meta, len, len);
  844. phys_addr += offsetof(struct iwl_cmd, hdr);
  845. priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
  846. phys_addr, fix_size, 1,
  847. U32_PAD(cmd->len));
  848. #ifdef CONFIG_IWLWIFI_DEBUG
  849. switch (out_cmd->hdr.cmd) {
  850. case REPLY_TX_LINK_QUALITY_CMD:
  851. case SENSITIVITY_CMD:
  852. IWL_DEBUG_HC_DUMP("Sending command %s (#%x), seq: 0x%04X, "
  853. "%d bytes at %d[%d]:%d\n",
  854. get_cmd_string(out_cmd->hdr.cmd),
  855. out_cmd->hdr.cmd,
  856. le16_to_cpu(out_cmd->hdr.sequence), fix_size,
  857. q->write_ptr, idx, IWL_CMD_QUEUE_NUM);
  858. break;
  859. default:
  860. IWL_DEBUG_HC("Sending command %s (#%x), seq: 0x%04X, "
  861. "%d bytes at %d[%d]:%d\n",
  862. get_cmd_string(out_cmd->hdr.cmd),
  863. out_cmd->hdr.cmd,
  864. le16_to_cpu(out_cmd->hdr.sequence), fix_size,
  865. q->write_ptr, idx, IWL_CMD_QUEUE_NUM);
  866. }
  867. #endif
  868. txq->need_update = 1;
  869. if (priv->cfg->ops->lib->txq_update_byte_cnt_tbl)
  870. /* Set up entry in queue's byte count circular buffer */
  871. priv->cfg->ops->lib->txq_update_byte_cnt_tbl(priv, txq, 0);
  872. /* Increment and update queue's write index */
  873. q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
  874. ret = iwl_txq_update_write_ptr(priv, txq);
  875. spin_unlock_irqrestore(&priv->hcmd_lock, flags);
  876. return ret ? ret : idx;
  877. }
  878. int iwl_tx_queue_reclaim(struct iwl_priv *priv, int txq_id, int index)
  879. {
  880. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  881. struct iwl_queue *q = &txq->q;
  882. struct iwl_tx_info *tx_info;
  883. int nfreed = 0;
  884. if ((index >= q->n_bd) || (iwl_queue_used(q, index) == 0)) {
  885. IWL_ERR(priv, "Read index for DMA queue txq id (%d), index %d, "
  886. "is out of range [0-%d] %d %d.\n", txq_id,
  887. index, q->n_bd, q->write_ptr, q->read_ptr);
  888. return 0;
  889. }
  890. for (index = iwl_queue_inc_wrap(index, q->n_bd);
  891. q->read_ptr != index;
  892. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  893. tx_info = &txq->txb[txq->q.read_ptr];
  894. ieee80211_tx_status_irqsafe(priv->hw, tx_info->skb[0]);
  895. tx_info->skb[0] = NULL;
  896. if (priv->cfg->ops->lib->txq_inval_byte_cnt_tbl)
  897. priv->cfg->ops->lib->txq_inval_byte_cnt_tbl(priv, txq);
  898. priv->cfg->ops->lib->txq_free_tfd(priv, txq);
  899. nfreed++;
  900. }
  901. return nfreed;
  902. }
  903. EXPORT_SYMBOL(iwl_tx_queue_reclaim);
  904. /**
  905. * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
  906. *
  907. * When FW advances 'R' index, all entries between old and new 'R' index
  908. * need to be reclaimed. As result, some free space forms. If there is
  909. * enough free space (> low mark), wake the stack that feeds us.
  910. */
  911. static void iwl_hcmd_queue_reclaim(struct iwl_priv *priv, int txq_id,
  912. int idx, int cmd_idx)
  913. {
  914. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  915. struct iwl_queue *q = &txq->q;
  916. int nfreed = 0;
  917. if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
  918. IWL_ERR(priv, "Read index for DMA queue txq id (%d), index %d, "
  919. "is out of range [0-%d] %d %d.\n", txq_id,
  920. idx, q->n_bd, q->write_ptr, q->read_ptr);
  921. return;
  922. }
  923. pci_unmap_single(priv->pci_dev,
  924. pci_unmap_addr(&txq->cmd[cmd_idx]->meta, mapping),
  925. pci_unmap_len(&txq->cmd[cmd_idx]->meta, len),
  926. PCI_DMA_TODEVICE);
  927. for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
  928. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  929. if (nfreed++ > 0) {
  930. IWL_ERR(priv, "HCMD skipped: index (%d) %d %d\n", idx,
  931. q->write_ptr, q->read_ptr);
  932. queue_work(priv->workqueue, &priv->restart);
  933. }
  934. }
  935. }
  936. /**
  937. * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
  938. * @rxb: Rx buffer to reclaim
  939. *
  940. * If an Rx buffer has an async callback associated with it the callback
  941. * will be executed. The attached skb (if present) will only be freed
  942. * if the callback returns 1
  943. */
  944. void iwl_tx_cmd_complete(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb)
  945. {
  946. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  947. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  948. int txq_id = SEQ_TO_QUEUE(sequence);
  949. int index = SEQ_TO_INDEX(sequence);
  950. int cmd_index;
  951. bool huge = !!(pkt->hdr.sequence & SEQ_HUGE_FRAME);
  952. struct iwl_cmd *cmd;
  953. /* If a Tx command is being handled and it isn't in the actual
  954. * command queue then there a command routing bug has been introduced
  955. * in the queue management code. */
  956. if (WARN(txq_id != IWL_CMD_QUEUE_NUM,
  957. "wrong command queue %d, sequence 0x%X readp=%d writep=%d\n",
  958. txq_id, sequence,
  959. priv->txq[IWL_CMD_QUEUE_NUM].q.read_ptr,
  960. priv->txq[IWL_CMD_QUEUE_NUM].q.write_ptr)) {
  961. iwl_print_hex_dump(priv, IWL_DL_INFO , rxb, 32);
  962. return;
  963. }
  964. cmd_index = get_cmd_index(&priv->txq[IWL_CMD_QUEUE_NUM].q, index, huge);
  965. cmd = priv->txq[IWL_CMD_QUEUE_NUM].cmd[cmd_index];
  966. /* Input error checking is done when commands are added to queue. */
  967. if (cmd->meta.flags & CMD_WANT_SKB) {
  968. cmd->meta.source->u.skb = rxb->skb;
  969. rxb->skb = NULL;
  970. } else if (cmd->meta.u.callback &&
  971. !cmd->meta.u.callback(priv, cmd, rxb->skb))
  972. rxb->skb = NULL;
  973. iwl_hcmd_queue_reclaim(priv, txq_id, index, cmd_index);
  974. if (!(cmd->meta.flags & CMD_ASYNC)) {
  975. clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
  976. wake_up_interruptible(&priv->wait_command_queue);
  977. }
  978. }
  979. EXPORT_SYMBOL(iwl_tx_cmd_complete);
  980. /*
  981. * Find first available (lowest unused) Tx Queue, mark it "active".
  982. * Called only when finding queue for aggregation.
  983. * Should never return anything < 7, because they should already
  984. * be in use as EDCA AC (0-3), Command (4), HCCA (5, 6).
  985. */
  986. static int iwl_txq_ctx_activate_free(struct iwl_priv *priv)
  987. {
  988. int txq_id;
  989. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++)
  990. if (!test_and_set_bit(txq_id, &priv->txq_ctx_active_msk))
  991. return txq_id;
  992. return -1;
  993. }
  994. int iwl_tx_agg_start(struct iwl_priv *priv, const u8 *ra, u16 tid, u16 *ssn)
  995. {
  996. int sta_id;
  997. int tx_fifo;
  998. int txq_id;
  999. int ret;
  1000. unsigned long flags;
  1001. struct iwl_tid_data *tid_data;
  1002. if (likely(tid < ARRAY_SIZE(default_tid_to_tx_fifo)))
  1003. tx_fifo = default_tid_to_tx_fifo[tid];
  1004. else
  1005. return -EINVAL;
  1006. IWL_WARN(priv, "%s on ra = %pM tid = %d\n",
  1007. __func__, ra, tid);
  1008. sta_id = iwl_find_station(priv, ra);
  1009. if (sta_id == IWL_INVALID_STATION)
  1010. return -ENXIO;
  1011. if (priv->stations[sta_id].tid[tid].agg.state != IWL_AGG_OFF) {
  1012. IWL_ERR(priv, "Start AGG when state is not IWL_AGG_OFF !\n");
  1013. return -ENXIO;
  1014. }
  1015. txq_id = iwl_txq_ctx_activate_free(priv);
  1016. if (txq_id == -1)
  1017. return -ENXIO;
  1018. spin_lock_irqsave(&priv->sta_lock, flags);
  1019. tid_data = &priv->stations[sta_id].tid[tid];
  1020. *ssn = SEQ_TO_SN(tid_data->seq_number);
  1021. tid_data->agg.txq_id = txq_id;
  1022. spin_unlock_irqrestore(&priv->sta_lock, flags);
  1023. ret = priv->cfg->ops->lib->txq_agg_enable(priv, txq_id, tx_fifo,
  1024. sta_id, tid, *ssn);
  1025. if (ret)
  1026. return ret;
  1027. if (tid_data->tfds_in_queue == 0) {
  1028. IWL_ERR(priv, "HW queue is empty\n");
  1029. tid_data->agg.state = IWL_AGG_ON;
  1030. ieee80211_start_tx_ba_cb_irqsafe(priv->hw, ra, tid);
  1031. } else {
  1032. IWL_DEBUG_HT("HW queue is NOT empty: %d packets in HW queue\n",
  1033. tid_data->tfds_in_queue);
  1034. tid_data->agg.state = IWL_EMPTYING_HW_QUEUE_ADDBA;
  1035. }
  1036. return ret;
  1037. }
  1038. EXPORT_SYMBOL(iwl_tx_agg_start);
  1039. int iwl_tx_agg_stop(struct iwl_priv *priv , const u8 *ra, u16 tid)
  1040. {
  1041. int tx_fifo_id, txq_id, sta_id, ssn = -1;
  1042. struct iwl_tid_data *tid_data;
  1043. int ret, write_ptr, read_ptr;
  1044. unsigned long flags;
  1045. if (!ra) {
  1046. IWL_ERR(priv, "ra = NULL\n");
  1047. return -EINVAL;
  1048. }
  1049. if (likely(tid < ARRAY_SIZE(default_tid_to_tx_fifo)))
  1050. tx_fifo_id = default_tid_to_tx_fifo[tid];
  1051. else
  1052. return -EINVAL;
  1053. sta_id = iwl_find_station(priv, ra);
  1054. if (sta_id == IWL_INVALID_STATION)
  1055. return -ENXIO;
  1056. if (priv->stations[sta_id].tid[tid].agg.state != IWL_AGG_ON)
  1057. IWL_WARN(priv, "Stopping AGG while state not IWL_AGG_ON\n");
  1058. tid_data = &priv->stations[sta_id].tid[tid];
  1059. ssn = (tid_data->seq_number & IEEE80211_SCTL_SEQ) >> 4;
  1060. txq_id = tid_data->agg.txq_id;
  1061. write_ptr = priv->txq[txq_id].q.write_ptr;
  1062. read_ptr = priv->txq[txq_id].q.read_ptr;
  1063. /* The queue is not empty */
  1064. if (write_ptr != read_ptr) {
  1065. IWL_DEBUG_HT("Stopping a non empty AGG HW QUEUE\n");
  1066. priv->stations[sta_id].tid[tid].agg.state =
  1067. IWL_EMPTYING_HW_QUEUE_DELBA;
  1068. return 0;
  1069. }
  1070. IWL_DEBUG_HT("HW queue is empty\n");
  1071. priv->stations[sta_id].tid[tid].agg.state = IWL_AGG_OFF;
  1072. spin_lock_irqsave(&priv->lock, flags);
  1073. ret = priv->cfg->ops->lib->txq_agg_disable(priv, txq_id, ssn,
  1074. tx_fifo_id);
  1075. spin_unlock_irqrestore(&priv->lock, flags);
  1076. if (ret)
  1077. return ret;
  1078. ieee80211_stop_tx_ba_cb_irqsafe(priv->hw, ra, tid);
  1079. return 0;
  1080. }
  1081. EXPORT_SYMBOL(iwl_tx_agg_stop);
  1082. int iwl_txq_check_empty(struct iwl_priv *priv, int sta_id, u8 tid, int txq_id)
  1083. {
  1084. struct iwl_queue *q = &priv->txq[txq_id].q;
  1085. u8 *addr = priv->stations[sta_id].sta.sta.addr;
  1086. struct iwl_tid_data *tid_data = &priv->stations[sta_id].tid[tid];
  1087. switch (priv->stations[sta_id].tid[tid].agg.state) {
  1088. case IWL_EMPTYING_HW_QUEUE_DELBA:
  1089. /* We are reclaiming the last packet of the */
  1090. /* aggregated HW queue */
  1091. if ((txq_id == tid_data->agg.txq_id) &&
  1092. (q->read_ptr == q->write_ptr)) {
  1093. u16 ssn = SEQ_TO_SN(tid_data->seq_number);
  1094. int tx_fifo = default_tid_to_tx_fifo[tid];
  1095. IWL_DEBUG_HT("HW queue empty: continue DELBA flow\n");
  1096. priv->cfg->ops->lib->txq_agg_disable(priv, txq_id,
  1097. ssn, tx_fifo);
  1098. tid_data->agg.state = IWL_AGG_OFF;
  1099. ieee80211_stop_tx_ba_cb_irqsafe(priv->hw, addr, tid);
  1100. }
  1101. break;
  1102. case IWL_EMPTYING_HW_QUEUE_ADDBA:
  1103. /* We are reclaiming the last packet of the queue */
  1104. if (tid_data->tfds_in_queue == 0) {
  1105. IWL_DEBUG_HT("HW queue empty: continue ADDBA flow\n");
  1106. tid_data->agg.state = IWL_AGG_ON;
  1107. ieee80211_start_tx_ba_cb_irqsafe(priv->hw, addr, tid);
  1108. }
  1109. break;
  1110. }
  1111. return 0;
  1112. }
  1113. EXPORT_SYMBOL(iwl_txq_check_empty);
  1114. /**
  1115. * iwl_tx_status_reply_compressed_ba - Update tx status from block-ack
  1116. *
  1117. * Go through block-ack's bitmap of ACK'd frames, update driver's record of
  1118. * ACK vs. not. This gets sent to mac80211, then to rate scaling algo.
  1119. */
  1120. static int iwl_tx_status_reply_compressed_ba(struct iwl_priv *priv,
  1121. struct iwl_ht_agg *agg,
  1122. struct iwl_compressed_ba_resp *ba_resp)
  1123. {
  1124. int i, sh, ack;
  1125. u16 seq_ctl = le16_to_cpu(ba_resp->seq_ctl);
  1126. u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
  1127. u64 bitmap;
  1128. int successes = 0;
  1129. struct ieee80211_tx_info *info;
  1130. if (unlikely(!agg->wait_for_ba)) {
  1131. IWL_ERR(priv, "Received BA when not expected\n");
  1132. return -EINVAL;
  1133. }
  1134. /* Mark that the expected block-ack response arrived */
  1135. agg->wait_for_ba = 0;
  1136. IWL_DEBUG_TX_REPLY("BA %d %d\n", agg->start_idx, ba_resp->seq_ctl);
  1137. /* Calculate shift to align block-ack bits with our Tx window bits */
  1138. sh = agg->start_idx - SEQ_TO_INDEX(seq_ctl >> 4);
  1139. if (sh < 0) /* tbw something is wrong with indices */
  1140. sh += 0x100;
  1141. /* don't use 64-bit values for now */
  1142. bitmap = le64_to_cpu(ba_resp->bitmap) >> sh;
  1143. if (agg->frame_count > (64 - sh)) {
  1144. IWL_DEBUG_TX_REPLY("more frames than bitmap size");
  1145. return -1;
  1146. }
  1147. /* check for success or failure according to the
  1148. * transmitted bitmap and block-ack bitmap */
  1149. bitmap &= agg->bitmap;
  1150. /* For each frame attempted in aggregation,
  1151. * update driver's record of tx frame's status. */
  1152. for (i = 0; i < agg->frame_count ; i++) {
  1153. ack = bitmap & (1ULL << i);
  1154. successes += !!ack;
  1155. IWL_DEBUG_TX_REPLY("%s ON i=%d idx=%d raw=%d\n",
  1156. ack ? "ACK" : "NACK", i, (agg->start_idx + i) & 0xff,
  1157. agg->start_idx + i);
  1158. }
  1159. info = IEEE80211_SKB_CB(priv->txq[scd_flow].txb[agg->start_idx].skb[0]);
  1160. memset(&info->status, 0, sizeof(info->status));
  1161. info->flags = IEEE80211_TX_STAT_ACK;
  1162. info->flags |= IEEE80211_TX_STAT_AMPDU;
  1163. info->status.ampdu_ack_map = successes;
  1164. info->status.ampdu_ack_len = agg->frame_count;
  1165. iwl_hwrate_to_tx_control(priv, agg->rate_n_flags, info);
  1166. IWL_DEBUG_TX_REPLY("Bitmap %llx\n", (unsigned long long)bitmap);
  1167. return 0;
  1168. }
  1169. /**
  1170. * iwl_rx_reply_compressed_ba - Handler for REPLY_COMPRESSED_BA
  1171. *
  1172. * Handles block-acknowledge notification from device, which reports success
  1173. * of frames sent via aggregation.
  1174. */
  1175. void iwl_rx_reply_compressed_ba(struct iwl_priv *priv,
  1176. struct iwl_rx_mem_buffer *rxb)
  1177. {
  1178. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  1179. struct iwl_compressed_ba_resp *ba_resp = &pkt->u.compressed_ba;
  1180. struct iwl_tx_queue *txq = NULL;
  1181. struct iwl_ht_agg *agg;
  1182. int index;
  1183. int sta_id;
  1184. int tid;
  1185. /* "flow" corresponds to Tx queue */
  1186. u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
  1187. /* "ssn" is start of block-ack Tx window, corresponds to index
  1188. * (in Tx queue's circular buffer) of first TFD/frame in window */
  1189. u16 ba_resp_scd_ssn = le16_to_cpu(ba_resp->scd_ssn);
  1190. if (scd_flow >= priv->hw_params.max_txq_num) {
  1191. IWL_ERR(priv,
  1192. "BUG_ON scd_flow is bigger than number of queues\n");
  1193. return;
  1194. }
  1195. txq = &priv->txq[scd_flow];
  1196. sta_id = ba_resp->sta_id;
  1197. tid = ba_resp->tid;
  1198. agg = &priv->stations[sta_id].tid[tid].agg;
  1199. /* Find index just before block-ack window */
  1200. index = iwl_queue_dec_wrap(ba_resp_scd_ssn & 0xff, txq->q.n_bd);
  1201. /* TODO: Need to get this copy more safely - now good for debug */
  1202. IWL_DEBUG_TX_REPLY("REPLY_COMPRESSED_BA [%d] Received from %pM, "
  1203. "sta_id = %d\n",
  1204. agg->wait_for_ba,
  1205. (u8 *) &ba_resp->sta_addr_lo32,
  1206. ba_resp->sta_id);
  1207. IWL_DEBUG_TX_REPLY("TID = %d, SeqCtl = %d, bitmap = 0x%llx, scd_flow = "
  1208. "%d, scd_ssn = %d\n",
  1209. ba_resp->tid,
  1210. ba_resp->seq_ctl,
  1211. (unsigned long long)le64_to_cpu(ba_resp->bitmap),
  1212. ba_resp->scd_flow,
  1213. ba_resp->scd_ssn);
  1214. IWL_DEBUG_TX_REPLY("DAT start_idx = %d, bitmap = 0x%llx \n",
  1215. agg->start_idx,
  1216. (unsigned long long)agg->bitmap);
  1217. /* Update driver's record of ACK vs. not for each frame in window */
  1218. iwl_tx_status_reply_compressed_ba(priv, agg, ba_resp);
  1219. /* Release all TFDs before the SSN, i.e. all TFDs in front of
  1220. * block-ack window (we assume that they've been successfully
  1221. * transmitted ... if not, it's too late anyway). */
  1222. if (txq->q.read_ptr != (ba_resp_scd_ssn & 0xff)) {
  1223. /* calculate mac80211 ampdu sw queue to wake */
  1224. int freed = iwl_tx_queue_reclaim(priv, scd_flow, index);
  1225. priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
  1226. if ((iwl_queue_space(&txq->q) > txq->q.low_mark) &&
  1227. priv->mac80211_registered &&
  1228. (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA))
  1229. ieee80211_wake_queue(priv->hw, txq->swq_id);
  1230. iwl_txq_check_empty(priv, sta_id, tid, scd_flow);
  1231. }
  1232. }
  1233. EXPORT_SYMBOL(iwl_rx_reply_compressed_ba);
  1234. #ifdef CONFIG_IWLWIFI_DEBUG
  1235. #define TX_STATUS_ENTRY(x) case TX_STATUS_FAIL_ ## x: return #x
  1236. const char *iwl_get_tx_fail_reason(u32 status)
  1237. {
  1238. switch (status & TX_STATUS_MSK) {
  1239. case TX_STATUS_SUCCESS:
  1240. return "SUCCESS";
  1241. TX_STATUS_ENTRY(SHORT_LIMIT);
  1242. TX_STATUS_ENTRY(LONG_LIMIT);
  1243. TX_STATUS_ENTRY(FIFO_UNDERRUN);
  1244. TX_STATUS_ENTRY(MGMNT_ABORT);
  1245. TX_STATUS_ENTRY(NEXT_FRAG);
  1246. TX_STATUS_ENTRY(LIFE_EXPIRE);
  1247. TX_STATUS_ENTRY(DEST_PS);
  1248. TX_STATUS_ENTRY(ABORTED);
  1249. TX_STATUS_ENTRY(BT_RETRY);
  1250. TX_STATUS_ENTRY(STA_INVALID);
  1251. TX_STATUS_ENTRY(FRAG_DROPPED);
  1252. TX_STATUS_ENTRY(TID_DISABLE);
  1253. TX_STATUS_ENTRY(FRAME_FLUSHED);
  1254. TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
  1255. TX_STATUS_ENTRY(TX_LOCKED);
  1256. TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
  1257. }
  1258. return "UNKNOWN";
  1259. }
  1260. EXPORT_SYMBOL(iwl_get_tx_fail_reason);
  1261. #endif /* CONFIG_IWLWIFI_DEBUG */