netxen_nic_hw.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229
  1. /*
  2. * Copyright (C) 2003 - 2006 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen,
  26. * 3965 Freedom Circle, Fourth floor,
  27. * Santa Clara, CA 95054
  28. *
  29. *
  30. * Source file for NIC routines to access the Phantom hardware
  31. *
  32. */
  33. #include "netxen_nic.h"
  34. #include "netxen_nic_hw.h"
  35. #define DEFINE_GLOBAL_RECV_CRB
  36. #include "netxen_nic_phan_reg.h"
  37. #include <net/ip.h>
  38. struct netxen_recv_crb recv_crb_registers[] = {
  39. /*
  40. * Instance 0.
  41. */
  42. {
  43. /* rcv_desc_crb: */
  44. {
  45. {
  46. /* crb_rcv_producer_offset: */
  47. NETXEN_NIC_REG(0x100),
  48. /* crb_rcv_consumer_offset: */
  49. NETXEN_NIC_REG(0x104),
  50. /* crb_gloablrcv_ring: */
  51. NETXEN_NIC_REG(0x108),
  52. /* crb_rcv_ring_size */
  53. NETXEN_NIC_REG(0x10c),
  54. },
  55. /* Jumbo frames */
  56. {
  57. /* crb_rcv_producer_offset: */
  58. NETXEN_NIC_REG(0x110),
  59. /* crb_rcv_consumer_offset: */
  60. NETXEN_NIC_REG(0x114),
  61. /* crb_gloablrcv_ring: */
  62. NETXEN_NIC_REG(0x118),
  63. /* crb_rcv_ring_size */
  64. NETXEN_NIC_REG(0x11c),
  65. },
  66. /* LRO */
  67. {
  68. /* crb_rcv_producer_offset: */
  69. NETXEN_NIC_REG(0x120),
  70. /* crb_rcv_consumer_offset: */
  71. NETXEN_NIC_REG(0x124),
  72. /* crb_gloablrcv_ring: */
  73. NETXEN_NIC_REG(0x128),
  74. /* crb_rcv_ring_size */
  75. NETXEN_NIC_REG(0x12c),
  76. }
  77. },
  78. /* crb_rcvstatus_ring: */
  79. NETXEN_NIC_REG(0x130),
  80. /* crb_rcv_status_producer: */
  81. NETXEN_NIC_REG(0x134),
  82. /* crb_rcv_status_consumer: */
  83. NETXEN_NIC_REG(0x138),
  84. /* crb_rcvpeg_state: */
  85. NETXEN_NIC_REG(0x13c),
  86. /* crb_status_ring_size */
  87. NETXEN_NIC_REG(0x140),
  88. },
  89. /*
  90. * Instance 1,
  91. */
  92. {
  93. /* rcv_desc_crb: */
  94. {
  95. {
  96. /* crb_rcv_producer_offset: */
  97. NETXEN_NIC_REG(0x144),
  98. /* crb_rcv_consumer_offset: */
  99. NETXEN_NIC_REG(0x148),
  100. /* crb_globalrcv_ring: */
  101. NETXEN_NIC_REG(0x14c),
  102. /* crb_rcv_ring_size */
  103. NETXEN_NIC_REG(0x150),
  104. },
  105. /* Jumbo frames */
  106. {
  107. /* crb_rcv_producer_offset: */
  108. NETXEN_NIC_REG(0x154),
  109. /* crb_rcv_consumer_offset: */
  110. NETXEN_NIC_REG(0x158),
  111. /* crb_globalrcv_ring: */
  112. NETXEN_NIC_REG(0x15c),
  113. /* crb_rcv_ring_size */
  114. NETXEN_NIC_REG(0x160),
  115. },
  116. /* LRO */
  117. {
  118. /* crb_rcv_producer_offset: */
  119. NETXEN_NIC_REG(0x164),
  120. /* crb_rcv_consumer_offset: */
  121. NETXEN_NIC_REG(0x168),
  122. /* crb_globalrcv_ring: */
  123. NETXEN_NIC_REG(0x16c),
  124. /* crb_rcv_ring_size */
  125. NETXEN_NIC_REG(0x170),
  126. }
  127. },
  128. /* crb_rcvstatus_ring: */
  129. NETXEN_NIC_REG(0x174),
  130. /* crb_rcv_status_producer: */
  131. NETXEN_NIC_REG(0x178),
  132. /* crb_rcv_status_consumer: */
  133. NETXEN_NIC_REG(0x17c),
  134. /* crb_rcvpeg_state: */
  135. NETXEN_NIC_REG(0x180),
  136. /* crb_status_ring_size */
  137. NETXEN_NIC_REG(0x184),
  138. },
  139. /*
  140. * Instance 3,
  141. */
  142. {
  143. {
  144. {
  145. /* crb_rcv_producer_offset: */
  146. NETXEN_NIC_REG(0x1d8),
  147. /* crb_rcv_consumer_offset: */
  148. NETXEN_NIC_REG(0x1dc),
  149. /* crb_gloablrcv_ring: */
  150. NETXEN_NIC_REG(0x1f0),
  151. /* crb_rcv_ring_size */
  152. NETXEN_NIC_REG(0x1f4),
  153. },
  154. /* Jumbo frames */
  155. {
  156. /* crb_rcv_producer_offset: */
  157. NETXEN_NIC_REG(0x1f8),
  158. /* crb_rcv_consumer_offset: */
  159. NETXEN_NIC_REG(0x1fc),
  160. /* crb_gloablrcv_ring: */
  161. NETXEN_NIC_REG(0x200),
  162. /* crb_rcv_ring_size */
  163. NETXEN_NIC_REG(0x204),
  164. },
  165. /* LRO */
  166. {
  167. /* crb_rcv_producer_offset: */
  168. NETXEN_NIC_REG(0x208),
  169. /* crb_rcv_consumer_offset: */
  170. NETXEN_NIC_REG(0x20c),
  171. /* crb_gloablrcv_ring: */
  172. NETXEN_NIC_REG(0x210),
  173. /* crb_rcv_ring_size */
  174. NETXEN_NIC_REG(0x214),
  175. }
  176. },
  177. /* crb_rcvstatus_ring: */
  178. NETXEN_NIC_REG(0x218),
  179. /* crb_rcv_status_producer: */
  180. NETXEN_NIC_REG(0x21c),
  181. /* crb_rcv_status_consumer: */
  182. NETXEN_NIC_REG(0x220),
  183. /* crb_rcvpeg_state: */
  184. NETXEN_NIC_REG(0x224),
  185. /* crb_status_ring_size */
  186. NETXEN_NIC_REG(0x228),
  187. },
  188. /*
  189. * Instance 4,
  190. */
  191. {
  192. {
  193. {
  194. /* crb_rcv_producer_offset: */
  195. NETXEN_NIC_REG(0x22c),
  196. /* crb_rcv_consumer_offset: */
  197. NETXEN_NIC_REG(0x230),
  198. /* crb_gloablrcv_ring: */
  199. NETXEN_NIC_REG(0x234),
  200. /* crb_rcv_ring_size */
  201. NETXEN_NIC_REG(0x238),
  202. },
  203. /* Jumbo frames */
  204. {
  205. /* crb_rcv_producer_offset: */
  206. NETXEN_NIC_REG(0x23c),
  207. /* crb_rcv_consumer_offset: */
  208. NETXEN_NIC_REG(0x240),
  209. /* crb_gloablrcv_ring: */
  210. NETXEN_NIC_REG(0x244),
  211. /* crb_rcv_ring_size */
  212. NETXEN_NIC_REG(0x248),
  213. },
  214. /* LRO */
  215. {
  216. /* crb_rcv_producer_offset: */
  217. NETXEN_NIC_REG(0x24c),
  218. /* crb_rcv_consumer_offset: */
  219. NETXEN_NIC_REG(0x250),
  220. /* crb_gloablrcv_ring: */
  221. NETXEN_NIC_REG(0x254),
  222. /* crb_rcv_ring_size */
  223. NETXEN_NIC_REG(0x258),
  224. }
  225. },
  226. /* crb_rcvstatus_ring: */
  227. NETXEN_NIC_REG(0x25c),
  228. /* crb_rcv_status_producer: */
  229. NETXEN_NIC_REG(0x260),
  230. /* crb_rcv_status_consumer: */
  231. NETXEN_NIC_REG(0x264),
  232. /* crb_rcvpeg_state: */
  233. NETXEN_NIC_REG(0x268),
  234. /* crb_status_ring_size */
  235. NETXEN_NIC_REG(0x26c),
  236. },
  237. };
  238. u64 ctx_addr_sig_regs[][3] = {
  239. {NETXEN_NIC_REG(0x188), NETXEN_NIC_REG(0x18c), NETXEN_NIC_REG(0x1c0)},
  240. {NETXEN_NIC_REG(0x190), NETXEN_NIC_REG(0x194), NETXEN_NIC_REG(0x1c4)},
  241. {NETXEN_NIC_REG(0x198), NETXEN_NIC_REG(0x19c), NETXEN_NIC_REG(0x1c8)},
  242. {NETXEN_NIC_REG(0x1a0), NETXEN_NIC_REG(0x1a4), NETXEN_NIC_REG(0x1cc)}
  243. };
  244. /* PCI Windowing for DDR regions. */
  245. #define ADDR_IN_RANGE(addr, low, high) \
  246. (((addr) <= (high)) && ((addr) >= (low)))
  247. #define NETXEN_FLASH_BASE (BOOTLD_START)
  248. #define NETXEN_PHANTOM_MEM_BASE (NETXEN_FLASH_BASE)
  249. #define NETXEN_MAX_MTU 8000 + NETXEN_ENET_HEADER_SIZE + NETXEN_ETH_FCS_SIZE
  250. #define NETXEN_MIN_MTU 64
  251. #define NETXEN_ETH_FCS_SIZE 4
  252. #define NETXEN_ENET_HEADER_SIZE 14
  253. #define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
  254. #define NETXEN_FIRMWARE_LEN ((16 * 1024) / 4)
  255. #define NETXEN_NIU_HDRSIZE (0x1 << 6)
  256. #define NETXEN_NIU_TLRSIZE (0x1 << 5)
  257. #define lower32(x) ((u32)((x) & 0xffffffff))
  258. #define upper32(x) \
  259. ((u32)(((unsigned long long)(x) >> 32) & 0xffffffff))
  260. #define NETXEN_NIC_ZERO_PAUSE_ADDR 0ULL
  261. #define NETXEN_NIC_UNIT_PAUSE_ADDR 0x200ULL
  262. #define NETXEN_NIC_EPG_PAUSE_ADDR1 0x2200010000c28001ULL
  263. #define NETXEN_NIC_EPG_PAUSE_ADDR2 0x0100088866554433ULL
  264. #define NETXEN_NIC_WINDOW_MARGIN 0x100000
  265. unsigned long netxen_nic_pci_set_window(struct netxen_adapter *adapter,
  266. unsigned long long addr);
  267. void netxen_free_hw_resources(struct netxen_adapter *adapter);
  268. int netxen_nic_set_mac(struct net_device *netdev, void *p)
  269. {
  270. struct netxen_adapter *adapter = netdev_priv(netdev);
  271. struct sockaddr *addr = p;
  272. if (netif_running(netdev))
  273. return -EBUSY;
  274. if (!is_valid_ether_addr(addr->sa_data))
  275. return -EADDRNOTAVAIL;
  276. DPRINTK(INFO, "valid ether addr\n");
  277. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  278. if (adapter->macaddr_set)
  279. adapter->macaddr_set(adapter, addr->sa_data);
  280. return 0;
  281. }
  282. /*
  283. * netxen_nic_set_multi - Multicast
  284. */
  285. void netxen_nic_set_multi(struct net_device *netdev)
  286. {
  287. struct netxen_adapter *adapter = netdev_priv(netdev);
  288. struct dev_mc_list *mc_ptr;
  289. __u32 netxen_mac_addr_cntl_data = 0;
  290. mc_ptr = netdev->mc_list;
  291. if (netdev->flags & IFF_PROMISC) {
  292. if (adapter->set_promisc)
  293. adapter->set_promisc(adapter,
  294. NETXEN_NIU_PROMISC_MODE);
  295. } else {
  296. if (adapter->unset_promisc &&
  297. adapter->ahw.boardcfg.board_type
  298. != NETXEN_BRDTYPE_P2_SB31_10G_IMEZ)
  299. adapter->unset_promisc(adapter,
  300. NETXEN_NIU_NON_PROMISC_MODE);
  301. }
  302. if (adapter->ahw.board_type == NETXEN_NIC_XGBE) {
  303. netxen_nic_mcr_set_mode_select(netxen_mac_addr_cntl_data, 0x03);
  304. netxen_nic_mcr_set_id_pool0(netxen_mac_addr_cntl_data, 0x00);
  305. netxen_nic_mcr_set_id_pool1(netxen_mac_addr_cntl_data, 0x00);
  306. netxen_nic_mcr_set_id_pool2(netxen_mac_addr_cntl_data, 0x00);
  307. netxen_nic_mcr_set_id_pool3(netxen_mac_addr_cntl_data, 0x00);
  308. netxen_nic_mcr_set_enable_xtnd0(netxen_mac_addr_cntl_data);
  309. netxen_nic_mcr_set_enable_xtnd1(netxen_mac_addr_cntl_data);
  310. netxen_nic_mcr_set_enable_xtnd2(netxen_mac_addr_cntl_data);
  311. netxen_nic_mcr_set_enable_xtnd3(netxen_mac_addr_cntl_data);
  312. } else {
  313. netxen_nic_mcr_set_mode_select(netxen_mac_addr_cntl_data, 0x00);
  314. netxen_nic_mcr_set_id_pool0(netxen_mac_addr_cntl_data, 0x00);
  315. netxen_nic_mcr_set_id_pool1(netxen_mac_addr_cntl_data, 0x01);
  316. netxen_nic_mcr_set_id_pool2(netxen_mac_addr_cntl_data, 0x02);
  317. netxen_nic_mcr_set_id_pool3(netxen_mac_addr_cntl_data, 0x03);
  318. }
  319. writel(netxen_mac_addr_cntl_data,
  320. NETXEN_CRB_NORMALIZE(adapter, NETXEN_MAC_ADDR_CNTL_REG));
  321. if (adapter->ahw.board_type == NETXEN_NIC_XGBE) {
  322. writel(netxen_mac_addr_cntl_data,
  323. NETXEN_CRB_NORMALIZE(adapter,
  324. NETXEN_MULTICAST_ADDR_HI_0));
  325. } else {
  326. writel(netxen_mac_addr_cntl_data,
  327. NETXEN_CRB_NORMALIZE(adapter,
  328. NETXEN_MULTICAST_ADDR_HI_1));
  329. }
  330. netxen_mac_addr_cntl_data = 0;
  331. writel(netxen_mac_addr_cntl_data,
  332. NETXEN_CRB_NORMALIZE(adapter, NETXEN_NIU_GB_DROP_WRONGADDR));
  333. }
  334. /*
  335. * netxen_nic_change_mtu - Change the Maximum Transfer Unit
  336. * @returns 0 on success, negative on failure
  337. */
  338. int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
  339. {
  340. struct netxen_adapter *adapter = netdev_priv(netdev);
  341. int eff_mtu = mtu + NETXEN_ENET_HEADER_SIZE + NETXEN_ETH_FCS_SIZE;
  342. if ((eff_mtu > NETXEN_MAX_MTU) || (eff_mtu < NETXEN_MIN_MTU)) {
  343. printk(KERN_ERR "%s: %s %d is not supported.\n",
  344. netxen_nic_driver_name, netdev->name, mtu);
  345. return -EINVAL;
  346. }
  347. if (adapter->set_mtu)
  348. adapter->set_mtu(adapter, mtu);
  349. netdev->mtu = mtu;
  350. return 0;
  351. }
  352. /*
  353. * check if the firmware has been downloaded and ready to run and
  354. * setup the address for the descriptors in the adapter
  355. */
  356. int netxen_nic_hw_resources(struct netxen_adapter *adapter)
  357. {
  358. struct netxen_hardware_context *hw = &adapter->ahw;
  359. u32 state = 0;
  360. void *addr;
  361. int loops = 0, err = 0;
  362. int ctx, ring;
  363. u32 card_cmdring = 0;
  364. struct netxen_recv_context *recv_ctx;
  365. struct netxen_rcv_desc_ctx *rcv_desc;
  366. int func_id = adapter->portnum;
  367. DPRINTK(INFO, "crb_base: %lx %x", NETXEN_PCI_CRBSPACE,
  368. PCI_OFFSET_SECOND_RANGE(adapter, NETXEN_PCI_CRBSPACE));
  369. DPRINTK(INFO, "cam base: %lx %x", NETXEN_CRB_CAM,
  370. pci_base_offset(adapter, NETXEN_CRB_CAM));
  371. DPRINTK(INFO, "cam RAM: %lx %x", NETXEN_CAM_RAM_BASE,
  372. pci_base_offset(adapter, NETXEN_CAM_RAM_BASE));
  373. /* Window 1 call */
  374. card_cmdring = readl(NETXEN_CRB_NORMALIZE(adapter, CRB_CMDPEG_CMDRING));
  375. DPRINTK(INFO, "Command Peg sends 0x%x for cmdring base\n",
  376. card_cmdring);
  377. for (ctx = 0; ctx < MAX_RCV_CTX; ++ctx) {
  378. DPRINTK(INFO, "Command Peg ready..waiting for rcv peg\n");
  379. loops = 0;
  380. state = 0;
  381. /* Window 1 call */
  382. state = readl(NETXEN_CRB_NORMALIZE(adapter,
  383. recv_crb_registers[ctx].
  384. crb_rcvpeg_state));
  385. while (state != PHAN_PEG_RCV_INITIALIZED && loops < 20) {
  386. udelay(100);
  387. /* Window 1 call */
  388. state = readl(NETXEN_CRB_NORMALIZE(adapter,
  389. recv_crb_registers
  390. [ctx].
  391. crb_rcvpeg_state));
  392. loops++;
  393. }
  394. if (loops >= 20) {
  395. printk(KERN_ERR "Rcv Peg initialization not complete:"
  396. "%x.\n", state);
  397. err = -EIO;
  398. return err;
  399. }
  400. }
  401. DPRINTK(INFO, "Recieve Peg ready too. starting stuff\n");
  402. addr = netxen_alloc(adapter->ahw.pdev,
  403. sizeof(struct netxen_ring_ctx) +
  404. sizeof(uint32_t),
  405. (dma_addr_t *) & adapter->ctx_desc_phys_addr,
  406. &adapter->ctx_desc_pdev);
  407. printk(KERN_INFO "ctx_desc_phys_addr: 0x%llx\n",
  408. (unsigned long long) adapter->ctx_desc_phys_addr);
  409. if (addr == NULL) {
  410. DPRINTK(ERR, "bad return from pci_alloc_consistent\n");
  411. err = -ENOMEM;
  412. return err;
  413. }
  414. memset(addr, 0, sizeof(struct netxen_ring_ctx));
  415. adapter->ctx_desc = (struct netxen_ring_ctx *)addr;
  416. adapter->ctx_desc->ctx_id = adapter->portnum;
  417. adapter->ctx_desc->cmd_consumer_offset =
  418. cpu_to_le64(adapter->ctx_desc_phys_addr +
  419. sizeof(struct netxen_ring_ctx));
  420. adapter->cmd_consumer = (uint32_t *) (((char *)addr) +
  421. sizeof(struct netxen_ring_ctx));
  422. addr = netxen_alloc(adapter->ahw.pdev,
  423. sizeof(struct cmd_desc_type0) *
  424. adapter->max_tx_desc_count,
  425. (dma_addr_t *) & hw->cmd_desc_phys_addr,
  426. &adapter->ahw.cmd_desc_pdev);
  427. printk(KERN_INFO "cmd_desc_phys_addr: 0x%llx\n",
  428. (unsigned long long) hw->cmd_desc_phys_addr);
  429. if (addr == NULL) {
  430. DPRINTK(ERR, "bad return from pci_alloc_consistent\n");
  431. netxen_free_hw_resources(adapter);
  432. return -ENOMEM;
  433. }
  434. adapter->ctx_desc->cmd_ring_addr =
  435. cpu_to_le64(hw->cmd_desc_phys_addr);
  436. adapter->ctx_desc->cmd_ring_size =
  437. cpu_to_le32(adapter->max_tx_desc_count);
  438. hw->cmd_desc_head = (struct cmd_desc_type0 *)addr;
  439. for (ctx = 0; ctx < MAX_RCV_CTX; ++ctx) {
  440. recv_ctx = &adapter->recv_ctx[ctx];
  441. for (ring = 0; ring < NUM_RCV_DESC_RINGS; ring++) {
  442. rcv_desc = &recv_ctx->rcv_desc[ring];
  443. addr = netxen_alloc(adapter->ahw.pdev,
  444. RCV_DESC_RINGSIZE,
  445. &rcv_desc->phys_addr,
  446. &rcv_desc->phys_pdev);
  447. if (addr == NULL) {
  448. DPRINTK(ERR, "bad return from "
  449. "pci_alloc_consistent\n");
  450. netxen_free_hw_resources(adapter);
  451. err = -ENOMEM;
  452. return err;
  453. }
  454. rcv_desc->desc_head = (struct rcv_desc *)addr;
  455. adapter->ctx_desc->rcv_ctx[ring].rcv_ring_addr =
  456. cpu_to_le64(rcv_desc->phys_addr);
  457. adapter->ctx_desc->rcv_ctx[ring].rcv_ring_size =
  458. cpu_to_le32(rcv_desc->max_rx_desc_count);
  459. }
  460. addr = netxen_alloc(adapter->ahw.pdev, STATUS_DESC_RINGSIZE,
  461. &recv_ctx->rcv_status_desc_phys_addr,
  462. &recv_ctx->rcv_status_desc_pdev);
  463. if (addr == NULL) {
  464. DPRINTK(ERR, "bad return from"
  465. " pci_alloc_consistent\n");
  466. netxen_free_hw_resources(adapter);
  467. err = -ENOMEM;
  468. return err;
  469. }
  470. recv_ctx->rcv_status_desc_head = (struct status_desc *)addr;
  471. adapter->ctx_desc->sts_ring_addr =
  472. cpu_to_le64(recv_ctx->rcv_status_desc_phys_addr);
  473. adapter->ctx_desc->sts_ring_size =
  474. cpu_to_le32(adapter->max_rx_desc_count);
  475. }
  476. /* Window = 1 */
  477. writel(lower32(adapter->ctx_desc_phys_addr),
  478. NETXEN_CRB_NORMALIZE(adapter, CRB_CTX_ADDR_REG_LO(func_id)));
  479. writel(upper32(adapter->ctx_desc_phys_addr),
  480. NETXEN_CRB_NORMALIZE(adapter, CRB_CTX_ADDR_REG_HI(func_id)));
  481. writel(NETXEN_CTX_SIGNATURE | func_id,
  482. NETXEN_CRB_NORMALIZE(adapter, CRB_CTX_SIGNATURE_REG(func_id)));
  483. return err;
  484. }
  485. void netxen_free_hw_resources(struct netxen_adapter *adapter)
  486. {
  487. struct netxen_recv_context *recv_ctx;
  488. struct netxen_rcv_desc_ctx *rcv_desc;
  489. int ctx, ring;
  490. if (adapter->ctx_desc != NULL) {
  491. pci_free_consistent(adapter->ctx_desc_pdev,
  492. sizeof(struct netxen_ring_ctx) +
  493. sizeof(uint32_t),
  494. adapter->ctx_desc,
  495. adapter->ctx_desc_phys_addr);
  496. adapter->ctx_desc = NULL;
  497. }
  498. if (adapter->ahw.cmd_desc_head != NULL) {
  499. pci_free_consistent(adapter->ahw.cmd_desc_pdev,
  500. sizeof(struct cmd_desc_type0) *
  501. adapter->max_tx_desc_count,
  502. adapter->ahw.cmd_desc_head,
  503. adapter->ahw.cmd_desc_phys_addr);
  504. adapter->ahw.cmd_desc_head = NULL;
  505. }
  506. /* Special handling: there are 2 ports on this board */
  507. if (adapter->ahw.boardcfg.board_type == NETXEN_BRDTYPE_P2_SB31_10G_IMEZ) {
  508. adapter->ahw.max_ports = 2;
  509. }
  510. for (ctx = 0; ctx < MAX_RCV_CTX; ++ctx) {
  511. recv_ctx = &adapter->recv_ctx[ctx];
  512. for (ring = 0; ring < NUM_RCV_DESC_RINGS; ring++) {
  513. rcv_desc = &recv_ctx->rcv_desc[ring];
  514. if (rcv_desc->desc_head != NULL) {
  515. pci_free_consistent(rcv_desc->phys_pdev,
  516. RCV_DESC_RINGSIZE,
  517. rcv_desc->desc_head,
  518. rcv_desc->phys_addr);
  519. rcv_desc->desc_head = NULL;
  520. }
  521. }
  522. if (recv_ctx->rcv_status_desc_head != NULL) {
  523. pci_free_consistent(recv_ctx->rcv_status_desc_pdev,
  524. STATUS_DESC_RINGSIZE,
  525. recv_ctx->rcv_status_desc_head,
  526. recv_ctx->
  527. rcv_status_desc_phys_addr);
  528. recv_ctx->rcv_status_desc_head = NULL;
  529. }
  530. }
  531. }
  532. void netxen_tso_check(struct netxen_adapter *adapter,
  533. struct cmd_desc_type0 *desc, struct sk_buff *skb)
  534. {
  535. if (desc->mss) {
  536. desc->total_hdr_length = (sizeof(struct ethhdr) +
  537. ip_hdrlen(skb) + tcp_hdrlen(skb));
  538. netxen_set_cmd_desc_opcode(desc, TX_TCP_LSO);
  539. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  540. if (ip_hdr(skb)->protocol == IPPROTO_TCP) {
  541. netxen_set_cmd_desc_opcode(desc, TX_TCP_PKT);
  542. } else if (ip_hdr(skb)->protocol == IPPROTO_UDP) {
  543. netxen_set_cmd_desc_opcode(desc, TX_UDP_PKT);
  544. } else {
  545. return;
  546. }
  547. }
  548. desc->tcp_hdr_offset = skb_transport_offset(skb);
  549. desc->ip_hdr_offset = skb_network_offset(skb);
  550. }
  551. int netxen_is_flash_supported(struct netxen_adapter *adapter)
  552. {
  553. const int locs[] = { 0, 0x4, 0x100, 0x4000, 0x4128 };
  554. int addr, val01, val02, i, j;
  555. /* if the flash size less than 4Mb, make huge war cry and die */
  556. for (j = 1; j < 4; j++) {
  557. addr = j * NETXEN_NIC_WINDOW_MARGIN;
  558. for (i = 0; i < (sizeof(locs) / sizeof(locs[0])); i++) {
  559. if (netxen_rom_fast_read(adapter, locs[i], &val01) == 0
  560. && netxen_rom_fast_read(adapter, (addr + locs[i]),
  561. &val02) == 0) {
  562. if (val01 == val02)
  563. return -1;
  564. } else
  565. return -1;
  566. }
  567. }
  568. return 0;
  569. }
  570. static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
  571. int size, u32 * buf)
  572. {
  573. int i, addr;
  574. u32 *ptr32;
  575. addr = base;
  576. ptr32 = buf;
  577. for (i = 0; i < size / sizeof(u32); i++) {
  578. if (netxen_rom_fast_read(adapter, addr, ptr32) == -1)
  579. return -1;
  580. *ptr32 = cpu_to_le32(*ptr32);
  581. ptr32++;
  582. addr += sizeof(u32);
  583. }
  584. if ((char *)buf + size > (char *)ptr32) {
  585. u32 local;
  586. if (netxen_rom_fast_read(adapter, addr, &local) == -1)
  587. return -1;
  588. local = cpu_to_le32(local);
  589. memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
  590. }
  591. return 0;
  592. }
  593. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, u64 mac[])
  594. {
  595. u32 *pmac = (u32 *) & mac[0];
  596. if (netxen_get_flash_block(adapter,
  597. USER_START +
  598. offsetof(struct netxen_new_user_info,
  599. mac_addr),
  600. FLASH_NUM_PORTS * sizeof(u64), pmac) == -1) {
  601. return -1;
  602. }
  603. if (*mac == ~0ULL) {
  604. if (netxen_get_flash_block(adapter,
  605. USER_START_OLD +
  606. offsetof(struct netxen_user_old_info,
  607. mac_addr),
  608. FLASH_NUM_PORTS * sizeof(u64),
  609. pmac) == -1)
  610. return -1;
  611. if (*mac == ~0ULL)
  612. return -1;
  613. }
  614. return 0;
  615. }
  616. /*
  617. * Changes the CRB window to the specified window.
  618. */
  619. void netxen_nic_pci_change_crbwindow(struct netxen_adapter *adapter, u32 wndw)
  620. {
  621. void __iomem *offset;
  622. u32 tmp;
  623. int count = 0;
  624. if (adapter->curr_window == wndw)
  625. return;
  626. switch(adapter->ahw.pci_func) {
  627. case 0:
  628. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  629. NETXEN_PCIX_PH_REG(PCIX_CRB_WINDOW));
  630. break;
  631. case 1:
  632. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  633. NETXEN_PCIX_PH_REG(PCIX_CRB_WINDOW_F1));
  634. break;
  635. case 2:
  636. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  637. NETXEN_PCIX_PH_REG(PCIX_CRB_WINDOW_F2));
  638. break;
  639. case 3:
  640. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  641. NETXEN_PCIX_PH_REG(PCIX_CRB_WINDOW_F3));
  642. break;
  643. default:
  644. printk(KERN_INFO "Changing the window for PCI function"
  645. "%d\n", adapter->ahw.pci_func);
  646. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  647. NETXEN_PCIX_PH_REG(PCIX_CRB_WINDOW));
  648. break;
  649. }
  650. /*
  651. * Move the CRB window.
  652. * We need to write to the "direct access" region of PCI
  653. * to avoid a race condition where the window register has
  654. * not been successfully written across CRB before the target
  655. * register address is received by PCI. The direct region bypasses
  656. * the CRB bus.
  657. */
  658. if (wndw & 0x1)
  659. wndw = NETXEN_WINDOW_ONE;
  660. writel(wndw, offset);
  661. /* MUST make sure window is set before we forge on... */
  662. while ((tmp = readl(offset)) != wndw) {
  663. printk(KERN_WARNING "%s: %s WARNING: CRB window value not "
  664. "registered properly: 0x%08x.\n",
  665. netxen_nic_driver_name, __FUNCTION__, tmp);
  666. mdelay(1);
  667. if (count >= 10)
  668. break;
  669. count++;
  670. }
  671. adapter->curr_window = wndw;
  672. }
  673. void netxen_load_firmware(struct netxen_adapter *adapter)
  674. {
  675. int i;
  676. u32 data, size = 0;
  677. u32 flashaddr = NETXEN_FLASH_BASE, memaddr = NETXEN_PHANTOM_MEM_BASE;
  678. u64 off;
  679. void __iomem *addr;
  680. size = NETXEN_FIRMWARE_LEN;
  681. writel(1, NETXEN_CRB_NORMALIZE(adapter, NETXEN_ROMUSB_GLB_CAS_RST));
  682. for (i = 0; i < size; i++) {
  683. if (netxen_rom_fast_read(adapter, flashaddr, (int *)&data) != 0) {
  684. DPRINTK(ERR,
  685. "Error in netxen_rom_fast_read(). Will skip"
  686. "loading flash image\n");
  687. return;
  688. }
  689. off = netxen_nic_pci_set_window(adapter, memaddr);
  690. addr = pci_base_offset(adapter, off);
  691. writel(data, addr);
  692. flashaddr += 4;
  693. memaddr += 4;
  694. }
  695. udelay(100);
  696. /* make sure Casper is powered on */
  697. writel(0x3fff,
  698. NETXEN_CRB_NORMALIZE(adapter, NETXEN_ROMUSB_GLB_CHIP_CLK_CTRL));
  699. writel(0, NETXEN_CRB_NORMALIZE(adapter, NETXEN_ROMUSB_GLB_CAS_RST));
  700. udelay(100);
  701. }
  702. int
  703. netxen_nic_hw_write_wx(struct netxen_adapter *adapter, u64 off, void *data,
  704. int len)
  705. {
  706. void __iomem *addr;
  707. if (ADDR_IN_WINDOW1(off)) {
  708. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  709. } else { /* Window 0 */
  710. addr = pci_base_offset(adapter, off);
  711. netxen_nic_pci_change_crbwindow(adapter, 0);
  712. }
  713. DPRINTK(INFO, "writing to base %lx offset %llx addr %p"
  714. " data %llx len %d\n",
  715. pci_base(adapter, off), off, addr,
  716. *(unsigned long long *)data, len);
  717. if (!addr) {
  718. netxen_nic_pci_change_crbwindow(adapter, 1);
  719. return 1;
  720. }
  721. switch (len) {
  722. case 1:
  723. writeb(*(u8 *) data, addr);
  724. break;
  725. case 2:
  726. writew(*(u16 *) data, addr);
  727. break;
  728. case 4:
  729. writel(*(u32 *) data, addr);
  730. break;
  731. case 8:
  732. writeq(*(u64 *) data, addr);
  733. break;
  734. default:
  735. DPRINTK(INFO,
  736. "writing data %lx to offset %llx, num words=%d\n",
  737. *(unsigned long *)data, off, (len >> 3));
  738. netxen_nic_hw_block_write64((u64 __iomem *) data, addr,
  739. (len >> 3));
  740. break;
  741. }
  742. if (!ADDR_IN_WINDOW1(off))
  743. netxen_nic_pci_change_crbwindow(adapter, 1);
  744. return 0;
  745. }
  746. int
  747. netxen_nic_hw_read_wx(struct netxen_adapter *adapter, u64 off, void *data,
  748. int len)
  749. {
  750. void __iomem *addr;
  751. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  752. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  753. } else { /* Window 0 */
  754. addr = pci_base_offset(adapter, off);
  755. netxen_nic_pci_change_crbwindow(adapter, 0);
  756. }
  757. DPRINTK(INFO, "reading from base %lx offset %llx addr %p\n",
  758. pci_base(adapter, off), off, addr);
  759. if (!addr) {
  760. netxen_nic_pci_change_crbwindow(adapter, 1);
  761. return 1;
  762. }
  763. switch (len) {
  764. case 1:
  765. *(u8 *) data = readb(addr);
  766. break;
  767. case 2:
  768. *(u16 *) data = readw(addr);
  769. break;
  770. case 4:
  771. *(u32 *) data = readl(addr);
  772. break;
  773. case 8:
  774. *(u64 *) data = readq(addr);
  775. break;
  776. default:
  777. netxen_nic_hw_block_read64((u64 __iomem *) data, addr,
  778. (len >> 3));
  779. break;
  780. }
  781. DPRINTK(INFO, "read %lx\n", *(unsigned long *)data);
  782. if (!ADDR_IN_WINDOW1(off))
  783. netxen_nic_pci_change_crbwindow(adapter, 1);
  784. return 0;
  785. }
  786. void netxen_nic_reg_write(struct netxen_adapter *adapter, u64 off, u32 val)
  787. { /* Only for window 1 */
  788. void __iomem *addr;
  789. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  790. DPRINTK(INFO, "writing to base %lx offset %llx addr %p data %x\n",
  791. pci_base(adapter, off), off, addr, val);
  792. writel(val, addr);
  793. }
  794. int netxen_nic_reg_read(struct netxen_adapter *adapter, u64 off)
  795. { /* Only for window 1 */
  796. void __iomem *addr;
  797. int val;
  798. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  799. DPRINTK(INFO, "reading from base %lx offset %llx addr %p\n",
  800. pci_base(adapter, off), off, addr);
  801. val = readl(addr);
  802. writel(val, addr);
  803. return val;
  804. }
  805. /* Change the window to 0, write and change back to window 1. */
  806. void netxen_nic_write_w0(struct netxen_adapter *adapter, u32 index, u32 value)
  807. {
  808. void __iomem *addr;
  809. netxen_nic_pci_change_crbwindow(adapter, 0);
  810. addr = pci_base_offset(adapter, index);
  811. writel(value, addr);
  812. netxen_nic_pci_change_crbwindow(adapter, 1);
  813. }
  814. /* Change the window to 0, read and change back to window 1. */
  815. void netxen_nic_read_w0(struct netxen_adapter *adapter, u32 index, u32 * value)
  816. {
  817. void __iomem *addr;
  818. addr = pci_base_offset(adapter, index);
  819. netxen_nic_pci_change_crbwindow(adapter, 0);
  820. *value = readl(addr);
  821. netxen_nic_pci_change_crbwindow(adapter, 1);
  822. }
  823. int netxen_pci_set_window_warning_count = 0;
  824. unsigned long
  825. netxen_nic_pci_set_window(struct netxen_adapter *adapter,
  826. unsigned long long addr)
  827. {
  828. static int ddr_mn_window = -1;
  829. static int qdr_sn_window = -1;
  830. int window;
  831. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  832. /* DDR network side */
  833. addr -= NETXEN_ADDR_DDR_NET;
  834. window = (addr >> 25) & 0x3ff;
  835. if (ddr_mn_window != window) {
  836. ddr_mn_window = window;
  837. writel(window, PCI_OFFSET_SECOND_RANGE(adapter,
  838. NETXEN_PCIX_PH_REG
  839. (PCIX_MN_WINDOW)));
  840. /* MUST make sure window is set before we forge on... */
  841. readl(PCI_OFFSET_SECOND_RANGE(adapter,
  842. NETXEN_PCIX_PH_REG
  843. (PCIX_MN_WINDOW)));
  844. }
  845. addr -= (window * NETXEN_WINDOW_ONE);
  846. addr += NETXEN_PCI_DDR_NET;
  847. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  848. addr -= NETXEN_ADDR_OCM0;
  849. addr += NETXEN_PCI_OCM0;
  850. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  851. addr -= NETXEN_ADDR_OCM1;
  852. addr += NETXEN_PCI_OCM1;
  853. } else
  854. if (ADDR_IN_RANGE
  855. (addr, NETXEN_ADDR_QDR_NET, NETXEN_ADDR_QDR_NET_MAX)) {
  856. /* QDR network side */
  857. addr -= NETXEN_ADDR_QDR_NET;
  858. window = (addr >> 22) & 0x3f;
  859. if (qdr_sn_window != window) {
  860. qdr_sn_window = window;
  861. writel((window << 22),
  862. PCI_OFFSET_SECOND_RANGE(adapter,
  863. NETXEN_PCIX_PH_REG
  864. (PCIX_SN_WINDOW)));
  865. /* MUST make sure window is set before we forge on... */
  866. readl(PCI_OFFSET_SECOND_RANGE(adapter,
  867. NETXEN_PCIX_PH_REG
  868. (PCIX_SN_WINDOW)));
  869. }
  870. addr -= (window * 0x400000);
  871. addr += NETXEN_PCI_QDR_NET;
  872. } else {
  873. /*
  874. * peg gdb frequently accesses memory that doesn't exist,
  875. * this limits the chit chat so debugging isn't slowed down.
  876. */
  877. if ((netxen_pci_set_window_warning_count++ < 8)
  878. || (netxen_pci_set_window_warning_count % 64 == 0))
  879. printk("%s: Warning:netxen_nic_pci_set_window()"
  880. " Unknown address range!\n",
  881. netxen_nic_driver_name);
  882. }
  883. return addr;
  884. }
  885. int
  886. netxen_nic_erase_pxe(struct netxen_adapter *adapter)
  887. {
  888. if (netxen_rom_fast_write(adapter, PXE_START, 0) == -1) {
  889. printk(KERN_ERR "%s: erase pxe failed\n",
  890. netxen_nic_driver_name);
  891. return -1;
  892. }
  893. return 0;
  894. }
  895. int netxen_nic_get_board_info(struct netxen_adapter *adapter)
  896. {
  897. int rv = 0;
  898. int addr = BRDCFG_START;
  899. struct netxen_board_info *boardinfo;
  900. int index;
  901. u32 *ptr32;
  902. boardinfo = &adapter->ahw.boardcfg;
  903. ptr32 = (u32 *) boardinfo;
  904. for (index = 0; index < sizeof(struct netxen_board_info) / sizeof(u32);
  905. index++) {
  906. if (netxen_rom_fast_read(adapter, addr, ptr32) == -1) {
  907. return -EIO;
  908. }
  909. ptr32++;
  910. addr += sizeof(u32);
  911. }
  912. if (boardinfo->magic != NETXEN_BDINFO_MAGIC) {
  913. printk("%s: ERROR reading %s board config."
  914. " Read %x, expected %x\n", netxen_nic_driver_name,
  915. netxen_nic_driver_name,
  916. boardinfo->magic, NETXEN_BDINFO_MAGIC);
  917. rv = -1;
  918. }
  919. if (boardinfo->header_version != NETXEN_BDINFO_VERSION) {
  920. printk("%s: Unknown board config version."
  921. " Read %x, expected %x\n", netxen_nic_driver_name,
  922. boardinfo->header_version, NETXEN_BDINFO_VERSION);
  923. rv = -1;
  924. }
  925. DPRINTK(INFO, "Discovered board type:0x%x ", boardinfo->board_type);
  926. switch ((netxen_brdtype_t) boardinfo->board_type) {
  927. case NETXEN_BRDTYPE_P2_SB35_4G:
  928. adapter->ahw.board_type = NETXEN_NIC_GBE;
  929. break;
  930. case NETXEN_BRDTYPE_P2_SB31_10G:
  931. case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
  932. case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
  933. case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
  934. adapter->ahw.board_type = NETXEN_NIC_XGBE;
  935. break;
  936. case NETXEN_BRDTYPE_P1_BD:
  937. case NETXEN_BRDTYPE_P1_SB:
  938. case NETXEN_BRDTYPE_P1_SMAX:
  939. case NETXEN_BRDTYPE_P1_SOCK:
  940. adapter->ahw.board_type = NETXEN_NIC_GBE;
  941. break;
  942. default:
  943. printk("%s: Unknown(%x)\n", netxen_nic_driver_name,
  944. boardinfo->board_type);
  945. break;
  946. }
  947. return rv;
  948. }
  949. /* NIU access sections */
  950. int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu)
  951. {
  952. netxen_nic_write_w0(adapter,
  953. NETXEN_NIU_GB_MAX_FRAME_SIZE(adapter->portnum),
  954. new_mtu);
  955. return 0;
  956. }
  957. int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
  958. {
  959. new_mtu += NETXEN_NIU_HDRSIZE + NETXEN_NIU_TLRSIZE;
  960. if (adapter->portnum == 0)
  961. netxen_nic_write_w0(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE,
  962. new_mtu);
  963. else if (adapter->portnum == 1)
  964. netxen_nic_write_w0(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE,
  965. new_mtu);
  966. return 0;
  967. }
  968. void netxen_nic_init_niu_gb(struct netxen_adapter *adapter)
  969. {
  970. netxen_niu_gbe_init_port(adapter, adapter->portnum);
  971. }
  972. void
  973. netxen_crb_writelit_adapter(struct netxen_adapter *adapter, unsigned long off,
  974. int data)
  975. {
  976. void __iomem *addr;
  977. if (ADDR_IN_WINDOW1(off)) {
  978. writel(data, NETXEN_CRB_NORMALIZE(adapter, off));
  979. } else {
  980. netxen_nic_pci_change_crbwindow(adapter, 0);
  981. addr = pci_base_offset(adapter, off);
  982. writel(data, addr);
  983. netxen_nic_pci_change_crbwindow(adapter, 1);
  984. }
  985. }
  986. void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
  987. {
  988. __u32 status;
  989. __u32 autoneg;
  990. __u32 mode;
  991. netxen_nic_read_w0(adapter, NETXEN_NIU_MODE, &mode);
  992. if (netxen_get_niu_enable_ge(mode)) { /* Gb 10/100/1000 Mbps mode */
  993. if (adapter->phy_read
  994. && adapter->
  995. phy_read(adapter,
  996. NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
  997. &status) == 0) {
  998. if (netxen_get_phy_link(status)) {
  999. switch (netxen_get_phy_speed(status)) {
  1000. case 0:
  1001. adapter->link_speed = SPEED_10;
  1002. break;
  1003. case 1:
  1004. adapter->link_speed = SPEED_100;
  1005. break;
  1006. case 2:
  1007. adapter->link_speed = SPEED_1000;
  1008. break;
  1009. default:
  1010. adapter->link_speed = -1;
  1011. break;
  1012. }
  1013. switch (netxen_get_phy_duplex(status)) {
  1014. case 0:
  1015. adapter->link_duplex = DUPLEX_HALF;
  1016. break;
  1017. case 1:
  1018. adapter->link_duplex = DUPLEX_FULL;
  1019. break;
  1020. default:
  1021. adapter->link_duplex = -1;
  1022. break;
  1023. }
  1024. if (adapter->phy_read
  1025. && adapter->
  1026. phy_read(adapter,
  1027. NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
  1028. &autoneg) != 0)
  1029. adapter->link_autoneg = autoneg;
  1030. } else
  1031. goto link_down;
  1032. } else {
  1033. link_down:
  1034. adapter->link_speed = -1;
  1035. adapter->link_duplex = -1;
  1036. }
  1037. }
  1038. }
  1039. void netxen_nic_flash_print(struct netxen_adapter *adapter)
  1040. {
  1041. int valid = 1;
  1042. u32 fw_major = 0;
  1043. u32 fw_minor = 0;
  1044. u32 fw_build = 0;
  1045. char brd_name[NETXEN_MAX_SHORT_NAME];
  1046. struct netxen_new_user_info user_info;
  1047. int i, addr = USER_START;
  1048. u32 *ptr32;
  1049. struct netxen_board_info *board_info = &(adapter->ahw.boardcfg);
  1050. if (board_info->magic != NETXEN_BDINFO_MAGIC) {
  1051. printk
  1052. ("NetXen Unknown board config, Read 0x%x expected as 0x%x\n",
  1053. board_info->magic, NETXEN_BDINFO_MAGIC);
  1054. valid = 0;
  1055. }
  1056. if (board_info->header_version != NETXEN_BDINFO_VERSION) {
  1057. printk("NetXen Unknown board config version."
  1058. " Read %x, expected %x\n",
  1059. board_info->header_version, NETXEN_BDINFO_VERSION);
  1060. valid = 0;
  1061. }
  1062. if (valid) {
  1063. ptr32 = (u32 *) & user_info;
  1064. for (i = 0;
  1065. i < sizeof(struct netxen_new_user_info) / sizeof(u32);
  1066. i++) {
  1067. if (netxen_rom_fast_read(adapter, addr, ptr32) == -1) {
  1068. printk("%s: ERROR reading %s board userarea.\n",
  1069. netxen_nic_driver_name,
  1070. netxen_nic_driver_name);
  1071. return;
  1072. }
  1073. *ptr32 = le32_to_cpu(*ptr32);
  1074. ptr32++;
  1075. addr += sizeof(u32);
  1076. }
  1077. get_brd_name_by_type(board_info->board_type, brd_name);
  1078. printk("NetXen %s Board S/N %s Chip id 0x%x\n",
  1079. brd_name, user_info.serial_num, board_info->chip_id);
  1080. printk("NetXen %s Board #%d, Chip id 0x%x\n",
  1081. board_info->board_type == 0x0b ? "XGB" : "GBE",
  1082. board_info->board_num, board_info->chip_id);
  1083. fw_major = readl(NETXEN_CRB_NORMALIZE(adapter,
  1084. NETXEN_FW_VERSION_MAJOR));
  1085. fw_minor = readl(NETXEN_CRB_NORMALIZE(adapter,
  1086. NETXEN_FW_VERSION_MINOR));
  1087. fw_build =
  1088. readl(NETXEN_CRB_NORMALIZE(adapter, NETXEN_FW_VERSION_SUB));
  1089. printk("NetXen Firmware version %d.%d.%d\n", fw_major, fw_minor,
  1090. fw_build);
  1091. }
  1092. if (fw_major != _NETXEN_NIC_LINUX_MAJOR) {
  1093. printk(KERN_ERR "The mismatch in driver version and firmware "
  1094. "version major number\n"
  1095. "Driver version major number = %d \t"
  1096. "Firmware version major number = %d \n",
  1097. _NETXEN_NIC_LINUX_MAJOR, fw_major);
  1098. adapter->driver_mismatch = 1;
  1099. }
  1100. if (fw_minor != _NETXEN_NIC_LINUX_MINOR &&
  1101. fw_minor != (_NETXEN_NIC_LINUX_MINOR + 1)) {
  1102. printk(KERN_ERR "The mismatch in driver version and firmware "
  1103. "version minor number\n"
  1104. "Driver version minor number = %d \t"
  1105. "Firmware version minor number = %d \n",
  1106. _NETXEN_NIC_LINUX_MINOR, fw_minor);
  1107. adapter->driver_mismatch = 1;
  1108. }
  1109. if (adapter->driver_mismatch)
  1110. printk(KERN_INFO "Use the driver with version no %d.%d.xxx\n",
  1111. fw_major, fw_minor);
  1112. }