sata_sil24.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414
  1. /*
  2. * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
  3. *
  4. * Copyright 2005 Tejun Heo
  5. *
  6. * Based on preview driver from Silicon Image.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2, or (at your option) any
  11. * later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/pci.h>
  22. #include <linux/blkdev.h>
  23. #include <linux/delay.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <scsi/scsi_host.h>
  28. #include <scsi/scsi_cmnd.h>
  29. #include <linux/libata.h>
  30. #define DRV_NAME "sata_sil24"
  31. #define DRV_VERSION "1.1"
  32. /*
  33. * Port request block (PRB) 32 bytes
  34. */
  35. struct sil24_prb {
  36. __le16 ctrl;
  37. __le16 prot;
  38. __le32 rx_cnt;
  39. u8 fis[6 * 4];
  40. };
  41. /*
  42. * Scatter gather entry (SGE) 16 bytes
  43. */
  44. struct sil24_sge {
  45. __le64 addr;
  46. __le32 cnt;
  47. __le32 flags;
  48. };
  49. /*
  50. * Port multiplier
  51. */
  52. struct sil24_port_multiplier {
  53. __le32 diag;
  54. __le32 sactive;
  55. };
  56. enum {
  57. SIL24_HOST_BAR = 0,
  58. SIL24_PORT_BAR = 2,
  59. /* sil24 fetches in chunks of 64bytes. The first block
  60. * contains the PRB and two SGEs. From the second block, it's
  61. * consisted of four SGEs and called SGT. Calculate the
  62. * number of SGTs that fit into one page.
  63. */
  64. SIL24_PRB_SZ = sizeof(struct sil24_prb)
  65. + 2 * sizeof(struct sil24_sge),
  66. SIL24_MAX_SGT = (PAGE_SIZE - SIL24_PRB_SZ)
  67. / (4 * sizeof(struct sil24_sge)),
  68. /* This will give us one unused SGEs for ATA. This extra SGE
  69. * will be used to store CDB for ATAPI devices.
  70. */
  71. SIL24_MAX_SGE = 4 * SIL24_MAX_SGT + 1,
  72. /*
  73. * Global controller registers (128 bytes @ BAR0)
  74. */
  75. /* 32 bit regs */
  76. HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
  77. HOST_CTRL = 0x40,
  78. HOST_IRQ_STAT = 0x44,
  79. HOST_PHY_CFG = 0x48,
  80. HOST_BIST_CTRL = 0x50,
  81. HOST_BIST_PTRN = 0x54,
  82. HOST_BIST_STAT = 0x58,
  83. HOST_MEM_BIST_STAT = 0x5c,
  84. HOST_FLASH_CMD = 0x70,
  85. /* 8 bit regs */
  86. HOST_FLASH_DATA = 0x74,
  87. HOST_TRANSITION_DETECT = 0x75,
  88. HOST_GPIO_CTRL = 0x76,
  89. HOST_I2C_ADDR = 0x78, /* 32 bit */
  90. HOST_I2C_DATA = 0x7c,
  91. HOST_I2C_XFER_CNT = 0x7e,
  92. HOST_I2C_CTRL = 0x7f,
  93. /* HOST_SLOT_STAT bits */
  94. HOST_SSTAT_ATTN = (1 << 31),
  95. /* HOST_CTRL bits */
  96. HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
  97. HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
  98. HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
  99. HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
  100. HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
  101. HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */
  102. /*
  103. * Port registers
  104. * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
  105. */
  106. PORT_REGS_SIZE = 0x2000,
  107. PORT_LRAM = 0x0000, /* 31 LRAM slots and PMP regs */
  108. PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
  109. PORT_PMP = 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
  110. PORT_PMP_STATUS = 0x0000, /* port device status offset */
  111. PORT_PMP_QACTIVE = 0x0004, /* port device QActive offset */
  112. PORT_PMP_SIZE = 0x0008, /* 8 bytes per PMP */
  113. /* 32 bit regs */
  114. PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
  115. PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
  116. PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
  117. PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
  118. PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
  119. PORT_ACTIVATE_UPPER_ADDR= 0x101c,
  120. PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
  121. PORT_CMD_ERR = 0x1024, /* command error number */
  122. PORT_FIS_CFG = 0x1028,
  123. PORT_FIFO_THRES = 0x102c,
  124. /* 16 bit regs */
  125. PORT_DECODE_ERR_CNT = 0x1040,
  126. PORT_DECODE_ERR_THRESH = 0x1042,
  127. PORT_CRC_ERR_CNT = 0x1044,
  128. PORT_CRC_ERR_THRESH = 0x1046,
  129. PORT_HSHK_ERR_CNT = 0x1048,
  130. PORT_HSHK_ERR_THRESH = 0x104a,
  131. /* 32 bit regs */
  132. PORT_PHY_CFG = 0x1050,
  133. PORT_SLOT_STAT = 0x1800,
  134. PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
  135. PORT_CONTEXT = 0x1e04,
  136. PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
  137. PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
  138. PORT_SCONTROL = 0x1f00,
  139. PORT_SSTATUS = 0x1f04,
  140. PORT_SERROR = 0x1f08,
  141. PORT_SACTIVE = 0x1f0c,
  142. /* PORT_CTRL_STAT bits */
  143. PORT_CS_PORT_RST = (1 << 0), /* port reset */
  144. PORT_CS_DEV_RST = (1 << 1), /* device reset */
  145. PORT_CS_INIT = (1 << 2), /* port initialize */
  146. PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
  147. PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
  148. PORT_CS_PMP_RESUME = (1 << 6), /* PMP resume */
  149. PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
  150. PORT_CS_PMP_EN = (1 << 13), /* port multiplier enable */
  151. PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
  152. /* PORT_IRQ_STAT/ENABLE_SET/CLR */
  153. /* bits[11:0] are masked */
  154. PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
  155. PORT_IRQ_ERROR = (1 << 1), /* command execution error */
  156. PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
  157. PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
  158. PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
  159. PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
  160. PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
  161. PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
  162. PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
  163. PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
  164. PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
  165. PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
  166. DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
  167. PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
  168. PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY,
  169. /* bits[27:16] are unmasked (raw) */
  170. PORT_IRQ_RAW_SHIFT = 16,
  171. PORT_IRQ_MASKED_MASK = 0x7ff,
  172. PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
  173. /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
  174. PORT_IRQ_STEER_SHIFT = 30,
  175. PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
  176. /* PORT_CMD_ERR constants */
  177. PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
  178. PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
  179. PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
  180. PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
  181. PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
  182. PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
  183. PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
  184. PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
  185. PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
  186. PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
  187. PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
  188. PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
  189. PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
  190. PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
  191. PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
  192. PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
  193. PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
  194. PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
  195. PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
  196. PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
  197. PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
  198. PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
  199. /* bits of PRB control field */
  200. PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
  201. PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
  202. PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
  203. PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
  204. PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
  205. /* PRB protocol field */
  206. PRB_PROT_PACKET = (1 << 0),
  207. PRB_PROT_TCQ = (1 << 1),
  208. PRB_PROT_NCQ = (1 << 2),
  209. PRB_PROT_READ = (1 << 3),
  210. PRB_PROT_WRITE = (1 << 4),
  211. PRB_PROT_TRANSPARENT = (1 << 5),
  212. /*
  213. * Other constants
  214. */
  215. SGE_TRM = (1 << 31), /* Last SGE in chain */
  216. SGE_LNK = (1 << 30), /* linked list
  217. Points to SGT, not SGE */
  218. SGE_DRD = (1 << 29), /* discard data read (/dev/null)
  219. data address ignored */
  220. SIL24_MAX_CMDS = 31,
  221. /* board id */
  222. BID_SIL3124 = 0,
  223. BID_SIL3132 = 1,
  224. BID_SIL3131 = 2,
  225. /* host flags */
  226. SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  227. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  228. ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA |
  229. ATA_FLAG_AN | ATA_FLAG_PMP,
  230. SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
  231. IRQ_STAT_4PORTS = 0xf,
  232. };
  233. struct sil24_ata_block {
  234. struct sil24_prb prb;
  235. struct sil24_sge sge[SIL24_MAX_SGE];
  236. };
  237. struct sil24_atapi_block {
  238. struct sil24_prb prb;
  239. u8 cdb[16];
  240. struct sil24_sge sge[SIL24_MAX_SGE];
  241. };
  242. union sil24_cmd_block {
  243. struct sil24_ata_block ata;
  244. struct sil24_atapi_block atapi;
  245. };
  246. static struct sil24_cerr_info {
  247. unsigned int err_mask, action;
  248. const char *desc;
  249. } sil24_cerr_db[] = {
  250. [0] = { AC_ERR_DEV, 0,
  251. "device error" },
  252. [PORT_CERR_DEV] = { AC_ERR_DEV, 0,
  253. "device error via D2H FIS" },
  254. [PORT_CERR_SDB] = { AC_ERR_DEV, 0,
  255. "device error via SDB FIS" },
  256. [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
  257. "error in data FIS" },
  258. [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
  259. "failed to transmit command FIS" },
  260. [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_RESET,
  261. "protocol mismatch" },
  262. [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_RESET,
  263. "data directon mismatch" },
  264. [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
  265. "ran out of SGEs while writing" },
  266. [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
  267. "ran out of SGEs while reading" },
  268. [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_RESET,
  269. "invalid data directon for ATAPI CDB" },
  270. [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
  271. "SGT not on qword boundary" },
  272. [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  273. "PCI target abort while fetching SGT" },
  274. [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  275. "PCI master abort while fetching SGT" },
  276. [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  277. "PCI parity error while fetching SGT" },
  278. [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
  279. "PRB not on qword boundary" },
  280. [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  281. "PCI target abort while fetching PRB" },
  282. [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  283. "PCI master abort while fetching PRB" },
  284. [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  285. "PCI parity error while fetching PRB" },
  286. [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  287. "undefined error while transferring data" },
  288. [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  289. "PCI target abort while transferring data" },
  290. [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  291. "PCI master abort while transferring data" },
  292. [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  293. "PCI parity error while transferring data" },
  294. [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_RESET,
  295. "FIS received while sending service FIS" },
  296. };
  297. /*
  298. * ap->private_data
  299. *
  300. * The preview driver always returned 0 for status. We emulate it
  301. * here from the previous interrupt.
  302. */
  303. struct sil24_port_priv {
  304. union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
  305. dma_addr_t cmd_block_dma; /* DMA base addr for them */
  306. struct ata_taskfile tf; /* Cached taskfile registers */
  307. int do_port_rst;
  308. };
  309. static void sil24_dev_config(struct ata_device *dev);
  310. static u8 sil24_check_status(struct ata_port *ap);
  311. static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val);
  312. static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
  313. static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
  314. static int sil24_qc_defer(struct ata_queued_cmd *qc);
  315. static void sil24_qc_prep(struct ata_queued_cmd *qc);
  316. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
  317. static void sil24_pmp_attach(struct ata_port *ap);
  318. static void sil24_pmp_detach(struct ata_port *ap);
  319. static void sil24_freeze(struct ata_port *ap);
  320. static void sil24_thaw(struct ata_port *ap);
  321. static int sil24_softreset(struct ata_link *link, unsigned int *class,
  322. unsigned long deadline);
  323. static int sil24_hardreset(struct ata_link *link, unsigned int *class,
  324. unsigned long deadline);
  325. static int sil24_pmp_softreset(struct ata_link *link, unsigned int *class,
  326. unsigned long deadline);
  327. static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
  328. unsigned long deadline);
  329. static void sil24_error_handler(struct ata_port *ap);
  330. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
  331. static int sil24_port_start(struct ata_port *ap);
  332. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  333. #ifdef CONFIG_PM
  334. static int sil24_pci_device_resume(struct pci_dev *pdev);
  335. static int sil24_port_resume(struct ata_port *ap);
  336. #endif
  337. static const struct pci_device_id sil24_pci_tbl[] = {
  338. { PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
  339. { PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
  340. { PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
  341. { PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
  342. { PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
  343. { PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
  344. { } /* terminate list */
  345. };
  346. static struct pci_driver sil24_pci_driver = {
  347. .name = DRV_NAME,
  348. .id_table = sil24_pci_tbl,
  349. .probe = sil24_init_one,
  350. .remove = ata_pci_remove_one,
  351. #ifdef CONFIG_PM
  352. .suspend = ata_pci_device_suspend,
  353. .resume = sil24_pci_device_resume,
  354. #endif
  355. };
  356. static struct scsi_host_template sil24_sht = {
  357. ATA_NCQ_SHT(DRV_NAME),
  358. .can_queue = SIL24_MAX_CMDS,
  359. .sg_tablesize = SIL24_MAX_SGE,
  360. .dma_boundary = ATA_DMA_BOUNDARY,
  361. };
  362. static struct ata_port_operations sil24_ops = {
  363. .inherits = &sata_pmp_port_ops,
  364. .sff_check_status = sil24_check_status,
  365. .sff_check_altstatus = sil24_check_status,
  366. .sff_tf_read = sil24_tf_read,
  367. .qc_defer = sil24_qc_defer,
  368. .qc_prep = sil24_qc_prep,
  369. .qc_issue = sil24_qc_issue,
  370. .freeze = sil24_freeze,
  371. .thaw = sil24_thaw,
  372. .softreset = sil24_softreset,
  373. .hardreset = sil24_hardreset,
  374. .pmp_softreset = sil24_pmp_softreset,
  375. .pmp_hardreset = sil24_pmp_hardreset,
  376. .error_handler = sil24_error_handler,
  377. .post_internal_cmd = sil24_post_internal_cmd,
  378. .dev_config = sil24_dev_config,
  379. .scr_read = sil24_scr_read,
  380. .scr_write = sil24_scr_write,
  381. .pmp_attach = sil24_pmp_attach,
  382. .pmp_detach = sil24_pmp_detach,
  383. .port_start = sil24_port_start,
  384. #ifdef CONFIG_PM
  385. .port_resume = sil24_port_resume,
  386. #endif
  387. };
  388. /*
  389. * Use bits 30-31 of port_flags to encode available port numbers.
  390. * Current maxium is 4.
  391. */
  392. #define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
  393. #define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
  394. static const struct ata_port_info sil24_port_info[] = {
  395. /* sil_3124 */
  396. {
  397. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
  398. SIL24_FLAG_PCIX_IRQ_WOC,
  399. .pio_mask = 0x1f, /* pio0-4 */
  400. .mwdma_mask = 0x07, /* mwdma0-2 */
  401. .udma_mask = ATA_UDMA5, /* udma0-5 */
  402. .port_ops = &sil24_ops,
  403. },
  404. /* sil_3132 */
  405. {
  406. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
  407. .pio_mask = 0x1f, /* pio0-4 */
  408. .mwdma_mask = 0x07, /* mwdma0-2 */
  409. .udma_mask = ATA_UDMA5, /* udma0-5 */
  410. .port_ops = &sil24_ops,
  411. },
  412. /* sil_3131/sil_3531 */
  413. {
  414. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
  415. .pio_mask = 0x1f, /* pio0-4 */
  416. .mwdma_mask = 0x07, /* mwdma0-2 */
  417. .udma_mask = ATA_UDMA5, /* udma0-5 */
  418. .port_ops = &sil24_ops,
  419. },
  420. };
  421. static int sil24_tag(int tag)
  422. {
  423. if (unlikely(ata_tag_internal(tag)))
  424. return 0;
  425. return tag;
  426. }
  427. static void sil24_dev_config(struct ata_device *dev)
  428. {
  429. void __iomem *port = dev->link->ap->ioaddr.cmd_addr;
  430. if (dev->cdb_len == 16)
  431. writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
  432. else
  433. writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
  434. }
  435. static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf)
  436. {
  437. void __iomem *port = ap->ioaddr.cmd_addr;
  438. struct sil24_prb __iomem *prb;
  439. u8 fis[6 * 4];
  440. prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ;
  441. memcpy_fromio(fis, prb->fis, sizeof(fis));
  442. ata_tf_from_fis(fis, tf);
  443. }
  444. static u8 sil24_check_status(struct ata_port *ap)
  445. {
  446. struct sil24_port_priv *pp = ap->private_data;
  447. return pp->tf.command;
  448. }
  449. static int sil24_scr_map[] = {
  450. [SCR_CONTROL] = 0,
  451. [SCR_STATUS] = 1,
  452. [SCR_ERROR] = 2,
  453. [SCR_ACTIVE] = 3,
  454. };
  455. static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val)
  456. {
  457. void __iomem *scr_addr = ap->ioaddr.scr_addr;
  458. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  459. void __iomem *addr;
  460. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  461. *val = readl(scr_addr + sil24_scr_map[sc_reg] * 4);
  462. return 0;
  463. }
  464. return -EINVAL;
  465. }
  466. static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
  467. {
  468. void __iomem *scr_addr = ap->ioaddr.scr_addr;
  469. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  470. void __iomem *addr;
  471. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  472. writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
  473. return 0;
  474. }
  475. return -EINVAL;
  476. }
  477. static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  478. {
  479. struct sil24_port_priv *pp = ap->private_data;
  480. *tf = pp->tf;
  481. }
  482. static void sil24_config_port(struct ata_port *ap)
  483. {
  484. void __iomem *port = ap->ioaddr.cmd_addr;
  485. /* configure IRQ WoC */
  486. if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  487. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
  488. else
  489. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
  490. /* zero error counters. */
  491. writel(0x8000, port + PORT_DECODE_ERR_THRESH);
  492. writel(0x8000, port + PORT_CRC_ERR_THRESH);
  493. writel(0x8000, port + PORT_HSHK_ERR_THRESH);
  494. writel(0x0000, port + PORT_DECODE_ERR_CNT);
  495. writel(0x0000, port + PORT_CRC_ERR_CNT);
  496. writel(0x0000, port + PORT_HSHK_ERR_CNT);
  497. /* always use 64bit activation */
  498. writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
  499. /* clear port multiplier enable and resume bits */
  500. writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
  501. }
  502. static void sil24_config_pmp(struct ata_port *ap, int attached)
  503. {
  504. void __iomem *port = ap->ioaddr.cmd_addr;
  505. if (attached)
  506. writel(PORT_CS_PMP_EN, port + PORT_CTRL_STAT);
  507. else
  508. writel(PORT_CS_PMP_EN, port + PORT_CTRL_CLR);
  509. }
  510. static void sil24_clear_pmp(struct ata_port *ap)
  511. {
  512. void __iomem *port = ap->ioaddr.cmd_addr;
  513. int i;
  514. writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
  515. for (i = 0; i < SATA_PMP_MAX_PORTS; i++) {
  516. void __iomem *pmp_base = port + PORT_PMP + i * PORT_PMP_SIZE;
  517. writel(0, pmp_base + PORT_PMP_STATUS);
  518. writel(0, pmp_base + PORT_PMP_QACTIVE);
  519. }
  520. }
  521. static int sil24_init_port(struct ata_port *ap)
  522. {
  523. void __iomem *port = ap->ioaddr.cmd_addr;
  524. struct sil24_port_priv *pp = ap->private_data;
  525. u32 tmp;
  526. /* clear PMP error status */
  527. if (ap->nr_pmp_links)
  528. sil24_clear_pmp(ap);
  529. writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
  530. ata_wait_register(port + PORT_CTRL_STAT,
  531. PORT_CS_INIT, PORT_CS_INIT, 10, 100);
  532. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  533. PORT_CS_RDY, 0, 10, 100);
  534. if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY) {
  535. pp->do_port_rst = 1;
  536. ap->link.eh_context.i.action |= ATA_EH_RESET;
  537. return -EIO;
  538. }
  539. return 0;
  540. }
  541. static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp,
  542. const struct ata_taskfile *tf,
  543. int is_cmd, u32 ctrl,
  544. unsigned long timeout_msec)
  545. {
  546. void __iomem *port = ap->ioaddr.cmd_addr;
  547. struct sil24_port_priv *pp = ap->private_data;
  548. struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
  549. dma_addr_t paddr = pp->cmd_block_dma;
  550. u32 irq_enabled, irq_mask, irq_stat;
  551. int rc;
  552. prb->ctrl = cpu_to_le16(ctrl);
  553. ata_tf_to_fis(tf, pmp, is_cmd, prb->fis);
  554. /* temporarily plug completion and error interrupts */
  555. irq_enabled = readl(port + PORT_IRQ_ENABLE_SET);
  556. writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);
  557. writel((u32)paddr, port + PORT_CMD_ACTIVATE);
  558. writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
  559. irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
  560. irq_stat = ata_wait_register(port + PORT_IRQ_STAT, irq_mask, 0x0,
  561. 10, timeout_msec);
  562. writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */
  563. irq_stat >>= PORT_IRQ_RAW_SHIFT;
  564. if (irq_stat & PORT_IRQ_COMPLETE)
  565. rc = 0;
  566. else {
  567. /* force port into known state */
  568. sil24_init_port(ap);
  569. if (irq_stat & PORT_IRQ_ERROR)
  570. rc = -EIO;
  571. else
  572. rc = -EBUSY;
  573. }
  574. /* restore IRQ enabled */
  575. writel(irq_enabled, port + PORT_IRQ_ENABLE_SET);
  576. return rc;
  577. }
  578. static int sil24_do_softreset(struct ata_link *link, unsigned int *class,
  579. int pmp, unsigned long deadline)
  580. {
  581. struct ata_port *ap = link->ap;
  582. unsigned long timeout_msec = 0;
  583. struct ata_taskfile tf;
  584. const char *reason;
  585. int rc;
  586. DPRINTK("ENTER\n");
  587. if (ata_link_offline(link)) {
  588. DPRINTK("PHY reports no device\n");
  589. *class = ATA_DEV_NONE;
  590. goto out;
  591. }
  592. /* put the port into known state */
  593. if (sil24_init_port(ap)) {
  594. reason = "port not ready";
  595. goto err;
  596. }
  597. /* do SRST */
  598. if (time_after(deadline, jiffies))
  599. timeout_msec = jiffies_to_msecs(deadline - jiffies);
  600. ata_tf_init(link->device, &tf); /* doesn't really matter */
  601. rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST,
  602. timeout_msec);
  603. if (rc == -EBUSY) {
  604. reason = "timeout";
  605. goto err;
  606. } else if (rc) {
  607. reason = "SRST command error";
  608. goto err;
  609. }
  610. sil24_read_tf(ap, 0, &tf);
  611. *class = ata_dev_classify(&tf);
  612. if (*class == ATA_DEV_UNKNOWN)
  613. *class = ATA_DEV_NONE;
  614. out:
  615. DPRINTK("EXIT, class=%u\n", *class);
  616. return 0;
  617. err:
  618. ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
  619. return -EIO;
  620. }
  621. static int sil24_softreset(struct ata_link *link, unsigned int *class,
  622. unsigned long deadline)
  623. {
  624. return sil24_do_softreset(link, class, SATA_PMP_CTRL_PORT, deadline);
  625. }
  626. static int sil24_hardreset(struct ata_link *link, unsigned int *class,
  627. unsigned long deadline)
  628. {
  629. struct ata_port *ap = link->ap;
  630. void __iomem *port = ap->ioaddr.cmd_addr;
  631. struct sil24_port_priv *pp = ap->private_data;
  632. int did_port_rst = 0;
  633. const char *reason;
  634. int tout_msec, rc;
  635. u32 tmp;
  636. retry:
  637. /* Sometimes, DEV_RST is not enough to recover the controller.
  638. * This happens often after PM DMA CS errata.
  639. */
  640. if (pp->do_port_rst) {
  641. ata_port_printk(ap, KERN_WARNING, "controller in dubious "
  642. "state, performing PORT_RST\n");
  643. writel(PORT_CS_PORT_RST, port + PORT_CTRL_STAT);
  644. msleep(10);
  645. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  646. ata_wait_register(port + PORT_CTRL_STAT, PORT_CS_RDY, 0,
  647. 10, 5000);
  648. /* restore port configuration */
  649. sil24_config_port(ap);
  650. sil24_config_pmp(ap, ap->nr_pmp_links);
  651. pp->do_port_rst = 0;
  652. did_port_rst = 1;
  653. }
  654. /* sil24 does the right thing(tm) without any protection */
  655. sata_set_spd(link);
  656. tout_msec = 100;
  657. if (ata_link_online(link))
  658. tout_msec = 5000;
  659. writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
  660. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  661. PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10,
  662. tout_msec);
  663. /* SStatus oscillates between zero and valid status after
  664. * DEV_RST, debounce it.
  665. */
  666. rc = sata_link_debounce(link, sata_deb_timing_long, deadline);
  667. if (rc) {
  668. reason = "PHY debouncing failed";
  669. goto err;
  670. }
  671. if (tmp & PORT_CS_DEV_RST) {
  672. if (ata_link_offline(link))
  673. return 0;
  674. reason = "link not ready";
  675. goto err;
  676. }
  677. /* Sil24 doesn't store signature FIS after hardreset, so we
  678. * can't wait for BSY to clear. Some devices take a long time
  679. * to get ready and those devices will choke if we don't wait
  680. * for BSY clearance here. Tell libata to perform follow-up
  681. * softreset.
  682. */
  683. return -EAGAIN;
  684. err:
  685. if (!did_port_rst) {
  686. pp->do_port_rst = 1;
  687. goto retry;
  688. }
  689. ata_link_printk(link, KERN_ERR, "hardreset failed (%s)\n", reason);
  690. return -EIO;
  691. }
  692. static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
  693. struct sil24_sge *sge)
  694. {
  695. struct scatterlist *sg;
  696. struct sil24_sge *last_sge = NULL;
  697. unsigned int si;
  698. for_each_sg(qc->sg, sg, qc->n_elem, si) {
  699. sge->addr = cpu_to_le64(sg_dma_address(sg));
  700. sge->cnt = cpu_to_le32(sg_dma_len(sg));
  701. sge->flags = 0;
  702. last_sge = sge;
  703. sge++;
  704. }
  705. last_sge->flags = cpu_to_le32(SGE_TRM);
  706. }
  707. static int sil24_qc_defer(struct ata_queued_cmd *qc)
  708. {
  709. struct ata_link *link = qc->dev->link;
  710. struct ata_port *ap = link->ap;
  711. u8 prot = qc->tf.protocol;
  712. /*
  713. * There is a bug in the chip:
  714. * Port LRAM Causes the PRB/SGT Data to be Corrupted
  715. * If the host issues a read request for LRAM and SActive registers
  716. * while active commands are available in the port, PRB/SGT data in
  717. * the LRAM can become corrupted. This issue applies only when
  718. * reading from, but not writing to, the LRAM.
  719. *
  720. * Therefore, reading LRAM when there is no particular error [and
  721. * other commands may be outstanding] is prohibited.
  722. *
  723. * To avoid this bug there are two situations where a command must run
  724. * exclusive of any other commands on the port:
  725. *
  726. * - ATAPI commands which check the sense data
  727. * - Passthrough ATA commands which always have ATA_QCFLAG_RESULT_TF
  728. * set.
  729. *
  730. */
  731. int is_excl = (ata_is_atapi(prot) ||
  732. (qc->flags & ATA_QCFLAG_RESULT_TF));
  733. if (unlikely(ap->excl_link)) {
  734. if (link == ap->excl_link) {
  735. if (ap->nr_active_links)
  736. return ATA_DEFER_PORT;
  737. qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
  738. } else
  739. return ATA_DEFER_PORT;
  740. } else if (unlikely(is_excl)) {
  741. ap->excl_link = link;
  742. if (ap->nr_active_links)
  743. return ATA_DEFER_PORT;
  744. qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
  745. }
  746. return ata_std_qc_defer(qc);
  747. }
  748. static void sil24_qc_prep(struct ata_queued_cmd *qc)
  749. {
  750. struct ata_port *ap = qc->ap;
  751. struct sil24_port_priv *pp = ap->private_data;
  752. union sil24_cmd_block *cb;
  753. struct sil24_prb *prb;
  754. struct sil24_sge *sge;
  755. u16 ctrl = 0;
  756. cb = &pp->cmd_block[sil24_tag(qc->tag)];
  757. if (!ata_is_atapi(qc->tf.protocol)) {
  758. prb = &cb->ata.prb;
  759. sge = cb->ata.sge;
  760. } else {
  761. prb = &cb->atapi.prb;
  762. sge = cb->atapi.sge;
  763. memset(cb->atapi.cdb, 0, 32);
  764. memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
  765. if (ata_is_data(qc->tf.protocol)) {
  766. if (qc->tf.flags & ATA_TFLAG_WRITE)
  767. ctrl = PRB_CTRL_PACKET_WRITE;
  768. else
  769. ctrl = PRB_CTRL_PACKET_READ;
  770. }
  771. }
  772. prb->ctrl = cpu_to_le16(ctrl);
  773. ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, prb->fis);
  774. if (qc->flags & ATA_QCFLAG_DMAMAP)
  775. sil24_fill_sg(qc, sge);
  776. }
  777. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
  778. {
  779. struct ata_port *ap = qc->ap;
  780. struct sil24_port_priv *pp = ap->private_data;
  781. void __iomem *port = ap->ioaddr.cmd_addr;
  782. unsigned int tag = sil24_tag(qc->tag);
  783. dma_addr_t paddr;
  784. void __iomem *activate;
  785. paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
  786. activate = port + PORT_CMD_ACTIVATE + tag * 8;
  787. writel((u32)paddr, activate);
  788. writel((u64)paddr >> 32, activate + 4);
  789. return 0;
  790. }
  791. static void sil24_pmp_attach(struct ata_port *ap)
  792. {
  793. sil24_config_pmp(ap, 1);
  794. sil24_init_port(ap);
  795. }
  796. static void sil24_pmp_detach(struct ata_port *ap)
  797. {
  798. sil24_init_port(ap);
  799. sil24_config_pmp(ap, 0);
  800. }
  801. static int sil24_pmp_softreset(struct ata_link *link, unsigned int *class,
  802. unsigned long deadline)
  803. {
  804. return sil24_do_softreset(link, class, link->pmp, deadline);
  805. }
  806. static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
  807. unsigned long deadline)
  808. {
  809. int rc;
  810. rc = sil24_init_port(link->ap);
  811. if (rc) {
  812. ata_link_printk(link, KERN_ERR,
  813. "hardreset failed (port not ready)\n");
  814. return rc;
  815. }
  816. return sata_std_hardreset(link, class, deadline);
  817. }
  818. static void sil24_freeze(struct ata_port *ap)
  819. {
  820. void __iomem *port = ap->ioaddr.cmd_addr;
  821. /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
  822. * PORT_IRQ_ENABLE instead.
  823. */
  824. writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
  825. }
  826. static void sil24_thaw(struct ata_port *ap)
  827. {
  828. void __iomem *port = ap->ioaddr.cmd_addr;
  829. u32 tmp;
  830. /* clear IRQ */
  831. tmp = readl(port + PORT_IRQ_STAT);
  832. writel(tmp, port + PORT_IRQ_STAT);
  833. /* turn IRQ back on */
  834. writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
  835. }
  836. static void sil24_error_intr(struct ata_port *ap)
  837. {
  838. void __iomem *port = ap->ioaddr.cmd_addr;
  839. struct sil24_port_priv *pp = ap->private_data;
  840. struct ata_queued_cmd *qc = NULL;
  841. struct ata_link *link;
  842. struct ata_eh_info *ehi;
  843. int abort = 0, freeze = 0;
  844. u32 irq_stat;
  845. /* on error, we need to clear IRQ explicitly */
  846. irq_stat = readl(port + PORT_IRQ_STAT);
  847. writel(irq_stat, port + PORT_IRQ_STAT);
  848. /* first, analyze and record host port events */
  849. link = &ap->link;
  850. ehi = &link->eh_info;
  851. ata_ehi_clear_desc(ehi);
  852. ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
  853. if (irq_stat & PORT_IRQ_SDB_NOTIFY) {
  854. ata_ehi_push_desc(ehi, "SDB notify");
  855. sata_async_notification(ap);
  856. }
  857. if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
  858. ata_ehi_hotplugged(ehi);
  859. ata_ehi_push_desc(ehi, "%s",
  860. irq_stat & PORT_IRQ_PHYRDY_CHG ?
  861. "PHY RDY changed" : "device exchanged");
  862. freeze = 1;
  863. }
  864. if (irq_stat & PORT_IRQ_UNK_FIS) {
  865. ehi->err_mask |= AC_ERR_HSM;
  866. ehi->action |= ATA_EH_RESET;
  867. ata_ehi_push_desc(ehi, "unknown FIS");
  868. freeze = 1;
  869. }
  870. /* deal with command error */
  871. if (irq_stat & PORT_IRQ_ERROR) {
  872. struct sil24_cerr_info *ci = NULL;
  873. unsigned int err_mask = 0, action = 0;
  874. u32 context, cerr;
  875. int pmp;
  876. abort = 1;
  877. /* DMA Context Switch Failure in Port Multiplier Mode
  878. * errata. If we have active commands to 3 or more
  879. * devices, any error condition on active devices can
  880. * corrupt DMA context switching.
  881. */
  882. if (ap->nr_active_links >= 3) {
  883. ehi->err_mask |= AC_ERR_OTHER;
  884. ehi->action |= ATA_EH_RESET;
  885. ata_ehi_push_desc(ehi, "PMP DMA CS errata");
  886. pp->do_port_rst = 1;
  887. freeze = 1;
  888. }
  889. /* find out the offending link and qc */
  890. if (ap->nr_pmp_links) {
  891. context = readl(port + PORT_CONTEXT);
  892. pmp = (context >> 5) & 0xf;
  893. if (pmp < ap->nr_pmp_links) {
  894. link = &ap->pmp_link[pmp];
  895. ehi = &link->eh_info;
  896. qc = ata_qc_from_tag(ap, link->active_tag);
  897. ata_ehi_clear_desc(ehi);
  898. ata_ehi_push_desc(ehi, "irq_stat 0x%08x",
  899. irq_stat);
  900. } else {
  901. err_mask |= AC_ERR_HSM;
  902. action |= ATA_EH_RESET;
  903. freeze = 1;
  904. }
  905. } else
  906. qc = ata_qc_from_tag(ap, link->active_tag);
  907. /* analyze CMD_ERR */
  908. cerr = readl(port + PORT_CMD_ERR);
  909. if (cerr < ARRAY_SIZE(sil24_cerr_db))
  910. ci = &sil24_cerr_db[cerr];
  911. if (ci && ci->desc) {
  912. err_mask |= ci->err_mask;
  913. action |= ci->action;
  914. if (action & ATA_EH_RESET)
  915. freeze = 1;
  916. ata_ehi_push_desc(ehi, "%s", ci->desc);
  917. } else {
  918. err_mask |= AC_ERR_OTHER;
  919. action |= ATA_EH_RESET;
  920. freeze = 1;
  921. ata_ehi_push_desc(ehi, "unknown command error %d",
  922. cerr);
  923. }
  924. /* record error info */
  925. if (qc) {
  926. sil24_read_tf(ap, qc->tag, &pp->tf);
  927. qc->err_mask |= err_mask;
  928. } else
  929. ehi->err_mask |= err_mask;
  930. ehi->action |= action;
  931. /* if PMP, resume */
  932. if (ap->nr_pmp_links)
  933. writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_STAT);
  934. }
  935. /* freeze or abort */
  936. if (freeze)
  937. ata_port_freeze(ap);
  938. else if (abort) {
  939. if (qc)
  940. ata_link_abort(qc->dev->link);
  941. else
  942. ata_port_abort(ap);
  943. }
  944. }
  945. static void sil24_finish_qc(struct ata_queued_cmd *qc)
  946. {
  947. struct ata_port *ap = qc->ap;
  948. struct sil24_port_priv *pp = ap->private_data;
  949. if (qc->flags & ATA_QCFLAG_RESULT_TF)
  950. sil24_read_tf(ap, qc->tag, &pp->tf);
  951. }
  952. static inline void sil24_host_intr(struct ata_port *ap)
  953. {
  954. void __iomem *port = ap->ioaddr.cmd_addr;
  955. u32 slot_stat, qc_active;
  956. int rc;
  957. /* If PCIX_IRQ_WOC, there's an inherent race window between
  958. * clearing IRQ pending status and reading PORT_SLOT_STAT
  959. * which may cause spurious interrupts afterwards. This is
  960. * unavoidable and much better than losing interrupts which
  961. * happens if IRQ pending is cleared after reading
  962. * PORT_SLOT_STAT.
  963. */
  964. if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  965. writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
  966. slot_stat = readl(port + PORT_SLOT_STAT);
  967. if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
  968. sil24_error_intr(ap);
  969. return;
  970. }
  971. qc_active = slot_stat & ~HOST_SSTAT_ATTN;
  972. rc = ata_qc_complete_multiple(ap, qc_active, sil24_finish_qc);
  973. if (rc > 0)
  974. return;
  975. if (rc < 0) {
  976. struct ata_eh_info *ehi = &ap->link.eh_info;
  977. ehi->err_mask |= AC_ERR_HSM;
  978. ehi->action |= ATA_EH_RESET;
  979. ata_port_freeze(ap);
  980. return;
  981. }
  982. /* spurious interrupts are expected if PCIX_IRQ_WOC */
  983. if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit())
  984. ata_port_printk(ap, KERN_INFO, "spurious interrupt "
  985. "(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
  986. slot_stat, ap->link.active_tag, ap->link.sactive);
  987. }
  988. static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
  989. {
  990. struct ata_host *host = dev_instance;
  991. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  992. unsigned handled = 0;
  993. u32 status;
  994. int i;
  995. status = readl(host_base + HOST_IRQ_STAT);
  996. if (status == 0xffffffff) {
  997. printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
  998. "PCI fault or device removal?\n");
  999. goto out;
  1000. }
  1001. if (!(status & IRQ_STAT_4PORTS))
  1002. goto out;
  1003. spin_lock(&host->lock);
  1004. for (i = 0; i < host->n_ports; i++)
  1005. if (status & (1 << i)) {
  1006. struct ata_port *ap = host->ports[i];
  1007. if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
  1008. sil24_host_intr(ap);
  1009. handled++;
  1010. } else
  1011. printk(KERN_ERR DRV_NAME
  1012. ": interrupt from disabled port %d\n", i);
  1013. }
  1014. spin_unlock(&host->lock);
  1015. out:
  1016. return IRQ_RETVAL(handled);
  1017. }
  1018. static void sil24_error_handler(struct ata_port *ap)
  1019. {
  1020. struct sil24_port_priv *pp = ap->private_data;
  1021. if (sil24_init_port(ap))
  1022. ata_eh_freeze_port(ap);
  1023. sata_pmp_error_handler(ap);
  1024. pp->do_port_rst = 0;
  1025. }
  1026. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
  1027. {
  1028. struct ata_port *ap = qc->ap;
  1029. /* make DMA engine forget about the failed command */
  1030. if ((qc->flags & ATA_QCFLAG_FAILED) && sil24_init_port(ap))
  1031. ata_eh_freeze_port(ap);
  1032. }
  1033. static int sil24_port_start(struct ata_port *ap)
  1034. {
  1035. struct device *dev = ap->host->dev;
  1036. struct sil24_port_priv *pp;
  1037. union sil24_cmd_block *cb;
  1038. size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
  1039. dma_addr_t cb_dma;
  1040. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  1041. if (!pp)
  1042. return -ENOMEM;
  1043. pp->tf.command = ATA_DRDY;
  1044. cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
  1045. if (!cb)
  1046. return -ENOMEM;
  1047. memset(cb, 0, cb_size);
  1048. pp->cmd_block = cb;
  1049. pp->cmd_block_dma = cb_dma;
  1050. ap->private_data = pp;
  1051. return 0;
  1052. }
  1053. static void sil24_init_controller(struct ata_host *host)
  1054. {
  1055. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  1056. u32 tmp;
  1057. int i;
  1058. /* GPIO off */
  1059. writel(0, host_base + HOST_FLASH_CMD);
  1060. /* clear global reset & mask interrupts during initialization */
  1061. writel(0, host_base + HOST_CTRL);
  1062. /* init ports */
  1063. for (i = 0; i < host->n_ports; i++) {
  1064. struct ata_port *ap = host->ports[i];
  1065. void __iomem *port = ap->ioaddr.cmd_addr;
  1066. /* Initial PHY setting */
  1067. writel(0x20c, port + PORT_PHY_CFG);
  1068. /* Clear port RST */
  1069. tmp = readl(port + PORT_CTRL_STAT);
  1070. if (tmp & PORT_CS_PORT_RST) {
  1071. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  1072. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  1073. PORT_CS_PORT_RST,
  1074. PORT_CS_PORT_RST, 10, 100);
  1075. if (tmp & PORT_CS_PORT_RST)
  1076. dev_printk(KERN_ERR, host->dev,
  1077. "failed to clear port RST\n");
  1078. }
  1079. /* configure port */
  1080. sil24_config_port(ap);
  1081. }
  1082. /* Turn on interrupts */
  1083. writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
  1084. }
  1085. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1086. {
  1087. extern int __MARKER__sil24_cmd_block_is_sized_wrongly;
  1088. static int printed_version;
  1089. struct ata_port_info pi = sil24_port_info[ent->driver_data];
  1090. const struct ata_port_info *ppi[] = { &pi, NULL };
  1091. void __iomem * const *iomap;
  1092. struct ata_host *host;
  1093. int i, rc;
  1094. u32 tmp;
  1095. /* cause link error if sil24_cmd_block is sized wrongly */
  1096. if (sizeof(union sil24_cmd_block) != PAGE_SIZE)
  1097. __MARKER__sil24_cmd_block_is_sized_wrongly = 1;
  1098. if (!printed_version++)
  1099. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  1100. /* acquire resources */
  1101. rc = pcim_enable_device(pdev);
  1102. if (rc)
  1103. return rc;
  1104. rc = pcim_iomap_regions(pdev,
  1105. (1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
  1106. DRV_NAME);
  1107. if (rc)
  1108. return rc;
  1109. iomap = pcim_iomap_table(pdev);
  1110. /* apply workaround for completion IRQ loss on PCI-X errata */
  1111. if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
  1112. tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
  1113. if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
  1114. dev_printk(KERN_INFO, &pdev->dev,
  1115. "Applying completion IRQ loss on PCI-X "
  1116. "errata fix\n");
  1117. else
  1118. pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
  1119. }
  1120. /* allocate and fill host */
  1121. host = ata_host_alloc_pinfo(&pdev->dev, ppi,
  1122. SIL24_FLAG2NPORTS(ppi[0]->flags));
  1123. if (!host)
  1124. return -ENOMEM;
  1125. host->iomap = iomap;
  1126. for (i = 0; i < host->n_ports; i++) {
  1127. struct ata_port *ap = host->ports[i];
  1128. size_t offset = ap->port_no * PORT_REGS_SIZE;
  1129. void __iomem *port = iomap[SIL24_PORT_BAR] + offset;
  1130. host->ports[i]->ioaddr.cmd_addr = port;
  1131. host->ports[i]->ioaddr.scr_addr = port + PORT_SCONTROL;
  1132. ata_port_pbar_desc(ap, SIL24_HOST_BAR, -1, "host");
  1133. ata_port_pbar_desc(ap, SIL24_PORT_BAR, offset, "port");
  1134. }
  1135. /* configure and activate the device */
  1136. if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  1137. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  1138. if (rc) {
  1139. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1140. if (rc) {
  1141. dev_printk(KERN_ERR, &pdev->dev,
  1142. "64-bit DMA enable failed\n");
  1143. return rc;
  1144. }
  1145. }
  1146. } else {
  1147. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1148. if (rc) {
  1149. dev_printk(KERN_ERR, &pdev->dev,
  1150. "32-bit DMA enable failed\n");
  1151. return rc;
  1152. }
  1153. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1154. if (rc) {
  1155. dev_printk(KERN_ERR, &pdev->dev,
  1156. "32-bit consistent DMA enable failed\n");
  1157. return rc;
  1158. }
  1159. }
  1160. sil24_init_controller(host);
  1161. pci_set_master(pdev);
  1162. return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
  1163. &sil24_sht);
  1164. }
  1165. #ifdef CONFIG_PM
  1166. static int sil24_pci_device_resume(struct pci_dev *pdev)
  1167. {
  1168. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1169. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  1170. int rc;
  1171. rc = ata_pci_device_do_resume(pdev);
  1172. if (rc)
  1173. return rc;
  1174. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
  1175. writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
  1176. sil24_init_controller(host);
  1177. ata_host_resume(host);
  1178. return 0;
  1179. }
  1180. static int sil24_port_resume(struct ata_port *ap)
  1181. {
  1182. sil24_config_pmp(ap, ap->nr_pmp_links);
  1183. return 0;
  1184. }
  1185. #endif
  1186. static int __init sil24_init(void)
  1187. {
  1188. return pci_register_driver(&sil24_pci_driver);
  1189. }
  1190. static void __exit sil24_exit(void)
  1191. {
  1192. pci_unregister_driver(&sil24_pci_driver);
  1193. }
  1194. MODULE_AUTHOR("Tejun Heo");
  1195. MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
  1196. MODULE_LICENSE("GPL");
  1197. MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
  1198. module_init(sil24_init);
  1199. module_exit(sil24_exit);