rt2x00pci.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502
  1. /*
  2. Copyright (C) 2004 - 2008 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt2x00pci
  19. Abstract: rt2x00 generic pci device routines.
  20. */
  21. #include <linux/dma-mapping.h>
  22. #include <linux/kernel.h>
  23. #include <linux/module.h>
  24. #include <linux/pci.h>
  25. #include "rt2x00.h"
  26. #include "rt2x00pci.h"
  27. /*
  28. * TX data handlers.
  29. */
  30. int rt2x00pci_write_tx_data(struct rt2x00_dev *rt2x00dev,
  31. struct data_queue *queue, struct sk_buff *skb,
  32. struct ieee80211_tx_control *control)
  33. {
  34. struct queue_entry *entry = rt2x00queue_get_entry(queue, Q_INDEX);
  35. struct queue_entry_priv_pci_tx *priv_tx = entry->priv_data;
  36. struct skb_frame_desc *skbdesc;
  37. u32 word;
  38. if (rt2x00queue_full(queue))
  39. return -EINVAL;
  40. rt2x00_desc_read(priv_tx->desc, 0, &word);
  41. if (rt2x00_get_field32(word, TXD_ENTRY_OWNER_NIC) ||
  42. rt2x00_get_field32(word, TXD_ENTRY_VALID)) {
  43. ERROR(rt2x00dev,
  44. "Arrived at non-free entry in the non-full queue %d.\n"
  45. "Please file bug report to %s.\n",
  46. control->queue, DRV_PROJECT);
  47. return -EINVAL;
  48. }
  49. /*
  50. * Fill in skb descriptor
  51. */
  52. skbdesc = get_skb_frame_desc(skb);
  53. memset(skbdesc, 0, sizeof(*skbdesc));
  54. skbdesc->data = skb->data;
  55. skbdesc->data_len = queue->data_size;
  56. skbdesc->desc = priv_tx->desc;
  57. skbdesc->desc_len = queue->desc_size;
  58. skbdesc->entry = entry;
  59. memcpy(priv_tx->data, skb->data, skb->len);
  60. rt2x00lib_write_tx_desc(rt2x00dev, skb, control);
  61. rt2x00queue_index_inc(queue, Q_INDEX);
  62. return 0;
  63. }
  64. EXPORT_SYMBOL_GPL(rt2x00pci_write_tx_data);
  65. /*
  66. * TX/RX data handlers.
  67. */
  68. void rt2x00pci_rxdone(struct rt2x00_dev *rt2x00dev)
  69. {
  70. struct data_queue *queue = rt2x00dev->rx;
  71. struct queue_entry *entry;
  72. struct queue_entry_priv_pci_rx *priv_rx;
  73. struct ieee80211_hdr *hdr;
  74. struct skb_frame_desc *skbdesc;
  75. struct rxdone_entry_desc rxdesc;
  76. int header_size;
  77. int align;
  78. u32 word;
  79. while (1) {
  80. entry = rt2x00queue_get_entry(queue, Q_INDEX);
  81. priv_rx = entry->priv_data;
  82. rt2x00_desc_read(priv_rx->desc, 0, &word);
  83. if (rt2x00_get_field32(word, RXD_ENTRY_OWNER_NIC))
  84. break;
  85. memset(&rxdesc, 0, sizeof(rxdesc));
  86. rt2x00dev->ops->lib->fill_rxdone(entry, &rxdesc);
  87. hdr = (struct ieee80211_hdr *)priv_rx->data;
  88. header_size =
  89. ieee80211_get_hdrlen(le16_to_cpu(hdr->frame_control));
  90. /*
  91. * The data behind the ieee80211 header must be
  92. * aligned on a 4 byte boundary.
  93. */
  94. align = header_size % 4;
  95. /*
  96. * Allocate the sk_buffer, initialize it and copy
  97. * all data into it.
  98. */
  99. entry->skb = dev_alloc_skb(rxdesc.size + align);
  100. if (!entry->skb)
  101. return;
  102. skb_reserve(entry->skb, align);
  103. memcpy(skb_put(entry->skb, rxdesc.size),
  104. priv_rx->data, rxdesc.size);
  105. /*
  106. * Fill in skb descriptor
  107. */
  108. skbdesc = get_skb_frame_desc(entry->skb);
  109. memset(skbdesc, 0, sizeof(*skbdesc));
  110. skbdesc->data = entry->skb->data;
  111. skbdesc->data_len = queue->data_size;
  112. skbdesc->desc = priv_rx->desc;
  113. skbdesc->desc_len = queue->desc_size;
  114. skbdesc->entry = entry;
  115. /*
  116. * Send the frame to rt2x00lib for further processing.
  117. */
  118. rt2x00lib_rxdone(entry, &rxdesc);
  119. if (test_bit(DEVICE_ENABLED_RADIO, &queue->rt2x00dev->flags)) {
  120. rt2x00_set_field32(&word, RXD_ENTRY_OWNER_NIC, 1);
  121. rt2x00_desc_write(priv_rx->desc, 0, word);
  122. }
  123. rt2x00queue_index_inc(queue, Q_INDEX);
  124. }
  125. }
  126. EXPORT_SYMBOL_GPL(rt2x00pci_rxdone);
  127. void rt2x00pci_txdone(struct rt2x00_dev *rt2x00dev, struct queue_entry *entry,
  128. struct txdone_entry_desc *txdesc)
  129. {
  130. struct queue_entry_priv_pci_tx *priv_tx = entry->priv_data;
  131. u32 word;
  132. txdesc->control = &priv_tx->control;
  133. rt2x00lib_txdone(entry, txdesc);
  134. /*
  135. * Make this entry available for reuse.
  136. */
  137. entry->flags = 0;
  138. rt2x00_desc_read(priv_tx->desc, 0, &word);
  139. rt2x00_set_field32(&word, TXD_ENTRY_OWNER_NIC, 0);
  140. rt2x00_set_field32(&word, TXD_ENTRY_VALID, 0);
  141. rt2x00_desc_write(priv_tx->desc, 0, word);
  142. rt2x00queue_index_inc(entry->queue, Q_INDEX_DONE);
  143. /*
  144. * If the data queue was full before the txdone handler
  145. * we must make sure the packet queue in the mac80211 stack
  146. * is reenabled when the txdone handler has finished.
  147. */
  148. if (!rt2x00queue_full(entry->queue))
  149. ieee80211_wake_queue(rt2x00dev->hw, priv_tx->control.queue);
  150. }
  151. EXPORT_SYMBOL_GPL(rt2x00pci_txdone);
  152. /*
  153. * Device initialization handlers.
  154. */
  155. #define dma_size(__queue) \
  156. ({ \
  157. (__queue)->limit * \
  158. ((__queue)->desc_size + (__queue)->data_size);\
  159. })
  160. #define priv_offset(__queue, __base, __i) \
  161. ({ \
  162. (__base) + ((__i) * (__queue)->desc_size); \
  163. })
  164. #define data_addr_offset(__queue, __base, __i) \
  165. ({ \
  166. (__base) + \
  167. ((__queue)->limit * (__queue)->desc_size) + \
  168. ((__i) * (__queue)->data_size); \
  169. })
  170. #define data_dma_offset(__queue, __base, __i) \
  171. ({ \
  172. (__base) + \
  173. ((__queue)->limit * (__queue)->desc_size) + \
  174. ((__i) * (__queue)->data_size); \
  175. })
  176. static int rt2x00pci_alloc_queue_dma(struct rt2x00_dev *rt2x00dev,
  177. struct data_queue *queue)
  178. {
  179. struct pci_dev *pci_dev = rt2x00dev_pci(rt2x00dev);
  180. struct queue_entry_priv_pci_tx *priv_tx;
  181. void *data_addr;
  182. dma_addr_t data_dma;
  183. unsigned int i;
  184. /*
  185. * Allocate DMA memory for descriptor and buffer.
  186. */
  187. data_addr = pci_alloc_consistent(pci_dev, dma_size(queue), &data_dma);
  188. if (!data_addr)
  189. return -ENOMEM;
  190. /*
  191. * Initialize all queue entries to contain valid addresses.
  192. */
  193. for (i = 0; i < queue->limit; i++) {
  194. priv_tx = queue->entries[i].priv_data;
  195. priv_tx->desc = priv_offset(queue, data_addr, i);
  196. priv_tx->data = data_addr_offset(queue, data_addr, i);
  197. priv_tx->dma = data_dma_offset(queue, data_dma, i);
  198. }
  199. return 0;
  200. }
  201. static void rt2x00pci_free_queue_dma(struct rt2x00_dev *rt2x00dev,
  202. struct data_queue *queue)
  203. {
  204. struct pci_dev *pci_dev = rt2x00dev_pci(rt2x00dev);
  205. struct queue_entry_priv_pci_tx *priv_tx = queue->entries[0].priv_data;
  206. if (priv_tx->data)
  207. pci_free_consistent(pci_dev, dma_size(queue),
  208. priv_tx->data, priv_tx->dma);
  209. priv_tx->data = NULL;
  210. }
  211. int rt2x00pci_initialize(struct rt2x00_dev *rt2x00dev)
  212. {
  213. struct pci_dev *pci_dev = rt2x00dev_pci(rt2x00dev);
  214. struct data_queue *queue;
  215. int status;
  216. /*
  217. * Allocate DMA
  218. */
  219. queue_for_each(rt2x00dev, queue) {
  220. status = rt2x00pci_alloc_queue_dma(rt2x00dev, queue);
  221. if (status)
  222. goto exit;
  223. }
  224. /*
  225. * Register interrupt handler.
  226. */
  227. status = request_irq(pci_dev->irq, rt2x00dev->ops->lib->irq_handler,
  228. IRQF_SHARED, pci_name(pci_dev), rt2x00dev);
  229. if (status) {
  230. ERROR(rt2x00dev, "IRQ %d allocation failed (error %d).\n",
  231. pci_dev->irq, status);
  232. return status;
  233. }
  234. return 0;
  235. exit:
  236. rt2x00pci_uninitialize(rt2x00dev);
  237. return status;
  238. }
  239. EXPORT_SYMBOL_GPL(rt2x00pci_initialize);
  240. void rt2x00pci_uninitialize(struct rt2x00_dev *rt2x00dev)
  241. {
  242. struct data_queue *queue;
  243. /*
  244. * Free irq line.
  245. */
  246. free_irq(rt2x00dev_pci(rt2x00dev)->irq, rt2x00dev);
  247. /*
  248. * Free DMA
  249. */
  250. queue_for_each(rt2x00dev, queue)
  251. rt2x00pci_free_queue_dma(rt2x00dev, queue);
  252. }
  253. EXPORT_SYMBOL_GPL(rt2x00pci_uninitialize);
  254. /*
  255. * PCI driver handlers.
  256. */
  257. static void rt2x00pci_free_reg(struct rt2x00_dev *rt2x00dev)
  258. {
  259. kfree(rt2x00dev->rf);
  260. rt2x00dev->rf = NULL;
  261. kfree(rt2x00dev->eeprom);
  262. rt2x00dev->eeprom = NULL;
  263. if (rt2x00dev->csr_addr) {
  264. iounmap(rt2x00dev->csr_addr);
  265. rt2x00dev->csr_addr = NULL;
  266. }
  267. }
  268. static int rt2x00pci_alloc_reg(struct rt2x00_dev *rt2x00dev)
  269. {
  270. struct pci_dev *pci_dev = rt2x00dev_pci(rt2x00dev);
  271. rt2x00dev->csr_addr = ioremap(pci_resource_start(pci_dev, 0),
  272. pci_resource_len(pci_dev, 0));
  273. if (!rt2x00dev->csr_addr)
  274. goto exit;
  275. rt2x00dev->eeprom = kzalloc(rt2x00dev->ops->eeprom_size, GFP_KERNEL);
  276. if (!rt2x00dev->eeprom)
  277. goto exit;
  278. rt2x00dev->rf = kzalloc(rt2x00dev->ops->rf_size, GFP_KERNEL);
  279. if (!rt2x00dev->rf)
  280. goto exit;
  281. return 0;
  282. exit:
  283. ERROR_PROBE("Failed to allocate registers.\n");
  284. rt2x00pci_free_reg(rt2x00dev);
  285. return -ENOMEM;
  286. }
  287. int rt2x00pci_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
  288. {
  289. struct rt2x00_ops *ops = (struct rt2x00_ops *)id->driver_data;
  290. struct ieee80211_hw *hw;
  291. struct rt2x00_dev *rt2x00dev;
  292. int retval;
  293. retval = pci_request_regions(pci_dev, pci_name(pci_dev));
  294. if (retval) {
  295. ERROR_PROBE("PCI request regions failed.\n");
  296. return retval;
  297. }
  298. retval = pci_enable_device(pci_dev);
  299. if (retval) {
  300. ERROR_PROBE("Enable device failed.\n");
  301. goto exit_release_regions;
  302. }
  303. pci_set_master(pci_dev);
  304. if (pci_set_mwi(pci_dev))
  305. ERROR_PROBE("MWI not available.\n");
  306. if (pci_set_dma_mask(pci_dev, DMA_64BIT_MASK) &&
  307. pci_set_dma_mask(pci_dev, DMA_32BIT_MASK)) {
  308. ERROR_PROBE("PCI DMA not supported.\n");
  309. retval = -EIO;
  310. goto exit_disable_device;
  311. }
  312. hw = ieee80211_alloc_hw(sizeof(struct rt2x00_dev), ops->hw);
  313. if (!hw) {
  314. ERROR_PROBE("Failed to allocate hardware.\n");
  315. retval = -ENOMEM;
  316. goto exit_disable_device;
  317. }
  318. pci_set_drvdata(pci_dev, hw);
  319. rt2x00dev = hw->priv;
  320. rt2x00dev->dev = pci_dev;
  321. rt2x00dev->ops = ops;
  322. rt2x00dev->hw = hw;
  323. retval = rt2x00pci_alloc_reg(rt2x00dev);
  324. if (retval)
  325. goto exit_free_device;
  326. retval = rt2x00lib_probe_dev(rt2x00dev);
  327. if (retval)
  328. goto exit_free_reg;
  329. return 0;
  330. exit_free_reg:
  331. rt2x00pci_free_reg(rt2x00dev);
  332. exit_free_device:
  333. ieee80211_free_hw(hw);
  334. exit_disable_device:
  335. if (retval != -EBUSY)
  336. pci_disable_device(pci_dev);
  337. exit_release_regions:
  338. pci_release_regions(pci_dev);
  339. pci_set_drvdata(pci_dev, NULL);
  340. return retval;
  341. }
  342. EXPORT_SYMBOL_GPL(rt2x00pci_probe);
  343. void rt2x00pci_remove(struct pci_dev *pci_dev)
  344. {
  345. struct ieee80211_hw *hw = pci_get_drvdata(pci_dev);
  346. struct rt2x00_dev *rt2x00dev = hw->priv;
  347. /*
  348. * Free all allocated data.
  349. */
  350. rt2x00lib_remove_dev(rt2x00dev);
  351. rt2x00pci_free_reg(rt2x00dev);
  352. ieee80211_free_hw(hw);
  353. /*
  354. * Free the PCI device data.
  355. */
  356. pci_set_drvdata(pci_dev, NULL);
  357. pci_disable_device(pci_dev);
  358. pci_release_regions(pci_dev);
  359. }
  360. EXPORT_SYMBOL_GPL(rt2x00pci_remove);
  361. #ifdef CONFIG_PM
  362. int rt2x00pci_suspend(struct pci_dev *pci_dev, pm_message_t state)
  363. {
  364. struct ieee80211_hw *hw = pci_get_drvdata(pci_dev);
  365. struct rt2x00_dev *rt2x00dev = hw->priv;
  366. int retval;
  367. retval = rt2x00lib_suspend(rt2x00dev, state);
  368. if (retval)
  369. return retval;
  370. rt2x00pci_free_reg(rt2x00dev);
  371. pci_save_state(pci_dev);
  372. pci_disable_device(pci_dev);
  373. return pci_set_power_state(pci_dev, pci_choose_state(pci_dev, state));
  374. }
  375. EXPORT_SYMBOL_GPL(rt2x00pci_suspend);
  376. int rt2x00pci_resume(struct pci_dev *pci_dev)
  377. {
  378. struct ieee80211_hw *hw = pci_get_drvdata(pci_dev);
  379. struct rt2x00_dev *rt2x00dev = hw->priv;
  380. int retval;
  381. if (pci_set_power_state(pci_dev, PCI_D0) ||
  382. pci_enable_device(pci_dev) ||
  383. pci_restore_state(pci_dev)) {
  384. ERROR(rt2x00dev, "Failed to resume device.\n");
  385. return -EIO;
  386. }
  387. retval = rt2x00pci_alloc_reg(rt2x00dev);
  388. if (retval)
  389. return retval;
  390. retval = rt2x00lib_resume(rt2x00dev);
  391. if (retval)
  392. goto exit_free_reg;
  393. return 0;
  394. exit_free_reg:
  395. rt2x00pci_free_reg(rt2x00dev);
  396. return retval;
  397. }
  398. EXPORT_SYMBOL_GPL(rt2x00pci_resume);
  399. #endif /* CONFIG_PM */
  400. /*
  401. * rt2x00pci module information.
  402. */
  403. MODULE_AUTHOR(DRV_PROJECT);
  404. MODULE_VERSION(DRV_VERSION);
  405. MODULE_DESCRIPTION("rt2x00 pci library");
  406. MODULE_LICENSE("GPL");