atombios_crtc.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include <drm/drm_fixed.h>
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include "atom-bits.h"
  33. static void atombios_overscan_setup(struct drm_crtc *crtc,
  34. struct drm_display_mode *mode,
  35. struct drm_display_mode *adjusted_mode)
  36. {
  37. struct drm_device *dev = crtc->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  40. SET_CRTC_OVERSCAN_PS_ALLOCATION args;
  41. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
  42. int a1, a2;
  43. memset(&args, 0, sizeof(args));
  44. args.usOverscanRight = 0;
  45. args.usOverscanLeft = 0;
  46. args.usOverscanBottom = 0;
  47. args.usOverscanTop = 0;
  48. args.ucCRTC = radeon_crtc->crtc_id;
  49. switch (radeon_crtc->rmx_type) {
  50. case RMX_CENTER:
  51. args.usOverscanTop = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
  52. args.usOverscanBottom = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
  53. args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
  54. args.usOverscanRight = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
  55. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  56. break;
  57. case RMX_ASPECT:
  58. a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
  59. a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
  60. if (a1 > a2) {
  61. args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
  62. args.usOverscanRight = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
  63. } else if (a2 > a1) {
  64. args.usOverscanLeft = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
  65. args.usOverscanRight = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
  66. }
  67. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  68. break;
  69. case RMX_FULL:
  70. default:
  71. args.usOverscanRight = 0;
  72. args.usOverscanLeft = 0;
  73. args.usOverscanBottom = 0;
  74. args.usOverscanTop = 0;
  75. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  76. break;
  77. }
  78. }
  79. static void atombios_scaler_setup(struct drm_crtc *crtc)
  80. {
  81. struct drm_device *dev = crtc->dev;
  82. struct radeon_device *rdev = dev->dev_private;
  83. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  84. ENABLE_SCALER_PS_ALLOCATION args;
  85. int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
  86. /* fixme - fill in enc_priv for atom dac */
  87. enum radeon_tv_std tv_std = TV_STD_NTSC;
  88. bool is_tv = false, is_cv = false;
  89. struct drm_encoder *encoder;
  90. if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
  91. return;
  92. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  93. /* find tv std */
  94. if (encoder->crtc == crtc) {
  95. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  96. if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
  97. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  98. tv_std = tv_dac->tv_std;
  99. is_tv = true;
  100. }
  101. }
  102. }
  103. memset(&args, 0, sizeof(args));
  104. args.ucScaler = radeon_crtc->crtc_id;
  105. if (is_tv) {
  106. switch (tv_std) {
  107. case TV_STD_NTSC:
  108. default:
  109. args.ucTVStandard = ATOM_TV_NTSC;
  110. break;
  111. case TV_STD_PAL:
  112. args.ucTVStandard = ATOM_TV_PAL;
  113. break;
  114. case TV_STD_PAL_M:
  115. args.ucTVStandard = ATOM_TV_PALM;
  116. break;
  117. case TV_STD_PAL_60:
  118. args.ucTVStandard = ATOM_TV_PAL60;
  119. break;
  120. case TV_STD_NTSC_J:
  121. args.ucTVStandard = ATOM_TV_NTSCJ;
  122. break;
  123. case TV_STD_SCART_PAL:
  124. args.ucTVStandard = ATOM_TV_PAL; /* ??? */
  125. break;
  126. case TV_STD_SECAM:
  127. args.ucTVStandard = ATOM_TV_SECAM;
  128. break;
  129. case TV_STD_PAL_CN:
  130. args.ucTVStandard = ATOM_TV_PALCN;
  131. break;
  132. }
  133. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  134. } else if (is_cv) {
  135. args.ucTVStandard = ATOM_TV_CV;
  136. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  137. } else {
  138. switch (radeon_crtc->rmx_type) {
  139. case RMX_FULL:
  140. args.ucEnable = ATOM_SCALER_EXPANSION;
  141. break;
  142. case RMX_CENTER:
  143. args.ucEnable = ATOM_SCALER_CENTER;
  144. break;
  145. case RMX_ASPECT:
  146. args.ucEnable = ATOM_SCALER_EXPANSION;
  147. break;
  148. default:
  149. if (ASIC_IS_AVIVO(rdev))
  150. args.ucEnable = ATOM_SCALER_DISABLE;
  151. else
  152. args.ucEnable = ATOM_SCALER_CENTER;
  153. break;
  154. }
  155. }
  156. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  157. if ((is_tv || is_cv)
  158. && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
  159. atom_rv515_force_tv_scaler(rdev, radeon_crtc);
  160. }
  161. }
  162. static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
  163. {
  164. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  165. struct drm_device *dev = crtc->dev;
  166. struct radeon_device *rdev = dev->dev_private;
  167. int index =
  168. GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
  169. ENABLE_CRTC_PS_ALLOCATION args;
  170. memset(&args, 0, sizeof(args));
  171. args.ucCRTC = radeon_crtc->crtc_id;
  172. args.ucEnable = lock;
  173. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  174. }
  175. static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
  176. {
  177. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  178. struct drm_device *dev = crtc->dev;
  179. struct radeon_device *rdev = dev->dev_private;
  180. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
  181. ENABLE_CRTC_PS_ALLOCATION args;
  182. memset(&args, 0, sizeof(args));
  183. args.ucCRTC = radeon_crtc->crtc_id;
  184. args.ucEnable = state;
  185. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  186. }
  187. static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
  188. {
  189. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  190. struct drm_device *dev = crtc->dev;
  191. struct radeon_device *rdev = dev->dev_private;
  192. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
  193. ENABLE_CRTC_PS_ALLOCATION args;
  194. memset(&args, 0, sizeof(args));
  195. args.ucCRTC = radeon_crtc->crtc_id;
  196. args.ucEnable = state;
  197. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  198. }
  199. static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
  200. {
  201. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  202. struct drm_device *dev = crtc->dev;
  203. struct radeon_device *rdev = dev->dev_private;
  204. int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
  205. BLANK_CRTC_PS_ALLOCATION args;
  206. memset(&args, 0, sizeof(args));
  207. args.ucCRTC = radeon_crtc->crtc_id;
  208. args.ucBlanking = state;
  209. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  210. }
  211. void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
  212. {
  213. struct drm_device *dev = crtc->dev;
  214. struct radeon_device *rdev = dev->dev_private;
  215. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  216. switch (mode) {
  217. case DRM_MODE_DPMS_ON:
  218. radeon_crtc->enabled = true;
  219. /* adjust pm to dpms changes BEFORE enabling crtcs */
  220. radeon_pm_compute_clocks(rdev);
  221. atombios_enable_crtc(crtc, ATOM_ENABLE);
  222. if (ASIC_IS_DCE3(rdev))
  223. atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
  224. atombios_blank_crtc(crtc, ATOM_DISABLE);
  225. drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
  226. radeon_crtc_load_lut(crtc);
  227. break;
  228. case DRM_MODE_DPMS_STANDBY:
  229. case DRM_MODE_DPMS_SUSPEND:
  230. case DRM_MODE_DPMS_OFF:
  231. drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
  232. atombios_blank_crtc(crtc, ATOM_ENABLE);
  233. if (ASIC_IS_DCE3(rdev))
  234. atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
  235. atombios_enable_crtc(crtc, ATOM_DISABLE);
  236. radeon_crtc->enabled = false;
  237. /* adjust pm to dpms changes AFTER disabling crtcs */
  238. radeon_pm_compute_clocks(rdev);
  239. break;
  240. }
  241. }
  242. static void
  243. atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
  244. struct drm_display_mode *mode)
  245. {
  246. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  247. struct drm_device *dev = crtc->dev;
  248. struct radeon_device *rdev = dev->dev_private;
  249. SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
  250. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
  251. u16 misc = 0;
  252. memset(&args, 0, sizeof(args));
  253. args.usH_Size = cpu_to_le16(mode->crtc_hdisplay);
  254. args.usH_Blanking_Time =
  255. cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay);
  256. args.usV_Size = cpu_to_le16(mode->crtc_vdisplay);
  257. args.usV_Blanking_Time =
  258. cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay);
  259. args.usH_SyncOffset =
  260. cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay);
  261. args.usH_SyncWidth =
  262. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  263. args.usV_SyncOffset =
  264. cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay);
  265. args.usV_SyncWidth =
  266. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  267. /*args.ucH_Border = mode->hborder;*/
  268. /*args.ucV_Border = mode->vborder;*/
  269. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  270. misc |= ATOM_VSYNC_POLARITY;
  271. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  272. misc |= ATOM_HSYNC_POLARITY;
  273. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  274. misc |= ATOM_COMPOSITESYNC;
  275. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  276. misc |= ATOM_INTERLACE;
  277. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  278. misc |= ATOM_DOUBLE_CLOCK_MODE;
  279. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  280. args.ucCRTC = radeon_crtc->crtc_id;
  281. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  282. }
  283. static void atombios_crtc_set_timing(struct drm_crtc *crtc,
  284. struct drm_display_mode *mode)
  285. {
  286. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  287. struct drm_device *dev = crtc->dev;
  288. struct radeon_device *rdev = dev->dev_private;
  289. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
  290. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
  291. u16 misc = 0;
  292. memset(&args, 0, sizeof(args));
  293. args.usH_Total = cpu_to_le16(mode->crtc_htotal);
  294. args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
  295. args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
  296. args.usH_SyncWidth =
  297. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  298. args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
  299. args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
  300. args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
  301. args.usV_SyncWidth =
  302. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  303. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  304. misc |= ATOM_VSYNC_POLARITY;
  305. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  306. misc |= ATOM_HSYNC_POLARITY;
  307. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  308. misc |= ATOM_COMPOSITESYNC;
  309. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  310. misc |= ATOM_INTERLACE;
  311. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  312. misc |= ATOM_DOUBLE_CLOCK_MODE;
  313. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  314. args.ucCRTC = radeon_crtc->crtc_id;
  315. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  316. }
  317. static void atombios_disable_ss(struct drm_crtc *crtc)
  318. {
  319. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  320. struct drm_device *dev = crtc->dev;
  321. struct radeon_device *rdev = dev->dev_private;
  322. u32 ss_cntl;
  323. if (ASIC_IS_DCE4(rdev)) {
  324. switch (radeon_crtc->pll_id) {
  325. case ATOM_PPLL1:
  326. ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
  327. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  328. WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
  329. break;
  330. case ATOM_PPLL2:
  331. ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
  332. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  333. WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
  334. break;
  335. case ATOM_DCPLL:
  336. case ATOM_PPLL_INVALID:
  337. return;
  338. }
  339. } else if (ASIC_IS_AVIVO(rdev)) {
  340. switch (radeon_crtc->pll_id) {
  341. case ATOM_PPLL1:
  342. ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
  343. ss_cntl &= ~1;
  344. WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
  345. break;
  346. case ATOM_PPLL2:
  347. ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
  348. ss_cntl &= ~1;
  349. WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
  350. break;
  351. case ATOM_DCPLL:
  352. case ATOM_PPLL_INVALID:
  353. return;
  354. }
  355. }
  356. }
  357. union atom_enable_ss {
  358. ENABLE_LVDS_SS_PARAMETERS legacy;
  359. ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
  360. };
  361. static void atombios_enable_ss(struct drm_crtc *crtc)
  362. {
  363. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  364. struct drm_device *dev = crtc->dev;
  365. struct radeon_device *rdev = dev->dev_private;
  366. struct drm_encoder *encoder = NULL;
  367. struct radeon_encoder *radeon_encoder = NULL;
  368. struct radeon_encoder_atom_dig *dig = NULL;
  369. int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
  370. union atom_enable_ss args;
  371. uint16_t percentage = 0;
  372. uint8_t type = 0, step = 0, delay = 0, range = 0;
  373. /* XXX add ss support for DCE4 */
  374. if (ASIC_IS_DCE4(rdev))
  375. return;
  376. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  377. if (encoder->crtc == crtc) {
  378. radeon_encoder = to_radeon_encoder(encoder);
  379. /* only enable spread spectrum on LVDS */
  380. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  381. dig = radeon_encoder->enc_priv;
  382. if (dig && dig->ss) {
  383. percentage = dig->ss->percentage;
  384. type = dig->ss->type;
  385. step = dig->ss->step;
  386. delay = dig->ss->delay;
  387. range = dig->ss->range;
  388. } else
  389. return;
  390. } else
  391. return;
  392. break;
  393. }
  394. }
  395. if (!radeon_encoder)
  396. return;
  397. memset(&args, 0, sizeof(args));
  398. if (ASIC_IS_AVIVO(rdev)) {
  399. args.v1.usSpreadSpectrumPercentage = cpu_to_le16(percentage);
  400. args.v1.ucSpreadSpectrumType = type;
  401. args.v1.ucSpreadSpectrumStep = step;
  402. args.v1.ucSpreadSpectrumDelay = delay;
  403. args.v1.ucSpreadSpectrumRange = range;
  404. args.v1.ucPpll = radeon_crtc->crtc_id ? ATOM_PPLL2 : ATOM_PPLL1;
  405. args.v1.ucEnable = ATOM_ENABLE;
  406. } else {
  407. args.legacy.usSpreadSpectrumPercentage = cpu_to_le16(percentage);
  408. args.legacy.ucSpreadSpectrumType = type;
  409. args.legacy.ucSpreadSpectrumStepSize_Delay = (step & 3) << 2;
  410. args.legacy.ucSpreadSpectrumStepSize_Delay |= (delay & 7) << 4;
  411. args.legacy.ucEnable = ATOM_ENABLE;
  412. }
  413. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  414. }
  415. union adjust_pixel_clock {
  416. ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
  417. ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
  418. };
  419. static u32 atombios_adjust_pll(struct drm_crtc *crtc,
  420. struct drm_display_mode *mode,
  421. struct radeon_pll *pll)
  422. {
  423. struct drm_device *dev = crtc->dev;
  424. struct radeon_device *rdev = dev->dev_private;
  425. struct drm_encoder *encoder = NULL;
  426. struct radeon_encoder *radeon_encoder = NULL;
  427. u32 adjusted_clock = mode->clock;
  428. int encoder_mode = 0;
  429. /* reset the pll flags */
  430. pll->flags = 0;
  431. /* select the PLL algo */
  432. if (ASIC_IS_AVIVO(rdev)) {
  433. if (radeon_new_pll == 0)
  434. pll->algo = PLL_ALGO_LEGACY;
  435. else
  436. pll->algo = PLL_ALGO_NEW;
  437. } else {
  438. if (radeon_new_pll == 1)
  439. pll->algo = PLL_ALGO_NEW;
  440. else
  441. pll->algo = PLL_ALGO_LEGACY;
  442. }
  443. if (ASIC_IS_AVIVO(rdev)) {
  444. if ((rdev->family == CHIP_RS600) ||
  445. (rdev->family == CHIP_RS690) ||
  446. (rdev->family == CHIP_RS740))
  447. pll->flags |= (RADEON_PLL_USE_FRAC_FB_DIV |
  448. RADEON_PLL_PREFER_CLOSEST_LOWER);
  449. if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
  450. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  451. else
  452. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  453. } else {
  454. pll->flags |= RADEON_PLL_LEGACY;
  455. if (mode->clock > 200000) /* range limits??? */
  456. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  457. else
  458. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  459. }
  460. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  461. if (encoder->crtc == crtc) {
  462. radeon_encoder = to_radeon_encoder(encoder);
  463. encoder_mode = atombios_get_encoder_mode(encoder);
  464. if (ASIC_IS_AVIVO(rdev)) {
  465. /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
  466. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
  467. adjusted_clock = mode->clock * 2;
  468. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  469. pll->algo = PLL_ALGO_LEGACY;
  470. pll->flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
  471. }
  472. } else {
  473. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
  474. pll->flags |= RADEON_PLL_NO_ODD_POST_DIV;
  475. if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
  476. pll->flags |= RADEON_PLL_USE_REF_DIV;
  477. }
  478. break;
  479. }
  480. }
  481. /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
  482. * accordingly based on the encoder/transmitter to work around
  483. * special hw requirements.
  484. */
  485. if (ASIC_IS_DCE3(rdev)) {
  486. union adjust_pixel_clock args;
  487. u8 frev, crev;
  488. int index;
  489. index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
  490. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  491. &crev))
  492. return adjusted_clock;
  493. memset(&args, 0, sizeof(args));
  494. switch (frev) {
  495. case 1:
  496. switch (crev) {
  497. case 1:
  498. case 2:
  499. args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
  500. args.v1.ucTransmitterID = radeon_encoder->encoder_id;
  501. args.v1.ucEncodeMode = encoder_mode;
  502. atom_execute_table(rdev->mode_info.atom_context,
  503. index, (uint32_t *)&args);
  504. adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
  505. break;
  506. case 3:
  507. args.v3.sInput.usPixelClock = cpu_to_le16(mode->clock / 10);
  508. args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
  509. args.v3.sInput.ucEncodeMode = encoder_mode;
  510. args.v3.sInput.ucDispPllConfig = 0;
  511. if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  512. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  513. if (encoder_mode == ATOM_ENCODER_MODE_DP)
  514. args.v3.sInput.ucDispPllConfig |=
  515. DISPPLL_CONFIG_COHERENT_MODE;
  516. else {
  517. if (dig->coherent_mode)
  518. args.v3.sInput.ucDispPllConfig |=
  519. DISPPLL_CONFIG_COHERENT_MODE;
  520. if (mode->clock > 165000)
  521. args.v3.sInput.ucDispPllConfig |=
  522. DISPPLL_CONFIG_DUAL_LINK;
  523. }
  524. } else if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  525. /* may want to enable SS on DP/eDP eventually */
  526. /*args.v3.sInput.ucDispPllConfig |=
  527. DISPPLL_CONFIG_SS_ENABLE;*/
  528. if (encoder_mode == ATOM_ENCODER_MODE_DP)
  529. args.v3.sInput.ucDispPllConfig |=
  530. DISPPLL_CONFIG_COHERENT_MODE;
  531. else {
  532. if (mode->clock > 165000)
  533. args.v3.sInput.ucDispPllConfig |=
  534. DISPPLL_CONFIG_DUAL_LINK;
  535. }
  536. }
  537. atom_execute_table(rdev->mode_info.atom_context,
  538. index, (uint32_t *)&args);
  539. adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
  540. if (args.v3.sOutput.ucRefDiv) {
  541. pll->flags |= RADEON_PLL_USE_REF_DIV;
  542. pll->reference_div = args.v3.sOutput.ucRefDiv;
  543. }
  544. if (args.v3.sOutput.ucPostDiv) {
  545. pll->flags |= RADEON_PLL_USE_POST_DIV;
  546. pll->post_div = args.v3.sOutput.ucPostDiv;
  547. }
  548. break;
  549. default:
  550. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  551. return adjusted_clock;
  552. }
  553. break;
  554. default:
  555. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  556. return adjusted_clock;
  557. }
  558. }
  559. return adjusted_clock;
  560. }
  561. union set_pixel_clock {
  562. SET_PIXEL_CLOCK_PS_ALLOCATION base;
  563. PIXEL_CLOCK_PARAMETERS v1;
  564. PIXEL_CLOCK_PARAMETERS_V2 v2;
  565. PIXEL_CLOCK_PARAMETERS_V3 v3;
  566. PIXEL_CLOCK_PARAMETERS_V5 v5;
  567. };
  568. static void atombios_crtc_set_dcpll(struct drm_crtc *crtc)
  569. {
  570. struct drm_device *dev = crtc->dev;
  571. struct radeon_device *rdev = dev->dev_private;
  572. u8 frev, crev;
  573. int index;
  574. union set_pixel_clock args;
  575. memset(&args, 0, sizeof(args));
  576. index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  577. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  578. &crev))
  579. return;
  580. switch (frev) {
  581. case 1:
  582. switch (crev) {
  583. case 5:
  584. /* if the default dcpll clock is specified,
  585. * SetPixelClock provides the dividers
  586. */
  587. args.v5.ucCRTC = ATOM_CRTC_INVALID;
  588. args.v5.usPixelClock = rdev->clock.default_dispclk;
  589. args.v5.ucPpll = ATOM_DCPLL;
  590. break;
  591. default:
  592. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  593. return;
  594. }
  595. break;
  596. default:
  597. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  598. return;
  599. }
  600. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  601. }
  602. static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  603. {
  604. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  605. struct drm_device *dev = crtc->dev;
  606. struct radeon_device *rdev = dev->dev_private;
  607. struct drm_encoder *encoder = NULL;
  608. struct radeon_encoder *radeon_encoder = NULL;
  609. u8 frev, crev;
  610. int index;
  611. union set_pixel_clock args;
  612. u32 pll_clock = mode->clock;
  613. u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
  614. struct radeon_pll *pll;
  615. u32 adjusted_clock;
  616. int encoder_mode = 0;
  617. memset(&args, 0, sizeof(args));
  618. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  619. if (encoder->crtc == crtc) {
  620. radeon_encoder = to_radeon_encoder(encoder);
  621. encoder_mode = atombios_get_encoder_mode(encoder);
  622. break;
  623. }
  624. }
  625. if (!radeon_encoder)
  626. return;
  627. switch (radeon_crtc->pll_id) {
  628. case ATOM_PPLL1:
  629. pll = &rdev->clock.p1pll;
  630. break;
  631. case ATOM_PPLL2:
  632. pll = &rdev->clock.p2pll;
  633. break;
  634. case ATOM_DCPLL:
  635. case ATOM_PPLL_INVALID:
  636. pll = &rdev->clock.dcpll;
  637. break;
  638. }
  639. /* adjust pixel clock as needed */
  640. adjusted_clock = atombios_adjust_pll(crtc, mode, pll);
  641. radeon_compute_pll(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  642. &ref_div, &post_div);
  643. index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  644. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  645. &crev))
  646. return;
  647. switch (frev) {
  648. case 1:
  649. switch (crev) {
  650. case 1:
  651. args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
  652. args.v1.usRefDiv = cpu_to_le16(ref_div);
  653. args.v1.usFbDiv = cpu_to_le16(fb_div);
  654. args.v1.ucFracFbDiv = frac_fb_div;
  655. args.v1.ucPostDiv = post_div;
  656. args.v1.ucPpll = radeon_crtc->pll_id;
  657. args.v1.ucCRTC = radeon_crtc->crtc_id;
  658. args.v1.ucRefDivSrc = 1;
  659. break;
  660. case 2:
  661. args.v2.usPixelClock = cpu_to_le16(mode->clock / 10);
  662. args.v2.usRefDiv = cpu_to_le16(ref_div);
  663. args.v2.usFbDiv = cpu_to_le16(fb_div);
  664. args.v2.ucFracFbDiv = frac_fb_div;
  665. args.v2.ucPostDiv = post_div;
  666. args.v2.ucPpll = radeon_crtc->pll_id;
  667. args.v2.ucCRTC = radeon_crtc->crtc_id;
  668. args.v2.ucRefDivSrc = 1;
  669. break;
  670. case 3:
  671. args.v3.usPixelClock = cpu_to_le16(mode->clock / 10);
  672. args.v3.usRefDiv = cpu_to_le16(ref_div);
  673. args.v3.usFbDiv = cpu_to_le16(fb_div);
  674. args.v3.ucFracFbDiv = frac_fb_div;
  675. args.v3.ucPostDiv = post_div;
  676. args.v3.ucPpll = radeon_crtc->pll_id;
  677. args.v3.ucMiscInfo = (radeon_crtc->pll_id << 2);
  678. args.v3.ucTransmitterId = radeon_encoder->encoder_id;
  679. args.v3.ucEncoderMode = encoder_mode;
  680. break;
  681. case 5:
  682. args.v5.ucCRTC = radeon_crtc->crtc_id;
  683. args.v5.usPixelClock = cpu_to_le16(mode->clock / 10);
  684. args.v5.ucRefDiv = ref_div;
  685. args.v5.usFbDiv = cpu_to_le16(fb_div);
  686. args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  687. args.v5.ucPostDiv = post_div;
  688. args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
  689. args.v5.ucTransmitterID = radeon_encoder->encoder_id;
  690. args.v5.ucEncoderMode = encoder_mode;
  691. args.v5.ucPpll = radeon_crtc->pll_id;
  692. break;
  693. default:
  694. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  695. return;
  696. }
  697. break;
  698. default:
  699. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  700. return;
  701. }
  702. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  703. }
  704. static int evergreen_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  705. struct drm_framebuffer *old_fb)
  706. {
  707. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  708. struct drm_device *dev = crtc->dev;
  709. struct radeon_device *rdev = dev->dev_private;
  710. struct radeon_framebuffer *radeon_fb;
  711. struct drm_gem_object *obj;
  712. struct radeon_bo *rbo;
  713. uint64_t fb_location;
  714. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  715. int r;
  716. /* no fb bound */
  717. if (!crtc->fb) {
  718. DRM_DEBUG("No FB bound\n");
  719. return 0;
  720. }
  721. radeon_fb = to_radeon_framebuffer(crtc->fb);
  722. /* Pin framebuffer & get tilling informations */
  723. obj = radeon_fb->obj;
  724. rbo = obj->driver_private;
  725. r = radeon_bo_reserve(rbo, false);
  726. if (unlikely(r != 0))
  727. return r;
  728. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  729. if (unlikely(r != 0)) {
  730. radeon_bo_unreserve(rbo);
  731. return -EINVAL;
  732. }
  733. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  734. radeon_bo_unreserve(rbo);
  735. switch (crtc->fb->bits_per_pixel) {
  736. case 8:
  737. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
  738. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
  739. break;
  740. case 15:
  741. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  742. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
  743. break;
  744. case 16:
  745. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  746. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
  747. break;
  748. case 24:
  749. case 32:
  750. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  751. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
  752. break;
  753. default:
  754. DRM_ERROR("Unsupported screen depth %d\n",
  755. crtc->fb->bits_per_pixel);
  756. return -EINVAL;
  757. }
  758. switch (radeon_crtc->crtc_id) {
  759. case 0:
  760. WREG32(AVIVO_D1VGA_CONTROL, 0);
  761. break;
  762. case 1:
  763. WREG32(AVIVO_D2VGA_CONTROL, 0);
  764. break;
  765. case 2:
  766. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  767. break;
  768. case 3:
  769. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  770. break;
  771. case 4:
  772. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  773. break;
  774. case 5:
  775. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  776. break;
  777. default:
  778. break;
  779. }
  780. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  781. upper_32_bits(fb_location));
  782. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  783. upper_32_bits(fb_location));
  784. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  785. (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  786. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  787. (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  788. WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  789. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  790. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  791. WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
  792. WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  793. WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, crtc->fb->width);
  794. WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, crtc->fb->height);
  795. fb_pitch_pixels = crtc->fb->pitch / (crtc->fb->bits_per_pixel / 8);
  796. WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  797. WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  798. WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  799. crtc->mode.vdisplay);
  800. x &= ~3;
  801. y &= ~1;
  802. WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
  803. (x << 16) | y);
  804. WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  805. (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
  806. if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE)
  807. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
  808. EVERGREEN_INTERLEAVE_EN);
  809. else
  810. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  811. if (old_fb && old_fb != crtc->fb) {
  812. radeon_fb = to_radeon_framebuffer(old_fb);
  813. rbo = radeon_fb->obj->driver_private;
  814. r = radeon_bo_reserve(rbo, false);
  815. if (unlikely(r != 0))
  816. return r;
  817. radeon_bo_unpin(rbo);
  818. radeon_bo_unreserve(rbo);
  819. }
  820. /* Bytes per pixel may have changed */
  821. radeon_bandwidth_update(rdev);
  822. return 0;
  823. }
  824. static int avivo_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  825. struct drm_framebuffer *old_fb)
  826. {
  827. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  828. struct drm_device *dev = crtc->dev;
  829. struct radeon_device *rdev = dev->dev_private;
  830. struct radeon_framebuffer *radeon_fb;
  831. struct drm_gem_object *obj;
  832. struct radeon_bo *rbo;
  833. uint64_t fb_location;
  834. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  835. int r;
  836. /* no fb bound */
  837. if (!crtc->fb) {
  838. DRM_DEBUG("No FB bound\n");
  839. return 0;
  840. }
  841. radeon_fb = to_radeon_framebuffer(crtc->fb);
  842. /* Pin framebuffer & get tilling informations */
  843. obj = radeon_fb->obj;
  844. rbo = obj->driver_private;
  845. r = radeon_bo_reserve(rbo, false);
  846. if (unlikely(r != 0))
  847. return r;
  848. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  849. if (unlikely(r != 0)) {
  850. radeon_bo_unreserve(rbo);
  851. return -EINVAL;
  852. }
  853. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  854. radeon_bo_unreserve(rbo);
  855. switch (crtc->fb->bits_per_pixel) {
  856. case 8:
  857. fb_format =
  858. AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
  859. AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
  860. break;
  861. case 15:
  862. fb_format =
  863. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  864. AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
  865. break;
  866. case 16:
  867. fb_format =
  868. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  869. AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
  870. break;
  871. case 24:
  872. case 32:
  873. fb_format =
  874. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  875. AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
  876. break;
  877. default:
  878. DRM_ERROR("Unsupported screen depth %d\n",
  879. crtc->fb->bits_per_pixel);
  880. return -EINVAL;
  881. }
  882. if (tiling_flags & RADEON_TILING_MACRO)
  883. fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
  884. if (tiling_flags & RADEON_TILING_MICRO)
  885. fb_format |= AVIVO_D1GRPH_TILED;
  886. if (radeon_crtc->crtc_id == 0)
  887. WREG32(AVIVO_D1VGA_CONTROL, 0);
  888. else
  889. WREG32(AVIVO_D2VGA_CONTROL, 0);
  890. if (rdev->family >= CHIP_RV770) {
  891. if (radeon_crtc->crtc_id) {
  892. WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, 0);
  893. WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, 0);
  894. } else {
  895. WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, 0);
  896. WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, 0);
  897. }
  898. }
  899. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  900. (u32) fb_location);
  901. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
  902. radeon_crtc->crtc_offset, (u32) fb_location);
  903. WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  904. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  905. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  906. WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
  907. WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  908. WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, crtc->fb->width);
  909. WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, crtc->fb->height);
  910. fb_pitch_pixels = crtc->fb->pitch / (crtc->fb->bits_per_pixel / 8);
  911. WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  912. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  913. WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  914. crtc->mode.vdisplay);
  915. x &= ~3;
  916. y &= ~1;
  917. WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
  918. (x << 16) | y);
  919. WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  920. (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
  921. if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE)
  922. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  923. AVIVO_D1MODE_INTERLEAVE_EN);
  924. else
  925. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  926. if (old_fb && old_fb != crtc->fb) {
  927. radeon_fb = to_radeon_framebuffer(old_fb);
  928. rbo = radeon_fb->obj->driver_private;
  929. r = radeon_bo_reserve(rbo, false);
  930. if (unlikely(r != 0))
  931. return r;
  932. radeon_bo_unpin(rbo);
  933. radeon_bo_unreserve(rbo);
  934. }
  935. /* Bytes per pixel may have changed */
  936. radeon_bandwidth_update(rdev);
  937. return 0;
  938. }
  939. int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  940. struct drm_framebuffer *old_fb)
  941. {
  942. struct drm_device *dev = crtc->dev;
  943. struct radeon_device *rdev = dev->dev_private;
  944. if (ASIC_IS_DCE4(rdev))
  945. return evergreen_crtc_set_base(crtc, x, y, old_fb);
  946. else if (ASIC_IS_AVIVO(rdev))
  947. return avivo_crtc_set_base(crtc, x, y, old_fb);
  948. else
  949. return radeon_crtc_set_base(crtc, x, y, old_fb);
  950. }
  951. /* properly set additional regs when using atombios */
  952. static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
  953. {
  954. struct drm_device *dev = crtc->dev;
  955. struct radeon_device *rdev = dev->dev_private;
  956. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  957. u32 disp_merge_cntl;
  958. switch (radeon_crtc->crtc_id) {
  959. case 0:
  960. disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
  961. disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
  962. WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
  963. break;
  964. case 1:
  965. disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
  966. disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
  967. WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
  968. WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
  969. WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
  970. break;
  971. }
  972. }
  973. static int radeon_atom_pick_pll(struct drm_crtc *crtc)
  974. {
  975. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  976. struct drm_device *dev = crtc->dev;
  977. struct radeon_device *rdev = dev->dev_private;
  978. struct drm_encoder *test_encoder;
  979. struct drm_crtc *test_crtc;
  980. uint32_t pll_in_use = 0;
  981. if (ASIC_IS_DCE4(rdev)) {
  982. /* if crtc is driving DP and we have an ext clock, use that */
  983. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  984. if (test_encoder->crtc && (test_encoder->crtc == crtc)) {
  985. if (atombios_get_encoder_mode(test_encoder) == ATOM_ENCODER_MODE_DP) {
  986. if (rdev->clock.dp_extclk)
  987. return ATOM_PPLL_INVALID;
  988. }
  989. }
  990. }
  991. /* otherwise, pick one of the plls */
  992. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  993. struct radeon_crtc *radeon_test_crtc;
  994. if (crtc == test_crtc)
  995. continue;
  996. radeon_test_crtc = to_radeon_crtc(test_crtc);
  997. if ((radeon_test_crtc->pll_id >= ATOM_PPLL1) &&
  998. (radeon_test_crtc->pll_id <= ATOM_PPLL2))
  999. pll_in_use |= (1 << radeon_test_crtc->pll_id);
  1000. }
  1001. if (!(pll_in_use & 1))
  1002. return ATOM_PPLL1;
  1003. return ATOM_PPLL2;
  1004. } else
  1005. return radeon_crtc->crtc_id;
  1006. }
  1007. int atombios_crtc_mode_set(struct drm_crtc *crtc,
  1008. struct drm_display_mode *mode,
  1009. struct drm_display_mode *adjusted_mode,
  1010. int x, int y, struct drm_framebuffer *old_fb)
  1011. {
  1012. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1013. struct drm_device *dev = crtc->dev;
  1014. struct radeon_device *rdev = dev->dev_private;
  1015. /* TODO color tiling */
  1016. atombios_disable_ss(crtc);
  1017. /* always set DCPLL */
  1018. if (ASIC_IS_DCE4(rdev))
  1019. atombios_crtc_set_dcpll(crtc);
  1020. atombios_crtc_set_pll(crtc, adjusted_mode);
  1021. atombios_enable_ss(crtc);
  1022. if (ASIC_IS_DCE4(rdev))
  1023. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1024. else if (ASIC_IS_AVIVO(rdev))
  1025. atombios_crtc_set_timing(crtc, adjusted_mode);
  1026. else {
  1027. atombios_crtc_set_timing(crtc, adjusted_mode);
  1028. if (radeon_crtc->crtc_id == 0)
  1029. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1030. radeon_legacy_atom_fixup(crtc);
  1031. }
  1032. atombios_crtc_set_base(crtc, x, y, old_fb);
  1033. atombios_overscan_setup(crtc, mode, adjusted_mode);
  1034. atombios_scaler_setup(crtc);
  1035. return 0;
  1036. }
  1037. static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
  1038. struct drm_display_mode *mode,
  1039. struct drm_display_mode *adjusted_mode)
  1040. {
  1041. struct drm_device *dev = crtc->dev;
  1042. struct radeon_device *rdev = dev->dev_private;
  1043. /* adjust pm to upcoming mode change */
  1044. radeon_pm_compute_clocks(rdev);
  1045. if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  1046. return false;
  1047. return true;
  1048. }
  1049. static void atombios_crtc_prepare(struct drm_crtc *crtc)
  1050. {
  1051. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1052. /* pick pll */
  1053. radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
  1054. atombios_lock_crtc(crtc, ATOM_ENABLE);
  1055. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1056. }
  1057. static void atombios_crtc_commit(struct drm_crtc *crtc)
  1058. {
  1059. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  1060. atombios_lock_crtc(crtc, ATOM_DISABLE);
  1061. }
  1062. static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
  1063. .dpms = atombios_crtc_dpms,
  1064. .mode_fixup = atombios_crtc_mode_fixup,
  1065. .mode_set = atombios_crtc_mode_set,
  1066. .mode_set_base = atombios_crtc_set_base,
  1067. .prepare = atombios_crtc_prepare,
  1068. .commit = atombios_crtc_commit,
  1069. .load_lut = radeon_crtc_load_lut,
  1070. };
  1071. void radeon_atombios_init_crtc(struct drm_device *dev,
  1072. struct radeon_crtc *radeon_crtc)
  1073. {
  1074. struct radeon_device *rdev = dev->dev_private;
  1075. if (ASIC_IS_DCE4(rdev)) {
  1076. switch (radeon_crtc->crtc_id) {
  1077. case 0:
  1078. default:
  1079. radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
  1080. break;
  1081. case 1:
  1082. radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
  1083. break;
  1084. case 2:
  1085. radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
  1086. break;
  1087. case 3:
  1088. radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
  1089. break;
  1090. case 4:
  1091. radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
  1092. break;
  1093. case 5:
  1094. radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
  1095. break;
  1096. }
  1097. } else {
  1098. if (radeon_crtc->crtc_id == 1)
  1099. radeon_crtc->crtc_offset =
  1100. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
  1101. else
  1102. radeon_crtc->crtc_offset = 0;
  1103. }
  1104. radeon_crtc->pll_id = -1;
  1105. drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
  1106. }