omap-aes.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919
  1. /*
  2. * Cryptographic API.
  3. *
  4. * Support for OMAP AES HW acceleration.
  5. *
  6. * Copyright (c) 2010 Nokia Corporation
  7. * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as published
  11. * by the Free Software Foundation.
  12. *
  13. */
  14. #define pr_fmt(fmt) "%s: " fmt, __func__
  15. #include <linux/err.h>
  16. #include <linux/module.h>
  17. #include <linux/init.h>
  18. #include <linux/errno.h>
  19. #include <linux/kernel.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/scatterlist.h>
  22. #include <linux/dma-mapping.h>
  23. #include <linux/pm_runtime.h>
  24. #include <linux/io.h>
  25. #include <linux/crypto.h>
  26. #include <linux/interrupt.h>
  27. #include <crypto/scatterwalk.h>
  28. #include <crypto/aes.h>
  29. #include <linux/omap-dma.h>
  30. /* OMAP TRM gives bitfields as start:end, where start is the higher bit
  31. number. For example 7:0 */
  32. #define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
  33. #define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
  34. #define AES_REG_KEY(x) (0x1C - ((x ^ 0x01) * 0x04))
  35. #define AES_REG_IV(x) (0x20 + ((x) * 0x04))
  36. #define AES_REG_CTRL 0x30
  37. #define AES_REG_CTRL_CTR_WIDTH (1 << 7)
  38. #define AES_REG_CTRL_CTR (1 << 6)
  39. #define AES_REG_CTRL_CBC (1 << 5)
  40. #define AES_REG_CTRL_KEY_SIZE (3 << 3)
  41. #define AES_REG_CTRL_DIRECTION (1 << 2)
  42. #define AES_REG_CTRL_INPUT_READY (1 << 1)
  43. #define AES_REG_CTRL_OUTPUT_READY (1 << 0)
  44. #define AES_REG_DATA 0x34
  45. #define AES_REG_DATA_N(x) (0x34 + ((x) * 0x04))
  46. #define AES_REG_REV 0x44
  47. #define AES_REG_REV_MAJOR 0xF0
  48. #define AES_REG_REV_MINOR 0x0F
  49. #define AES_REG_MASK 0x48
  50. #define AES_REG_MASK_SIDLE (1 << 6)
  51. #define AES_REG_MASK_START (1 << 5)
  52. #define AES_REG_MASK_DMA_OUT_EN (1 << 3)
  53. #define AES_REG_MASK_DMA_IN_EN (1 << 2)
  54. #define AES_REG_MASK_SOFTRESET (1 << 1)
  55. #define AES_REG_AUTOIDLE (1 << 0)
  56. #define AES_REG_SYSSTATUS 0x4C
  57. #define AES_REG_SYSSTATUS_RESETDONE (1 << 0)
  58. #define DEFAULT_TIMEOUT (5*HZ)
  59. #define FLAGS_MODE_MASK 0x000f
  60. #define FLAGS_ENCRYPT BIT(0)
  61. #define FLAGS_CBC BIT(1)
  62. #define FLAGS_GIV BIT(2)
  63. #define FLAGS_INIT BIT(4)
  64. #define FLAGS_FAST BIT(5)
  65. #define FLAGS_BUSY BIT(6)
  66. struct omap_aes_ctx {
  67. struct omap_aes_dev *dd;
  68. int keylen;
  69. u32 key[AES_KEYSIZE_256 / sizeof(u32)];
  70. unsigned long flags;
  71. };
  72. struct omap_aes_reqctx {
  73. unsigned long mode;
  74. };
  75. #define OMAP_AES_QUEUE_LENGTH 1
  76. #define OMAP_AES_CACHE_SIZE 0
  77. struct omap_aes_dev {
  78. struct list_head list;
  79. unsigned long phys_base;
  80. void __iomem *io_base;
  81. struct omap_aes_ctx *ctx;
  82. struct device *dev;
  83. unsigned long flags;
  84. int err;
  85. spinlock_t lock;
  86. struct crypto_queue queue;
  87. struct tasklet_struct done_task;
  88. struct tasklet_struct queue_task;
  89. struct ablkcipher_request *req;
  90. size_t total;
  91. struct scatterlist *in_sg;
  92. size_t in_offset;
  93. struct scatterlist *out_sg;
  94. size_t out_offset;
  95. size_t buflen;
  96. void *buf_in;
  97. size_t dma_size;
  98. int dma_in;
  99. int dma_lch_in;
  100. dma_addr_t dma_addr_in;
  101. void *buf_out;
  102. int dma_out;
  103. int dma_lch_out;
  104. dma_addr_t dma_addr_out;
  105. };
  106. /* keep registered devices data here */
  107. static LIST_HEAD(dev_list);
  108. static DEFINE_SPINLOCK(list_lock);
  109. static inline u32 omap_aes_read(struct omap_aes_dev *dd, u32 offset)
  110. {
  111. return __raw_readl(dd->io_base + offset);
  112. }
  113. static inline void omap_aes_write(struct omap_aes_dev *dd, u32 offset,
  114. u32 value)
  115. {
  116. __raw_writel(value, dd->io_base + offset);
  117. }
  118. static inline void omap_aes_write_mask(struct omap_aes_dev *dd, u32 offset,
  119. u32 value, u32 mask)
  120. {
  121. u32 val;
  122. val = omap_aes_read(dd, offset);
  123. val &= ~mask;
  124. val |= value;
  125. omap_aes_write(dd, offset, val);
  126. }
  127. static void omap_aes_write_n(struct omap_aes_dev *dd, u32 offset,
  128. u32 *value, int count)
  129. {
  130. for (; count--; value++, offset += 4)
  131. omap_aes_write(dd, offset, *value);
  132. }
  133. static int omap_aes_hw_init(struct omap_aes_dev *dd)
  134. {
  135. /*
  136. * clocks are enabled when request starts and disabled when finished.
  137. * It may be long delays between requests.
  138. * Device might go to off mode to save power.
  139. */
  140. pm_runtime_get_sync(dd->dev);
  141. if (!(dd->flags & FLAGS_INIT)) {
  142. dd->flags |= FLAGS_INIT;
  143. dd->err = 0;
  144. }
  145. return 0;
  146. }
  147. static int omap_aes_write_ctrl(struct omap_aes_dev *dd)
  148. {
  149. unsigned int key32;
  150. int i, err;
  151. u32 val, mask;
  152. err = omap_aes_hw_init(dd);
  153. if (err)
  154. return err;
  155. val = 0;
  156. if (dd->dma_lch_out >= 0)
  157. val |= AES_REG_MASK_DMA_OUT_EN;
  158. if (dd->dma_lch_in >= 0)
  159. val |= AES_REG_MASK_DMA_IN_EN;
  160. mask = AES_REG_MASK_DMA_IN_EN | AES_REG_MASK_DMA_OUT_EN;
  161. omap_aes_write_mask(dd, AES_REG_MASK, val, mask);
  162. key32 = dd->ctx->keylen / sizeof(u32);
  163. /* it seems a key should always be set even if it has not changed */
  164. for (i = 0; i < key32; i++) {
  165. omap_aes_write(dd, AES_REG_KEY(i),
  166. __le32_to_cpu(dd->ctx->key[i]));
  167. }
  168. if ((dd->flags & FLAGS_CBC) && dd->req->info)
  169. omap_aes_write_n(dd, AES_REG_IV(0), dd->req->info, 4);
  170. val = FLD_VAL(((dd->ctx->keylen >> 3) - 1), 4, 3);
  171. if (dd->flags & FLAGS_CBC)
  172. val |= AES_REG_CTRL_CBC;
  173. if (dd->flags & FLAGS_ENCRYPT)
  174. val |= AES_REG_CTRL_DIRECTION;
  175. mask = AES_REG_CTRL_CBC | AES_REG_CTRL_DIRECTION |
  176. AES_REG_CTRL_KEY_SIZE;
  177. omap_aes_write_mask(dd, AES_REG_CTRL, val, mask);
  178. /* IN */
  179. omap_set_dma_dest_params(dd->dma_lch_in, 0, OMAP_DMA_AMODE_CONSTANT,
  180. dd->phys_base + AES_REG_DATA, 0, 4);
  181. omap_set_dma_dest_burst_mode(dd->dma_lch_in, OMAP_DMA_DATA_BURST_4);
  182. omap_set_dma_src_burst_mode(dd->dma_lch_in, OMAP_DMA_DATA_BURST_4);
  183. /* OUT */
  184. omap_set_dma_src_params(dd->dma_lch_out, 0, OMAP_DMA_AMODE_CONSTANT,
  185. dd->phys_base + AES_REG_DATA, 0, 4);
  186. omap_set_dma_src_burst_mode(dd->dma_lch_out, OMAP_DMA_DATA_BURST_4);
  187. omap_set_dma_dest_burst_mode(dd->dma_lch_out, OMAP_DMA_DATA_BURST_4);
  188. return 0;
  189. }
  190. static struct omap_aes_dev *omap_aes_find_dev(struct omap_aes_ctx *ctx)
  191. {
  192. struct omap_aes_dev *dd = NULL, *tmp;
  193. spin_lock_bh(&list_lock);
  194. if (!ctx->dd) {
  195. list_for_each_entry(tmp, &dev_list, list) {
  196. /* FIXME: take fist available aes core */
  197. dd = tmp;
  198. break;
  199. }
  200. ctx->dd = dd;
  201. } else {
  202. /* already found before */
  203. dd = ctx->dd;
  204. }
  205. spin_unlock_bh(&list_lock);
  206. return dd;
  207. }
  208. static void omap_aes_dma_callback(int lch, u16 ch_status, void *data)
  209. {
  210. struct omap_aes_dev *dd = data;
  211. if (ch_status != OMAP_DMA_BLOCK_IRQ) {
  212. pr_err("omap-aes DMA error status: 0x%hx\n", ch_status);
  213. dd->err = -EIO;
  214. dd->flags &= ~FLAGS_INIT; /* request to re-initialize */
  215. } else if (lch == dd->dma_lch_in) {
  216. return;
  217. }
  218. /* dma_lch_out - completed */
  219. tasklet_schedule(&dd->done_task);
  220. }
  221. static int omap_aes_dma_init(struct omap_aes_dev *dd)
  222. {
  223. int err = -ENOMEM;
  224. dd->dma_lch_out = -1;
  225. dd->dma_lch_in = -1;
  226. dd->buf_in = (void *)__get_free_pages(GFP_KERNEL, OMAP_AES_CACHE_SIZE);
  227. dd->buf_out = (void *)__get_free_pages(GFP_KERNEL, OMAP_AES_CACHE_SIZE);
  228. dd->buflen = PAGE_SIZE << OMAP_AES_CACHE_SIZE;
  229. dd->buflen &= ~(AES_BLOCK_SIZE - 1);
  230. if (!dd->buf_in || !dd->buf_out) {
  231. dev_err(dd->dev, "unable to alloc pages.\n");
  232. goto err_alloc;
  233. }
  234. /* MAP here */
  235. dd->dma_addr_in = dma_map_single(dd->dev, dd->buf_in, dd->buflen,
  236. DMA_TO_DEVICE);
  237. if (dma_mapping_error(dd->dev, dd->dma_addr_in)) {
  238. dev_err(dd->dev, "dma %d bytes error\n", dd->buflen);
  239. err = -EINVAL;
  240. goto err_map_in;
  241. }
  242. dd->dma_addr_out = dma_map_single(dd->dev, dd->buf_out, dd->buflen,
  243. DMA_FROM_DEVICE);
  244. if (dma_mapping_error(dd->dev, dd->dma_addr_out)) {
  245. dev_err(dd->dev, "dma %d bytes error\n", dd->buflen);
  246. err = -EINVAL;
  247. goto err_map_out;
  248. }
  249. err = omap_request_dma(dd->dma_in, "omap-aes-rx",
  250. omap_aes_dma_callback, dd, &dd->dma_lch_in);
  251. if (err) {
  252. dev_err(dd->dev, "Unable to request DMA channel\n");
  253. goto err_dma_in;
  254. }
  255. err = omap_request_dma(dd->dma_out, "omap-aes-tx",
  256. omap_aes_dma_callback, dd, &dd->dma_lch_out);
  257. if (err) {
  258. dev_err(dd->dev, "Unable to request DMA channel\n");
  259. goto err_dma_out;
  260. }
  261. return 0;
  262. err_dma_out:
  263. omap_free_dma(dd->dma_lch_in);
  264. err_dma_in:
  265. dma_unmap_single(dd->dev, dd->dma_addr_out, dd->buflen,
  266. DMA_FROM_DEVICE);
  267. err_map_out:
  268. dma_unmap_single(dd->dev, dd->dma_addr_in, dd->buflen, DMA_TO_DEVICE);
  269. err_map_in:
  270. free_pages((unsigned long)dd->buf_out, OMAP_AES_CACHE_SIZE);
  271. free_pages((unsigned long)dd->buf_in, OMAP_AES_CACHE_SIZE);
  272. err_alloc:
  273. if (err)
  274. pr_err("error: %d\n", err);
  275. return err;
  276. }
  277. static void omap_aes_dma_cleanup(struct omap_aes_dev *dd)
  278. {
  279. omap_free_dma(dd->dma_lch_out);
  280. omap_free_dma(dd->dma_lch_in);
  281. dma_unmap_single(dd->dev, dd->dma_addr_out, dd->buflen,
  282. DMA_FROM_DEVICE);
  283. dma_unmap_single(dd->dev, dd->dma_addr_in, dd->buflen, DMA_TO_DEVICE);
  284. free_pages((unsigned long)dd->buf_out, OMAP_AES_CACHE_SIZE);
  285. free_pages((unsigned long)dd->buf_in, OMAP_AES_CACHE_SIZE);
  286. }
  287. static void sg_copy_buf(void *buf, struct scatterlist *sg,
  288. unsigned int start, unsigned int nbytes, int out)
  289. {
  290. struct scatter_walk walk;
  291. if (!nbytes)
  292. return;
  293. scatterwalk_start(&walk, sg);
  294. scatterwalk_advance(&walk, start);
  295. scatterwalk_copychunks(buf, &walk, nbytes, out);
  296. scatterwalk_done(&walk, out, 0);
  297. }
  298. static int sg_copy(struct scatterlist **sg, size_t *offset, void *buf,
  299. size_t buflen, size_t total, int out)
  300. {
  301. unsigned int count, off = 0;
  302. while (buflen && total) {
  303. count = min((*sg)->length - *offset, total);
  304. count = min(count, buflen);
  305. if (!count)
  306. return off;
  307. /*
  308. * buflen and total are AES_BLOCK_SIZE size aligned,
  309. * so count should be also aligned
  310. */
  311. sg_copy_buf(buf + off, *sg, *offset, count, out);
  312. off += count;
  313. buflen -= count;
  314. *offset += count;
  315. total -= count;
  316. if (*offset == (*sg)->length) {
  317. *sg = sg_next(*sg);
  318. if (*sg)
  319. *offset = 0;
  320. else
  321. total = 0;
  322. }
  323. }
  324. return off;
  325. }
  326. static int omap_aes_crypt_dma(struct crypto_tfm *tfm, dma_addr_t dma_addr_in,
  327. dma_addr_t dma_addr_out, int length)
  328. {
  329. struct omap_aes_ctx *ctx = crypto_tfm_ctx(tfm);
  330. struct omap_aes_dev *dd = ctx->dd;
  331. int len32;
  332. pr_debug("len: %d\n", length);
  333. dd->dma_size = length;
  334. if (!(dd->flags & FLAGS_FAST))
  335. dma_sync_single_for_device(dd->dev, dma_addr_in, length,
  336. DMA_TO_DEVICE);
  337. len32 = DIV_ROUND_UP(length, sizeof(u32));
  338. /* IN */
  339. omap_set_dma_transfer_params(dd->dma_lch_in, OMAP_DMA_DATA_TYPE_S32,
  340. len32, 1, OMAP_DMA_SYNC_PACKET, dd->dma_in,
  341. OMAP_DMA_DST_SYNC);
  342. omap_set_dma_src_params(dd->dma_lch_in, 0, OMAP_DMA_AMODE_POST_INC,
  343. dma_addr_in, 0, 0);
  344. /* OUT */
  345. omap_set_dma_transfer_params(dd->dma_lch_out, OMAP_DMA_DATA_TYPE_S32,
  346. len32, 1, OMAP_DMA_SYNC_PACKET,
  347. dd->dma_out, OMAP_DMA_SRC_SYNC);
  348. omap_set_dma_dest_params(dd->dma_lch_out, 0, OMAP_DMA_AMODE_POST_INC,
  349. dma_addr_out, 0, 0);
  350. omap_start_dma(dd->dma_lch_in);
  351. omap_start_dma(dd->dma_lch_out);
  352. /* start DMA or disable idle mode */
  353. omap_aes_write_mask(dd, AES_REG_MASK, AES_REG_MASK_START,
  354. AES_REG_MASK_START);
  355. return 0;
  356. }
  357. static int omap_aes_crypt_dma_start(struct omap_aes_dev *dd)
  358. {
  359. struct crypto_tfm *tfm = crypto_ablkcipher_tfm(
  360. crypto_ablkcipher_reqtfm(dd->req));
  361. int err, fast = 0, in, out;
  362. size_t count;
  363. dma_addr_t addr_in, addr_out;
  364. pr_debug("total: %d\n", dd->total);
  365. if (sg_is_last(dd->in_sg) && sg_is_last(dd->out_sg)) {
  366. /* check for alignment */
  367. in = IS_ALIGNED((u32)dd->in_sg->offset, sizeof(u32));
  368. out = IS_ALIGNED((u32)dd->out_sg->offset, sizeof(u32));
  369. fast = in && out;
  370. }
  371. if (fast) {
  372. count = min(dd->total, sg_dma_len(dd->in_sg));
  373. count = min(count, sg_dma_len(dd->out_sg));
  374. if (count != dd->total) {
  375. pr_err("request length != buffer length\n");
  376. return -EINVAL;
  377. }
  378. pr_debug("fast\n");
  379. err = dma_map_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
  380. if (!err) {
  381. dev_err(dd->dev, "dma_map_sg() error\n");
  382. return -EINVAL;
  383. }
  384. err = dma_map_sg(dd->dev, dd->out_sg, 1, DMA_FROM_DEVICE);
  385. if (!err) {
  386. dev_err(dd->dev, "dma_map_sg() error\n");
  387. dma_unmap_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
  388. return -EINVAL;
  389. }
  390. addr_in = sg_dma_address(dd->in_sg);
  391. addr_out = sg_dma_address(dd->out_sg);
  392. dd->flags |= FLAGS_FAST;
  393. } else {
  394. /* use cache buffers */
  395. count = sg_copy(&dd->in_sg, &dd->in_offset, dd->buf_in,
  396. dd->buflen, dd->total, 0);
  397. addr_in = dd->dma_addr_in;
  398. addr_out = dd->dma_addr_out;
  399. dd->flags &= ~FLAGS_FAST;
  400. }
  401. dd->total -= count;
  402. err = omap_aes_crypt_dma(tfm, addr_in, addr_out, count);
  403. if (err) {
  404. dma_unmap_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
  405. dma_unmap_sg(dd->dev, dd->out_sg, 1, DMA_TO_DEVICE);
  406. }
  407. return err;
  408. }
  409. static void omap_aes_finish_req(struct omap_aes_dev *dd, int err)
  410. {
  411. struct ablkcipher_request *req = dd->req;
  412. pr_debug("err: %d\n", err);
  413. pm_runtime_put_sync(dd->dev);
  414. dd->flags &= ~FLAGS_BUSY;
  415. req->base.complete(&req->base, err);
  416. }
  417. static int omap_aes_crypt_dma_stop(struct omap_aes_dev *dd)
  418. {
  419. int err = 0;
  420. size_t count;
  421. pr_debug("total: %d\n", dd->total);
  422. omap_aes_write_mask(dd, AES_REG_MASK, 0, AES_REG_MASK_START);
  423. omap_stop_dma(dd->dma_lch_in);
  424. omap_stop_dma(dd->dma_lch_out);
  425. if (dd->flags & FLAGS_FAST) {
  426. dma_unmap_sg(dd->dev, dd->out_sg, 1, DMA_FROM_DEVICE);
  427. dma_unmap_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
  428. } else {
  429. dma_sync_single_for_device(dd->dev, dd->dma_addr_out,
  430. dd->dma_size, DMA_FROM_DEVICE);
  431. /* copy data */
  432. count = sg_copy(&dd->out_sg, &dd->out_offset, dd->buf_out,
  433. dd->buflen, dd->dma_size, 1);
  434. if (count != dd->dma_size) {
  435. err = -EINVAL;
  436. pr_err("not all data converted: %u\n", count);
  437. }
  438. }
  439. return err;
  440. }
  441. static int omap_aes_handle_queue(struct omap_aes_dev *dd,
  442. struct ablkcipher_request *req)
  443. {
  444. struct crypto_async_request *async_req, *backlog;
  445. struct omap_aes_ctx *ctx;
  446. struct omap_aes_reqctx *rctx;
  447. unsigned long flags;
  448. int err, ret = 0;
  449. spin_lock_irqsave(&dd->lock, flags);
  450. if (req)
  451. ret = ablkcipher_enqueue_request(&dd->queue, req);
  452. if (dd->flags & FLAGS_BUSY) {
  453. spin_unlock_irqrestore(&dd->lock, flags);
  454. return ret;
  455. }
  456. backlog = crypto_get_backlog(&dd->queue);
  457. async_req = crypto_dequeue_request(&dd->queue);
  458. if (async_req)
  459. dd->flags |= FLAGS_BUSY;
  460. spin_unlock_irqrestore(&dd->lock, flags);
  461. if (!async_req)
  462. return ret;
  463. if (backlog)
  464. backlog->complete(backlog, -EINPROGRESS);
  465. req = ablkcipher_request_cast(async_req);
  466. /* assign new request to device */
  467. dd->req = req;
  468. dd->total = req->nbytes;
  469. dd->in_offset = 0;
  470. dd->in_sg = req->src;
  471. dd->out_offset = 0;
  472. dd->out_sg = req->dst;
  473. rctx = ablkcipher_request_ctx(req);
  474. ctx = crypto_ablkcipher_ctx(crypto_ablkcipher_reqtfm(req));
  475. rctx->mode &= FLAGS_MODE_MASK;
  476. dd->flags = (dd->flags & ~FLAGS_MODE_MASK) | rctx->mode;
  477. dd->ctx = ctx;
  478. ctx->dd = dd;
  479. err = omap_aes_write_ctrl(dd);
  480. if (!err)
  481. err = omap_aes_crypt_dma_start(dd);
  482. if (err) {
  483. /* aes_task will not finish it, so do it here */
  484. omap_aes_finish_req(dd, err);
  485. tasklet_schedule(&dd->queue_task);
  486. }
  487. return ret; /* return ret, which is enqueue return value */
  488. }
  489. static void omap_aes_done_task(unsigned long data)
  490. {
  491. struct omap_aes_dev *dd = (struct omap_aes_dev *)data;
  492. int err;
  493. pr_debug("enter\n");
  494. err = omap_aes_crypt_dma_stop(dd);
  495. err = dd->err ? : err;
  496. if (dd->total && !err) {
  497. err = omap_aes_crypt_dma_start(dd);
  498. if (!err)
  499. return; /* DMA started. Not fininishing. */
  500. }
  501. omap_aes_finish_req(dd, err);
  502. omap_aes_handle_queue(dd, NULL);
  503. pr_debug("exit\n");
  504. }
  505. static void omap_aes_queue_task(unsigned long data)
  506. {
  507. struct omap_aes_dev *dd = (struct omap_aes_dev *)data;
  508. omap_aes_handle_queue(dd, NULL);
  509. }
  510. static int omap_aes_crypt(struct ablkcipher_request *req, unsigned long mode)
  511. {
  512. struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(
  513. crypto_ablkcipher_reqtfm(req));
  514. struct omap_aes_reqctx *rctx = ablkcipher_request_ctx(req);
  515. struct omap_aes_dev *dd;
  516. pr_debug("nbytes: %d, enc: %d, cbc: %d\n", req->nbytes,
  517. !!(mode & FLAGS_ENCRYPT),
  518. !!(mode & FLAGS_CBC));
  519. if (!IS_ALIGNED(req->nbytes, AES_BLOCK_SIZE)) {
  520. pr_err("request size is not exact amount of AES blocks\n");
  521. return -EINVAL;
  522. }
  523. dd = omap_aes_find_dev(ctx);
  524. if (!dd)
  525. return -ENODEV;
  526. rctx->mode = mode;
  527. return omap_aes_handle_queue(dd, req);
  528. }
  529. /* ********************** ALG API ************************************ */
  530. static int omap_aes_setkey(struct crypto_ablkcipher *tfm, const u8 *key,
  531. unsigned int keylen)
  532. {
  533. struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(tfm);
  534. if (keylen != AES_KEYSIZE_128 && keylen != AES_KEYSIZE_192 &&
  535. keylen != AES_KEYSIZE_256)
  536. return -EINVAL;
  537. pr_debug("enter, keylen: %d\n", keylen);
  538. memcpy(ctx->key, key, keylen);
  539. ctx->keylen = keylen;
  540. return 0;
  541. }
  542. static int omap_aes_ecb_encrypt(struct ablkcipher_request *req)
  543. {
  544. return omap_aes_crypt(req, FLAGS_ENCRYPT);
  545. }
  546. static int omap_aes_ecb_decrypt(struct ablkcipher_request *req)
  547. {
  548. return omap_aes_crypt(req, 0);
  549. }
  550. static int omap_aes_cbc_encrypt(struct ablkcipher_request *req)
  551. {
  552. return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CBC);
  553. }
  554. static int omap_aes_cbc_decrypt(struct ablkcipher_request *req)
  555. {
  556. return omap_aes_crypt(req, FLAGS_CBC);
  557. }
  558. static int omap_aes_cra_init(struct crypto_tfm *tfm)
  559. {
  560. pr_debug("enter\n");
  561. tfm->crt_ablkcipher.reqsize = sizeof(struct omap_aes_reqctx);
  562. return 0;
  563. }
  564. static void omap_aes_cra_exit(struct crypto_tfm *tfm)
  565. {
  566. pr_debug("enter\n");
  567. }
  568. /* ********************** ALGS ************************************ */
  569. static struct crypto_alg algs[] = {
  570. {
  571. .cra_name = "ecb(aes)",
  572. .cra_driver_name = "ecb-aes-omap",
  573. .cra_priority = 100,
  574. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  575. CRYPTO_ALG_KERN_DRIVER_ONLY |
  576. CRYPTO_ALG_ASYNC,
  577. .cra_blocksize = AES_BLOCK_SIZE,
  578. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  579. .cra_alignmask = 0,
  580. .cra_type = &crypto_ablkcipher_type,
  581. .cra_module = THIS_MODULE,
  582. .cra_init = omap_aes_cra_init,
  583. .cra_exit = omap_aes_cra_exit,
  584. .cra_u.ablkcipher = {
  585. .min_keysize = AES_MIN_KEY_SIZE,
  586. .max_keysize = AES_MAX_KEY_SIZE,
  587. .setkey = omap_aes_setkey,
  588. .encrypt = omap_aes_ecb_encrypt,
  589. .decrypt = omap_aes_ecb_decrypt,
  590. }
  591. },
  592. {
  593. .cra_name = "cbc(aes)",
  594. .cra_driver_name = "cbc-aes-omap",
  595. .cra_priority = 100,
  596. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  597. CRYPTO_ALG_KERN_DRIVER_ONLY |
  598. CRYPTO_ALG_ASYNC,
  599. .cra_blocksize = AES_BLOCK_SIZE,
  600. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  601. .cra_alignmask = 0,
  602. .cra_type = &crypto_ablkcipher_type,
  603. .cra_module = THIS_MODULE,
  604. .cra_init = omap_aes_cra_init,
  605. .cra_exit = omap_aes_cra_exit,
  606. .cra_u.ablkcipher = {
  607. .min_keysize = AES_MIN_KEY_SIZE,
  608. .max_keysize = AES_MAX_KEY_SIZE,
  609. .ivsize = AES_BLOCK_SIZE,
  610. .setkey = omap_aes_setkey,
  611. .encrypt = omap_aes_cbc_encrypt,
  612. .decrypt = omap_aes_cbc_decrypt,
  613. }
  614. }
  615. };
  616. static int omap_aes_probe(struct platform_device *pdev)
  617. {
  618. struct device *dev = &pdev->dev;
  619. struct omap_aes_dev *dd;
  620. struct resource *res;
  621. int err = -ENOMEM, i, j;
  622. u32 reg;
  623. dd = kzalloc(sizeof(struct omap_aes_dev), GFP_KERNEL);
  624. if (dd == NULL) {
  625. dev_err(dev, "unable to alloc data struct.\n");
  626. goto err_data;
  627. }
  628. dd->dev = dev;
  629. platform_set_drvdata(pdev, dd);
  630. spin_lock_init(&dd->lock);
  631. crypto_init_queue(&dd->queue, OMAP_AES_QUEUE_LENGTH);
  632. /* Get the base address */
  633. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  634. if (!res) {
  635. dev_err(dev, "invalid resource type\n");
  636. err = -ENODEV;
  637. goto err_res;
  638. }
  639. dd->phys_base = res->start;
  640. /* Get the DMA */
  641. res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  642. if (!res)
  643. dev_info(dev, "no DMA info\n");
  644. else
  645. dd->dma_out = res->start;
  646. /* Get the DMA */
  647. res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  648. if (!res)
  649. dev_info(dev, "no DMA info\n");
  650. else
  651. dd->dma_in = res->start;
  652. dd->io_base = ioremap(dd->phys_base, SZ_4K);
  653. if (!dd->io_base) {
  654. dev_err(dev, "can't ioremap\n");
  655. err = -ENOMEM;
  656. goto err_res;
  657. }
  658. pm_runtime_enable(dev);
  659. pm_runtime_get_sync(dev);
  660. reg = omap_aes_read(dd, AES_REG_REV);
  661. dev_info(dev, "OMAP AES hw accel rev: %u.%u\n",
  662. (reg & AES_REG_REV_MAJOR) >> 4, reg & AES_REG_REV_MINOR);
  663. pm_runtime_put_sync(dev);
  664. tasklet_init(&dd->done_task, omap_aes_done_task, (unsigned long)dd);
  665. tasklet_init(&dd->queue_task, omap_aes_queue_task, (unsigned long)dd);
  666. err = omap_aes_dma_init(dd);
  667. if (err)
  668. goto err_dma;
  669. INIT_LIST_HEAD(&dd->list);
  670. spin_lock(&list_lock);
  671. list_add_tail(&dd->list, &dev_list);
  672. spin_unlock(&list_lock);
  673. for (i = 0; i < ARRAY_SIZE(algs); i++) {
  674. pr_debug("i: %d\n", i);
  675. err = crypto_register_alg(&algs[i]);
  676. if (err)
  677. goto err_algs;
  678. }
  679. return 0;
  680. err_algs:
  681. for (j = 0; j < i; j++)
  682. crypto_unregister_alg(&algs[j]);
  683. omap_aes_dma_cleanup(dd);
  684. err_dma:
  685. tasklet_kill(&dd->done_task);
  686. tasklet_kill(&dd->queue_task);
  687. iounmap(dd->io_base);
  688. pm_runtime_disable(dev);
  689. err_res:
  690. kfree(dd);
  691. dd = NULL;
  692. err_data:
  693. dev_err(dev, "initialization failed.\n");
  694. return err;
  695. }
  696. static int omap_aes_remove(struct platform_device *pdev)
  697. {
  698. struct omap_aes_dev *dd = platform_get_drvdata(pdev);
  699. int i;
  700. if (!dd)
  701. return -ENODEV;
  702. spin_lock(&list_lock);
  703. list_del(&dd->list);
  704. spin_unlock(&list_lock);
  705. for (i = 0; i < ARRAY_SIZE(algs); i++)
  706. crypto_unregister_alg(&algs[i]);
  707. tasklet_kill(&dd->done_task);
  708. tasklet_kill(&dd->queue_task);
  709. omap_aes_dma_cleanup(dd);
  710. iounmap(dd->io_base);
  711. pm_runtime_disable(dd->dev);
  712. kfree(dd);
  713. dd = NULL;
  714. return 0;
  715. }
  716. static struct platform_driver omap_aes_driver = {
  717. .probe = omap_aes_probe,
  718. .remove = omap_aes_remove,
  719. .driver = {
  720. .name = "omap-aes",
  721. .owner = THIS_MODULE,
  722. },
  723. };
  724. static int __init omap_aes_mod_init(void)
  725. {
  726. return platform_driver_register(&omap_aes_driver);
  727. }
  728. static void __exit omap_aes_mod_exit(void)
  729. {
  730. platform_driver_unregister(&omap_aes_driver);
  731. }
  732. module_init(omap_aes_mod_init);
  733. module_exit(omap_aes_mod_exit);
  734. MODULE_DESCRIPTION("OMAP AES hw acceleration support.");
  735. MODULE_LICENSE("GPL v2");
  736. MODULE_AUTHOR("Dmitry Kasatkin");