exception-64s.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537
  1. #ifndef _ASM_POWERPC_EXCEPTION_H
  2. #define _ASM_POWERPC_EXCEPTION_H
  3. /*
  4. * Extracted from head_64.S
  5. *
  6. * PowerPC version
  7. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  8. *
  9. * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
  10. * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
  11. * Adapted for Power Macintosh by Paul Mackerras.
  12. * Low-level exception handlers and MMU support
  13. * rewritten by Paul Mackerras.
  14. * Copyright (C) 1996 Paul Mackerras.
  15. *
  16. * Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and
  17. * Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com
  18. *
  19. * This file contains the low-level support and setup for the
  20. * PowerPC-64 platform, including trap and interrupt dispatch.
  21. *
  22. * This program is free software; you can redistribute it and/or
  23. * modify it under the terms of the GNU General Public License
  24. * as published by the Free Software Foundation; either version
  25. * 2 of the License, or (at your option) any later version.
  26. */
  27. /*
  28. * The following macros define the code that appears as
  29. * the prologue to each of the exception handlers. They
  30. * are split into two parts to allow a single kernel binary
  31. * to be used for pSeries and iSeries.
  32. *
  33. * We make as much of the exception code common between native
  34. * exception handlers (including pSeries LPAR) and iSeries LPAR
  35. * implementations as possible.
  36. */
  37. #define EX_R9 0
  38. #define EX_R10 8
  39. #define EX_R11 16
  40. #define EX_R12 24
  41. #define EX_R13 32
  42. #define EX_SRR0 40
  43. #define EX_DAR 48
  44. #define EX_DSISR 56
  45. #define EX_CCR 60
  46. #define EX_R3 64
  47. #define EX_LR 72
  48. #define EX_CFAR 80
  49. #define EX_PPR 88 /* SMT thread status register (priority) */
  50. #ifdef CONFIG_RELOCATABLE
  51. #define __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
  52. ld r12,PACAKBASE(r13); /* get high part of &label */ \
  53. mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
  54. LOAD_HANDLER(r12,label); \
  55. mtlr r12; \
  56. mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
  57. li r10,MSR_RI; \
  58. mtmsrd r10,1; /* Set RI (EE=0) */ \
  59. blr;
  60. #else
  61. /* If not relocatable, we can jump directly -- and save messing with LR */
  62. #define __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
  63. mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
  64. mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
  65. li r10,MSR_RI; \
  66. mtmsrd r10,1; /* Set RI (EE=0) */ \
  67. b label;
  68. #endif
  69. #define EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
  70. __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
  71. /*
  72. * As EXCEPTION_PROLOG_PSERIES(), except we've already got relocation on
  73. * so no need to rfid. Save lr in case we're CONFIG_RELOCATABLE, in which
  74. * case EXCEPTION_RELON_PROLOG_PSERIES_1 will be using lr.
  75. */
  76. #define EXCEPTION_RELON_PROLOG_PSERIES(area, label, h, extra, vec) \
  77. EXCEPTION_PROLOG_0(area); \
  78. EXCEPTION_PROLOG_1(area, extra, vec); \
  79. EXCEPTION_RELON_PROLOG_PSERIES_1(label, h)
  80. /*
  81. * We're short on space and time in the exception prolog, so we can't
  82. * use the normal SET_REG_IMMEDIATE macro. Normally we just need the
  83. * low halfword of the address, but for Kdump we need the whole low
  84. * word.
  85. */
  86. #define LOAD_HANDLER(reg, label) \
  87. /* Handlers must be within 64K of kbase, which must be 64k aligned */ \
  88. ori reg,reg,(label)-_stext; /* virt addr of handler ... */
  89. /* Exception register prefixes */
  90. #define EXC_HV H
  91. #define EXC_STD
  92. #if defined(CONFIG_RELOCATABLE)
  93. /*
  94. * If we support interrupts with relocation on AND we're a relocatable
  95. * kernel, we need to use LR to get to the 2nd level handler. So, save/restore
  96. * it when required.
  97. */
  98. #define SAVE_LR(reg, area) mflr reg ; std reg,area+EX_LR(r13)
  99. #define GET_LR(reg, area) ld reg,area+EX_LR(r13)
  100. #define RESTORE_LR(reg, area) ld reg,area+EX_LR(r13) ; mtlr reg
  101. #else
  102. /* ...else LR is unused and in register. */
  103. #define SAVE_LR(reg, area)
  104. #define GET_LR(reg, area) mflr reg
  105. #define RESTORE_LR(reg, area)
  106. #endif
  107. /*
  108. * PPR save/restore macros used in exceptions_64s.S
  109. * Used for P7 or later processors
  110. */
  111. #define SAVE_PPR(area, ra, rb) \
  112. BEGIN_FTR_SECTION_NESTED(940) \
  113. ld ra,PACACURRENT(r13); \
  114. ld rb,area+EX_PPR(r13); /* Read PPR from paca */ \
  115. std rb,TASKTHREADPPR(ra); \
  116. END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,940)
  117. #define RESTORE_PPR_PACA(area, ra) \
  118. BEGIN_FTR_SECTION_NESTED(941) \
  119. ld ra,area+EX_PPR(r13); \
  120. mtspr SPRN_PPR,ra; \
  121. END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,941)
  122. /*
  123. * Increase the priority on systems where PPR save/restore is not
  124. * implemented/ supported.
  125. */
  126. #define HMT_MEDIUM_PPR_DISCARD \
  127. BEGIN_FTR_SECTION_NESTED(942) \
  128. HMT_MEDIUM; \
  129. END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,0,942) /*non P7*/
  130. /*
  131. * Get an SPR into a register if the CPU has the given feature
  132. */
  133. #define OPT_GET_SPR(ra, spr, ftr) \
  134. BEGIN_FTR_SECTION_NESTED(943) \
  135. mfspr ra,spr; \
  136. END_FTR_SECTION_NESTED(ftr,ftr,943)
  137. /*
  138. * Save a register to the PACA if the CPU has the given feature
  139. */
  140. #define OPT_SAVE_REG_TO_PACA(offset, ra, ftr) \
  141. BEGIN_FTR_SECTION_NESTED(943) \
  142. std ra,offset(r13); \
  143. END_FTR_SECTION_NESTED(ftr,ftr,943)
  144. #define EXCEPTION_PROLOG_0(area) \
  145. GET_PACA(r13); \
  146. std r9,area+EX_R9(r13); /* save r9 */ \
  147. OPT_GET_SPR(r9, SPRN_PPR, CPU_FTR_HAS_PPR); \
  148. HMT_MEDIUM; \
  149. std r10,area+EX_R10(r13); /* save r10 - r12 */ \
  150. OPT_GET_SPR(r10, SPRN_CFAR, CPU_FTR_CFAR)
  151. #define __EXCEPTION_PROLOG_1(area, extra, vec) \
  152. OPT_SAVE_REG_TO_PACA(area+EX_PPR, r9, CPU_FTR_HAS_PPR); \
  153. OPT_SAVE_REG_TO_PACA(area+EX_CFAR, r10, CPU_FTR_CFAR); \
  154. SAVE_LR(r10, area); \
  155. mfcr r9; \
  156. extra(vec); \
  157. std r11,area+EX_R11(r13); \
  158. std r12,area+EX_R12(r13); \
  159. GET_SCRATCH0(r10); \
  160. std r10,area+EX_R13(r13)
  161. #define EXCEPTION_PROLOG_1(area, extra, vec) \
  162. __EXCEPTION_PROLOG_1(area, extra, vec)
  163. #define __EXCEPTION_PROLOG_PSERIES_1(label, h) \
  164. ld r12,PACAKBASE(r13); /* get high part of &label */ \
  165. ld r10,PACAKMSR(r13); /* get MSR value for kernel */ \
  166. mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
  167. LOAD_HANDLER(r12,label) \
  168. mtspr SPRN_##h##SRR0,r12; \
  169. mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
  170. mtspr SPRN_##h##SRR1,r10; \
  171. h##rfid; \
  172. b . /* prevent speculative execution */
  173. #define EXCEPTION_PROLOG_PSERIES_1(label, h) \
  174. __EXCEPTION_PROLOG_PSERIES_1(label, h)
  175. #define EXCEPTION_PROLOG_PSERIES(area, label, h, extra, vec) \
  176. EXCEPTION_PROLOG_0(area); \
  177. EXCEPTION_PROLOG_1(area, extra, vec); \
  178. EXCEPTION_PROLOG_PSERIES_1(label, h);
  179. #define __KVMTEST(n) \
  180. lbz r10,HSTATE_IN_GUEST(r13); \
  181. cmpwi r10,0; \
  182. bne do_kvm_##n
  183. #define __KVM_HANDLER(area, h, n) \
  184. do_kvm_##n: \
  185. BEGIN_FTR_SECTION_NESTED(947) \
  186. ld r10,area+EX_CFAR(r13); \
  187. std r10,HSTATE_CFAR(r13); \
  188. END_FTR_SECTION_NESTED(CPU_FTR_CFAR,CPU_FTR_CFAR,947); \
  189. ld r10,area+EX_R10(r13); \
  190. stw r9,HSTATE_SCRATCH1(r13); \
  191. ld r9,area+EX_R9(r13); \
  192. std r12,HSTATE_SCRATCH0(r13); \
  193. li r12,n; \
  194. b kvmppc_interrupt
  195. #define __KVM_HANDLER_SKIP(area, h, n) \
  196. do_kvm_##n: \
  197. cmpwi r10,KVM_GUEST_MODE_SKIP; \
  198. ld r10,area+EX_R10(r13); \
  199. beq 89f; \
  200. stw r9,HSTATE_SCRATCH1(r13); \
  201. ld r9,area+EX_R9(r13); \
  202. std r12,HSTATE_SCRATCH0(r13); \
  203. li r12,n; \
  204. b kvmppc_interrupt; \
  205. 89: mtocrf 0x80,r9; \
  206. ld r9,area+EX_R9(r13); \
  207. b kvmppc_skip_##h##interrupt
  208. #ifdef CONFIG_KVM_BOOK3S_64_HANDLER
  209. #define KVMTEST(n) __KVMTEST(n)
  210. #define KVM_HANDLER(area, h, n) __KVM_HANDLER(area, h, n)
  211. #define KVM_HANDLER_SKIP(area, h, n) __KVM_HANDLER_SKIP(area, h, n)
  212. #else
  213. #define KVMTEST(n)
  214. #define KVM_HANDLER(area, h, n)
  215. #define KVM_HANDLER_SKIP(area, h, n)
  216. #endif
  217. #ifdef CONFIG_KVM_BOOK3S_PR
  218. #define KVMTEST_PR(n) __KVMTEST(n)
  219. #define KVM_HANDLER_PR(area, h, n) __KVM_HANDLER(area, h, n)
  220. #define KVM_HANDLER_PR_SKIP(area, h, n) __KVM_HANDLER_SKIP(area, h, n)
  221. #else
  222. #define KVMTEST_PR(n)
  223. #define KVM_HANDLER_PR(area, h, n)
  224. #define KVM_HANDLER_PR_SKIP(area, h, n)
  225. #endif
  226. #define NOTEST(n)
  227. /*
  228. * The common exception prolog is used for all except a few exceptions
  229. * such as a segment miss on a kernel address. We have to be prepared
  230. * to take another exception from the point where we first touch the
  231. * kernel stack onwards.
  232. *
  233. * On entry r13 points to the paca, r9-r13 are saved in the paca,
  234. * r9 contains the saved CR, r11 and r12 contain the saved SRR0 and
  235. * SRR1, and relocation is on.
  236. */
  237. #define EXCEPTION_PROLOG_COMMON(n, area) \
  238. andi. r10,r12,MSR_PR; /* See if coming from user */ \
  239. mr r10,r1; /* Save r1 */ \
  240. subi r1,r1,INT_FRAME_SIZE; /* alloc frame on kernel stack */ \
  241. beq- 1f; \
  242. ld r1,PACAKSAVE(r13); /* kernel stack to use */ \
  243. 1: cmpdi cr1,r1,0; /* check if r1 is in userspace */ \
  244. blt+ cr1,3f; /* abort if it is */ \
  245. li r1,(n); /* will be reloaded later */ \
  246. sth r1,PACA_TRAP_SAVE(r13); \
  247. std r3,area+EX_R3(r13); \
  248. addi r3,r13,area; /* r3 -> where regs are saved*/ \
  249. RESTORE_LR(r1, area); \
  250. b bad_stack; \
  251. 3: std r9,_CCR(r1); /* save CR in stackframe */ \
  252. std r11,_NIP(r1); /* save SRR0 in stackframe */ \
  253. std r12,_MSR(r1); /* save SRR1 in stackframe */ \
  254. std r10,0(r1); /* make stack chain pointer */ \
  255. std r0,GPR0(r1); /* save r0 in stackframe */ \
  256. std r10,GPR1(r1); /* save r1 in stackframe */ \
  257. beq 4f; /* if from kernel mode */ \
  258. ACCOUNT_CPU_USER_ENTRY(r9, r10); \
  259. SAVE_PPR(area, r9, r10); \
  260. 4: std r2,GPR2(r1); /* save r2 in stackframe */ \
  261. SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
  262. SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
  263. ld r9,area+EX_R9(r13); /* move r9, r10 to stackframe */ \
  264. ld r10,area+EX_R10(r13); \
  265. std r9,GPR9(r1); \
  266. std r10,GPR10(r1); \
  267. ld r9,area+EX_R11(r13); /* move r11 - r13 to stackframe */ \
  268. ld r10,area+EX_R12(r13); \
  269. ld r11,area+EX_R13(r13); \
  270. std r9,GPR11(r1); \
  271. std r10,GPR12(r1); \
  272. std r11,GPR13(r1); \
  273. BEGIN_FTR_SECTION_NESTED(66); \
  274. ld r10,area+EX_CFAR(r13); \
  275. std r10,ORIG_GPR3(r1); \
  276. END_FTR_SECTION_NESTED(CPU_FTR_CFAR, CPU_FTR_CFAR, 66); \
  277. GET_LR(r9,area); /* Get LR, later save to stack */ \
  278. ld r2,PACATOC(r13); /* get kernel TOC into r2 */ \
  279. std r9,_LINK(r1); \
  280. mfctr r10; /* save CTR in stackframe */ \
  281. std r10,_CTR(r1); \
  282. lbz r10,PACASOFTIRQEN(r13); \
  283. mfspr r11,SPRN_XER; /* save XER in stackframe */ \
  284. std r10,SOFTE(r1); \
  285. std r11,_XER(r1); \
  286. li r9,(n)+1; \
  287. std r9,_TRAP(r1); /* set trap number */ \
  288. li r10,0; \
  289. ld r11,exception_marker@toc(r2); \
  290. std r10,RESULT(r1); /* clear regs->result */ \
  291. std r11,STACK_FRAME_OVERHEAD-16(r1); /* mark the frame */ \
  292. ACCOUNT_STOLEN_TIME
  293. /*
  294. * Exception vectors.
  295. */
  296. #define STD_EXCEPTION_PSERIES(loc, vec, label) \
  297. . = loc; \
  298. .globl label##_pSeries; \
  299. label##_pSeries: \
  300. HMT_MEDIUM_PPR_DISCARD; \
  301. SET_SCRATCH0(r13); /* save r13 */ \
  302. EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label##_common, \
  303. EXC_STD, KVMTEST_PR, vec)
  304. /* Version of above for when we have to branch out-of-line */
  305. #define STD_EXCEPTION_PSERIES_OOL(vec, label) \
  306. .globl label##_pSeries; \
  307. label##_pSeries: \
  308. EXCEPTION_PROLOG_1(PACA_EXGEN, KVMTEST_PR, vec); \
  309. EXCEPTION_PROLOG_PSERIES_1(label##_common, EXC_STD)
  310. #define STD_EXCEPTION_HV(loc, vec, label) \
  311. . = loc; \
  312. .globl label##_hv; \
  313. label##_hv: \
  314. HMT_MEDIUM_PPR_DISCARD; \
  315. SET_SCRATCH0(r13); /* save r13 */ \
  316. EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label##_common, \
  317. EXC_HV, KVMTEST, vec)
  318. /* Version of above for when we have to branch out-of-line */
  319. #define STD_EXCEPTION_HV_OOL(vec, label) \
  320. .globl label##_hv; \
  321. label##_hv: \
  322. EXCEPTION_PROLOG_1(PACA_EXGEN, KVMTEST, vec); \
  323. EXCEPTION_PROLOG_PSERIES_1(label##_common, EXC_HV)
  324. #define STD_RELON_EXCEPTION_PSERIES(loc, vec, label) \
  325. . = loc; \
  326. .globl label##_relon_pSeries; \
  327. label##_relon_pSeries: \
  328. HMT_MEDIUM_PPR_DISCARD; \
  329. /* No guest interrupts come through here */ \
  330. SET_SCRATCH0(r13); /* save r13 */ \
  331. EXCEPTION_RELON_PROLOG_PSERIES(PACA_EXGEN, label##_common, \
  332. EXC_STD, KVMTEST_PR, vec)
  333. #define STD_RELON_EXCEPTION_PSERIES_OOL(vec, label) \
  334. .globl label##_relon_pSeries; \
  335. label##_relon_pSeries: \
  336. EXCEPTION_PROLOG_1(PACA_EXGEN, KVMTEST_PR, vec); \
  337. EXCEPTION_RELON_PROLOG_PSERIES_1(label##_common, EXC_STD)
  338. #define STD_RELON_EXCEPTION_HV(loc, vec, label) \
  339. . = loc; \
  340. .globl label##_relon_hv; \
  341. label##_relon_hv: \
  342. HMT_MEDIUM_PPR_DISCARD; \
  343. /* No guest interrupts come through here */ \
  344. SET_SCRATCH0(r13); /* save r13 */ \
  345. EXCEPTION_RELON_PROLOG_PSERIES(PACA_EXGEN, label##_common, \
  346. EXC_HV, KVMTEST, vec)
  347. #define STD_RELON_EXCEPTION_HV_OOL(vec, label) \
  348. .globl label##_relon_hv; \
  349. label##_relon_hv: \
  350. EXCEPTION_PROLOG_1(PACA_EXGEN, KVMTEST, vec); \
  351. EXCEPTION_RELON_PROLOG_PSERIES_1(label##_common, EXC_HV)
  352. /* This associate vector numbers with bits in paca->irq_happened */
  353. #define SOFTEN_VALUE_0x500 PACA_IRQ_EE
  354. #define SOFTEN_VALUE_0x502 PACA_IRQ_EE
  355. #define SOFTEN_VALUE_0x900 PACA_IRQ_DEC
  356. #define SOFTEN_VALUE_0x982 PACA_IRQ_DEC
  357. #define SOFTEN_VALUE_0xa00 PACA_IRQ_DBELL
  358. #define SOFTEN_VALUE_0xe80 PACA_IRQ_DBELL
  359. #define SOFTEN_VALUE_0xe82 PACA_IRQ_DBELL
  360. #define __SOFTEN_TEST(h, vec) \
  361. lbz r10,PACASOFTIRQEN(r13); \
  362. cmpwi r10,0; \
  363. li r10,SOFTEN_VALUE_##vec; \
  364. beq masked_##h##interrupt
  365. #define _SOFTEN_TEST(h, vec) __SOFTEN_TEST(h, vec)
  366. #define SOFTEN_TEST_PR(vec) \
  367. KVMTEST_PR(vec); \
  368. _SOFTEN_TEST(EXC_STD, vec)
  369. #define SOFTEN_TEST_HV(vec) \
  370. KVMTEST(vec); \
  371. _SOFTEN_TEST(EXC_HV, vec)
  372. #define SOFTEN_TEST_HV_201(vec) \
  373. KVMTEST(vec); \
  374. _SOFTEN_TEST(EXC_STD, vec)
  375. #define SOFTEN_NOTEST_PR(vec) _SOFTEN_TEST(EXC_STD, vec)
  376. #define SOFTEN_NOTEST_HV(vec) _SOFTEN_TEST(EXC_HV, vec)
  377. #define __MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra) \
  378. SET_SCRATCH0(r13); /* save r13 */ \
  379. EXCEPTION_PROLOG_0(PACA_EXGEN); \
  380. __EXCEPTION_PROLOG_1(PACA_EXGEN, extra, vec); \
  381. EXCEPTION_PROLOG_PSERIES_1(label##_common, h);
  382. #define _MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra) \
  383. __MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra)
  384. #define MASKABLE_EXCEPTION_PSERIES(loc, vec, label) \
  385. . = loc; \
  386. .globl label##_pSeries; \
  387. label##_pSeries: \
  388. HMT_MEDIUM_PPR_DISCARD; \
  389. _MASKABLE_EXCEPTION_PSERIES(vec, label, \
  390. EXC_STD, SOFTEN_TEST_PR)
  391. #define MASKABLE_EXCEPTION_HV(loc, vec, label) \
  392. . = loc; \
  393. .globl label##_hv; \
  394. label##_hv: \
  395. _MASKABLE_EXCEPTION_PSERIES(vec, label, \
  396. EXC_HV, SOFTEN_TEST_HV)
  397. #define MASKABLE_EXCEPTION_HV_OOL(vec, label) \
  398. .globl label##_hv; \
  399. label##_hv: \
  400. EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_TEST_HV, vec); \
  401. EXCEPTION_PROLOG_PSERIES_1(label##_common, EXC_HV);
  402. #define __MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra) \
  403. HMT_MEDIUM_PPR_DISCARD; \
  404. SET_SCRATCH0(r13); /* save r13 */ \
  405. EXCEPTION_PROLOG_0(PACA_EXGEN); \
  406. __EXCEPTION_PROLOG_1(PACA_EXGEN, extra, vec); \
  407. EXCEPTION_RELON_PROLOG_PSERIES_1(label##_common, h);
  408. #define _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra) \
  409. __MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra)
  410. #define MASKABLE_RELON_EXCEPTION_PSERIES(loc, vec, label) \
  411. . = loc; \
  412. .globl label##_relon_pSeries; \
  413. label##_relon_pSeries: \
  414. _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, \
  415. EXC_STD, SOFTEN_NOTEST_PR)
  416. #define MASKABLE_RELON_EXCEPTION_HV(loc, vec, label) \
  417. . = loc; \
  418. .globl label##_relon_hv; \
  419. label##_relon_hv: \
  420. _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, \
  421. EXC_HV, SOFTEN_NOTEST_HV)
  422. #define MASKABLE_RELON_EXCEPTION_HV_OOL(vec, label) \
  423. .globl label##_relon_hv; \
  424. label##_relon_hv: \
  425. EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_NOTEST_HV, vec); \
  426. EXCEPTION_PROLOG_PSERIES_1(label##_common, EXC_HV);
  427. /*
  428. * Our exception common code can be passed various "additions"
  429. * to specify the behaviour of interrupts, whether to kick the
  430. * runlatch, etc...
  431. */
  432. /* Exception addition: Hard disable interrupts */
  433. #define DISABLE_INTS SOFT_DISABLE_INTS(r10,r11)
  434. #define ADD_NVGPRS \
  435. bl .save_nvgprs
  436. #define RUNLATCH_ON \
  437. BEGIN_FTR_SECTION \
  438. CURRENT_THREAD_INFO(r3, r1); \
  439. ld r4,TI_LOCAL_FLAGS(r3); \
  440. andi. r0,r4,_TLF_RUNLATCH; \
  441. beql ppc64_runlatch_on_trampoline; \
  442. END_FTR_SECTION_IFSET(CPU_FTR_CTRL)
  443. #define EXCEPTION_COMMON(trap, label, hdlr, ret, additions) \
  444. .align 7; \
  445. .globl label##_common; \
  446. label##_common: \
  447. EXCEPTION_PROLOG_COMMON(trap, PACA_EXGEN); \
  448. additions; \
  449. addi r3,r1,STACK_FRAME_OVERHEAD; \
  450. bl hdlr; \
  451. b ret
  452. #define STD_EXCEPTION_COMMON(trap, label, hdlr) \
  453. EXCEPTION_COMMON(trap, label, hdlr, ret_from_except, \
  454. ADD_NVGPRS;DISABLE_INTS)
  455. /*
  456. * Like STD_EXCEPTION_COMMON, but for exceptions that can occur
  457. * in the idle task and therefore need the special idle handling
  458. * (finish nap and runlatch)
  459. */
  460. #define STD_EXCEPTION_COMMON_ASYNC(trap, label, hdlr) \
  461. EXCEPTION_COMMON(trap, label, hdlr, ret_from_except_lite, \
  462. FINISH_NAP;DISABLE_INTS;RUNLATCH_ON)
  463. /*
  464. * When the idle code in power4_idle puts the CPU into NAP mode,
  465. * it has to do so in a loop, and relies on the external interrupt
  466. * and decrementer interrupt entry code to get it out of the loop.
  467. * It sets the _TLF_NAPPING bit in current_thread_info()->local_flags
  468. * to signal that it is in the loop and needs help to get out.
  469. */
  470. #ifdef CONFIG_PPC_970_NAP
  471. #define FINISH_NAP \
  472. BEGIN_FTR_SECTION \
  473. CURRENT_THREAD_INFO(r11, r1); \
  474. ld r9,TI_LOCAL_FLAGS(r11); \
  475. andi. r10,r9,_TLF_NAPPING; \
  476. bnel power4_fixup_nap; \
  477. END_FTR_SECTION_IFSET(CPU_FTR_CAN_NAP)
  478. #else
  479. #define FINISH_NAP
  480. #endif
  481. #endif /* _ASM_POWERPC_EXCEPTION_H */