be_cmds.c 57 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379
  1. /*
  2. * Copyright (C) 2005 - 2011 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include "be.h"
  18. #include "be_cmds.h"
  19. /* Must be a power of 2 or else MODULO will BUG_ON */
  20. static int be_get_temp_freq = 64;
  21. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  22. {
  23. return wrb->payload.embedded_payload;
  24. }
  25. static void be_mcc_notify(struct be_adapter *adapter)
  26. {
  27. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  28. u32 val = 0;
  29. if (be_error(adapter))
  30. return;
  31. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  32. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  33. wmb();
  34. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  35. }
  36. /* To check if valid bit is set, check the entire word as we don't know
  37. * the endianness of the data (old entry is host endian while a new entry is
  38. * little endian) */
  39. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  40. {
  41. if (compl->flags != 0) {
  42. compl->flags = le32_to_cpu(compl->flags);
  43. BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
  44. return true;
  45. } else {
  46. return false;
  47. }
  48. }
  49. /* Need to reset the entire word that houses the valid bit */
  50. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  51. {
  52. compl->flags = 0;
  53. }
  54. static int be_mcc_compl_process(struct be_adapter *adapter,
  55. struct be_mcc_compl *compl)
  56. {
  57. u16 compl_status, extd_status;
  58. /* Just swap the status to host endian; mcc tag is opaquely copied
  59. * from mcc_wrb */
  60. be_dws_le_to_cpu(compl, 4);
  61. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  62. CQE_STATUS_COMPL_MASK;
  63. if (((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) ||
  64. (compl->tag0 == OPCODE_COMMON_WRITE_OBJECT)) &&
  65. (compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
  66. adapter->flash_status = compl_status;
  67. complete(&adapter->flash_compl);
  68. }
  69. if (compl_status == MCC_STATUS_SUCCESS) {
  70. if (((compl->tag0 == OPCODE_ETH_GET_STATISTICS) ||
  71. (compl->tag0 == OPCODE_ETH_GET_PPORT_STATS)) &&
  72. (compl->tag1 == CMD_SUBSYSTEM_ETH)) {
  73. be_parse_stats(adapter);
  74. adapter->stats_cmd_sent = false;
  75. }
  76. if (compl->tag0 ==
  77. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES) {
  78. struct be_mcc_wrb *mcc_wrb =
  79. queue_index_node(&adapter->mcc_obj.q,
  80. compl->tag1);
  81. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  82. embedded_payload(mcc_wrb);
  83. adapter->drv_stats.be_on_die_temperature =
  84. resp->on_die_temperature;
  85. }
  86. } else {
  87. if (compl->tag0 == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
  88. be_get_temp_freq = 0;
  89. if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
  90. compl_status == MCC_STATUS_ILLEGAL_REQUEST)
  91. goto done;
  92. if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
  93. dev_warn(&adapter->pdev->dev, "This domain(VM) is not "
  94. "permitted to execute this cmd (opcode %d)\n",
  95. compl->tag0);
  96. } else {
  97. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  98. CQE_STATUS_EXTD_MASK;
  99. dev_err(&adapter->pdev->dev, "Cmd (opcode %d) failed:"
  100. "status %d, extd-status %d\n",
  101. compl->tag0, compl_status, extd_status);
  102. }
  103. }
  104. done:
  105. return compl_status;
  106. }
  107. /* Link state evt is a string of bytes; no need for endian swapping */
  108. static void be_async_link_state_process(struct be_adapter *adapter,
  109. struct be_async_event_link_state *evt)
  110. {
  111. be_link_status_update(adapter, evt->port_link_status);
  112. }
  113. /* Grp5 CoS Priority evt */
  114. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  115. struct be_async_event_grp5_cos_priority *evt)
  116. {
  117. if (evt->valid) {
  118. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  119. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  120. adapter->recommended_prio =
  121. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  122. }
  123. }
  124. /* Grp5 QOS Speed evt */
  125. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  126. struct be_async_event_grp5_qos_link_speed *evt)
  127. {
  128. if (evt->physical_port == adapter->port_num) {
  129. /* qos_link_speed is in units of 10 Mbps */
  130. adapter->link_speed = evt->qos_link_speed * 10;
  131. }
  132. }
  133. /*Grp5 PVID evt*/
  134. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  135. struct be_async_event_grp5_pvid_state *evt)
  136. {
  137. if (evt->enabled)
  138. adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
  139. else
  140. adapter->pvid = 0;
  141. }
  142. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  143. u32 trailer, struct be_mcc_compl *evt)
  144. {
  145. u8 event_type = 0;
  146. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  147. ASYNC_TRAILER_EVENT_TYPE_MASK;
  148. switch (event_type) {
  149. case ASYNC_EVENT_COS_PRIORITY:
  150. be_async_grp5_cos_priority_process(adapter,
  151. (struct be_async_event_grp5_cos_priority *)evt);
  152. break;
  153. case ASYNC_EVENT_QOS_SPEED:
  154. be_async_grp5_qos_speed_process(adapter,
  155. (struct be_async_event_grp5_qos_link_speed *)evt);
  156. break;
  157. case ASYNC_EVENT_PVID_STATE:
  158. be_async_grp5_pvid_state_process(adapter,
  159. (struct be_async_event_grp5_pvid_state *)evt);
  160. break;
  161. default:
  162. dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
  163. break;
  164. }
  165. }
  166. static inline bool is_link_state_evt(u32 trailer)
  167. {
  168. return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  169. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  170. ASYNC_EVENT_CODE_LINK_STATE;
  171. }
  172. static inline bool is_grp5_evt(u32 trailer)
  173. {
  174. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  175. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  176. ASYNC_EVENT_CODE_GRP_5);
  177. }
  178. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  179. {
  180. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  181. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  182. if (be_mcc_compl_is_new(compl)) {
  183. queue_tail_inc(mcc_cq);
  184. return compl;
  185. }
  186. return NULL;
  187. }
  188. void be_async_mcc_enable(struct be_adapter *adapter)
  189. {
  190. spin_lock_bh(&adapter->mcc_cq_lock);
  191. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  192. adapter->mcc_obj.rearm_cq = true;
  193. spin_unlock_bh(&adapter->mcc_cq_lock);
  194. }
  195. void be_async_mcc_disable(struct be_adapter *adapter)
  196. {
  197. adapter->mcc_obj.rearm_cq = false;
  198. }
  199. int be_process_mcc(struct be_adapter *adapter, int *status)
  200. {
  201. struct be_mcc_compl *compl;
  202. int num = 0;
  203. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  204. spin_lock_bh(&adapter->mcc_cq_lock);
  205. while ((compl = be_mcc_compl_get(adapter))) {
  206. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  207. /* Interpret flags as an async trailer */
  208. if (is_link_state_evt(compl->flags))
  209. be_async_link_state_process(adapter,
  210. (struct be_async_event_link_state *) compl);
  211. else if (is_grp5_evt(compl->flags))
  212. be_async_grp5_evt_process(adapter,
  213. compl->flags, compl);
  214. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  215. *status = be_mcc_compl_process(adapter, compl);
  216. atomic_dec(&mcc_obj->q.used);
  217. }
  218. be_mcc_compl_use(compl);
  219. num++;
  220. }
  221. spin_unlock_bh(&adapter->mcc_cq_lock);
  222. return num;
  223. }
  224. /* Wait till no more pending mcc requests are present */
  225. static int be_mcc_wait_compl(struct be_adapter *adapter)
  226. {
  227. #define mcc_timeout 120000 /* 12s timeout */
  228. int i, num, status = 0;
  229. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  230. for (i = 0; i < mcc_timeout; i++) {
  231. if (be_error(adapter))
  232. return -EIO;
  233. num = be_process_mcc(adapter, &status);
  234. if (num)
  235. be_cq_notify(adapter, mcc_obj->cq.id,
  236. mcc_obj->rearm_cq, num);
  237. if (atomic_read(&mcc_obj->q.used) == 0)
  238. break;
  239. udelay(100);
  240. }
  241. if (i == mcc_timeout) {
  242. dev_err(&adapter->pdev->dev, "FW not responding\n");
  243. adapter->fw_timeout = true;
  244. return -1;
  245. }
  246. return status;
  247. }
  248. /* Notify MCC requests and wait for completion */
  249. static int be_mcc_notify_wait(struct be_adapter *adapter)
  250. {
  251. be_mcc_notify(adapter);
  252. return be_mcc_wait_compl(adapter);
  253. }
  254. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  255. {
  256. int msecs = 0;
  257. u32 ready;
  258. do {
  259. if (be_error(adapter))
  260. return -EIO;
  261. ready = ioread32(db);
  262. if (ready == 0xffffffff)
  263. return -1;
  264. ready &= MPU_MAILBOX_DB_RDY_MASK;
  265. if (ready)
  266. break;
  267. if (msecs > 4000) {
  268. dev_err(&adapter->pdev->dev, "FW not responding\n");
  269. adapter->fw_timeout = true;
  270. be_detect_dump_ue(adapter);
  271. return -1;
  272. }
  273. msleep(1);
  274. msecs++;
  275. } while (true);
  276. return 0;
  277. }
  278. /*
  279. * Insert the mailbox address into the doorbell in two steps
  280. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  281. */
  282. static int be_mbox_notify_wait(struct be_adapter *adapter)
  283. {
  284. int status;
  285. u32 val = 0;
  286. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  287. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  288. struct be_mcc_mailbox *mbox = mbox_mem->va;
  289. struct be_mcc_compl *compl = &mbox->compl;
  290. /* wait for ready to be set */
  291. status = be_mbox_db_ready_wait(adapter, db);
  292. if (status != 0)
  293. return status;
  294. val |= MPU_MAILBOX_DB_HI_MASK;
  295. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  296. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  297. iowrite32(val, db);
  298. /* wait for ready to be set */
  299. status = be_mbox_db_ready_wait(adapter, db);
  300. if (status != 0)
  301. return status;
  302. val = 0;
  303. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  304. val |= (u32)(mbox_mem->dma >> 4) << 2;
  305. iowrite32(val, db);
  306. status = be_mbox_db_ready_wait(adapter, db);
  307. if (status != 0)
  308. return status;
  309. /* A cq entry has been made now */
  310. if (be_mcc_compl_is_new(compl)) {
  311. status = be_mcc_compl_process(adapter, &mbox->compl);
  312. be_mcc_compl_use(compl);
  313. if (status)
  314. return status;
  315. } else {
  316. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  317. return -1;
  318. }
  319. return 0;
  320. }
  321. static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
  322. {
  323. u32 sem;
  324. if (lancer_chip(adapter))
  325. sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
  326. else
  327. sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
  328. *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
  329. if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
  330. return -1;
  331. else
  332. return 0;
  333. }
  334. int be_cmd_POST(struct be_adapter *adapter)
  335. {
  336. u16 stage;
  337. int status, timeout = 0;
  338. struct device *dev = &adapter->pdev->dev;
  339. do {
  340. status = be_POST_stage_get(adapter, &stage);
  341. if (status) {
  342. dev_err(dev, "POST error; stage=0x%x\n", stage);
  343. return -1;
  344. } else if (stage != POST_STAGE_ARMFW_RDY) {
  345. if (msleep_interruptible(2000)) {
  346. dev_err(dev, "Waiting for POST aborted\n");
  347. return -EINTR;
  348. }
  349. timeout += 2;
  350. } else {
  351. return 0;
  352. }
  353. } while (timeout < 60);
  354. dev_err(dev, "POST timeout; stage=0x%x\n", stage);
  355. return -1;
  356. }
  357. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  358. {
  359. return &wrb->payload.sgl[0];
  360. }
  361. /* Don't touch the hdr after it's prepared */
  362. /* mem will be NULL for embedded commands */
  363. static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  364. u8 subsystem, u8 opcode, int cmd_len,
  365. struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
  366. {
  367. struct be_sge *sge;
  368. req_hdr->opcode = opcode;
  369. req_hdr->subsystem = subsystem;
  370. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  371. req_hdr->version = 0;
  372. wrb->tag0 = opcode;
  373. wrb->tag1 = subsystem;
  374. wrb->payload_length = cmd_len;
  375. if (mem) {
  376. wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
  377. MCC_WRB_SGE_CNT_SHIFT;
  378. sge = nonembedded_sgl(wrb);
  379. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  380. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  381. sge->len = cpu_to_le32(mem->size);
  382. } else
  383. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  384. be_dws_cpu_to_le(wrb, 8);
  385. }
  386. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  387. struct be_dma_mem *mem)
  388. {
  389. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  390. u64 dma = (u64)mem->dma;
  391. for (i = 0; i < buf_pages; i++) {
  392. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  393. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  394. dma += PAGE_SIZE_4K;
  395. }
  396. }
  397. /* Converts interrupt delay in microseconds to multiplier value */
  398. static u32 eq_delay_to_mult(u32 usec_delay)
  399. {
  400. #define MAX_INTR_RATE 651042
  401. const u32 round = 10;
  402. u32 multiplier;
  403. if (usec_delay == 0)
  404. multiplier = 0;
  405. else {
  406. u32 interrupt_rate = 1000000 / usec_delay;
  407. /* Max delay, corresponding to the lowest interrupt rate */
  408. if (interrupt_rate == 0)
  409. multiplier = 1023;
  410. else {
  411. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  412. multiplier /= interrupt_rate;
  413. /* Round the multiplier to the closest value.*/
  414. multiplier = (multiplier + round/2) / round;
  415. multiplier = min(multiplier, (u32)1023);
  416. }
  417. }
  418. return multiplier;
  419. }
  420. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  421. {
  422. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  423. struct be_mcc_wrb *wrb
  424. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  425. memset(wrb, 0, sizeof(*wrb));
  426. return wrb;
  427. }
  428. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  429. {
  430. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  431. struct be_mcc_wrb *wrb;
  432. if (atomic_read(&mccq->used) >= mccq->len) {
  433. dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
  434. return NULL;
  435. }
  436. wrb = queue_head_node(mccq);
  437. queue_head_inc(mccq);
  438. atomic_inc(&mccq->used);
  439. memset(wrb, 0, sizeof(*wrb));
  440. return wrb;
  441. }
  442. /* Tell fw we're about to start firing cmds by writing a
  443. * special pattern across the wrb hdr; uses mbox
  444. */
  445. int be_cmd_fw_init(struct be_adapter *adapter)
  446. {
  447. u8 *wrb;
  448. int status;
  449. if (mutex_lock_interruptible(&adapter->mbox_lock))
  450. return -1;
  451. wrb = (u8 *)wrb_from_mbox(adapter);
  452. *wrb++ = 0xFF;
  453. *wrb++ = 0x12;
  454. *wrb++ = 0x34;
  455. *wrb++ = 0xFF;
  456. *wrb++ = 0xFF;
  457. *wrb++ = 0x56;
  458. *wrb++ = 0x78;
  459. *wrb = 0xFF;
  460. status = be_mbox_notify_wait(adapter);
  461. mutex_unlock(&adapter->mbox_lock);
  462. return status;
  463. }
  464. /* Tell fw we're done with firing cmds by writing a
  465. * special pattern across the wrb hdr; uses mbox
  466. */
  467. int be_cmd_fw_clean(struct be_adapter *adapter)
  468. {
  469. u8 *wrb;
  470. int status;
  471. if (mutex_lock_interruptible(&adapter->mbox_lock))
  472. return -1;
  473. wrb = (u8 *)wrb_from_mbox(adapter);
  474. *wrb++ = 0xFF;
  475. *wrb++ = 0xAA;
  476. *wrb++ = 0xBB;
  477. *wrb++ = 0xFF;
  478. *wrb++ = 0xFF;
  479. *wrb++ = 0xCC;
  480. *wrb++ = 0xDD;
  481. *wrb = 0xFF;
  482. status = be_mbox_notify_wait(adapter);
  483. mutex_unlock(&adapter->mbox_lock);
  484. return status;
  485. }
  486. int be_cmd_eq_create(struct be_adapter *adapter,
  487. struct be_queue_info *eq, int eq_delay)
  488. {
  489. struct be_mcc_wrb *wrb;
  490. struct be_cmd_req_eq_create *req;
  491. struct be_dma_mem *q_mem = &eq->dma_mem;
  492. int status;
  493. if (mutex_lock_interruptible(&adapter->mbox_lock))
  494. return -1;
  495. wrb = wrb_from_mbox(adapter);
  496. req = embedded_payload(wrb);
  497. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  498. OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
  499. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  500. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  501. /* 4byte eqe*/
  502. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  503. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  504. __ilog2_u32(eq->len/256));
  505. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  506. eq_delay_to_mult(eq_delay));
  507. be_dws_cpu_to_le(req->context, sizeof(req->context));
  508. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  509. status = be_mbox_notify_wait(adapter);
  510. if (!status) {
  511. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  512. eq->id = le16_to_cpu(resp->eq_id);
  513. eq->created = true;
  514. }
  515. mutex_unlock(&adapter->mbox_lock);
  516. return status;
  517. }
  518. /* Use MCC */
  519. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  520. u8 type, bool permanent, u32 if_handle, u32 pmac_id)
  521. {
  522. struct be_mcc_wrb *wrb;
  523. struct be_cmd_req_mac_query *req;
  524. int status;
  525. spin_lock_bh(&adapter->mcc_lock);
  526. wrb = wrb_from_mccq(adapter);
  527. if (!wrb) {
  528. status = -EBUSY;
  529. goto err;
  530. }
  531. req = embedded_payload(wrb);
  532. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  533. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
  534. req->type = type;
  535. if (permanent) {
  536. req->permanent = 1;
  537. } else {
  538. req->if_id = cpu_to_le16((u16) if_handle);
  539. req->pmac_id = cpu_to_le32(pmac_id);
  540. req->permanent = 0;
  541. }
  542. status = be_mcc_notify_wait(adapter);
  543. if (!status) {
  544. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  545. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  546. }
  547. err:
  548. spin_unlock_bh(&adapter->mcc_lock);
  549. return status;
  550. }
  551. /* Uses synchronous MCCQ */
  552. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  553. u32 if_id, u32 *pmac_id, u32 domain)
  554. {
  555. struct be_mcc_wrb *wrb;
  556. struct be_cmd_req_pmac_add *req;
  557. int status;
  558. spin_lock_bh(&adapter->mcc_lock);
  559. wrb = wrb_from_mccq(adapter);
  560. if (!wrb) {
  561. status = -EBUSY;
  562. goto err;
  563. }
  564. req = embedded_payload(wrb);
  565. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  566. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
  567. req->hdr.domain = domain;
  568. req->if_id = cpu_to_le32(if_id);
  569. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  570. status = be_mcc_notify_wait(adapter);
  571. if (!status) {
  572. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  573. *pmac_id = le32_to_cpu(resp->pmac_id);
  574. }
  575. err:
  576. spin_unlock_bh(&adapter->mcc_lock);
  577. if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
  578. status = -EPERM;
  579. return status;
  580. }
  581. /* Uses synchronous MCCQ */
  582. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
  583. {
  584. struct be_mcc_wrb *wrb;
  585. struct be_cmd_req_pmac_del *req;
  586. int status;
  587. if (pmac_id == -1)
  588. return 0;
  589. spin_lock_bh(&adapter->mcc_lock);
  590. wrb = wrb_from_mccq(adapter);
  591. if (!wrb) {
  592. status = -EBUSY;
  593. goto err;
  594. }
  595. req = embedded_payload(wrb);
  596. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  597. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
  598. req->hdr.domain = dom;
  599. req->if_id = cpu_to_le32(if_id);
  600. req->pmac_id = cpu_to_le32(pmac_id);
  601. status = be_mcc_notify_wait(adapter);
  602. err:
  603. spin_unlock_bh(&adapter->mcc_lock);
  604. return status;
  605. }
  606. /* Uses Mbox */
  607. int be_cmd_cq_create(struct be_adapter *adapter,
  608. struct be_queue_info *cq, struct be_queue_info *eq,
  609. bool sol_evts, bool no_delay, int coalesce_wm)
  610. {
  611. struct be_mcc_wrb *wrb;
  612. struct be_cmd_req_cq_create *req;
  613. struct be_dma_mem *q_mem = &cq->dma_mem;
  614. void *ctxt;
  615. int status;
  616. if (mutex_lock_interruptible(&adapter->mbox_lock))
  617. return -1;
  618. wrb = wrb_from_mbox(adapter);
  619. req = embedded_payload(wrb);
  620. ctxt = &req->context;
  621. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  622. OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
  623. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  624. if (lancer_chip(adapter)) {
  625. req->hdr.version = 2;
  626. req->page_size = 1; /* 1 for 4K */
  627. AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
  628. no_delay);
  629. AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
  630. __ilog2_u32(cq->len/256));
  631. AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
  632. AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
  633. ctxt, 1);
  634. AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
  635. ctxt, eq->id);
  636. AMAP_SET_BITS(struct amap_cq_context_lancer, armed, ctxt, 1);
  637. } else {
  638. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  639. coalesce_wm);
  640. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  641. ctxt, no_delay);
  642. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  643. __ilog2_u32(cq->len/256));
  644. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  645. AMAP_SET_BITS(struct amap_cq_context_be, solevent,
  646. ctxt, sol_evts);
  647. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  648. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  649. AMAP_SET_BITS(struct amap_cq_context_be, armed, ctxt, 1);
  650. }
  651. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  652. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  653. status = be_mbox_notify_wait(adapter);
  654. if (!status) {
  655. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  656. cq->id = le16_to_cpu(resp->cq_id);
  657. cq->created = true;
  658. }
  659. mutex_unlock(&adapter->mbox_lock);
  660. return status;
  661. }
  662. static u32 be_encoded_q_len(int q_len)
  663. {
  664. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  665. if (len_encoded == 16)
  666. len_encoded = 0;
  667. return len_encoded;
  668. }
  669. int be_cmd_mccq_ext_create(struct be_adapter *adapter,
  670. struct be_queue_info *mccq,
  671. struct be_queue_info *cq)
  672. {
  673. struct be_mcc_wrb *wrb;
  674. struct be_cmd_req_mcc_ext_create *req;
  675. struct be_dma_mem *q_mem = &mccq->dma_mem;
  676. void *ctxt;
  677. int status;
  678. if (mutex_lock_interruptible(&adapter->mbox_lock))
  679. return -1;
  680. wrb = wrb_from_mbox(adapter);
  681. req = embedded_payload(wrb);
  682. ctxt = &req->context;
  683. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  684. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
  685. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  686. if (lancer_chip(adapter)) {
  687. req->hdr.version = 1;
  688. req->cq_id = cpu_to_le16(cq->id);
  689. AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
  690. be_encoded_q_len(mccq->len));
  691. AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
  692. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
  693. ctxt, cq->id);
  694. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
  695. ctxt, 1);
  696. } else {
  697. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  698. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  699. be_encoded_q_len(mccq->len));
  700. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  701. }
  702. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  703. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  704. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  705. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  706. status = be_mbox_notify_wait(adapter);
  707. if (!status) {
  708. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  709. mccq->id = le16_to_cpu(resp->id);
  710. mccq->created = true;
  711. }
  712. mutex_unlock(&adapter->mbox_lock);
  713. return status;
  714. }
  715. int be_cmd_mccq_org_create(struct be_adapter *adapter,
  716. struct be_queue_info *mccq,
  717. struct be_queue_info *cq)
  718. {
  719. struct be_mcc_wrb *wrb;
  720. struct be_cmd_req_mcc_create *req;
  721. struct be_dma_mem *q_mem = &mccq->dma_mem;
  722. void *ctxt;
  723. int status;
  724. if (mutex_lock_interruptible(&adapter->mbox_lock))
  725. return -1;
  726. wrb = wrb_from_mbox(adapter);
  727. req = embedded_payload(wrb);
  728. ctxt = &req->context;
  729. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  730. OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
  731. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  732. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  733. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  734. be_encoded_q_len(mccq->len));
  735. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  736. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  737. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  738. status = be_mbox_notify_wait(adapter);
  739. if (!status) {
  740. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  741. mccq->id = le16_to_cpu(resp->id);
  742. mccq->created = true;
  743. }
  744. mutex_unlock(&adapter->mbox_lock);
  745. return status;
  746. }
  747. int be_cmd_mccq_create(struct be_adapter *adapter,
  748. struct be_queue_info *mccq,
  749. struct be_queue_info *cq)
  750. {
  751. int status;
  752. status = be_cmd_mccq_ext_create(adapter, mccq, cq);
  753. if (status && !lancer_chip(adapter)) {
  754. dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
  755. "or newer to avoid conflicting priorities between NIC "
  756. "and FCoE traffic");
  757. status = be_cmd_mccq_org_create(adapter, mccq, cq);
  758. }
  759. return status;
  760. }
  761. int be_cmd_txq_create(struct be_adapter *adapter,
  762. struct be_queue_info *txq,
  763. struct be_queue_info *cq)
  764. {
  765. struct be_mcc_wrb *wrb;
  766. struct be_cmd_req_eth_tx_create *req;
  767. struct be_dma_mem *q_mem = &txq->dma_mem;
  768. void *ctxt;
  769. int status;
  770. spin_lock_bh(&adapter->mcc_lock);
  771. wrb = wrb_from_mccq(adapter);
  772. if (!wrb) {
  773. status = -EBUSY;
  774. goto err;
  775. }
  776. req = embedded_payload(wrb);
  777. ctxt = &req->context;
  778. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  779. OPCODE_ETH_TX_CREATE, sizeof(*req), wrb, NULL);
  780. if (lancer_chip(adapter)) {
  781. req->hdr.version = 1;
  782. AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
  783. adapter->if_handle);
  784. }
  785. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  786. req->ulp_num = BE_ULP1_NUM;
  787. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  788. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
  789. be_encoded_q_len(txq->len));
  790. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  791. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  792. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  793. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  794. status = be_mcc_notify_wait(adapter);
  795. if (!status) {
  796. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  797. txq->id = le16_to_cpu(resp->cid);
  798. txq->created = true;
  799. }
  800. err:
  801. spin_unlock_bh(&adapter->mcc_lock);
  802. return status;
  803. }
  804. /* Uses MCC */
  805. int be_cmd_rxq_create(struct be_adapter *adapter,
  806. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  807. u16 max_frame_size, u32 if_id, u32 rss, u8 *rss_id)
  808. {
  809. struct be_mcc_wrb *wrb;
  810. struct be_cmd_req_eth_rx_create *req;
  811. struct be_dma_mem *q_mem = &rxq->dma_mem;
  812. int status;
  813. spin_lock_bh(&adapter->mcc_lock);
  814. wrb = wrb_from_mccq(adapter);
  815. if (!wrb) {
  816. status = -EBUSY;
  817. goto err;
  818. }
  819. req = embedded_payload(wrb);
  820. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  821. OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
  822. req->cq_id = cpu_to_le16(cq_id);
  823. req->frag_size = fls(frag_size) - 1;
  824. req->num_pages = 2;
  825. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  826. req->interface_id = cpu_to_le32(if_id);
  827. req->max_frame_size = cpu_to_le16(max_frame_size);
  828. req->rss_queue = cpu_to_le32(rss);
  829. status = be_mcc_notify_wait(adapter);
  830. if (!status) {
  831. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  832. rxq->id = le16_to_cpu(resp->id);
  833. rxq->created = true;
  834. *rss_id = resp->rss_id;
  835. }
  836. err:
  837. spin_unlock_bh(&adapter->mcc_lock);
  838. return status;
  839. }
  840. /* Generic destroyer function for all types of queues
  841. * Uses Mbox
  842. */
  843. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  844. int queue_type)
  845. {
  846. struct be_mcc_wrb *wrb;
  847. struct be_cmd_req_q_destroy *req;
  848. u8 subsys = 0, opcode = 0;
  849. int status;
  850. if (mutex_lock_interruptible(&adapter->mbox_lock))
  851. return -1;
  852. wrb = wrb_from_mbox(adapter);
  853. req = embedded_payload(wrb);
  854. switch (queue_type) {
  855. case QTYPE_EQ:
  856. subsys = CMD_SUBSYSTEM_COMMON;
  857. opcode = OPCODE_COMMON_EQ_DESTROY;
  858. break;
  859. case QTYPE_CQ:
  860. subsys = CMD_SUBSYSTEM_COMMON;
  861. opcode = OPCODE_COMMON_CQ_DESTROY;
  862. break;
  863. case QTYPE_TXQ:
  864. subsys = CMD_SUBSYSTEM_ETH;
  865. opcode = OPCODE_ETH_TX_DESTROY;
  866. break;
  867. case QTYPE_RXQ:
  868. subsys = CMD_SUBSYSTEM_ETH;
  869. opcode = OPCODE_ETH_RX_DESTROY;
  870. break;
  871. case QTYPE_MCCQ:
  872. subsys = CMD_SUBSYSTEM_COMMON;
  873. opcode = OPCODE_COMMON_MCC_DESTROY;
  874. break;
  875. default:
  876. BUG();
  877. }
  878. be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
  879. NULL);
  880. req->id = cpu_to_le16(q->id);
  881. status = be_mbox_notify_wait(adapter);
  882. if (!status)
  883. q->created = false;
  884. mutex_unlock(&adapter->mbox_lock);
  885. return status;
  886. }
  887. /* Uses MCC */
  888. int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
  889. {
  890. struct be_mcc_wrb *wrb;
  891. struct be_cmd_req_q_destroy *req;
  892. int status;
  893. spin_lock_bh(&adapter->mcc_lock);
  894. wrb = wrb_from_mccq(adapter);
  895. if (!wrb) {
  896. status = -EBUSY;
  897. goto err;
  898. }
  899. req = embedded_payload(wrb);
  900. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  901. OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
  902. req->id = cpu_to_le16(q->id);
  903. status = be_mcc_notify_wait(adapter);
  904. if (!status)
  905. q->created = false;
  906. err:
  907. spin_unlock_bh(&adapter->mcc_lock);
  908. return status;
  909. }
  910. /* Create an rx filtering policy configuration on an i/f
  911. * Uses MCCQ
  912. */
  913. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  914. u8 *mac, u32 *if_handle, u32 *pmac_id, u32 domain)
  915. {
  916. struct be_mcc_wrb *wrb;
  917. struct be_cmd_req_if_create *req;
  918. int status;
  919. spin_lock_bh(&adapter->mcc_lock);
  920. wrb = wrb_from_mccq(adapter);
  921. if (!wrb) {
  922. status = -EBUSY;
  923. goto err;
  924. }
  925. req = embedded_payload(wrb);
  926. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  927. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), wrb, NULL);
  928. req->hdr.domain = domain;
  929. req->capability_flags = cpu_to_le32(cap_flags);
  930. req->enable_flags = cpu_to_le32(en_flags);
  931. if (mac)
  932. memcpy(req->mac_addr, mac, ETH_ALEN);
  933. else
  934. req->pmac_invalid = true;
  935. status = be_mcc_notify_wait(adapter);
  936. if (!status) {
  937. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  938. *if_handle = le32_to_cpu(resp->interface_id);
  939. if (mac)
  940. *pmac_id = le32_to_cpu(resp->pmac_id);
  941. }
  942. err:
  943. spin_unlock_bh(&adapter->mcc_lock);
  944. return status;
  945. }
  946. /* Uses MCCQ */
  947. int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
  948. {
  949. struct be_mcc_wrb *wrb;
  950. struct be_cmd_req_if_destroy *req;
  951. int status;
  952. if (interface_id == -1)
  953. return 0;
  954. spin_lock_bh(&adapter->mcc_lock);
  955. wrb = wrb_from_mccq(adapter);
  956. if (!wrb) {
  957. status = -EBUSY;
  958. goto err;
  959. }
  960. req = embedded_payload(wrb);
  961. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  962. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
  963. req->hdr.domain = domain;
  964. req->interface_id = cpu_to_le32(interface_id);
  965. status = be_mcc_notify_wait(adapter);
  966. err:
  967. spin_unlock_bh(&adapter->mcc_lock);
  968. return status;
  969. }
  970. /* Get stats is a non embedded command: the request is not embedded inside
  971. * WRB but is a separate dma memory block
  972. * Uses asynchronous MCC
  973. */
  974. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  975. {
  976. struct be_mcc_wrb *wrb;
  977. struct be_cmd_req_hdr *hdr;
  978. int status = 0;
  979. if (MODULO(adapter->work_counter, be_get_temp_freq) == 0)
  980. be_cmd_get_die_temperature(adapter);
  981. spin_lock_bh(&adapter->mcc_lock);
  982. wrb = wrb_from_mccq(adapter);
  983. if (!wrb) {
  984. status = -EBUSY;
  985. goto err;
  986. }
  987. hdr = nonemb_cmd->va;
  988. be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  989. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
  990. if (adapter->generation == BE_GEN3)
  991. hdr->version = 1;
  992. be_mcc_notify(adapter);
  993. adapter->stats_cmd_sent = true;
  994. err:
  995. spin_unlock_bh(&adapter->mcc_lock);
  996. return status;
  997. }
  998. /* Lancer Stats */
  999. int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1000. struct be_dma_mem *nonemb_cmd)
  1001. {
  1002. struct be_mcc_wrb *wrb;
  1003. struct lancer_cmd_req_pport_stats *req;
  1004. int status = 0;
  1005. spin_lock_bh(&adapter->mcc_lock);
  1006. wrb = wrb_from_mccq(adapter);
  1007. if (!wrb) {
  1008. status = -EBUSY;
  1009. goto err;
  1010. }
  1011. req = nonemb_cmd->va;
  1012. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1013. OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
  1014. nonemb_cmd);
  1015. req->cmd_params.params.pport_num = cpu_to_le16(adapter->port_num);
  1016. req->cmd_params.params.reset_stats = 0;
  1017. be_mcc_notify(adapter);
  1018. adapter->stats_cmd_sent = true;
  1019. err:
  1020. spin_unlock_bh(&adapter->mcc_lock);
  1021. return status;
  1022. }
  1023. /* Uses synchronous mcc */
  1024. int be_cmd_link_status_query(struct be_adapter *adapter, u8 *mac_speed,
  1025. u16 *link_speed, u32 dom)
  1026. {
  1027. struct be_mcc_wrb *wrb;
  1028. struct be_cmd_req_link_status *req;
  1029. int status;
  1030. spin_lock_bh(&adapter->mcc_lock);
  1031. wrb = wrb_from_mccq(adapter);
  1032. if (!wrb) {
  1033. status = -EBUSY;
  1034. goto err;
  1035. }
  1036. req = embedded_payload(wrb);
  1037. if (lancer_chip(adapter))
  1038. req->hdr.version = 1;
  1039. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1040. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
  1041. status = be_mcc_notify_wait(adapter);
  1042. if (!status) {
  1043. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  1044. if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
  1045. *link_speed = le16_to_cpu(resp->link_speed);
  1046. if (mac_speed)
  1047. *mac_speed = resp->mac_speed;
  1048. }
  1049. }
  1050. err:
  1051. spin_unlock_bh(&adapter->mcc_lock);
  1052. return status;
  1053. }
  1054. /* Uses synchronous mcc */
  1055. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  1056. {
  1057. struct be_mcc_wrb *wrb;
  1058. struct be_cmd_req_get_cntl_addnl_attribs *req;
  1059. u16 mccq_index;
  1060. int status;
  1061. spin_lock_bh(&adapter->mcc_lock);
  1062. mccq_index = adapter->mcc_obj.q.head;
  1063. wrb = wrb_from_mccq(adapter);
  1064. if (!wrb) {
  1065. status = -EBUSY;
  1066. goto err;
  1067. }
  1068. req = embedded_payload(wrb);
  1069. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1070. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
  1071. wrb, NULL);
  1072. wrb->tag1 = mccq_index;
  1073. be_mcc_notify(adapter);
  1074. err:
  1075. spin_unlock_bh(&adapter->mcc_lock);
  1076. return status;
  1077. }
  1078. /* Uses synchronous mcc */
  1079. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  1080. {
  1081. struct be_mcc_wrb *wrb;
  1082. struct be_cmd_req_get_fat *req;
  1083. int status;
  1084. spin_lock_bh(&adapter->mcc_lock);
  1085. wrb = wrb_from_mccq(adapter);
  1086. if (!wrb) {
  1087. status = -EBUSY;
  1088. goto err;
  1089. }
  1090. req = embedded_payload(wrb);
  1091. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1092. OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
  1093. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1094. status = be_mcc_notify_wait(adapter);
  1095. if (!status) {
  1096. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1097. if (log_size && resp->log_size)
  1098. *log_size = le32_to_cpu(resp->log_size) -
  1099. sizeof(u32);
  1100. }
  1101. err:
  1102. spin_unlock_bh(&adapter->mcc_lock);
  1103. return status;
  1104. }
  1105. void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1106. {
  1107. struct be_dma_mem get_fat_cmd;
  1108. struct be_mcc_wrb *wrb;
  1109. struct be_cmd_req_get_fat *req;
  1110. u32 offset = 0, total_size, buf_size,
  1111. log_offset = sizeof(u32), payload_len;
  1112. int status;
  1113. if (buf_len == 0)
  1114. return;
  1115. total_size = buf_len;
  1116. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1117. get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
  1118. get_fat_cmd.size,
  1119. &get_fat_cmd.dma);
  1120. if (!get_fat_cmd.va) {
  1121. status = -ENOMEM;
  1122. dev_err(&adapter->pdev->dev,
  1123. "Memory allocation failure while retrieving FAT data\n");
  1124. return;
  1125. }
  1126. spin_lock_bh(&adapter->mcc_lock);
  1127. while (total_size) {
  1128. buf_size = min(total_size, (u32)60*1024);
  1129. total_size -= buf_size;
  1130. wrb = wrb_from_mccq(adapter);
  1131. if (!wrb) {
  1132. status = -EBUSY;
  1133. goto err;
  1134. }
  1135. req = get_fat_cmd.va;
  1136. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1137. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1138. OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
  1139. &get_fat_cmd);
  1140. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1141. req->read_log_offset = cpu_to_le32(log_offset);
  1142. req->read_log_length = cpu_to_le32(buf_size);
  1143. req->data_buffer_size = cpu_to_le32(buf_size);
  1144. status = be_mcc_notify_wait(adapter);
  1145. if (!status) {
  1146. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1147. memcpy(buf + offset,
  1148. resp->data_buffer,
  1149. le32_to_cpu(resp->read_log_length));
  1150. } else {
  1151. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1152. goto err;
  1153. }
  1154. offset += buf_size;
  1155. log_offset += buf_size;
  1156. }
  1157. err:
  1158. pci_free_consistent(adapter->pdev, get_fat_cmd.size,
  1159. get_fat_cmd.va,
  1160. get_fat_cmd.dma);
  1161. spin_unlock_bh(&adapter->mcc_lock);
  1162. }
  1163. /* Uses synchronous mcc */
  1164. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
  1165. char *fw_on_flash)
  1166. {
  1167. struct be_mcc_wrb *wrb;
  1168. struct be_cmd_req_get_fw_version *req;
  1169. int status;
  1170. spin_lock_bh(&adapter->mcc_lock);
  1171. wrb = wrb_from_mccq(adapter);
  1172. if (!wrb) {
  1173. status = -EBUSY;
  1174. goto err;
  1175. }
  1176. req = embedded_payload(wrb);
  1177. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1178. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
  1179. status = be_mcc_notify_wait(adapter);
  1180. if (!status) {
  1181. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1182. strcpy(fw_ver, resp->firmware_version_string);
  1183. if (fw_on_flash)
  1184. strcpy(fw_on_flash, resp->fw_on_flash_version_string);
  1185. }
  1186. err:
  1187. spin_unlock_bh(&adapter->mcc_lock);
  1188. return status;
  1189. }
  1190. /* set the EQ delay interval of an EQ to specified value
  1191. * Uses async mcc
  1192. */
  1193. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  1194. {
  1195. struct be_mcc_wrb *wrb;
  1196. struct be_cmd_req_modify_eq_delay *req;
  1197. int status = 0;
  1198. spin_lock_bh(&adapter->mcc_lock);
  1199. wrb = wrb_from_mccq(adapter);
  1200. if (!wrb) {
  1201. status = -EBUSY;
  1202. goto err;
  1203. }
  1204. req = embedded_payload(wrb);
  1205. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1206. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
  1207. req->num_eq = cpu_to_le32(1);
  1208. req->delay[0].eq_id = cpu_to_le32(eq_id);
  1209. req->delay[0].phase = 0;
  1210. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  1211. be_mcc_notify(adapter);
  1212. err:
  1213. spin_unlock_bh(&adapter->mcc_lock);
  1214. return status;
  1215. }
  1216. /* Uses sycnhronous mcc */
  1217. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1218. u32 num, bool untagged, bool promiscuous)
  1219. {
  1220. struct be_mcc_wrb *wrb;
  1221. struct be_cmd_req_vlan_config *req;
  1222. int status;
  1223. spin_lock_bh(&adapter->mcc_lock);
  1224. wrb = wrb_from_mccq(adapter);
  1225. if (!wrb) {
  1226. status = -EBUSY;
  1227. goto err;
  1228. }
  1229. req = embedded_payload(wrb);
  1230. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1231. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
  1232. req->interface_id = if_id;
  1233. req->promiscuous = promiscuous;
  1234. req->untagged = untagged;
  1235. req->num_vlan = num;
  1236. if (!promiscuous) {
  1237. memcpy(req->normal_vlan, vtag_array,
  1238. req->num_vlan * sizeof(vtag_array[0]));
  1239. }
  1240. status = be_mcc_notify_wait(adapter);
  1241. err:
  1242. spin_unlock_bh(&adapter->mcc_lock);
  1243. return status;
  1244. }
  1245. int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1246. {
  1247. struct be_mcc_wrb *wrb;
  1248. struct be_dma_mem *mem = &adapter->rx_filter;
  1249. struct be_cmd_req_rx_filter *req = mem->va;
  1250. int status;
  1251. spin_lock_bh(&adapter->mcc_lock);
  1252. wrb = wrb_from_mccq(adapter);
  1253. if (!wrb) {
  1254. status = -EBUSY;
  1255. goto err;
  1256. }
  1257. memset(req, 0, sizeof(*req));
  1258. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1259. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
  1260. wrb, mem);
  1261. req->if_id = cpu_to_le32(adapter->if_handle);
  1262. if (flags & IFF_PROMISC) {
  1263. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1264. BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1265. if (value == ON)
  1266. req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1267. BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1268. } else if (flags & IFF_ALLMULTI) {
  1269. req->if_flags_mask = req->if_flags =
  1270. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1271. } else {
  1272. struct netdev_hw_addr *ha;
  1273. int i = 0;
  1274. req->if_flags_mask = req->if_flags =
  1275. cpu_to_le32(BE_IF_FLAGS_MULTICAST);
  1276. /* Reset mcast promisc mode if already set by setting mask
  1277. * and not setting flags field
  1278. */
  1279. req->if_flags_mask |=
  1280. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1281. req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
  1282. netdev_for_each_mc_addr(ha, adapter->netdev)
  1283. memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
  1284. }
  1285. status = be_mcc_notify_wait(adapter);
  1286. err:
  1287. spin_unlock_bh(&adapter->mcc_lock);
  1288. return status;
  1289. }
  1290. /* Uses synchrounous mcc */
  1291. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1292. {
  1293. struct be_mcc_wrb *wrb;
  1294. struct be_cmd_req_set_flow_control *req;
  1295. int status;
  1296. spin_lock_bh(&adapter->mcc_lock);
  1297. wrb = wrb_from_mccq(adapter);
  1298. if (!wrb) {
  1299. status = -EBUSY;
  1300. goto err;
  1301. }
  1302. req = embedded_payload(wrb);
  1303. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1304. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1305. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1306. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1307. status = be_mcc_notify_wait(adapter);
  1308. err:
  1309. spin_unlock_bh(&adapter->mcc_lock);
  1310. return status;
  1311. }
  1312. /* Uses sycn mcc */
  1313. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1314. {
  1315. struct be_mcc_wrb *wrb;
  1316. struct be_cmd_req_get_flow_control *req;
  1317. int status;
  1318. spin_lock_bh(&adapter->mcc_lock);
  1319. wrb = wrb_from_mccq(adapter);
  1320. if (!wrb) {
  1321. status = -EBUSY;
  1322. goto err;
  1323. }
  1324. req = embedded_payload(wrb);
  1325. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1326. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1327. status = be_mcc_notify_wait(adapter);
  1328. if (!status) {
  1329. struct be_cmd_resp_get_flow_control *resp =
  1330. embedded_payload(wrb);
  1331. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1332. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1333. }
  1334. err:
  1335. spin_unlock_bh(&adapter->mcc_lock);
  1336. return status;
  1337. }
  1338. /* Uses mbox */
  1339. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1340. u32 *mode, u32 *caps)
  1341. {
  1342. struct be_mcc_wrb *wrb;
  1343. struct be_cmd_req_query_fw_cfg *req;
  1344. int status;
  1345. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1346. return -1;
  1347. wrb = wrb_from_mbox(adapter);
  1348. req = embedded_payload(wrb);
  1349. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1350. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
  1351. status = be_mbox_notify_wait(adapter);
  1352. if (!status) {
  1353. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1354. *port_num = le32_to_cpu(resp->phys_port);
  1355. *mode = le32_to_cpu(resp->function_mode);
  1356. *caps = le32_to_cpu(resp->function_caps);
  1357. }
  1358. mutex_unlock(&adapter->mbox_lock);
  1359. return status;
  1360. }
  1361. /* Uses mbox */
  1362. int be_cmd_reset_function(struct be_adapter *adapter)
  1363. {
  1364. struct be_mcc_wrb *wrb;
  1365. struct be_cmd_req_hdr *req;
  1366. int status;
  1367. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1368. return -1;
  1369. wrb = wrb_from_mbox(adapter);
  1370. req = embedded_payload(wrb);
  1371. be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1372. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
  1373. status = be_mbox_notify_wait(adapter);
  1374. mutex_unlock(&adapter->mbox_lock);
  1375. return status;
  1376. }
  1377. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
  1378. {
  1379. struct be_mcc_wrb *wrb;
  1380. struct be_cmd_req_rss_config *req;
  1381. u32 myhash[10] = {0x0123, 0x4567, 0x89AB, 0xCDEF, 0x01EF,
  1382. 0x0123, 0x4567, 0x89AB, 0xCDEF, 0x01EF};
  1383. int status;
  1384. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1385. return -1;
  1386. wrb = wrb_from_mbox(adapter);
  1387. req = embedded_payload(wrb);
  1388. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1389. OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
  1390. req->if_id = cpu_to_le32(adapter->if_handle);
  1391. req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4);
  1392. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1393. memcpy(req->cpu_table, rsstable, table_size);
  1394. memcpy(req->hash, myhash, sizeof(myhash));
  1395. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1396. status = be_mbox_notify_wait(adapter);
  1397. mutex_unlock(&adapter->mbox_lock);
  1398. return status;
  1399. }
  1400. /* Uses sync mcc */
  1401. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1402. u8 bcn, u8 sts, u8 state)
  1403. {
  1404. struct be_mcc_wrb *wrb;
  1405. struct be_cmd_req_enable_disable_beacon *req;
  1406. int status;
  1407. spin_lock_bh(&adapter->mcc_lock);
  1408. wrb = wrb_from_mccq(adapter);
  1409. if (!wrb) {
  1410. status = -EBUSY;
  1411. goto err;
  1412. }
  1413. req = embedded_payload(wrb);
  1414. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1415. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
  1416. req->port_num = port_num;
  1417. req->beacon_state = state;
  1418. req->beacon_duration = bcn;
  1419. req->status_duration = sts;
  1420. status = be_mcc_notify_wait(adapter);
  1421. err:
  1422. spin_unlock_bh(&adapter->mcc_lock);
  1423. return status;
  1424. }
  1425. /* Uses sync mcc */
  1426. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1427. {
  1428. struct be_mcc_wrb *wrb;
  1429. struct be_cmd_req_get_beacon_state *req;
  1430. int status;
  1431. spin_lock_bh(&adapter->mcc_lock);
  1432. wrb = wrb_from_mccq(adapter);
  1433. if (!wrb) {
  1434. status = -EBUSY;
  1435. goto err;
  1436. }
  1437. req = embedded_payload(wrb);
  1438. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1439. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
  1440. req->port_num = port_num;
  1441. status = be_mcc_notify_wait(adapter);
  1442. if (!status) {
  1443. struct be_cmd_resp_get_beacon_state *resp =
  1444. embedded_payload(wrb);
  1445. *state = resp->beacon_state;
  1446. }
  1447. err:
  1448. spin_unlock_bh(&adapter->mcc_lock);
  1449. return status;
  1450. }
  1451. int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1452. u32 data_size, u32 data_offset, const char *obj_name,
  1453. u32 *data_written, u8 *addn_status)
  1454. {
  1455. struct be_mcc_wrb *wrb;
  1456. struct lancer_cmd_req_write_object *req;
  1457. struct lancer_cmd_resp_write_object *resp;
  1458. void *ctxt = NULL;
  1459. int status;
  1460. spin_lock_bh(&adapter->mcc_lock);
  1461. adapter->flash_status = 0;
  1462. wrb = wrb_from_mccq(adapter);
  1463. if (!wrb) {
  1464. status = -EBUSY;
  1465. goto err_unlock;
  1466. }
  1467. req = embedded_payload(wrb);
  1468. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1469. OPCODE_COMMON_WRITE_OBJECT,
  1470. sizeof(struct lancer_cmd_req_write_object), wrb,
  1471. NULL);
  1472. ctxt = &req->context;
  1473. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1474. write_length, ctxt, data_size);
  1475. if (data_size == 0)
  1476. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1477. eof, ctxt, 1);
  1478. else
  1479. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1480. eof, ctxt, 0);
  1481. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1482. req->write_offset = cpu_to_le32(data_offset);
  1483. strcpy(req->object_name, obj_name);
  1484. req->descriptor_count = cpu_to_le32(1);
  1485. req->buf_len = cpu_to_le32(data_size);
  1486. req->addr_low = cpu_to_le32((cmd->dma +
  1487. sizeof(struct lancer_cmd_req_write_object))
  1488. & 0xFFFFFFFF);
  1489. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
  1490. sizeof(struct lancer_cmd_req_write_object)));
  1491. be_mcc_notify(adapter);
  1492. spin_unlock_bh(&adapter->mcc_lock);
  1493. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1494. msecs_to_jiffies(12000)))
  1495. status = -1;
  1496. else
  1497. status = adapter->flash_status;
  1498. resp = embedded_payload(wrb);
  1499. if (!status) {
  1500. *data_written = le32_to_cpu(resp->actual_write_len);
  1501. } else {
  1502. *addn_status = resp->additional_status;
  1503. status = resp->status;
  1504. }
  1505. return status;
  1506. err_unlock:
  1507. spin_unlock_bh(&adapter->mcc_lock);
  1508. return status;
  1509. }
  1510. int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1511. u32 data_size, u32 data_offset, const char *obj_name,
  1512. u32 *data_read, u32 *eof, u8 *addn_status)
  1513. {
  1514. struct be_mcc_wrb *wrb;
  1515. struct lancer_cmd_req_read_object *req;
  1516. struct lancer_cmd_resp_read_object *resp;
  1517. int status;
  1518. spin_lock_bh(&adapter->mcc_lock);
  1519. wrb = wrb_from_mccq(adapter);
  1520. if (!wrb) {
  1521. status = -EBUSY;
  1522. goto err_unlock;
  1523. }
  1524. req = embedded_payload(wrb);
  1525. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1526. OPCODE_COMMON_READ_OBJECT,
  1527. sizeof(struct lancer_cmd_req_read_object), wrb,
  1528. NULL);
  1529. req->desired_read_len = cpu_to_le32(data_size);
  1530. req->read_offset = cpu_to_le32(data_offset);
  1531. strcpy(req->object_name, obj_name);
  1532. req->descriptor_count = cpu_to_le32(1);
  1533. req->buf_len = cpu_to_le32(data_size);
  1534. req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
  1535. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
  1536. status = be_mcc_notify_wait(adapter);
  1537. resp = embedded_payload(wrb);
  1538. if (!status) {
  1539. *data_read = le32_to_cpu(resp->actual_read_len);
  1540. *eof = le32_to_cpu(resp->eof);
  1541. } else {
  1542. *addn_status = resp->additional_status;
  1543. }
  1544. err_unlock:
  1545. spin_unlock_bh(&adapter->mcc_lock);
  1546. return status;
  1547. }
  1548. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1549. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1550. {
  1551. struct be_mcc_wrb *wrb;
  1552. struct be_cmd_write_flashrom *req;
  1553. int status;
  1554. spin_lock_bh(&adapter->mcc_lock);
  1555. adapter->flash_status = 0;
  1556. wrb = wrb_from_mccq(adapter);
  1557. if (!wrb) {
  1558. status = -EBUSY;
  1559. goto err_unlock;
  1560. }
  1561. req = cmd->va;
  1562. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1563. OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
  1564. req->params.op_type = cpu_to_le32(flash_type);
  1565. req->params.op_code = cpu_to_le32(flash_opcode);
  1566. req->params.data_buf_size = cpu_to_le32(buf_size);
  1567. be_mcc_notify(adapter);
  1568. spin_unlock_bh(&adapter->mcc_lock);
  1569. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1570. msecs_to_jiffies(40000)))
  1571. status = -1;
  1572. else
  1573. status = adapter->flash_status;
  1574. return status;
  1575. err_unlock:
  1576. spin_unlock_bh(&adapter->mcc_lock);
  1577. return status;
  1578. }
  1579. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1580. int offset)
  1581. {
  1582. struct be_mcc_wrb *wrb;
  1583. struct be_cmd_write_flashrom *req;
  1584. int status;
  1585. spin_lock_bh(&adapter->mcc_lock);
  1586. wrb = wrb_from_mccq(adapter);
  1587. if (!wrb) {
  1588. status = -EBUSY;
  1589. goto err;
  1590. }
  1591. req = embedded_payload(wrb);
  1592. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1593. OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4, wrb, NULL);
  1594. req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
  1595. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1596. req->params.offset = cpu_to_le32(offset);
  1597. req->params.data_buf_size = cpu_to_le32(0x4);
  1598. status = be_mcc_notify_wait(adapter);
  1599. if (!status)
  1600. memcpy(flashed_crc, req->params.data_buf, 4);
  1601. err:
  1602. spin_unlock_bh(&adapter->mcc_lock);
  1603. return status;
  1604. }
  1605. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1606. struct be_dma_mem *nonemb_cmd)
  1607. {
  1608. struct be_mcc_wrb *wrb;
  1609. struct be_cmd_req_acpi_wol_magic_config *req;
  1610. int status;
  1611. spin_lock_bh(&adapter->mcc_lock);
  1612. wrb = wrb_from_mccq(adapter);
  1613. if (!wrb) {
  1614. status = -EBUSY;
  1615. goto err;
  1616. }
  1617. req = nonemb_cmd->va;
  1618. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1619. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
  1620. nonemb_cmd);
  1621. memcpy(req->magic_mac, mac, ETH_ALEN);
  1622. status = be_mcc_notify_wait(adapter);
  1623. err:
  1624. spin_unlock_bh(&adapter->mcc_lock);
  1625. return status;
  1626. }
  1627. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1628. u8 loopback_type, u8 enable)
  1629. {
  1630. struct be_mcc_wrb *wrb;
  1631. struct be_cmd_req_set_lmode *req;
  1632. int status;
  1633. spin_lock_bh(&adapter->mcc_lock);
  1634. wrb = wrb_from_mccq(adapter);
  1635. if (!wrb) {
  1636. status = -EBUSY;
  1637. goto err;
  1638. }
  1639. req = embedded_payload(wrb);
  1640. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1641. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
  1642. NULL);
  1643. req->src_port = port_num;
  1644. req->dest_port = port_num;
  1645. req->loopback_type = loopback_type;
  1646. req->loopback_state = enable;
  1647. status = be_mcc_notify_wait(adapter);
  1648. err:
  1649. spin_unlock_bh(&adapter->mcc_lock);
  1650. return status;
  1651. }
  1652. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1653. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1654. {
  1655. struct be_mcc_wrb *wrb;
  1656. struct be_cmd_req_loopback_test *req;
  1657. int status;
  1658. spin_lock_bh(&adapter->mcc_lock);
  1659. wrb = wrb_from_mccq(adapter);
  1660. if (!wrb) {
  1661. status = -EBUSY;
  1662. goto err;
  1663. }
  1664. req = embedded_payload(wrb);
  1665. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1666. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
  1667. req->hdr.timeout = cpu_to_le32(4);
  1668. req->pattern = cpu_to_le64(pattern);
  1669. req->src_port = cpu_to_le32(port_num);
  1670. req->dest_port = cpu_to_le32(port_num);
  1671. req->pkt_size = cpu_to_le32(pkt_size);
  1672. req->num_pkts = cpu_to_le32(num_pkts);
  1673. req->loopback_type = cpu_to_le32(loopback_type);
  1674. status = be_mcc_notify_wait(adapter);
  1675. if (!status) {
  1676. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1677. status = le32_to_cpu(resp->status);
  1678. }
  1679. err:
  1680. spin_unlock_bh(&adapter->mcc_lock);
  1681. return status;
  1682. }
  1683. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1684. u32 byte_cnt, struct be_dma_mem *cmd)
  1685. {
  1686. struct be_mcc_wrb *wrb;
  1687. struct be_cmd_req_ddrdma_test *req;
  1688. int status;
  1689. int i, j = 0;
  1690. spin_lock_bh(&adapter->mcc_lock);
  1691. wrb = wrb_from_mccq(adapter);
  1692. if (!wrb) {
  1693. status = -EBUSY;
  1694. goto err;
  1695. }
  1696. req = cmd->va;
  1697. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1698. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
  1699. req->pattern = cpu_to_le64(pattern);
  1700. req->byte_count = cpu_to_le32(byte_cnt);
  1701. for (i = 0; i < byte_cnt; i++) {
  1702. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1703. j++;
  1704. if (j > 7)
  1705. j = 0;
  1706. }
  1707. status = be_mcc_notify_wait(adapter);
  1708. if (!status) {
  1709. struct be_cmd_resp_ddrdma_test *resp;
  1710. resp = cmd->va;
  1711. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1712. resp->snd_err) {
  1713. status = -1;
  1714. }
  1715. }
  1716. err:
  1717. spin_unlock_bh(&adapter->mcc_lock);
  1718. return status;
  1719. }
  1720. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1721. struct be_dma_mem *nonemb_cmd)
  1722. {
  1723. struct be_mcc_wrb *wrb;
  1724. struct be_cmd_req_seeprom_read *req;
  1725. struct be_sge *sge;
  1726. int status;
  1727. spin_lock_bh(&adapter->mcc_lock);
  1728. wrb = wrb_from_mccq(adapter);
  1729. if (!wrb) {
  1730. status = -EBUSY;
  1731. goto err;
  1732. }
  1733. req = nonemb_cmd->va;
  1734. sge = nonembedded_sgl(wrb);
  1735. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1736. OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
  1737. nonemb_cmd);
  1738. status = be_mcc_notify_wait(adapter);
  1739. err:
  1740. spin_unlock_bh(&adapter->mcc_lock);
  1741. return status;
  1742. }
  1743. int be_cmd_get_phy_info(struct be_adapter *adapter,
  1744. struct be_phy_info *phy_info)
  1745. {
  1746. struct be_mcc_wrb *wrb;
  1747. struct be_cmd_req_get_phy_info *req;
  1748. struct be_dma_mem cmd;
  1749. int status;
  1750. spin_lock_bh(&adapter->mcc_lock);
  1751. wrb = wrb_from_mccq(adapter);
  1752. if (!wrb) {
  1753. status = -EBUSY;
  1754. goto err;
  1755. }
  1756. cmd.size = sizeof(struct be_cmd_req_get_phy_info);
  1757. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  1758. &cmd.dma);
  1759. if (!cmd.va) {
  1760. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  1761. status = -ENOMEM;
  1762. goto err;
  1763. }
  1764. req = cmd.va;
  1765. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1766. OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
  1767. wrb, &cmd);
  1768. status = be_mcc_notify_wait(adapter);
  1769. if (!status) {
  1770. struct be_phy_info *resp_phy_info =
  1771. cmd.va + sizeof(struct be_cmd_req_hdr);
  1772. phy_info->phy_type = le16_to_cpu(resp_phy_info->phy_type);
  1773. phy_info->interface_type =
  1774. le16_to_cpu(resp_phy_info->interface_type);
  1775. }
  1776. pci_free_consistent(adapter->pdev, cmd.size,
  1777. cmd.va, cmd.dma);
  1778. err:
  1779. spin_unlock_bh(&adapter->mcc_lock);
  1780. return status;
  1781. }
  1782. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  1783. {
  1784. struct be_mcc_wrb *wrb;
  1785. struct be_cmd_req_set_qos *req;
  1786. int status;
  1787. spin_lock_bh(&adapter->mcc_lock);
  1788. wrb = wrb_from_mccq(adapter);
  1789. if (!wrb) {
  1790. status = -EBUSY;
  1791. goto err;
  1792. }
  1793. req = embedded_payload(wrb);
  1794. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1795. OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
  1796. req->hdr.domain = domain;
  1797. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  1798. req->max_bps_nic = cpu_to_le32(bps);
  1799. status = be_mcc_notify_wait(adapter);
  1800. err:
  1801. spin_unlock_bh(&adapter->mcc_lock);
  1802. return status;
  1803. }
  1804. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  1805. {
  1806. struct be_mcc_wrb *wrb;
  1807. struct be_cmd_req_cntl_attribs *req;
  1808. struct be_cmd_resp_cntl_attribs *resp;
  1809. int status;
  1810. int payload_len = max(sizeof(*req), sizeof(*resp));
  1811. struct mgmt_controller_attrib *attribs;
  1812. struct be_dma_mem attribs_cmd;
  1813. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  1814. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  1815. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  1816. &attribs_cmd.dma);
  1817. if (!attribs_cmd.va) {
  1818. dev_err(&adapter->pdev->dev,
  1819. "Memory allocation failure\n");
  1820. return -ENOMEM;
  1821. }
  1822. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1823. return -1;
  1824. wrb = wrb_from_mbox(adapter);
  1825. if (!wrb) {
  1826. status = -EBUSY;
  1827. goto err;
  1828. }
  1829. req = attribs_cmd.va;
  1830. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1831. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
  1832. &attribs_cmd);
  1833. status = be_mbox_notify_wait(adapter);
  1834. if (!status) {
  1835. attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
  1836. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  1837. }
  1838. err:
  1839. mutex_unlock(&adapter->mbox_lock);
  1840. pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
  1841. attribs_cmd.dma);
  1842. return status;
  1843. }
  1844. /* Uses mbox */
  1845. int be_cmd_req_native_mode(struct be_adapter *adapter)
  1846. {
  1847. struct be_mcc_wrb *wrb;
  1848. struct be_cmd_req_set_func_cap *req;
  1849. int status;
  1850. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1851. return -1;
  1852. wrb = wrb_from_mbox(adapter);
  1853. if (!wrb) {
  1854. status = -EBUSY;
  1855. goto err;
  1856. }
  1857. req = embedded_payload(wrb);
  1858. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1859. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
  1860. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  1861. CAPABILITY_BE3_NATIVE_ERX_API);
  1862. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  1863. status = be_mbox_notify_wait(adapter);
  1864. if (!status) {
  1865. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  1866. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  1867. CAPABILITY_BE3_NATIVE_ERX_API;
  1868. }
  1869. err:
  1870. mutex_unlock(&adapter->mbox_lock);
  1871. return status;
  1872. }
  1873. /* Uses synchronous MCCQ */
  1874. int be_cmd_get_mac_from_list(struct be_adapter *adapter, u32 domain,
  1875. u32 *pmac_id)
  1876. {
  1877. struct be_mcc_wrb *wrb;
  1878. struct be_cmd_req_get_mac_list *req;
  1879. int status;
  1880. int mac_count;
  1881. spin_lock_bh(&adapter->mcc_lock);
  1882. wrb = wrb_from_mccq(adapter);
  1883. if (!wrb) {
  1884. status = -EBUSY;
  1885. goto err;
  1886. }
  1887. req = embedded_payload(wrb);
  1888. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1889. OPCODE_COMMON_GET_MAC_LIST, sizeof(*req),
  1890. wrb, NULL);
  1891. req->hdr.domain = domain;
  1892. status = be_mcc_notify_wait(adapter);
  1893. if (!status) {
  1894. struct be_cmd_resp_get_mac_list *resp =
  1895. embedded_payload(wrb);
  1896. int i;
  1897. u8 *ctxt = &resp->context[0][0];
  1898. status = -EIO;
  1899. mac_count = resp->mac_count;
  1900. be_dws_le_to_cpu(&resp->context, sizeof(resp->context));
  1901. for (i = 0; i < mac_count; i++) {
  1902. if (!AMAP_GET_BITS(struct amap_get_mac_list_context,
  1903. act, ctxt)) {
  1904. *pmac_id = AMAP_GET_BITS
  1905. (struct amap_get_mac_list_context,
  1906. macid, ctxt);
  1907. status = 0;
  1908. break;
  1909. }
  1910. ctxt += sizeof(struct amap_get_mac_list_context) / 8;
  1911. }
  1912. }
  1913. err:
  1914. spin_unlock_bh(&adapter->mcc_lock);
  1915. return status;
  1916. }
  1917. /* Uses synchronous MCCQ */
  1918. int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
  1919. u8 mac_count, u32 domain)
  1920. {
  1921. struct be_mcc_wrb *wrb;
  1922. struct be_cmd_req_set_mac_list *req;
  1923. int status;
  1924. struct be_dma_mem cmd;
  1925. memset(&cmd, 0, sizeof(struct be_dma_mem));
  1926. cmd.size = sizeof(struct be_cmd_req_set_mac_list);
  1927. cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
  1928. &cmd.dma, GFP_KERNEL);
  1929. if (!cmd.va) {
  1930. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  1931. return -ENOMEM;
  1932. }
  1933. spin_lock_bh(&adapter->mcc_lock);
  1934. wrb = wrb_from_mccq(adapter);
  1935. if (!wrb) {
  1936. status = -EBUSY;
  1937. goto err;
  1938. }
  1939. req = cmd.va;
  1940. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1941. OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
  1942. wrb, &cmd);
  1943. req->hdr.domain = domain;
  1944. req->mac_count = mac_count;
  1945. if (mac_count)
  1946. memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
  1947. status = be_mcc_notify_wait(adapter);
  1948. err:
  1949. dma_free_coherent(&adapter->pdev->dev, cmd.size,
  1950. cmd.va, cmd.dma);
  1951. spin_unlock_bh(&adapter->mcc_lock);
  1952. return status;
  1953. }