wm_adsp.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720
  1. /*
  2. * wm_adsp.c -- Wolfson ADSP support
  3. *
  4. * Copyright 2012 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/delay.h>
  16. #include <linux/firmware.h>
  17. #include <linux/pm.h>
  18. #include <linux/pm_runtime.h>
  19. #include <linux/regmap.h>
  20. #include <linux/regulator/consumer.h>
  21. #include <linux/slab.h>
  22. #include <sound/core.h>
  23. #include <sound/pcm.h>
  24. #include <sound/pcm_params.h>
  25. #include <sound/soc.h>
  26. #include <sound/jack.h>
  27. #include <sound/initval.h>
  28. #include <sound/tlv.h>
  29. #include <linux/mfd/arizona/registers.h>
  30. #include "wm_adsp.h"
  31. #define adsp_crit(_dsp, fmt, ...) \
  32. dev_crit(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  33. #define adsp_err(_dsp, fmt, ...) \
  34. dev_err(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  35. #define adsp_warn(_dsp, fmt, ...) \
  36. dev_warn(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  37. #define adsp_info(_dsp, fmt, ...) \
  38. dev_info(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  39. #define adsp_dbg(_dsp, fmt, ...) \
  40. dev_dbg(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  41. #define ADSP1_CONTROL_1 0x00
  42. #define ADSP1_CONTROL_2 0x02
  43. #define ADSP1_CONTROL_3 0x03
  44. #define ADSP1_CONTROL_4 0x04
  45. #define ADSP1_CONTROL_5 0x06
  46. #define ADSP1_CONTROL_6 0x07
  47. #define ADSP1_CONTROL_7 0x08
  48. #define ADSP1_CONTROL_8 0x09
  49. #define ADSP1_CONTROL_9 0x0A
  50. #define ADSP1_CONTROL_10 0x0B
  51. #define ADSP1_CONTROL_11 0x0C
  52. #define ADSP1_CONTROL_12 0x0D
  53. #define ADSP1_CONTROL_13 0x0F
  54. #define ADSP1_CONTROL_14 0x10
  55. #define ADSP1_CONTROL_15 0x11
  56. #define ADSP1_CONTROL_16 0x12
  57. #define ADSP1_CONTROL_17 0x13
  58. #define ADSP1_CONTROL_18 0x14
  59. #define ADSP1_CONTROL_19 0x16
  60. #define ADSP1_CONTROL_20 0x17
  61. #define ADSP1_CONTROL_21 0x18
  62. #define ADSP1_CONTROL_22 0x1A
  63. #define ADSP1_CONTROL_23 0x1B
  64. #define ADSP1_CONTROL_24 0x1C
  65. #define ADSP1_CONTROL_25 0x1E
  66. #define ADSP1_CONTROL_26 0x20
  67. #define ADSP1_CONTROL_27 0x21
  68. #define ADSP1_CONTROL_28 0x22
  69. #define ADSP1_CONTROL_29 0x23
  70. #define ADSP1_CONTROL_30 0x24
  71. #define ADSP1_CONTROL_31 0x26
  72. /*
  73. * ADSP1 Control 19
  74. */
  75. #define ADSP1_WDMA_BUFFER_LENGTH_MASK 0x00FF /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  76. #define ADSP1_WDMA_BUFFER_LENGTH_SHIFT 0 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  77. #define ADSP1_WDMA_BUFFER_LENGTH_WIDTH 8 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  78. /*
  79. * ADSP1 Control 30
  80. */
  81. #define ADSP1_DBG_CLK_ENA 0x0008 /* DSP1_DBG_CLK_ENA */
  82. #define ADSP1_DBG_CLK_ENA_MASK 0x0008 /* DSP1_DBG_CLK_ENA */
  83. #define ADSP1_DBG_CLK_ENA_SHIFT 3 /* DSP1_DBG_CLK_ENA */
  84. #define ADSP1_DBG_CLK_ENA_WIDTH 1 /* DSP1_DBG_CLK_ENA */
  85. #define ADSP1_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
  86. #define ADSP1_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
  87. #define ADSP1_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
  88. #define ADSP1_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
  89. #define ADSP1_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
  90. #define ADSP1_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
  91. #define ADSP1_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
  92. #define ADSP1_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
  93. #define ADSP1_START 0x0001 /* DSP1_START */
  94. #define ADSP1_START_MASK 0x0001 /* DSP1_START */
  95. #define ADSP1_START_SHIFT 0 /* DSP1_START */
  96. #define ADSP1_START_WIDTH 1 /* DSP1_START */
  97. #define ADSP2_CONTROL 0
  98. #define ADSP2_CLOCKING 1
  99. #define ADSP2_STATUS1 4
  100. /*
  101. * ADSP2 Control
  102. */
  103. #define ADSP2_MEM_ENA 0x0010 /* DSP1_MEM_ENA */
  104. #define ADSP2_MEM_ENA_MASK 0x0010 /* DSP1_MEM_ENA */
  105. #define ADSP2_MEM_ENA_SHIFT 4 /* DSP1_MEM_ENA */
  106. #define ADSP2_MEM_ENA_WIDTH 1 /* DSP1_MEM_ENA */
  107. #define ADSP2_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
  108. #define ADSP2_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
  109. #define ADSP2_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
  110. #define ADSP2_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
  111. #define ADSP2_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
  112. #define ADSP2_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
  113. #define ADSP2_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
  114. #define ADSP2_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
  115. #define ADSP2_START 0x0001 /* DSP1_START */
  116. #define ADSP2_START_MASK 0x0001 /* DSP1_START */
  117. #define ADSP2_START_SHIFT 0 /* DSP1_START */
  118. #define ADSP2_START_WIDTH 1 /* DSP1_START */
  119. /*
  120. * ADSP2 clocking
  121. */
  122. #define ADSP2_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
  123. #define ADSP2_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
  124. #define ADSP2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
  125. /*
  126. * ADSP2 Status 1
  127. */
  128. #define ADSP2_RAM_RDY 0x0001
  129. #define ADSP2_RAM_RDY_MASK 0x0001
  130. #define ADSP2_RAM_RDY_SHIFT 0
  131. #define ADSP2_RAM_RDY_WIDTH 1
  132. static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
  133. int type)
  134. {
  135. int i;
  136. for (i = 0; i < dsp->num_mems; i++)
  137. if (dsp->mem[i].type == type)
  138. return &dsp->mem[i];
  139. return NULL;
  140. }
  141. static int wm_adsp_load(struct wm_adsp *dsp)
  142. {
  143. const struct firmware *firmware;
  144. struct regmap *regmap = dsp->regmap;
  145. unsigned int pos = 0;
  146. const struct wmfw_header *header;
  147. const struct wmfw_adsp1_sizes *adsp1_sizes;
  148. const struct wmfw_adsp2_sizes *adsp2_sizes;
  149. const struct wmfw_footer *footer;
  150. const struct wmfw_region *region;
  151. const struct wm_adsp_region *mem;
  152. const char *region_name;
  153. char *file, *text;
  154. void *buf;
  155. unsigned int reg;
  156. int regions = 0;
  157. int ret, offset, type, sizes;
  158. file = kzalloc(PAGE_SIZE, GFP_KERNEL);
  159. if (file == NULL)
  160. return -ENOMEM;
  161. snprintf(file, PAGE_SIZE, "%s-dsp%d.wmfw", dsp->part, dsp->num);
  162. file[PAGE_SIZE - 1] = '\0';
  163. ret = request_firmware(&firmware, file, dsp->dev);
  164. if (ret != 0) {
  165. adsp_err(dsp, "Failed to request '%s'\n", file);
  166. goto out;
  167. }
  168. ret = -EINVAL;
  169. pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
  170. if (pos >= firmware->size) {
  171. adsp_err(dsp, "%s: file too short, %zu bytes\n",
  172. file, firmware->size);
  173. goto out_fw;
  174. }
  175. header = (void*)&firmware->data[0];
  176. if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
  177. adsp_err(dsp, "%s: invalid magic\n", file);
  178. goto out_fw;
  179. }
  180. if (header->ver != 0) {
  181. adsp_err(dsp, "%s: unknown file format %d\n",
  182. file, header->ver);
  183. goto out_fw;
  184. }
  185. if (header->core != dsp->type) {
  186. adsp_err(dsp, "%s: invalid core %d != %d\n",
  187. file, header->core, dsp->type);
  188. goto out_fw;
  189. }
  190. switch (dsp->type) {
  191. case WMFW_ADSP1:
  192. pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
  193. adsp1_sizes = (void *)&(header[1]);
  194. footer = (void *)&(adsp1_sizes[1]);
  195. sizes = sizeof(*adsp1_sizes);
  196. adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n",
  197. file, le32_to_cpu(adsp1_sizes->dm),
  198. le32_to_cpu(adsp1_sizes->pm),
  199. le32_to_cpu(adsp1_sizes->zm));
  200. break;
  201. case WMFW_ADSP2:
  202. pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer);
  203. adsp2_sizes = (void *)&(header[1]);
  204. footer = (void *)&(adsp2_sizes[1]);
  205. sizes = sizeof(*adsp2_sizes);
  206. adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n",
  207. file, le32_to_cpu(adsp2_sizes->xm),
  208. le32_to_cpu(adsp2_sizes->ym),
  209. le32_to_cpu(adsp2_sizes->pm),
  210. le32_to_cpu(adsp2_sizes->zm));
  211. break;
  212. default:
  213. BUG_ON(NULL == "Unknown DSP type");
  214. goto out_fw;
  215. }
  216. if (le32_to_cpu(header->len) != sizeof(*header) +
  217. sizes + sizeof(*footer)) {
  218. adsp_err(dsp, "%s: unexpected header length %d\n",
  219. file, le32_to_cpu(header->len));
  220. goto out_fw;
  221. }
  222. adsp_dbg(dsp, "%s: timestamp %llu\n", file,
  223. le64_to_cpu(footer->timestamp));
  224. while (pos < firmware->size &&
  225. pos - firmware->size > sizeof(*region)) {
  226. region = (void *)&(firmware->data[pos]);
  227. region_name = "Unknown";
  228. reg = 0;
  229. text = NULL;
  230. offset = le32_to_cpu(region->offset) & 0xffffff;
  231. type = be32_to_cpu(region->type) & 0xff;
  232. mem = wm_adsp_find_region(dsp, type);
  233. switch (type) {
  234. case WMFW_NAME_TEXT:
  235. region_name = "Firmware name";
  236. text = kzalloc(le32_to_cpu(region->len) + 1,
  237. GFP_KERNEL);
  238. break;
  239. case WMFW_INFO_TEXT:
  240. region_name = "Information";
  241. text = kzalloc(le32_to_cpu(region->len) + 1,
  242. GFP_KERNEL);
  243. break;
  244. case WMFW_ABSOLUTE:
  245. region_name = "Absolute";
  246. reg = offset;
  247. break;
  248. case WMFW_ADSP1_PM:
  249. BUG_ON(!mem);
  250. region_name = "PM";
  251. reg = mem->base + (offset * 3);
  252. break;
  253. case WMFW_ADSP1_DM:
  254. BUG_ON(!mem);
  255. region_name = "DM";
  256. reg = mem->base + (offset * 2);
  257. break;
  258. case WMFW_ADSP2_XM:
  259. BUG_ON(!mem);
  260. region_name = "XM";
  261. reg = mem->base + (offset * 2);
  262. break;
  263. case WMFW_ADSP2_YM:
  264. BUG_ON(!mem);
  265. region_name = "YM";
  266. reg = mem->base + (offset * 2);
  267. break;
  268. case WMFW_ADSP1_ZM:
  269. BUG_ON(!mem);
  270. region_name = "ZM";
  271. reg = mem->base + (offset * 2);
  272. break;
  273. default:
  274. adsp_warn(dsp,
  275. "%s.%d: Unknown region type %x at %d(%x)\n",
  276. file, regions, type, pos, pos);
  277. break;
  278. }
  279. adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
  280. regions, le32_to_cpu(region->len), offset,
  281. region_name);
  282. if (text) {
  283. memcpy(text, region->data, le32_to_cpu(region->len));
  284. adsp_info(dsp, "%s: %s\n", file, text);
  285. kfree(text);
  286. }
  287. if (reg) {
  288. buf = kmemdup(region->data, le32_to_cpu(region->len),
  289. GFP_KERNEL | GFP_DMA);
  290. if (!buf) {
  291. adsp_err(dsp, "Out of memory\n");
  292. return -ENOMEM;
  293. }
  294. ret = regmap_raw_write(regmap, reg, buf,
  295. le32_to_cpu(region->len));
  296. kfree(buf);
  297. if (ret != 0) {
  298. adsp_err(dsp,
  299. "%s.%d: Failed to write %d bytes at %d in %s: %d\n",
  300. file, regions,
  301. le32_to_cpu(region->len), offset,
  302. region_name, ret);
  303. goto out_fw;
  304. }
  305. }
  306. pos += le32_to_cpu(region->len) + sizeof(*region);
  307. regions++;
  308. }
  309. if (pos > firmware->size)
  310. adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
  311. file, regions, pos - firmware->size);
  312. out_fw:
  313. release_firmware(firmware);
  314. out:
  315. kfree(file);
  316. return ret;
  317. }
  318. static int wm_adsp_load_coeff(struct wm_adsp *dsp)
  319. {
  320. struct regmap *regmap = dsp->regmap;
  321. struct wmfw_coeff_hdr *hdr;
  322. struct wmfw_coeff_item *blk;
  323. const struct firmware *firmware;
  324. const char *region_name;
  325. int ret, pos, blocks, type, offset, reg;
  326. char *file;
  327. void *buf;
  328. file = kzalloc(PAGE_SIZE, GFP_KERNEL);
  329. if (file == NULL)
  330. return -ENOMEM;
  331. snprintf(file, PAGE_SIZE, "%s-dsp%d.bin", dsp->part, dsp->num);
  332. file[PAGE_SIZE - 1] = '\0';
  333. ret = request_firmware(&firmware, file, dsp->dev);
  334. if (ret != 0) {
  335. adsp_warn(dsp, "Failed to request '%s'\n", file);
  336. ret = 0;
  337. goto out;
  338. }
  339. ret = -EINVAL;
  340. if (sizeof(*hdr) >= firmware->size) {
  341. adsp_err(dsp, "%s: file too short, %zu bytes\n",
  342. file, firmware->size);
  343. goto out_fw;
  344. }
  345. hdr = (void*)&firmware->data[0];
  346. if (memcmp(hdr->magic, "WMDR", 4) != 0) {
  347. adsp_err(dsp, "%s: invalid magic\n", file);
  348. goto out_fw;
  349. }
  350. adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
  351. (le32_to_cpu(hdr->ver) >> 16) & 0xff,
  352. (le32_to_cpu(hdr->ver) >> 8) & 0xff,
  353. le32_to_cpu(hdr->ver) & 0xff);
  354. pos = le32_to_cpu(hdr->len);
  355. blocks = 0;
  356. while (pos < firmware->size &&
  357. pos - firmware->size > sizeof(*blk)) {
  358. blk = (void*)(&firmware->data[pos]);
  359. type = be32_to_cpu(blk->type) & 0xff;
  360. offset = le32_to_cpu(blk->offset) & 0xffffff;
  361. adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
  362. file, blocks, le32_to_cpu(blk->id),
  363. (le32_to_cpu(blk->ver) >> 16) & 0xff,
  364. (le32_to_cpu(blk->ver) >> 8) & 0xff,
  365. le32_to_cpu(blk->ver) & 0xff);
  366. adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
  367. file, blocks, le32_to_cpu(blk->len), offset, type);
  368. reg = 0;
  369. region_name = "Unknown";
  370. switch (type) {
  371. case WMFW_NAME_TEXT:
  372. case WMFW_INFO_TEXT:
  373. break;
  374. case WMFW_ABSOLUTE:
  375. region_name = "register";
  376. reg = offset;
  377. break;
  378. default:
  379. adsp_err(dsp, "Unknown region type %x\n", type);
  380. break;
  381. }
  382. if (reg) {
  383. buf = kmemdup(blk->data, le32_to_cpu(blk->len),
  384. GFP_KERNEL | GFP_DMA);
  385. if (!buf) {
  386. adsp_err(dsp, "Out of memory\n");
  387. return -ENOMEM;
  388. }
  389. ret = regmap_raw_write(regmap, reg, blk->data,
  390. le32_to_cpu(blk->len));
  391. if (ret != 0) {
  392. adsp_err(dsp,
  393. "%s.%d: Failed to write to %x in %s\n",
  394. file, blocks, reg, region_name);
  395. }
  396. kfree(buf);
  397. }
  398. pos += le32_to_cpu(blk->len) + sizeof(*blk);
  399. blocks++;
  400. }
  401. if (pos > firmware->size)
  402. adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
  403. file, blocks, pos - firmware->size);
  404. out_fw:
  405. release_firmware(firmware);
  406. out:
  407. kfree(file);
  408. return 0;
  409. }
  410. int wm_adsp1_event(struct snd_soc_dapm_widget *w,
  411. struct snd_kcontrol *kcontrol,
  412. int event)
  413. {
  414. struct snd_soc_codec *codec = w->codec;
  415. struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
  416. struct wm_adsp *dsp = &dsps[w->shift];
  417. int ret;
  418. switch (event) {
  419. case SND_SOC_DAPM_POST_PMU:
  420. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  421. ADSP1_SYS_ENA, ADSP1_SYS_ENA);
  422. ret = wm_adsp_load(dsp);
  423. if (ret != 0)
  424. goto err;
  425. ret = wm_adsp_load_coeff(dsp);
  426. if (ret != 0)
  427. goto err;
  428. /* Start the core running */
  429. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  430. ADSP1_CORE_ENA | ADSP1_START,
  431. ADSP1_CORE_ENA | ADSP1_START);
  432. break;
  433. case SND_SOC_DAPM_PRE_PMD:
  434. /* Halt the core */
  435. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  436. ADSP1_CORE_ENA | ADSP1_START, 0);
  437. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
  438. ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);
  439. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  440. ADSP1_SYS_ENA, 0);
  441. break;
  442. default:
  443. break;
  444. }
  445. return 0;
  446. err:
  447. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  448. ADSP1_SYS_ENA, 0);
  449. return ret;
  450. }
  451. EXPORT_SYMBOL_GPL(wm_adsp1_event);
  452. static int wm_adsp2_ena(struct wm_adsp *dsp)
  453. {
  454. unsigned int val;
  455. int ret, count;
  456. ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  457. ADSP2_SYS_ENA, ADSP2_SYS_ENA);
  458. if (ret != 0)
  459. return ret;
  460. /* Wait for the RAM to start, should be near instantaneous */
  461. count = 0;
  462. do {
  463. ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1,
  464. &val);
  465. if (ret != 0)
  466. return ret;
  467. } while (!(val & ADSP2_RAM_RDY) && ++count < 10);
  468. if (!(val & ADSP2_RAM_RDY)) {
  469. adsp_err(dsp, "Failed to start DSP RAM\n");
  470. return -EBUSY;
  471. }
  472. adsp_dbg(dsp, "RAM ready after %d polls\n", count);
  473. adsp_info(dsp, "RAM ready after %d polls\n", count);
  474. return 0;
  475. }
  476. int wm_adsp2_event(struct snd_soc_dapm_widget *w,
  477. struct snd_kcontrol *kcontrol, int event)
  478. {
  479. struct snd_soc_codec *codec = w->codec;
  480. struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
  481. struct wm_adsp *dsp = &dsps[w->shift];
  482. unsigned int val;
  483. int ret;
  484. switch (event) {
  485. case SND_SOC_DAPM_POST_PMU:
  486. /*
  487. * For simplicity set the DSP clock rate to be the
  488. * SYSCLK rate rather than making it configurable.
  489. */
  490. ret = regmap_read(dsp->regmap, ARIZONA_SYSTEM_CLOCK_1, &val);
  491. if (ret != 0) {
  492. adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
  493. ret);
  494. return ret;
  495. }
  496. val = (val & ARIZONA_SYSCLK_FREQ_MASK)
  497. >> ARIZONA_SYSCLK_FREQ_SHIFT;
  498. ret = regmap_update_bits(dsp->regmap,
  499. dsp->base + ADSP2_CLOCKING,
  500. ADSP2_CLK_SEL_MASK, val);
  501. if (ret != 0) {
  502. adsp_err(dsp, "Failed to set clock rate: %d\n",
  503. ret);
  504. return ret;
  505. }
  506. if (dsp->dvfs) {
  507. ret = regmap_read(dsp->regmap,
  508. dsp->base + ADSP2_CLOCKING, &val);
  509. if (ret != 0) {
  510. dev_err(dsp->dev,
  511. "Failed to read clocking: %d\n", ret);
  512. return ret;
  513. }
  514. if ((val & ADSP2_CLK_SEL_MASK) >= 3) {
  515. ret = regulator_enable(dsp->dvfs);
  516. if (ret != 0) {
  517. dev_err(dsp->dev,
  518. "Failed to enable supply: %d\n",
  519. ret);
  520. return ret;
  521. }
  522. ret = regulator_set_voltage(dsp->dvfs,
  523. 1800000,
  524. 1800000);
  525. if (ret != 0) {
  526. dev_err(dsp->dev,
  527. "Failed to raise supply: %d\n",
  528. ret);
  529. return ret;
  530. }
  531. }
  532. }
  533. ret = wm_adsp2_ena(dsp);
  534. if (ret != 0)
  535. return ret;
  536. ret = wm_adsp_load(dsp);
  537. if (ret != 0)
  538. goto err;
  539. ret = wm_adsp_load_coeff(dsp);
  540. if (ret != 0)
  541. goto err;
  542. ret = regmap_update_bits(dsp->regmap,
  543. dsp->base + ADSP2_CONTROL,
  544. ADSP2_CORE_ENA | ADSP2_START,
  545. ADSP2_CORE_ENA | ADSP2_START);
  546. if (ret != 0)
  547. goto err;
  548. break;
  549. case SND_SOC_DAPM_PRE_PMD:
  550. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  551. ADSP2_SYS_ENA | ADSP2_CORE_ENA |
  552. ADSP2_START, 0);
  553. if (dsp->dvfs) {
  554. ret = regulator_set_voltage(dsp->dvfs, 1200000,
  555. 1800000);
  556. if (ret != 0)
  557. dev_warn(dsp->dev,
  558. "Failed to lower supply: %d\n",
  559. ret);
  560. ret = regulator_disable(dsp->dvfs);
  561. if (ret != 0)
  562. dev_err(dsp->dev,
  563. "Failed to enable supply: %d\n",
  564. ret);
  565. }
  566. break;
  567. default:
  568. break;
  569. }
  570. return 0;
  571. err:
  572. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  573. ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
  574. return ret;
  575. }
  576. EXPORT_SYMBOL_GPL(wm_adsp2_event);
  577. int wm_adsp2_init(struct wm_adsp *adsp, bool dvfs)
  578. {
  579. int ret;
  580. /*
  581. * Disable the DSP memory by default when in reset for a small
  582. * power saving.
  583. */
  584. ret = regmap_update_bits(adsp->regmap, adsp->base + ADSP2_CONTROL,
  585. ADSP2_MEM_ENA, 0);
  586. if (ret != 0) {
  587. adsp_err(adsp, "Failed to clear memory retention: %d\n", ret);
  588. return ret;
  589. }
  590. if (dvfs) {
  591. adsp->dvfs = devm_regulator_get(adsp->dev, "DCVDD");
  592. if (IS_ERR(adsp->dvfs)) {
  593. ret = PTR_ERR(adsp->dvfs);
  594. dev_err(adsp->dev, "Failed to get DCVDD: %d\n", ret);
  595. return ret;
  596. }
  597. ret = regulator_enable(adsp->dvfs);
  598. if (ret != 0) {
  599. dev_err(adsp->dev, "Failed to enable DCVDD: %d\n",
  600. ret);
  601. return ret;
  602. }
  603. ret = regulator_set_voltage(adsp->dvfs, 1200000, 1800000);
  604. if (ret != 0) {
  605. dev_err(adsp->dev, "Failed to initialise DVFS: %d\n",
  606. ret);
  607. return ret;
  608. }
  609. ret = regulator_disable(adsp->dvfs);
  610. if (ret != 0) {
  611. dev_err(adsp->dev, "Failed to disable DCVDD: %d\n",
  612. ret);
  613. return ret;
  614. }
  615. }
  616. return 0;
  617. }
  618. EXPORT_SYMBOL_GPL(wm_adsp2_init);