cmd64x.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522
  1. /*
  2. * cmd64x.c: Enable interrupts at initialization time on Ultra/PCI machines.
  3. * Due to massive hardware bugs, UltraDMA is only supported
  4. * on the 646U2 and not on the 646U.
  5. *
  6. * Copyright (C) 1998 Eddie C. Dost (ecd@skynet.be)
  7. * Copyright (C) 1998 David S. Miller (davem@redhat.com)
  8. *
  9. * Copyright (C) 1999-2002 Andre Hedrick <andre@linux-ide.org>
  10. * Copyright (C) 2007 MontaVista Software, Inc. <source@mvista.com>
  11. */
  12. #include <linux/module.h>
  13. #include <linux/types.h>
  14. #include <linux/pci.h>
  15. #include <linux/delay.h>
  16. #include <linux/hdreg.h>
  17. #include <linux/ide.h>
  18. #include <linux/init.h>
  19. #include <asm/io.h>
  20. #define CMD_DEBUG 0
  21. #if CMD_DEBUG
  22. #define cmdprintk(x...) printk(x)
  23. #else
  24. #define cmdprintk(x...)
  25. #endif
  26. /*
  27. * CMD64x specific registers definition.
  28. */
  29. #define CFR 0x50
  30. #define CFR_INTR_CH0 0x04
  31. #define CMDTIM 0x52
  32. #define ARTTIM0 0x53
  33. #define DRWTIM0 0x54
  34. #define ARTTIM1 0x55
  35. #define DRWTIM1 0x56
  36. #define ARTTIM23 0x57
  37. #define ARTTIM23_DIS_RA2 0x04
  38. #define ARTTIM23_DIS_RA3 0x08
  39. #define ARTTIM23_INTR_CH1 0x10
  40. #define DRWTIM2 0x58
  41. #define BRST 0x59
  42. #define DRWTIM3 0x5b
  43. #define BMIDECR0 0x70
  44. #define MRDMODE 0x71
  45. #define MRDMODE_INTR_CH0 0x04
  46. #define MRDMODE_INTR_CH1 0x08
  47. #define UDIDETCR0 0x73
  48. #define DTPR0 0x74
  49. #define BMIDECR1 0x78
  50. #define BMIDECSR 0x79
  51. #define UDIDETCR1 0x7B
  52. #define DTPR1 0x7C
  53. static u8 quantize_timing(int timing, int quant)
  54. {
  55. return (timing + quant - 1) / quant;
  56. }
  57. /*
  58. * This routine calculates active/recovery counts and then writes them into
  59. * the chipset registers.
  60. */
  61. static void program_cycle_times (ide_drive_t *drive, int cycle_time, int active_time)
  62. {
  63. struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
  64. int clock_time = 1000 / system_bus_clock();
  65. u8 cycle_count, active_count, recovery_count, drwtim;
  66. static const u8 recovery_values[] =
  67. {15, 15, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 0};
  68. static const u8 drwtim_regs[4] = {DRWTIM0, DRWTIM1, DRWTIM2, DRWTIM3};
  69. cmdprintk("program_cycle_times parameters: total=%d, active=%d\n",
  70. cycle_time, active_time);
  71. cycle_count = quantize_timing( cycle_time, clock_time);
  72. active_count = quantize_timing(active_time, clock_time);
  73. recovery_count = cycle_count - active_count;
  74. /*
  75. * In case we've got too long recovery phase, try to lengthen
  76. * the active phase
  77. */
  78. if (recovery_count > 16) {
  79. active_count += recovery_count - 16;
  80. recovery_count = 16;
  81. }
  82. if (active_count > 16) /* shouldn't actually happen... */
  83. active_count = 16;
  84. cmdprintk("Final counts: total=%d, active=%d, recovery=%d\n",
  85. cycle_count, active_count, recovery_count);
  86. /*
  87. * Convert values to internal chipset representation
  88. */
  89. recovery_count = recovery_values[recovery_count];
  90. active_count &= 0x0f;
  91. /* Program the active/recovery counts into the DRWTIM register */
  92. drwtim = (active_count << 4) | recovery_count;
  93. (void) pci_write_config_byte(dev, drwtim_regs[drive->dn], drwtim);
  94. cmdprintk("Write 0x%02x to reg 0x%x\n", drwtim, drwtim_regs[drive->dn]);
  95. }
  96. /*
  97. * This routine writes into the chipset registers
  98. * PIO setup/active/recovery timings.
  99. */
  100. static void cmd64x_tune_pio(ide_drive_t *drive, const u8 pio)
  101. {
  102. ide_hwif_t *hwif = HWIF(drive);
  103. struct pci_dev *dev = to_pci_dev(hwif->dev);
  104. unsigned int cycle_time;
  105. u8 setup_count, arttim = 0;
  106. static const u8 setup_values[] = {0x40, 0x40, 0x40, 0x80, 0, 0xc0};
  107. static const u8 arttim_regs[4] = {ARTTIM0, ARTTIM1, ARTTIM23, ARTTIM23};
  108. cycle_time = ide_pio_cycle_time(drive, pio);
  109. program_cycle_times(drive, cycle_time,
  110. ide_pio_timings[pio].active_time);
  111. setup_count = quantize_timing(ide_pio_timings[pio].setup_time,
  112. 1000 / system_bus_clock());
  113. /*
  114. * The primary channel has individual address setup timing registers
  115. * for each drive and the hardware selects the slowest timing itself.
  116. * The secondary channel has one common register and we have to select
  117. * the slowest address setup timing ourselves.
  118. */
  119. if (hwif->channel) {
  120. ide_drive_t *drives = hwif->drives;
  121. drive->drive_data = setup_count;
  122. setup_count = max(drives[0].drive_data, drives[1].drive_data);
  123. }
  124. if (setup_count > 5) /* shouldn't actually happen... */
  125. setup_count = 5;
  126. cmdprintk("Final address setup count: %d\n", setup_count);
  127. /*
  128. * Program the address setup clocks into the ARTTIM registers.
  129. * Avoid clearing the secondary channel's interrupt bit.
  130. */
  131. (void) pci_read_config_byte (dev, arttim_regs[drive->dn], &arttim);
  132. if (hwif->channel)
  133. arttim &= ~ARTTIM23_INTR_CH1;
  134. arttim &= ~0xc0;
  135. arttim |= setup_values[setup_count];
  136. (void) pci_write_config_byte(dev, arttim_regs[drive->dn], arttim);
  137. cmdprintk("Write 0x%02x to reg 0x%x\n", arttim, arttim_regs[drive->dn]);
  138. }
  139. /*
  140. * Attempts to set drive's PIO mode.
  141. * Special cases are 8: prefetch off, 9: prefetch on (both never worked)
  142. */
  143. static void cmd64x_set_pio_mode(ide_drive_t *drive, const u8 pio)
  144. {
  145. /*
  146. * Filter out the prefetch control values
  147. * to prevent PIO5 from being programmed
  148. */
  149. if (pio == 8 || pio == 9)
  150. return;
  151. cmd64x_tune_pio(drive, pio);
  152. }
  153. static void cmd64x_set_dma_mode(ide_drive_t *drive, const u8 speed)
  154. {
  155. ide_hwif_t *hwif = HWIF(drive);
  156. struct pci_dev *dev = to_pci_dev(hwif->dev);
  157. u8 unit = drive->dn & 0x01;
  158. u8 regU = 0, pciU = hwif->channel ? UDIDETCR1 : UDIDETCR0;
  159. if (speed >= XFER_SW_DMA_0) {
  160. (void) pci_read_config_byte(dev, pciU, &regU);
  161. regU &= ~(unit ? 0xCA : 0x35);
  162. }
  163. switch(speed) {
  164. case XFER_UDMA_5:
  165. regU |= unit ? 0x0A : 0x05;
  166. break;
  167. case XFER_UDMA_4:
  168. regU |= unit ? 0x4A : 0x15;
  169. break;
  170. case XFER_UDMA_3:
  171. regU |= unit ? 0x8A : 0x25;
  172. break;
  173. case XFER_UDMA_2:
  174. regU |= unit ? 0x42 : 0x11;
  175. break;
  176. case XFER_UDMA_1:
  177. regU |= unit ? 0x82 : 0x21;
  178. break;
  179. case XFER_UDMA_0:
  180. regU |= unit ? 0xC2 : 0x31;
  181. break;
  182. case XFER_MW_DMA_2:
  183. program_cycle_times(drive, 120, 70);
  184. break;
  185. case XFER_MW_DMA_1:
  186. program_cycle_times(drive, 150, 80);
  187. break;
  188. case XFER_MW_DMA_0:
  189. program_cycle_times(drive, 480, 215);
  190. break;
  191. }
  192. if (speed >= XFER_SW_DMA_0)
  193. (void) pci_write_config_byte(dev, pciU, regU);
  194. }
  195. static int cmd648_ide_dma_end (ide_drive_t *drive)
  196. {
  197. ide_hwif_t *hwif = HWIF(drive);
  198. unsigned long base = hwif->dma_base - (hwif->channel * 8);
  199. int err = __ide_dma_end(drive);
  200. u8 irq_mask = hwif->channel ? MRDMODE_INTR_CH1 :
  201. MRDMODE_INTR_CH0;
  202. u8 mrdmode = inb(base + 1);
  203. /* clear the interrupt bit */
  204. outb((mrdmode & ~(MRDMODE_INTR_CH0 | MRDMODE_INTR_CH1)) | irq_mask,
  205. base + 1);
  206. return err;
  207. }
  208. static int cmd64x_ide_dma_end (ide_drive_t *drive)
  209. {
  210. ide_hwif_t *hwif = HWIF(drive);
  211. struct pci_dev *dev = to_pci_dev(hwif->dev);
  212. int irq_reg = hwif->channel ? ARTTIM23 : CFR;
  213. u8 irq_mask = hwif->channel ? ARTTIM23_INTR_CH1 :
  214. CFR_INTR_CH0;
  215. u8 irq_stat = 0;
  216. int err = __ide_dma_end(drive);
  217. (void) pci_read_config_byte(dev, irq_reg, &irq_stat);
  218. /* clear the interrupt bit */
  219. (void) pci_write_config_byte(dev, irq_reg, irq_stat | irq_mask);
  220. return err;
  221. }
  222. static int cmd648_ide_dma_test_irq (ide_drive_t *drive)
  223. {
  224. ide_hwif_t *hwif = HWIF(drive);
  225. unsigned long base = hwif->dma_base - (hwif->channel * 8);
  226. u8 irq_mask = hwif->channel ? MRDMODE_INTR_CH1 :
  227. MRDMODE_INTR_CH0;
  228. u8 dma_stat = inb(hwif->dma_status);
  229. u8 mrdmode = inb(base + 1);
  230. #ifdef DEBUG
  231. printk("%s: dma_stat: 0x%02x mrdmode: 0x%02x irq_mask: 0x%02x\n",
  232. drive->name, dma_stat, mrdmode, irq_mask);
  233. #endif
  234. if (!(mrdmode & irq_mask))
  235. return 0;
  236. /* return 1 if INTR asserted */
  237. if (dma_stat & 4)
  238. return 1;
  239. return 0;
  240. }
  241. static int cmd64x_ide_dma_test_irq (ide_drive_t *drive)
  242. {
  243. ide_hwif_t *hwif = HWIF(drive);
  244. struct pci_dev *dev = to_pci_dev(hwif->dev);
  245. int irq_reg = hwif->channel ? ARTTIM23 : CFR;
  246. u8 irq_mask = hwif->channel ? ARTTIM23_INTR_CH1 :
  247. CFR_INTR_CH0;
  248. u8 dma_stat = inb(hwif->dma_status);
  249. u8 irq_stat = 0;
  250. (void) pci_read_config_byte(dev, irq_reg, &irq_stat);
  251. #ifdef DEBUG
  252. printk("%s: dma_stat: 0x%02x irq_stat: 0x%02x irq_mask: 0x%02x\n",
  253. drive->name, dma_stat, irq_stat, irq_mask);
  254. #endif
  255. if (!(irq_stat & irq_mask))
  256. return 0;
  257. /* return 1 if INTR asserted */
  258. if (dma_stat & 4)
  259. return 1;
  260. return 0;
  261. }
  262. /*
  263. * ASUS P55T2P4D with CMD646 chipset revision 0x01 requires the old
  264. * event order for DMA transfers.
  265. */
  266. static int cmd646_1_ide_dma_end (ide_drive_t *drive)
  267. {
  268. ide_hwif_t *hwif = HWIF(drive);
  269. u8 dma_stat = 0, dma_cmd = 0;
  270. drive->waiting_for_dma = 0;
  271. /* get DMA status */
  272. dma_stat = inb(hwif->dma_status);
  273. /* read DMA command state */
  274. dma_cmd = inb(hwif->dma_command);
  275. /* stop DMA */
  276. outb(dma_cmd & ~1, hwif->dma_command);
  277. /* clear the INTR & ERROR bits */
  278. outb(dma_stat | 6, hwif->dma_status);
  279. /* and free any DMA resources */
  280. ide_destroy_dmatable(drive);
  281. /* verify good DMA status */
  282. return (dma_stat & 7) != 4;
  283. }
  284. static unsigned int __devinit init_chipset_cmd64x(struct pci_dev *dev, const char *name)
  285. {
  286. u8 mrdmode = 0;
  287. if (dev->device == PCI_DEVICE_ID_CMD_646) {
  288. switch (dev->revision) {
  289. case 0x07:
  290. case 0x05:
  291. printk("%s: UltraDMA capable\n", name);
  292. break;
  293. case 0x03:
  294. default:
  295. printk("%s: MultiWord DMA force limited\n", name);
  296. break;
  297. case 0x01:
  298. printk("%s: MultiWord DMA limited, "
  299. "IRQ workaround enabled\n", name);
  300. break;
  301. }
  302. }
  303. /* Set a good latency timer and cache line size value. */
  304. (void) pci_write_config_byte(dev, PCI_LATENCY_TIMER, 64);
  305. /* FIXME: pci_set_master() to ensure a good latency timer value */
  306. /*
  307. * Enable interrupts, select MEMORY READ LINE for reads.
  308. *
  309. * NOTE: although not mentioned in the PCI0646U specs,
  310. * bits 0-1 are write only and won't be read back as
  311. * set or not -- PCI0646U2 specs clarify this point.
  312. */
  313. (void) pci_read_config_byte (dev, MRDMODE, &mrdmode);
  314. mrdmode &= ~0x30;
  315. (void) pci_write_config_byte(dev, MRDMODE, (mrdmode | 0x02));
  316. return 0;
  317. }
  318. static u8 __devinit ata66_cmd64x(ide_hwif_t *hwif)
  319. {
  320. struct pci_dev *dev = to_pci_dev(hwif->dev);
  321. u8 bmidecsr = 0, mask = hwif->channel ? 0x02 : 0x01;
  322. switch (dev->device) {
  323. case PCI_DEVICE_ID_CMD_648:
  324. case PCI_DEVICE_ID_CMD_649:
  325. pci_read_config_byte(dev, BMIDECSR, &bmidecsr);
  326. return (bmidecsr & mask) ? ATA_CBL_PATA80 : ATA_CBL_PATA40;
  327. default:
  328. return ATA_CBL_PATA40;
  329. }
  330. }
  331. static void __devinit init_hwif_cmd64x(ide_hwif_t *hwif)
  332. {
  333. struct pci_dev *dev = to_pci_dev(hwif->dev);
  334. hwif->set_pio_mode = &cmd64x_set_pio_mode;
  335. hwif->set_dma_mode = &cmd64x_set_dma_mode;
  336. if (!hwif->dma_base)
  337. return;
  338. /*
  339. * UltraDMA only supported on PCI646U and PCI646U2, which
  340. * correspond to revisions 0x03, 0x05 and 0x07 respectively.
  341. * Actually, although the CMD tech support people won't
  342. * tell me the details, the 0x03 revision cannot support
  343. * UDMA correctly without hardware modifications, and even
  344. * then it only works with Quantum disks due to some
  345. * hold time assumptions in the 646U part which are fixed
  346. * in the 646U2.
  347. *
  348. * So we only do UltraDMA on revision 0x05 and 0x07 chipsets.
  349. */
  350. if (dev->device == PCI_DEVICE_ID_CMD_646 && dev->revision < 5)
  351. hwif->ultra_mask = 0x00;
  352. if (hwif->cbl != ATA_CBL_PATA40_SHORT)
  353. hwif->cbl = ata66_cmd64x(hwif);
  354. switch (dev->device) {
  355. case PCI_DEVICE_ID_CMD_648:
  356. case PCI_DEVICE_ID_CMD_649:
  357. alt_irq_bits:
  358. hwif->ide_dma_end = &cmd648_ide_dma_end;
  359. hwif->ide_dma_test_irq = &cmd648_ide_dma_test_irq;
  360. break;
  361. case PCI_DEVICE_ID_CMD_646:
  362. if (dev->revision == 0x01) {
  363. hwif->ide_dma_end = &cmd646_1_ide_dma_end;
  364. break;
  365. } else if (dev->revision >= 0x03)
  366. goto alt_irq_bits;
  367. /* fall thru */
  368. default:
  369. hwif->ide_dma_end = &cmd64x_ide_dma_end;
  370. hwif->ide_dma_test_irq = &cmd64x_ide_dma_test_irq;
  371. break;
  372. }
  373. }
  374. static const struct ide_port_info cmd64x_chipsets[] __devinitdata = {
  375. { /* 0 */
  376. .name = "CMD643",
  377. .init_chipset = init_chipset_cmd64x,
  378. .init_hwif = init_hwif_cmd64x,
  379. .enablebits = {{0x00,0x00,0x00}, {0x51,0x08,0x08}},
  380. .host_flags = IDE_HFLAG_CLEAR_SIMPLEX |
  381. IDE_HFLAG_ABUSE_PREFETCH |
  382. IDE_HFLAG_BOOTABLE,
  383. .pio_mask = ATA_PIO5,
  384. .mwdma_mask = ATA_MWDMA2,
  385. .udma_mask = 0x00, /* no udma */
  386. },{ /* 1 */
  387. .name = "CMD646",
  388. .init_chipset = init_chipset_cmd64x,
  389. .init_hwif = init_hwif_cmd64x,
  390. .enablebits = {{0x51,0x04,0x04}, {0x51,0x08,0x08}},
  391. .chipset = ide_cmd646,
  392. .host_flags = IDE_HFLAG_ABUSE_PREFETCH | IDE_HFLAG_BOOTABLE,
  393. .pio_mask = ATA_PIO5,
  394. .mwdma_mask = ATA_MWDMA2,
  395. .udma_mask = ATA_UDMA2,
  396. },{ /* 2 */
  397. .name = "CMD648",
  398. .init_chipset = init_chipset_cmd64x,
  399. .init_hwif = init_hwif_cmd64x,
  400. .enablebits = {{0x51,0x04,0x04}, {0x51,0x08,0x08}},
  401. .host_flags = IDE_HFLAG_ABUSE_PREFETCH | IDE_HFLAG_BOOTABLE,
  402. .pio_mask = ATA_PIO5,
  403. .mwdma_mask = ATA_MWDMA2,
  404. .udma_mask = ATA_UDMA4,
  405. },{ /* 3 */
  406. .name = "CMD649",
  407. .init_chipset = init_chipset_cmd64x,
  408. .init_hwif = init_hwif_cmd64x,
  409. .enablebits = {{0x51,0x04,0x04}, {0x51,0x08,0x08}},
  410. .host_flags = IDE_HFLAG_ABUSE_PREFETCH | IDE_HFLAG_BOOTABLE,
  411. .pio_mask = ATA_PIO5,
  412. .mwdma_mask = ATA_MWDMA2,
  413. .udma_mask = ATA_UDMA5,
  414. }
  415. };
  416. static int __devinit cmd64x_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  417. {
  418. struct ide_port_info d;
  419. u8 idx = id->driver_data;
  420. d = cmd64x_chipsets[idx];
  421. /*
  422. * The original PCI0646 didn't have the primary channel enable bit,
  423. * it appeared starting with PCI0646U (i.e. revision ID 3).
  424. */
  425. if (idx == 1 && dev->revision < 3)
  426. d.enablebits[0].reg = 0;
  427. return ide_setup_pci_device(dev, &d);
  428. }
  429. static const struct pci_device_id cmd64x_pci_tbl[] = {
  430. { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_643), 0 },
  431. { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_646), 1 },
  432. { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_648), 2 },
  433. { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_649), 3 },
  434. { 0, },
  435. };
  436. MODULE_DEVICE_TABLE(pci, cmd64x_pci_tbl);
  437. static struct pci_driver driver = {
  438. .name = "CMD64x_IDE",
  439. .id_table = cmd64x_pci_tbl,
  440. .probe = cmd64x_init_one,
  441. };
  442. static int __init cmd64x_ide_init(void)
  443. {
  444. return ide_pci_register_driver(&driver);
  445. }
  446. module_init(cmd64x_ide_init);
  447. MODULE_AUTHOR("Eddie Dost, David Miller, Andre Hedrick");
  448. MODULE_DESCRIPTION("PCI driver module for CMD64x IDE");
  449. MODULE_LICENSE("GPL");