intel-agp.c 77 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pagemap.h>
  9. #include <linux/agp_backend.h>
  10. #include <asm/smp.h>
  11. #include "agp.h"
  12. /*
  13. * If we have Intel graphics, we're not going to have anything other than
  14. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  15. * on the Intel IOMMU support (CONFIG_DMAR).
  16. * Only newer chipsets need to bother with this, of course.
  17. */
  18. #ifdef CONFIG_DMAR
  19. #define USE_PCI_DMA_API 1
  20. #endif
  21. #define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588
  22. #define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a
  23. #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
  24. #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
  25. #define PCI_DEVICE_ID_INTEL_82G35_HB 0x2980
  26. #define PCI_DEVICE_ID_INTEL_82G35_IG 0x2982
  27. #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
  28. #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
  29. #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
  30. #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
  31. #define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
  32. #define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
  33. #define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10
  34. #define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
  35. #define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC
  36. #define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
  37. #define PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB 0xA010
  38. #define PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG 0xA011
  39. #define PCI_DEVICE_ID_INTEL_PINEVIEW_HB 0xA000
  40. #define PCI_DEVICE_ID_INTEL_PINEVIEW_IG 0xA001
  41. #define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
  42. #define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
  43. #define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
  44. #define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
  45. #define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
  46. #define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
  47. #define PCI_DEVICE_ID_INTEL_B43_HB 0x2E40
  48. #define PCI_DEVICE_ID_INTEL_B43_IG 0x2E42
  49. #define PCI_DEVICE_ID_INTEL_GM45_HB 0x2A40
  50. #define PCI_DEVICE_ID_INTEL_GM45_IG 0x2A42
  51. #define PCI_DEVICE_ID_INTEL_EAGLELAKE_HB 0x2E00
  52. #define PCI_DEVICE_ID_INTEL_EAGLELAKE_IG 0x2E02
  53. #define PCI_DEVICE_ID_INTEL_Q45_HB 0x2E10
  54. #define PCI_DEVICE_ID_INTEL_Q45_IG 0x2E12
  55. #define PCI_DEVICE_ID_INTEL_G45_HB 0x2E20
  56. #define PCI_DEVICE_ID_INTEL_G45_IG 0x2E22
  57. #define PCI_DEVICE_ID_INTEL_G41_HB 0x2E30
  58. #define PCI_DEVICE_ID_INTEL_G41_IG 0x2E32
  59. #define PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB 0x0040
  60. #define PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG 0x0042
  61. #define PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB 0x0044
  62. #define PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB 0x0062
  63. #define PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB 0x006a
  64. #define PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG 0x0046
  65. /* cover 915 and 945 variants */
  66. #define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
  67. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB || \
  68. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB || \
  69. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB || \
  70. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || \
  71. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB)
  72. #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
  73. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82G35_HB || \
  74. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
  75. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
  76. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
  77. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)
  78. #define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
  79. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
  80. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB || \
  81. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB || \
  82. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_HB)
  83. #define IS_PINEVIEW (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB || \
  84. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_HB)
  85. #define IS_G4X (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_EAGLELAKE_HB || \
  86. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q45_HB || \
  87. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G45_HB || \
  88. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_GM45_HB || \
  89. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G41_HB || \
  90. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_B43_HB || \
  91. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB || \
  92. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB || \
  93. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB || \
  94. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB)
  95. extern int agp_memory_reserved;
  96. /* Intel 815 register */
  97. #define INTEL_815_APCONT 0x51
  98. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  99. /* Intel i820 registers */
  100. #define INTEL_I820_RDCR 0x51
  101. #define INTEL_I820_ERRSTS 0xc8
  102. /* Intel i840 registers */
  103. #define INTEL_I840_MCHCFG 0x50
  104. #define INTEL_I840_ERRSTS 0xc8
  105. /* Intel i850 registers */
  106. #define INTEL_I850_MCHCFG 0x50
  107. #define INTEL_I850_ERRSTS 0xc8
  108. /* intel 915G registers */
  109. #define I915_GMADDR 0x18
  110. #define I915_MMADDR 0x10
  111. #define I915_PTEADDR 0x1C
  112. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  113. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  114. #define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
  115. #define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
  116. #define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
  117. #define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
  118. #define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
  119. #define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
  120. #define I915_IFPADDR 0x60
  121. /* Intel 965G registers */
  122. #define I965_MSAC 0x62
  123. #define I965_IFPADDR 0x70
  124. /* Intel 7505 registers */
  125. #define INTEL_I7505_APSIZE 0x74
  126. #define INTEL_I7505_NCAPID 0x60
  127. #define INTEL_I7505_NISTAT 0x6c
  128. #define INTEL_I7505_ATTBASE 0x78
  129. #define INTEL_I7505_ERRSTS 0x42
  130. #define INTEL_I7505_AGPCTRL 0x70
  131. #define INTEL_I7505_MCHCFG 0x50
  132. static const struct aper_size_info_fixed intel_i810_sizes[] =
  133. {
  134. {64, 16384, 4},
  135. /* The 32M mode still requires a 64k gatt */
  136. {32, 8192, 4}
  137. };
  138. #define AGP_DCACHE_MEMORY 1
  139. #define AGP_PHYS_MEMORY 2
  140. #define INTEL_AGP_CACHED_MEMORY 3
  141. static struct gatt_mask intel_i810_masks[] =
  142. {
  143. {.mask = I810_PTE_VALID, .type = 0},
  144. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  145. {.mask = I810_PTE_VALID, .type = 0},
  146. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  147. .type = INTEL_AGP_CACHED_MEMORY}
  148. };
  149. static struct _intel_private {
  150. struct pci_dev *pcidev; /* device one */
  151. u8 __iomem *registers;
  152. u32 __iomem *gtt; /* I915G */
  153. int num_dcache_entries;
  154. /* gtt_entries is the number of gtt entries that are already mapped
  155. * to stolen memory. Stolen memory is larger than the memory mapped
  156. * through gtt_entries, as it includes some reserved space for the BIOS
  157. * popup and for the GTT.
  158. */
  159. int gtt_entries; /* i830+ */
  160. int gtt_total_size;
  161. union {
  162. void __iomem *i9xx_flush_page;
  163. void *i8xx_flush_page;
  164. };
  165. struct page *i8xx_page;
  166. struct resource ifp_resource;
  167. int resource_valid;
  168. } intel_private;
  169. #ifdef USE_PCI_DMA_API
  170. static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
  171. {
  172. *ret = pci_map_page(intel_private.pcidev, page, 0,
  173. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  174. if (pci_dma_mapping_error(intel_private.pcidev, *ret))
  175. return -EINVAL;
  176. return 0;
  177. }
  178. static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
  179. {
  180. pci_unmap_page(intel_private.pcidev, dma,
  181. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  182. }
  183. static void intel_agp_free_sglist(struct agp_memory *mem)
  184. {
  185. struct sg_table st;
  186. st.sgl = mem->sg_list;
  187. st.orig_nents = st.nents = mem->page_count;
  188. sg_free_table(&st);
  189. mem->sg_list = NULL;
  190. mem->num_sg = 0;
  191. }
  192. static int intel_agp_map_memory(struct agp_memory *mem)
  193. {
  194. struct sg_table st;
  195. struct scatterlist *sg;
  196. int i;
  197. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  198. if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
  199. return -ENOMEM;
  200. mem->sg_list = sg = st.sgl;
  201. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  202. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  203. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  204. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  205. if (unlikely(!mem->num_sg)) {
  206. intel_agp_free_sglist(mem);
  207. return -ENOMEM;
  208. }
  209. return 0;
  210. }
  211. static void intel_agp_unmap_memory(struct agp_memory *mem)
  212. {
  213. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  214. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  215. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  216. intel_agp_free_sglist(mem);
  217. }
  218. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  219. off_t pg_start, int mask_type)
  220. {
  221. struct scatterlist *sg;
  222. int i, j;
  223. j = pg_start;
  224. WARN_ON(!mem->num_sg);
  225. if (mem->num_sg == mem->page_count) {
  226. for_each_sg(mem->sg_list, sg, mem->page_count, i) {
  227. writel(agp_bridge->driver->mask_memory(agp_bridge,
  228. sg_dma_address(sg), mask_type),
  229. intel_private.gtt+j);
  230. j++;
  231. }
  232. } else {
  233. /* sg may merge pages, but we have to seperate
  234. * per-page addr for GTT */
  235. unsigned int len, m;
  236. for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
  237. len = sg_dma_len(sg) / PAGE_SIZE;
  238. for (m = 0; m < len; m++) {
  239. writel(agp_bridge->driver->mask_memory(agp_bridge,
  240. sg_dma_address(sg) + m * PAGE_SIZE,
  241. mask_type),
  242. intel_private.gtt+j);
  243. j++;
  244. }
  245. }
  246. }
  247. readl(intel_private.gtt+j-1);
  248. }
  249. #else
  250. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  251. off_t pg_start, int mask_type)
  252. {
  253. int i, j;
  254. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  255. writel(agp_bridge->driver->mask_memory(agp_bridge,
  256. page_to_phys(mem->pages[i]), mask_type),
  257. intel_private.gtt+j);
  258. }
  259. readl(intel_private.gtt+j-1);
  260. }
  261. #endif
  262. static int intel_i810_fetch_size(void)
  263. {
  264. u32 smram_miscc;
  265. struct aper_size_info_fixed *values;
  266. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  267. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  268. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  269. dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
  270. return 0;
  271. }
  272. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  273. agp_bridge->previous_size =
  274. agp_bridge->current_size = (void *) (values + 1);
  275. agp_bridge->aperture_size_idx = 1;
  276. return values[1].size;
  277. } else {
  278. agp_bridge->previous_size =
  279. agp_bridge->current_size = (void *) (values);
  280. agp_bridge->aperture_size_idx = 0;
  281. return values[0].size;
  282. }
  283. return 0;
  284. }
  285. static int intel_i810_configure(void)
  286. {
  287. struct aper_size_info_fixed *current_size;
  288. u32 temp;
  289. int i;
  290. current_size = A_SIZE_FIX(agp_bridge->current_size);
  291. if (!intel_private.registers) {
  292. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  293. temp &= 0xfff80000;
  294. intel_private.registers = ioremap(temp, 128 * 4096);
  295. if (!intel_private.registers) {
  296. dev_err(&intel_private.pcidev->dev,
  297. "can't remap memory\n");
  298. return -ENOMEM;
  299. }
  300. }
  301. if ((readl(intel_private.registers+I810_DRAM_CTL)
  302. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  303. /* This will need to be dynamically assigned */
  304. dev_info(&intel_private.pcidev->dev,
  305. "detected 4MB dedicated video ram\n");
  306. intel_private.num_dcache_entries = 1024;
  307. }
  308. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  309. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  310. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  311. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  312. if (agp_bridge->driver->needs_scratch_page) {
  313. for (i = 0; i < current_size->num_entries; i++) {
  314. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  315. }
  316. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  317. }
  318. global_cache_flush();
  319. return 0;
  320. }
  321. static void intel_i810_cleanup(void)
  322. {
  323. writel(0, intel_private.registers+I810_PGETBL_CTL);
  324. readl(intel_private.registers); /* PCI Posting. */
  325. iounmap(intel_private.registers);
  326. }
  327. static void intel_i810_tlbflush(struct agp_memory *mem)
  328. {
  329. return;
  330. }
  331. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  332. {
  333. return;
  334. }
  335. /* Exists to support ARGB cursors */
  336. static struct page *i8xx_alloc_pages(void)
  337. {
  338. struct page *page;
  339. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  340. if (page == NULL)
  341. return NULL;
  342. if (set_pages_uc(page, 4) < 0) {
  343. set_pages_wb(page, 4);
  344. __free_pages(page, 2);
  345. return NULL;
  346. }
  347. get_page(page);
  348. atomic_inc(&agp_bridge->current_memory_agp);
  349. return page;
  350. }
  351. static void i8xx_destroy_pages(struct page *page)
  352. {
  353. if (page == NULL)
  354. return;
  355. set_pages_wb(page, 4);
  356. put_page(page);
  357. __free_pages(page, 2);
  358. atomic_dec(&agp_bridge->current_memory_agp);
  359. }
  360. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  361. int type)
  362. {
  363. if (type < AGP_USER_TYPES)
  364. return type;
  365. else if (type == AGP_USER_CACHED_MEMORY)
  366. return INTEL_AGP_CACHED_MEMORY;
  367. else
  368. return 0;
  369. }
  370. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  371. int type)
  372. {
  373. int i, j, num_entries;
  374. void *temp;
  375. int ret = -EINVAL;
  376. int mask_type;
  377. if (mem->page_count == 0)
  378. goto out;
  379. temp = agp_bridge->current_size;
  380. num_entries = A_SIZE_FIX(temp)->num_entries;
  381. if ((pg_start + mem->page_count) > num_entries)
  382. goto out_err;
  383. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  384. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  385. ret = -EBUSY;
  386. goto out_err;
  387. }
  388. }
  389. if (type != mem->type)
  390. goto out_err;
  391. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  392. switch (mask_type) {
  393. case AGP_DCACHE_MEMORY:
  394. if (!mem->is_flushed)
  395. global_cache_flush();
  396. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  397. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  398. intel_private.registers+I810_PTE_BASE+(i*4));
  399. }
  400. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  401. break;
  402. case AGP_PHYS_MEMORY:
  403. case AGP_NORMAL_MEMORY:
  404. if (!mem->is_flushed)
  405. global_cache_flush();
  406. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  407. writel(agp_bridge->driver->mask_memory(agp_bridge,
  408. page_to_phys(mem->pages[i]), mask_type),
  409. intel_private.registers+I810_PTE_BASE+(j*4));
  410. }
  411. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  412. break;
  413. default:
  414. goto out_err;
  415. }
  416. agp_bridge->driver->tlb_flush(mem);
  417. out:
  418. ret = 0;
  419. out_err:
  420. mem->is_flushed = true;
  421. return ret;
  422. }
  423. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  424. int type)
  425. {
  426. int i;
  427. if (mem->page_count == 0)
  428. return 0;
  429. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  430. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  431. }
  432. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  433. agp_bridge->driver->tlb_flush(mem);
  434. return 0;
  435. }
  436. /*
  437. * The i810/i830 requires a physical address to program its mouse
  438. * pointer into hardware.
  439. * However the Xserver still writes to it through the agp aperture.
  440. */
  441. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  442. {
  443. struct agp_memory *new;
  444. struct page *page;
  445. switch (pg_count) {
  446. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  447. break;
  448. case 4:
  449. /* kludge to get 4 physical pages for ARGB cursor */
  450. page = i8xx_alloc_pages();
  451. break;
  452. default:
  453. return NULL;
  454. }
  455. if (page == NULL)
  456. return NULL;
  457. new = agp_create_memory(pg_count);
  458. if (new == NULL)
  459. return NULL;
  460. new->pages[0] = page;
  461. if (pg_count == 4) {
  462. /* kludge to get 4 physical pages for ARGB cursor */
  463. new->pages[1] = new->pages[0] + 1;
  464. new->pages[2] = new->pages[1] + 1;
  465. new->pages[3] = new->pages[2] + 1;
  466. }
  467. new->page_count = pg_count;
  468. new->num_scratch_pages = pg_count;
  469. new->type = AGP_PHYS_MEMORY;
  470. new->physical = page_to_phys(new->pages[0]);
  471. return new;
  472. }
  473. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  474. {
  475. struct agp_memory *new;
  476. if (type == AGP_DCACHE_MEMORY) {
  477. if (pg_count != intel_private.num_dcache_entries)
  478. return NULL;
  479. new = agp_create_memory(1);
  480. if (new == NULL)
  481. return NULL;
  482. new->type = AGP_DCACHE_MEMORY;
  483. new->page_count = pg_count;
  484. new->num_scratch_pages = 0;
  485. agp_free_page_array(new);
  486. return new;
  487. }
  488. if (type == AGP_PHYS_MEMORY)
  489. return alloc_agpphysmem_i8xx(pg_count, type);
  490. return NULL;
  491. }
  492. static void intel_i810_free_by_type(struct agp_memory *curr)
  493. {
  494. agp_free_key(curr->key);
  495. if (curr->type == AGP_PHYS_MEMORY) {
  496. if (curr->page_count == 4)
  497. i8xx_destroy_pages(curr->pages[0]);
  498. else {
  499. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  500. AGP_PAGE_DESTROY_UNMAP);
  501. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  502. AGP_PAGE_DESTROY_FREE);
  503. }
  504. agp_free_page_array(curr);
  505. }
  506. kfree(curr);
  507. }
  508. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  509. dma_addr_t addr, int type)
  510. {
  511. /* Type checking must be done elsewhere */
  512. return addr | bridge->driver->masks[type].mask;
  513. }
  514. static struct aper_size_info_fixed intel_i830_sizes[] =
  515. {
  516. {128, 32768, 5},
  517. /* The 64M mode still requires a 128k gatt */
  518. {64, 16384, 5},
  519. {256, 65536, 6},
  520. {512, 131072, 7},
  521. };
  522. static void intel_i830_init_gtt_entries(void)
  523. {
  524. u16 gmch_ctrl;
  525. int gtt_entries;
  526. u8 rdct;
  527. int local = 0;
  528. static const int ddt[4] = { 0, 16, 32, 64 };
  529. int size; /* reserved space (in kb) at the top of stolen memory */
  530. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  531. if (IS_I965) {
  532. u32 pgetbl_ctl;
  533. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  534. /* The 965 has a field telling us the size of the GTT,
  535. * which may be larger than what is necessary to map the
  536. * aperture.
  537. */
  538. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  539. case I965_PGETBL_SIZE_128KB:
  540. size = 128;
  541. break;
  542. case I965_PGETBL_SIZE_256KB:
  543. size = 256;
  544. break;
  545. case I965_PGETBL_SIZE_512KB:
  546. size = 512;
  547. break;
  548. case I965_PGETBL_SIZE_1MB:
  549. size = 1024;
  550. break;
  551. case I965_PGETBL_SIZE_2MB:
  552. size = 2048;
  553. break;
  554. case I965_PGETBL_SIZE_1_5MB:
  555. size = 1024 + 512;
  556. break;
  557. default:
  558. dev_info(&intel_private.pcidev->dev,
  559. "unknown page table size, assuming 512KB\n");
  560. size = 512;
  561. }
  562. size += 4; /* add in BIOS popup space */
  563. } else if (IS_G33 && !IS_PINEVIEW) {
  564. /* G33's GTT size defined in gmch_ctrl */
  565. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  566. case G33_PGETBL_SIZE_1M:
  567. size = 1024;
  568. break;
  569. case G33_PGETBL_SIZE_2M:
  570. size = 2048;
  571. break;
  572. default:
  573. dev_info(&agp_bridge->dev->dev,
  574. "unknown page table size 0x%x, assuming 512KB\n",
  575. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  576. size = 512;
  577. }
  578. size += 4;
  579. } else if (IS_G4X || IS_PINEVIEW) {
  580. /* On 4 series hardware, GTT stolen is separate from graphics
  581. * stolen, ignore it in stolen gtt entries counting. However,
  582. * 4KB of the stolen memory doesn't get mapped to the GTT.
  583. */
  584. size = 4;
  585. } else {
  586. /* On previous hardware, the GTT size was just what was
  587. * required to map the aperture.
  588. */
  589. size = agp_bridge->driver->fetch_size() + 4;
  590. }
  591. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  592. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  593. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  594. case I830_GMCH_GMS_STOLEN_512:
  595. gtt_entries = KB(512) - KB(size);
  596. break;
  597. case I830_GMCH_GMS_STOLEN_1024:
  598. gtt_entries = MB(1) - KB(size);
  599. break;
  600. case I830_GMCH_GMS_STOLEN_8192:
  601. gtt_entries = MB(8) - KB(size);
  602. break;
  603. case I830_GMCH_GMS_LOCAL:
  604. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  605. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  606. MB(ddt[I830_RDRAM_DDT(rdct)]);
  607. local = 1;
  608. break;
  609. default:
  610. gtt_entries = 0;
  611. break;
  612. }
  613. } else {
  614. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  615. case I855_GMCH_GMS_STOLEN_1M:
  616. gtt_entries = MB(1) - KB(size);
  617. break;
  618. case I855_GMCH_GMS_STOLEN_4M:
  619. gtt_entries = MB(4) - KB(size);
  620. break;
  621. case I855_GMCH_GMS_STOLEN_8M:
  622. gtt_entries = MB(8) - KB(size);
  623. break;
  624. case I855_GMCH_GMS_STOLEN_16M:
  625. gtt_entries = MB(16) - KB(size);
  626. break;
  627. case I855_GMCH_GMS_STOLEN_32M:
  628. gtt_entries = MB(32) - KB(size);
  629. break;
  630. case I915_GMCH_GMS_STOLEN_48M:
  631. /* Check it's really I915G */
  632. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  633. gtt_entries = MB(48) - KB(size);
  634. else
  635. gtt_entries = 0;
  636. break;
  637. case I915_GMCH_GMS_STOLEN_64M:
  638. /* Check it's really I915G */
  639. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  640. gtt_entries = MB(64) - KB(size);
  641. else
  642. gtt_entries = 0;
  643. break;
  644. case G33_GMCH_GMS_STOLEN_128M:
  645. if (IS_G33 || IS_I965 || IS_G4X)
  646. gtt_entries = MB(128) - KB(size);
  647. else
  648. gtt_entries = 0;
  649. break;
  650. case G33_GMCH_GMS_STOLEN_256M:
  651. if (IS_G33 || IS_I965 || IS_G4X)
  652. gtt_entries = MB(256) - KB(size);
  653. else
  654. gtt_entries = 0;
  655. break;
  656. case INTEL_GMCH_GMS_STOLEN_96M:
  657. if (IS_I965 || IS_G4X)
  658. gtt_entries = MB(96) - KB(size);
  659. else
  660. gtt_entries = 0;
  661. break;
  662. case INTEL_GMCH_GMS_STOLEN_160M:
  663. if (IS_I965 || IS_G4X)
  664. gtt_entries = MB(160) - KB(size);
  665. else
  666. gtt_entries = 0;
  667. break;
  668. case INTEL_GMCH_GMS_STOLEN_224M:
  669. if (IS_I965 || IS_G4X)
  670. gtt_entries = MB(224) - KB(size);
  671. else
  672. gtt_entries = 0;
  673. break;
  674. case INTEL_GMCH_GMS_STOLEN_352M:
  675. if (IS_I965 || IS_G4X)
  676. gtt_entries = MB(352) - KB(size);
  677. else
  678. gtt_entries = 0;
  679. break;
  680. default:
  681. gtt_entries = 0;
  682. break;
  683. }
  684. }
  685. if (gtt_entries > 0) {
  686. dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
  687. gtt_entries / KB(1), local ? "local" : "stolen");
  688. gtt_entries /= KB(4);
  689. } else {
  690. dev_info(&agp_bridge->dev->dev,
  691. "no pre-allocated video memory detected\n");
  692. gtt_entries = 0;
  693. }
  694. intel_private.gtt_entries = gtt_entries;
  695. }
  696. static void intel_i830_fini_flush(void)
  697. {
  698. kunmap(intel_private.i8xx_page);
  699. intel_private.i8xx_flush_page = NULL;
  700. unmap_page_from_agp(intel_private.i8xx_page);
  701. __free_page(intel_private.i8xx_page);
  702. intel_private.i8xx_page = NULL;
  703. }
  704. static void intel_i830_setup_flush(void)
  705. {
  706. /* return if we've already set the flush mechanism up */
  707. if (intel_private.i8xx_page)
  708. return;
  709. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  710. if (!intel_private.i8xx_page)
  711. return;
  712. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  713. if (!intel_private.i8xx_flush_page)
  714. intel_i830_fini_flush();
  715. }
  716. /* The chipset_flush interface needs to get data that has already been
  717. * flushed out of the CPU all the way out to main memory, because the GPU
  718. * doesn't snoop those buffers.
  719. *
  720. * The 8xx series doesn't have the same lovely interface for flushing the
  721. * chipset write buffers that the later chips do. According to the 865
  722. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  723. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  724. * that it'll push whatever was in there out. It appears to work.
  725. */
  726. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  727. {
  728. unsigned int *pg = intel_private.i8xx_flush_page;
  729. memset(pg, 0, 1024);
  730. if (cpu_has_clflush)
  731. clflush_cache_range(pg, 1024);
  732. else if (wbinvd_on_all_cpus() != 0)
  733. printk(KERN_ERR "Timed out waiting for cache flush.\n");
  734. }
  735. /* The intel i830 automatically initializes the agp aperture during POST.
  736. * Use the memory already set aside for in the GTT.
  737. */
  738. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  739. {
  740. int page_order;
  741. struct aper_size_info_fixed *size;
  742. int num_entries;
  743. u32 temp;
  744. size = agp_bridge->current_size;
  745. page_order = size->page_order;
  746. num_entries = size->num_entries;
  747. agp_bridge->gatt_table_real = NULL;
  748. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  749. temp &= 0xfff80000;
  750. intel_private.registers = ioremap(temp, 128 * 4096);
  751. if (!intel_private.registers)
  752. return -ENOMEM;
  753. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  754. global_cache_flush(); /* FIXME: ?? */
  755. /* we have to call this as early as possible after the MMIO base address is known */
  756. intel_i830_init_gtt_entries();
  757. agp_bridge->gatt_table = NULL;
  758. agp_bridge->gatt_bus_addr = temp;
  759. return 0;
  760. }
  761. /* Return the gatt table to a sane state. Use the top of stolen
  762. * memory for the GTT.
  763. */
  764. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  765. {
  766. return 0;
  767. }
  768. static int intel_i830_fetch_size(void)
  769. {
  770. u16 gmch_ctrl;
  771. struct aper_size_info_fixed *values;
  772. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  773. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  774. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  775. /* 855GM/852GM/865G has 128MB aperture size */
  776. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  777. agp_bridge->aperture_size_idx = 0;
  778. return values[0].size;
  779. }
  780. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  781. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  782. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  783. agp_bridge->aperture_size_idx = 0;
  784. return values[0].size;
  785. } else {
  786. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  787. agp_bridge->aperture_size_idx = 1;
  788. return values[1].size;
  789. }
  790. return 0;
  791. }
  792. static int intel_i830_configure(void)
  793. {
  794. struct aper_size_info_fixed *current_size;
  795. u32 temp;
  796. u16 gmch_ctrl;
  797. int i;
  798. current_size = A_SIZE_FIX(agp_bridge->current_size);
  799. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  800. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  801. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  802. gmch_ctrl |= I830_GMCH_ENABLED;
  803. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  804. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  805. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  806. if (agp_bridge->driver->needs_scratch_page) {
  807. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  808. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  809. }
  810. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
  811. }
  812. global_cache_flush();
  813. intel_i830_setup_flush();
  814. return 0;
  815. }
  816. static void intel_i830_cleanup(void)
  817. {
  818. iounmap(intel_private.registers);
  819. }
  820. static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
  821. int type)
  822. {
  823. int i, j, num_entries;
  824. void *temp;
  825. int ret = -EINVAL;
  826. int mask_type;
  827. if (mem->page_count == 0)
  828. goto out;
  829. temp = agp_bridge->current_size;
  830. num_entries = A_SIZE_FIX(temp)->num_entries;
  831. if (pg_start < intel_private.gtt_entries) {
  832. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  833. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  834. pg_start, intel_private.gtt_entries);
  835. dev_info(&intel_private.pcidev->dev,
  836. "trying to insert into local/stolen memory\n");
  837. goto out_err;
  838. }
  839. if ((pg_start + mem->page_count) > num_entries)
  840. goto out_err;
  841. /* The i830 can't check the GTT for entries since its read only,
  842. * depend on the caller to make the correct offset decisions.
  843. */
  844. if (type != mem->type)
  845. goto out_err;
  846. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  847. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  848. mask_type != INTEL_AGP_CACHED_MEMORY)
  849. goto out_err;
  850. if (!mem->is_flushed)
  851. global_cache_flush();
  852. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  853. writel(agp_bridge->driver->mask_memory(agp_bridge,
  854. page_to_phys(mem->pages[i]), mask_type),
  855. intel_private.registers+I810_PTE_BASE+(j*4));
  856. }
  857. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  858. agp_bridge->driver->tlb_flush(mem);
  859. out:
  860. ret = 0;
  861. out_err:
  862. mem->is_flushed = true;
  863. return ret;
  864. }
  865. static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
  866. int type)
  867. {
  868. int i;
  869. if (mem->page_count == 0)
  870. return 0;
  871. if (pg_start < intel_private.gtt_entries) {
  872. dev_info(&intel_private.pcidev->dev,
  873. "trying to disable local/stolen memory\n");
  874. return -EINVAL;
  875. }
  876. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  877. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  878. }
  879. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  880. agp_bridge->driver->tlb_flush(mem);
  881. return 0;
  882. }
  883. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
  884. {
  885. if (type == AGP_PHYS_MEMORY)
  886. return alloc_agpphysmem_i8xx(pg_count, type);
  887. /* always return NULL for other allocation types for now */
  888. return NULL;
  889. }
  890. static int intel_alloc_chipset_flush_resource(void)
  891. {
  892. int ret;
  893. ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  894. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  895. pcibios_align_resource, agp_bridge->dev);
  896. return ret;
  897. }
  898. static void intel_i915_setup_chipset_flush(void)
  899. {
  900. int ret;
  901. u32 temp;
  902. pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
  903. if (!(temp & 0x1)) {
  904. intel_alloc_chipset_flush_resource();
  905. intel_private.resource_valid = 1;
  906. pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  907. } else {
  908. temp &= ~1;
  909. intel_private.resource_valid = 1;
  910. intel_private.ifp_resource.start = temp;
  911. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  912. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  913. /* some BIOSes reserve this area in a pnp some don't */
  914. if (ret)
  915. intel_private.resource_valid = 0;
  916. }
  917. }
  918. static void intel_i965_g33_setup_chipset_flush(void)
  919. {
  920. u32 temp_hi, temp_lo;
  921. int ret;
  922. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
  923. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
  924. if (!(temp_lo & 0x1)) {
  925. intel_alloc_chipset_flush_resource();
  926. intel_private.resource_valid = 1;
  927. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
  928. upper_32_bits(intel_private.ifp_resource.start));
  929. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  930. } else {
  931. u64 l64;
  932. temp_lo &= ~0x1;
  933. l64 = ((u64)temp_hi << 32) | temp_lo;
  934. intel_private.resource_valid = 1;
  935. intel_private.ifp_resource.start = l64;
  936. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  937. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  938. /* some BIOSes reserve this area in a pnp some don't */
  939. if (ret)
  940. intel_private.resource_valid = 0;
  941. }
  942. }
  943. static void intel_i9xx_setup_flush(void)
  944. {
  945. /* return if already configured */
  946. if (intel_private.ifp_resource.start)
  947. return;
  948. /* setup a resource for this object */
  949. intel_private.ifp_resource.name = "Intel Flush Page";
  950. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  951. /* Setup chipset flush for 915 */
  952. if (IS_I965 || IS_G33 || IS_G4X) {
  953. intel_i965_g33_setup_chipset_flush();
  954. } else {
  955. intel_i915_setup_chipset_flush();
  956. }
  957. if (intel_private.ifp_resource.start) {
  958. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  959. if (!intel_private.i9xx_flush_page)
  960. dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing");
  961. }
  962. }
  963. static int intel_i915_configure(void)
  964. {
  965. struct aper_size_info_fixed *current_size;
  966. u32 temp;
  967. u16 gmch_ctrl;
  968. int i;
  969. current_size = A_SIZE_FIX(agp_bridge->current_size);
  970. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  971. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  972. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  973. gmch_ctrl |= I830_GMCH_ENABLED;
  974. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  975. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  976. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  977. if (agp_bridge->driver->needs_scratch_page) {
  978. for (i = intel_private.gtt_entries; i < intel_private.gtt_total_size; i++) {
  979. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  980. }
  981. readl(intel_private.gtt+i-1); /* PCI Posting. */
  982. }
  983. global_cache_flush();
  984. intel_i9xx_setup_flush();
  985. return 0;
  986. }
  987. static void intel_i915_cleanup(void)
  988. {
  989. if (intel_private.i9xx_flush_page)
  990. iounmap(intel_private.i9xx_flush_page);
  991. if (intel_private.resource_valid)
  992. release_resource(&intel_private.ifp_resource);
  993. intel_private.ifp_resource.start = 0;
  994. intel_private.resource_valid = 0;
  995. iounmap(intel_private.gtt);
  996. iounmap(intel_private.registers);
  997. }
  998. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  999. {
  1000. if (intel_private.i9xx_flush_page)
  1001. writel(1, intel_private.i9xx_flush_page);
  1002. }
  1003. static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
  1004. int type)
  1005. {
  1006. int num_entries;
  1007. void *temp;
  1008. int ret = -EINVAL;
  1009. int mask_type;
  1010. if (mem->page_count == 0)
  1011. goto out;
  1012. temp = agp_bridge->current_size;
  1013. num_entries = A_SIZE_FIX(temp)->num_entries;
  1014. if (pg_start < intel_private.gtt_entries) {
  1015. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  1016. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  1017. pg_start, intel_private.gtt_entries);
  1018. dev_info(&intel_private.pcidev->dev,
  1019. "trying to insert into local/stolen memory\n");
  1020. goto out_err;
  1021. }
  1022. if ((pg_start + mem->page_count) > num_entries)
  1023. goto out_err;
  1024. /* The i915 can't check the GTT for entries since it's read only;
  1025. * depend on the caller to make the correct offset decisions.
  1026. */
  1027. if (type != mem->type)
  1028. goto out_err;
  1029. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  1030. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  1031. mask_type != INTEL_AGP_CACHED_MEMORY)
  1032. goto out_err;
  1033. if (!mem->is_flushed)
  1034. global_cache_flush();
  1035. intel_agp_insert_sg_entries(mem, pg_start, mask_type);
  1036. agp_bridge->driver->tlb_flush(mem);
  1037. out:
  1038. ret = 0;
  1039. out_err:
  1040. mem->is_flushed = true;
  1041. return ret;
  1042. }
  1043. static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
  1044. int type)
  1045. {
  1046. int i;
  1047. if (mem->page_count == 0)
  1048. return 0;
  1049. if (pg_start < intel_private.gtt_entries) {
  1050. dev_info(&intel_private.pcidev->dev,
  1051. "trying to disable local/stolen memory\n");
  1052. return -EINVAL;
  1053. }
  1054. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  1055. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  1056. readl(intel_private.gtt+i-1);
  1057. agp_bridge->driver->tlb_flush(mem);
  1058. return 0;
  1059. }
  1060. /* Return the aperture size by just checking the resource length. The effect
  1061. * described in the spec of the MSAC registers is just changing of the
  1062. * resource size.
  1063. */
  1064. static int intel_i9xx_fetch_size(void)
  1065. {
  1066. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  1067. int aper_size; /* size in megabytes */
  1068. int i;
  1069. aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
  1070. for (i = 0; i < num_sizes; i++) {
  1071. if (aper_size == intel_i830_sizes[i].size) {
  1072. agp_bridge->current_size = intel_i830_sizes + i;
  1073. agp_bridge->previous_size = agp_bridge->current_size;
  1074. return aper_size;
  1075. }
  1076. }
  1077. return 0;
  1078. }
  1079. /* The intel i915 automatically initializes the agp aperture during POST.
  1080. * Use the memory already set aside for in the GTT.
  1081. */
  1082. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  1083. {
  1084. int page_order;
  1085. struct aper_size_info_fixed *size;
  1086. int num_entries;
  1087. u32 temp, temp2;
  1088. int gtt_map_size = 256 * 1024;
  1089. size = agp_bridge->current_size;
  1090. page_order = size->page_order;
  1091. num_entries = size->num_entries;
  1092. agp_bridge->gatt_table_real = NULL;
  1093. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1094. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
  1095. if (IS_G33)
  1096. gtt_map_size = 1024 * 1024; /* 1M on G33 */
  1097. intel_private.gtt = ioremap(temp2, gtt_map_size);
  1098. if (!intel_private.gtt)
  1099. return -ENOMEM;
  1100. intel_private.gtt_total_size = gtt_map_size / 4;
  1101. temp &= 0xfff80000;
  1102. intel_private.registers = ioremap(temp, 128 * 4096);
  1103. if (!intel_private.registers) {
  1104. iounmap(intel_private.gtt);
  1105. return -ENOMEM;
  1106. }
  1107. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1108. global_cache_flush(); /* FIXME: ? */
  1109. /* we have to call this as early as possible after the MMIO base address is known */
  1110. intel_i830_init_gtt_entries();
  1111. agp_bridge->gatt_table = NULL;
  1112. agp_bridge->gatt_bus_addr = temp;
  1113. return 0;
  1114. }
  1115. /*
  1116. * The i965 supports 36-bit physical addresses, but to keep
  1117. * the format of the GTT the same, the bits that don't fit
  1118. * in a 32-bit word are shifted down to bits 4..7.
  1119. *
  1120. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  1121. * is always zero on 32-bit architectures, so no need to make
  1122. * this conditional.
  1123. */
  1124. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  1125. dma_addr_t addr, int type)
  1126. {
  1127. /* Shift high bits down */
  1128. addr |= (addr >> 28) & 0xf0;
  1129. /* Type checking must be done elsewhere */
  1130. return addr | bridge->driver->masks[type].mask;
  1131. }
  1132. static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
  1133. {
  1134. switch (agp_bridge->dev->device) {
  1135. case PCI_DEVICE_ID_INTEL_GM45_HB:
  1136. case PCI_DEVICE_ID_INTEL_EAGLELAKE_HB:
  1137. case PCI_DEVICE_ID_INTEL_Q45_HB:
  1138. case PCI_DEVICE_ID_INTEL_G45_HB:
  1139. case PCI_DEVICE_ID_INTEL_G41_HB:
  1140. case PCI_DEVICE_ID_INTEL_B43_HB:
  1141. case PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB:
  1142. case PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB:
  1143. case PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB:
  1144. case PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB:
  1145. *gtt_offset = *gtt_size = MB(2);
  1146. break;
  1147. default:
  1148. *gtt_offset = *gtt_size = KB(512);
  1149. }
  1150. }
  1151. /* The intel i965 automatically initializes the agp aperture during POST.
  1152. * Use the memory already set aside for in the GTT.
  1153. */
  1154. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  1155. {
  1156. int page_order;
  1157. struct aper_size_info_fixed *size;
  1158. int num_entries;
  1159. u32 temp;
  1160. int gtt_offset, gtt_size;
  1161. size = agp_bridge->current_size;
  1162. page_order = size->page_order;
  1163. num_entries = size->num_entries;
  1164. agp_bridge->gatt_table_real = NULL;
  1165. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1166. temp &= 0xfff00000;
  1167. intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
  1168. intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
  1169. if (!intel_private.gtt)
  1170. return -ENOMEM;
  1171. intel_private.gtt_total_size = gtt_size / 4;
  1172. intel_private.registers = ioremap(temp, 128 * 4096);
  1173. if (!intel_private.registers) {
  1174. iounmap(intel_private.gtt);
  1175. return -ENOMEM;
  1176. }
  1177. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1178. global_cache_flush(); /* FIXME: ? */
  1179. /* we have to call this as early as possible after the MMIO base address is known */
  1180. intel_i830_init_gtt_entries();
  1181. agp_bridge->gatt_table = NULL;
  1182. agp_bridge->gatt_bus_addr = temp;
  1183. return 0;
  1184. }
  1185. static int intel_fetch_size(void)
  1186. {
  1187. int i;
  1188. u16 temp;
  1189. struct aper_size_info_16 *values;
  1190. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  1191. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  1192. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1193. if (temp == values[i].size_value) {
  1194. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  1195. agp_bridge->aperture_size_idx = i;
  1196. return values[i].size;
  1197. }
  1198. }
  1199. return 0;
  1200. }
  1201. static int __intel_8xx_fetch_size(u8 temp)
  1202. {
  1203. int i;
  1204. struct aper_size_info_8 *values;
  1205. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  1206. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1207. if (temp == values[i].size_value) {
  1208. agp_bridge->previous_size =
  1209. agp_bridge->current_size = (void *) (values + i);
  1210. agp_bridge->aperture_size_idx = i;
  1211. return values[i].size;
  1212. }
  1213. }
  1214. return 0;
  1215. }
  1216. static int intel_8xx_fetch_size(void)
  1217. {
  1218. u8 temp;
  1219. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1220. return __intel_8xx_fetch_size(temp);
  1221. }
  1222. static int intel_815_fetch_size(void)
  1223. {
  1224. u8 temp;
  1225. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  1226. * one non-reserved bit, so mask the others out ... */
  1227. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1228. temp &= (1 << 3);
  1229. return __intel_8xx_fetch_size(temp);
  1230. }
  1231. static void intel_tlbflush(struct agp_memory *mem)
  1232. {
  1233. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  1234. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1235. }
  1236. static void intel_8xx_tlbflush(struct agp_memory *mem)
  1237. {
  1238. u32 temp;
  1239. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1240. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  1241. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1242. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  1243. }
  1244. static void intel_cleanup(void)
  1245. {
  1246. u16 temp;
  1247. struct aper_size_info_16 *previous_size;
  1248. previous_size = A_SIZE_16(agp_bridge->previous_size);
  1249. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1250. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1251. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1252. }
  1253. static void intel_8xx_cleanup(void)
  1254. {
  1255. u16 temp;
  1256. struct aper_size_info_8 *previous_size;
  1257. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1258. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1259. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1260. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1261. }
  1262. static int intel_configure(void)
  1263. {
  1264. u32 temp;
  1265. u16 temp2;
  1266. struct aper_size_info_16 *current_size;
  1267. current_size = A_SIZE_16(agp_bridge->current_size);
  1268. /* aperture size */
  1269. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1270. /* address to map to */
  1271. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1272. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1273. /* attbase - aperture base */
  1274. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1275. /* agpctrl */
  1276. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1277. /* paccfg/nbxcfg */
  1278. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1279. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  1280. (temp2 & ~(1 << 10)) | (1 << 9));
  1281. /* clear any possible error conditions */
  1282. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  1283. return 0;
  1284. }
  1285. static int intel_815_configure(void)
  1286. {
  1287. u32 temp, addr;
  1288. u8 temp2;
  1289. struct aper_size_info_8 *current_size;
  1290. /* attbase - aperture base */
  1291. /* the Intel 815 chipset spec. says that bits 29-31 in the
  1292. * ATTBASE register are reserved -> try not to write them */
  1293. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  1294. dev_emerg(&agp_bridge->dev->dev, "gatt bus addr too high");
  1295. return -EINVAL;
  1296. }
  1297. current_size = A_SIZE_8(agp_bridge->current_size);
  1298. /* aperture size */
  1299. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1300. current_size->size_value);
  1301. /* address to map to */
  1302. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1303. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1304. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  1305. addr &= INTEL_815_ATTBASE_MASK;
  1306. addr |= agp_bridge->gatt_bus_addr;
  1307. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  1308. /* agpctrl */
  1309. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1310. /* apcont */
  1311. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  1312. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  1313. /* clear any possible error conditions */
  1314. /* Oddness : this chipset seems to have no ERRSTS register ! */
  1315. return 0;
  1316. }
  1317. static void intel_820_tlbflush(struct agp_memory *mem)
  1318. {
  1319. return;
  1320. }
  1321. static void intel_820_cleanup(void)
  1322. {
  1323. u8 temp;
  1324. struct aper_size_info_8 *previous_size;
  1325. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1326. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  1327. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  1328. temp & ~(1 << 1));
  1329. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1330. previous_size->size_value);
  1331. }
  1332. static int intel_820_configure(void)
  1333. {
  1334. u32 temp;
  1335. u8 temp2;
  1336. struct aper_size_info_8 *current_size;
  1337. current_size = A_SIZE_8(agp_bridge->current_size);
  1338. /* aperture size */
  1339. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1340. /* address to map to */
  1341. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1342. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1343. /* attbase - aperture base */
  1344. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1345. /* agpctrl */
  1346. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1347. /* global enable aperture access */
  1348. /* This flag is not accessed through MCHCFG register as in */
  1349. /* i850 chipset. */
  1350. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  1351. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  1352. /* clear any possible AGP-related error conditions */
  1353. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  1354. return 0;
  1355. }
  1356. static int intel_840_configure(void)
  1357. {
  1358. u32 temp;
  1359. u16 temp2;
  1360. struct aper_size_info_8 *current_size;
  1361. current_size = A_SIZE_8(agp_bridge->current_size);
  1362. /* aperture size */
  1363. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1364. /* address to map to */
  1365. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1366. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1367. /* attbase - aperture base */
  1368. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1369. /* agpctrl */
  1370. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1371. /* mcgcfg */
  1372. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  1373. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  1374. /* clear any possible error conditions */
  1375. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  1376. return 0;
  1377. }
  1378. static int intel_845_configure(void)
  1379. {
  1380. u32 temp;
  1381. u8 temp2;
  1382. struct aper_size_info_8 *current_size;
  1383. current_size = A_SIZE_8(agp_bridge->current_size);
  1384. /* aperture size */
  1385. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1386. if (agp_bridge->apbase_config != 0) {
  1387. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  1388. agp_bridge->apbase_config);
  1389. } else {
  1390. /* address to map to */
  1391. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1392. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1393. agp_bridge->apbase_config = temp;
  1394. }
  1395. /* attbase - aperture base */
  1396. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1397. /* agpctrl */
  1398. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1399. /* agpm */
  1400. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  1401. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  1402. /* clear any possible error conditions */
  1403. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  1404. intel_i830_setup_flush();
  1405. return 0;
  1406. }
  1407. static int intel_850_configure(void)
  1408. {
  1409. u32 temp;
  1410. u16 temp2;
  1411. struct aper_size_info_8 *current_size;
  1412. current_size = A_SIZE_8(agp_bridge->current_size);
  1413. /* aperture size */
  1414. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1415. /* address to map to */
  1416. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1417. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1418. /* attbase - aperture base */
  1419. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1420. /* agpctrl */
  1421. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1422. /* mcgcfg */
  1423. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  1424. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  1425. /* clear any possible AGP-related error conditions */
  1426. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  1427. return 0;
  1428. }
  1429. static int intel_860_configure(void)
  1430. {
  1431. u32 temp;
  1432. u16 temp2;
  1433. struct aper_size_info_8 *current_size;
  1434. current_size = A_SIZE_8(agp_bridge->current_size);
  1435. /* aperture size */
  1436. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1437. /* address to map to */
  1438. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1439. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1440. /* attbase - aperture base */
  1441. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1442. /* agpctrl */
  1443. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1444. /* mcgcfg */
  1445. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  1446. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  1447. /* clear any possible AGP-related error conditions */
  1448. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  1449. return 0;
  1450. }
  1451. static int intel_830mp_configure(void)
  1452. {
  1453. u32 temp;
  1454. u16 temp2;
  1455. struct aper_size_info_8 *current_size;
  1456. current_size = A_SIZE_8(agp_bridge->current_size);
  1457. /* aperture size */
  1458. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1459. /* address to map to */
  1460. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1461. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1462. /* attbase - aperture base */
  1463. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1464. /* agpctrl */
  1465. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1466. /* gmch */
  1467. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1468. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  1469. /* clear any possible AGP-related error conditions */
  1470. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  1471. return 0;
  1472. }
  1473. static int intel_7505_configure(void)
  1474. {
  1475. u32 temp;
  1476. u16 temp2;
  1477. struct aper_size_info_8 *current_size;
  1478. current_size = A_SIZE_8(agp_bridge->current_size);
  1479. /* aperture size */
  1480. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1481. /* address to map to */
  1482. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1483. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1484. /* attbase - aperture base */
  1485. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1486. /* agpctrl */
  1487. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1488. /* mchcfg */
  1489. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  1490. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  1491. return 0;
  1492. }
  1493. /* Setup function */
  1494. static const struct gatt_mask intel_generic_masks[] =
  1495. {
  1496. {.mask = 0x00000017, .type = 0}
  1497. };
  1498. static const struct aper_size_info_8 intel_815_sizes[2] =
  1499. {
  1500. {64, 16384, 4, 0},
  1501. {32, 8192, 3, 8},
  1502. };
  1503. static const struct aper_size_info_8 intel_8xx_sizes[7] =
  1504. {
  1505. {256, 65536, 6, 0},
  1506. {128, 32768, 5, 32},
  1507. {64, 16384, 4, 48},
  1508. {32, 8192, 3, 56},
  1509. {16, 4096, 2, 60},
  1510. {8, 2048, 1, 62},
  1511. {4, 1024, 0, 63}
  1512. };
  1513. static const struct aper_size_info_16 intel_generic_sizes[7] =
  1514. {
  1515. {256, 65536, 6, 0},
  1516. {128, 32768, 5, 32},
  1517. {64, 16384, 4, 48},
  1518. {32, 8192, 3, 56},
  1519. {16, 4096, 2, 60},
  1520. {8, 2048, 1, 62},
  1521. {4, 1024, 0, 63}
  1522. };
  1523. static const struct aper_size_info_8 intel_830mp_sizes[4] =
  1524. {
  1525. {256, 65536, 6, 0},
  1526. {128, 32768, 5, 32},
  1527. {64, 16384, 4, 48},
  1528. {32, 8192, 3, 56}
  1529. };
  1530. static const struct agp_bridge_driver intel_generic_driver = {
  1531. .owner = THIS_MODULE,
  1532. .aperture_sizes = intel_generic_sizes,
  1533. .size_type = U16_APER_SIZE,
  1534. .num_aperture_sizes = 7,
  1535. .configure = intel_configure,
  1536. .fetch_size = intel_fetch_size,
  1537. .cleanup = intel_cleanup,
  1538. .tlb_flush = intel_tlbflush,
  1539. .mask_memory = agp_generic_mask_memory,
  1540. .masks = intel_generic_masks,
  1541. .agp_enable = agp_generic_enable,
  1542. .cache_flush = global_cache_flush,
  1543. .create_gatt_table = agp_generic_create_gatt_table,
  1544. .free_gatt_table = agp_generic_free_gatt_table,
  1545. .insert_memory = agp_generic_insert_memory,
  1546. .remove_memory = agp_generic_remove_memory,
  1547. .alloc_by_type = agp_generic_alloc_by_type,
  1548. .free_by_type = agp_generic_free_by_type,
  1549. .agp_alloc_page = agp_generic_alloc_page,
  1550. .agp_alloc_pages = agp_generic_alloc_pages,
  1551. .agp_destroy_page = agp_generic_destroy_page,
  1552. .agp_destroy_pages = agp_generic_destroy_pages,
  1553. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1554. };
  1555. static const struct agp_bridge_driver intel_810_driver = {
  1556. .owner = THIS_MODULE,
  1557. .aperture_sizes = intel_i810_sizes,
  1558. .size_type = FIXED_APER_SIZE,
  1559. .num_aperture_sizes = 2,
  1560. .needs_scratch_page = true,
  1561. .configure = intel_i810_configure,
  1562. .fetch_size = intel_i810_fetch_size,
  1563. .cleanup = intel_i810_cleanup,
  1564. .tlb_flush = intel_i810_tlbflush,
  1565. .mask_memory = intel_i810_mask_memory,
  1566. .masks = intel_i810_masks,
  1567. .agp_enable = intel_i810_agp_enable,
  1568. .cache_flush = global_cache_flush,
  1569. .create_gatt_table = agp_generic_create_gatt_table,
  1570. .free_gatt_table = agp_generic_free_gatt_table,
  1571. .insert_memory = intel_i810_insert_entries,
  1572. .remove_memory = intel_i810_remove_entries,
  1573. .alloc_by_type = intel_i810_alloc_by_type,
  1574. .free_by_type = intel_i810_free_by_type,
  1575. .agp_alloc_page = agp_generic_alloc_page,
  1576. .agp_alloc_pages = agp_generic_alloc_pages,
  1577. .agp_destroy_page = agp_generic_destroy_page,
  1578. .agp_destroy_pages = agp_generic_destroy_pages,
  1579. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1580. };
  1581. static const struct agp_bridge_driver intel_815_driver = {
  1582. .owner = THIS_MODULE,
  1583. .aperture_sizes = intel_815_sizes,
  1584. .size_type = U8_APER_SIZE,
  1585. .num_aperture_sizes = 2,
  1586. .configure = intel_815_configure,
  1587. .fetch_size = intel_815_fetch_size,
  1588. .cleanup = intel_8xx_cleanup,
  1589. .tlb_flush = intel_8xx_tlbflush,
  1590. .mask_memory = agp_generic_mask_memory,
  1591. .masks = intel_generic_masks,
  1592. .agp_enable = agp_generic_enable,
  1593. .cache_flush = global_cache_flush,
  1594. .create_gatt_table = agp_generic_create_gatt_table,
  1595. .free_gatt_table = agp_generic_free_gatt_table,
  1596. .insert_memory = agp_generic_insert_memory,
  1597. .remove_memory = agp_generic_remove_memory,
  1598. .alloc_by_type = agp_generic_alloc_by_type,
  1599. .free_by_type = agp_generic_free_by_type,
  1600. .agp_alloc_page = agp_generic_alloc_page,
  1601. .agp_alloc_pages = agp_generic_alloc_pages,
  1602. .agp_destroy_page = agp_generic_destroy_page,
  1603. .agp_destroy_pages = agp_generic_destroy_pages,
  1604. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1605. };
  1606. static const struct agp_bridge_driver intel_830_driver = {
  1607. .owner = THIS_MODULE,
  1608. .aperture_sizes = intel_i830_sizes,
  1609. .size_type = FIXED_APER_SIZE,
  1610. .num_aperture_sizes = 4,
  1611. .needs_scratch_page = true,
  1612. .configure = intel_i830_configure,
  1613. .fetch_size = intel_i830_fetch_size,
  1614. .cleanup = intel_i830_cleanup,
  1615. .tlb_flush = intel_i810_tlbflush,
  1616. .mask_memory = intel_i810_mask_memory,
  1617. .masks = intel_i810_masks,
  1618. .agp_enable = intel_i810_agp_enable,
  1619. .cache_flush = global_cache_flush,
  1620. .create_gatt_table = intel_i830_create_gatt_table,
  1621. .free_gatt_table = intel_i830_free_gatt_table,
  1622. .insert_memory = intel_i830_insert_entries,
  1623. .remove_memory = intel_i830_remove_entries,
  1624. .alloc_by_type = intel_i830_alloc_by_type,
  1625. .free_by_type = intel_i810_free_by_type,
  1626. .agp_alloc_page = agp_generic_alloc_page,
  1627. .agp_alloc_pages = agp_generic_alloc_pages,
  1628. .agp_destroy_page = agp_generic_destroy_page,
  1629. .agp_destroy_pages = agp_generic_destroy_pages,
  1630. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1631. .chipset_flush = intel_i830_chipset_flush,
  1632. };
  1633. static const struct agp_bridge_driver intel_820_driver = {
  1634. .owner = THIS_MODULE,
  1635. .aperture_sizes = intel_8xx_sizes,
  1636. .size_type = U8_APER_SIZE,
  1637. .num_aperture_sizes = 7,
  1638. .configure = intel_820_configure,
  1639. .fetch_size = intel_8xx_fetch_size,
  1640. .cleanup = intel_820_cleanup,
  1641. .tlb_flush = intel_820_tlbflush,
  1642. .mask_memory = agp_generic_mask_memory,
  1643. .masks = intel_generic_masks,
  1644. .agp_enable = agp_generic_enable,
  1645. .cache_flush = global_cache_flush,
  1646. .create_gatt_table = agp_generic_create_gatt_table,
  1647. .free_gatt_table = agp_generic_free_gatt_table,
  1648. .insert_memory = agp_generic_insert_memory,
  1649. .remove_memory = agp_generic_remove_memory,
  1650. .alloc_by_type = agp_generic_alloc_by_type,
  1651. .free_by_type = agp_generic_free_by_type,
  1652. .agp_alloc_page = agp_generic_alloc_page,
  1653. .agp_alloc_pages = agp_generic_alloc_pages,
  1654. .agp_destroy_page = agp_generic_destroy_page,
  1655. .agp_destroy_pages = agp_generic_destroy_pages,
  1656. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1657. };
  1658. static const struct agp_bridge_driver intel_830mp_driver = {
  1659. .owner = THIS_MODULE,
  1660. .aperture_sizes = intel_830mp_sizes,
  1661. .size_type = U8_APER_SIZE,
  1662. .num_aperture_sizes = 4,
  1663. .configure = intel_830mp_configure,
  1664. .fetch_size = intel_8xx_fetch_size,
  1665. .cleanup = intel_8xx_cleanup,
  1666. .tlb_flush = intel_8xx_tlbflush,
  1667. .mask_memory = agp_generic_mask_memory,
  1668. .masks = intel_generic_masks,
  1669. .agp_enable = agp_generic_enable,
  1670. .cache_flush = global_cache_flush,
  1671. .create_gatt_table = agp_generic_create_gatt_table,
  1672. .free_gatt_table = agp_generic_free_gatt_table,
  1673. .insert_memory = agp_generic_insert_memory,
  1674. .remove_memory = agp_generic_remove_memory,
  1675. .alloc_by_type = agp_generic_alloc_by_type,
  1676. .free_by_type = agp_generic_free_by_type,
  1677. .agp_alloc_page = agp_generic_alloc_page,
  1678. .agp_alloc_pages = agp_generic_alloc_pages,
  1679. .agp_destroy_page = agp_generic_destroy_page,
  1680. .agp_destroy_pages = agp_generic_destroy_pages,
  1681. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1682. };
  1683. static const struct agp_bridge_driver intel_840_driver = {
  1684. .owner = THIS_MODULE,
  1685. .aperture_sizes = intel_8xx_sizes,
  1686. .size_type = U8_APER_SIZE,
  1687. .num_aperture_sizes = 7,
  1688. .configure = intel_840_configure,
  1689. .fetch_size = intel_8xx_fetch_size,
  1690. .cleanup = intel_8xx_cleanup,
  1691. .tlb_flush = intel_8xx_tlbflush,
  1692. .mask_memory = agp_generic_mask_memory,
  1693. .masks = intel_generic_masks,
  1694. .agp_enable = agp_generic_enable,
  1695. .cache_flush = global_cache_flush,
  1696. .create_gatt_table = agp_generic_create_gatt_table,
  1697. .free_gatt_table = agp_generic_free_gatt_table,
  1698. .insert_memory = agp_generic_insert_memory,
  1699. .remove_memory = agp_generic_remove_memory,
  1700. .alloc_by_type = agp_generic_alloc_by_type,
  1701. .free_by_type = agp_generic_free_by_type,
  1702. .agp_alloc_page = agp_generic_alloc_page,
  1703. .agp_alloc_pages = agp_generic_alloc_pages,
  1704. .agp_destroy_page = agp_generic_destroy_page,
  1705. .agp_destroy_pages = agp_generic_destroy_pages,
  1706. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1707. };
  1708. static const struct agp_bridge_driver intel_845_driver = {
  1709. .owner = THIS_MODULE,
  1710. .aperture_sizes = intel_8xx_sizes,
  1711. .size_type = U8_APER_SIZE,
  1712. .num_aperture_sizes = 7,
  1713. .configure = intel_845_configure,
  1714. .fetch_size = intel_8xx_fetch_size,
  1715. .cleanup = intel_8xx_cleanup,
  1716. .tlb_flush = intel_8xx_tlbflush,
  1717. .mask_memory = agp_generic_mask_memory,
  1718. .masks = intel_generic_masks,
  1719. .agp_enable = agp_generic_enable,
  1720. .cache_flush = global_cache_flush,
  1721. .create_gatt_table = agp_generic_create_gatt_table,
  1722. .free_gatt_table = agp_generic_free_gatt_table,
  1723. .insert_memory = agp_generic_insert_memory,
  1724. .remove_memory = agp_generic_remove_memory,
  1725. .alloc_by_type = agp_generic_alloc_by_type,
  1726. .free_by_type = agp_generic_free_by_type,
  1727. .agp_alloc_page = agp_generic_alloc_page,
  1728. .agp_alloc_pages = agp_generic_alloc_pages,
  1729. .agp_destroy_page = agp_generic_destroy_page,
  1730. .agp_destroy_pages = agp_generic_destroy_pages,
  1731. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1732. .chipset_flush = intel_i830_chipset_flush,
  1733. };
  1734. static const struct agp_bridge_driver intel_850_driver = {
  1735. .owner = THIS_MODULE,
  1736. .aperture_sizes = intel_8xx_sizes,
  1737. .size_type = U8_APER_SIZE,
  1738. .num_aperture_sizes = 7,
  1739. .configure = intel_850_configure,
  1740. .fetch_size = intel_8xx_fetch_size,
  1741. .cleanup = intel_8xx_cleanup,
  1742. .tlb_flush = intel_8xx_tlbflush,
  1743. .mask_memory = agp_generic_mask_memory,
  1744. .masks = intel_generic_masks,
  1745. .agp_enable = agp_generic_enable,
  1746. .cache_flush = global_cache_flush,
  1747. .create_gatt_table = agp_generic_create_gatt_table,
  1748. .free_gatt_table = agp_generic_free_gatt_table,
  1749. .insert_memory = agp_generic_insert_memory,
  1750. .remove_memory = agp_generic_remove_memory,
  1751. .alloc_by_type = agp_generic_alloc_by_type,
  1752. .free_by_type = agp_generic_free_by_type,
  1753. .agp_alloc_page = agp_generic_alloc_page,
  1754. .agp_alloc_pages = agp_generic_alloc_pages,
  1755. .agp_destroy_page = agp_generic_destroy_page,
  1756. .agp_destroy_pages = agp_generic_destroy_pages,
  1757. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1758. };
  1759. static const struct agp_bridge_driver intel_860_driver = {
  1760. .owner = THIS_MODULE,
  1761. .aperture_sizes = intel_8xx_sizes,
  1762. .size_type = U8_APER_SIZE,
  1763. .num_aperture_sizes = 7,
  1764. .configure = intel_860_configure,
  1765. .fetch_size = intel_8xx_fetch_size,
  1766. .cleanup = intel_8xx_cleanup,
  1767. .tlb_flush = intel_8xx_tlbflush,
  1768. .mask_memory = agp_generic_mask_memory,
  1769. .masks = intel_generic_masks,
  1770. .agp_enable = agp_generic_enable,
  1771. .cache_flush = global_cache_flush,
  1772. .create_gatt_table = agp_generic_create_gatt_table,
  1773. .free_gatt_table = agp_generic_free_gatt_table,
  1774. .insert_memory = agp_generic_insert_memory,
  1775. .remove_memory = agp_generic_remove_memory,
  1776. .alloc_by_type = agp_generic_alloc_by_type,
  1777. .free_by_type = agp_generic_free_by_type,
  1778. .agp_alloc_page = agp_generic_alloc_page,
  1779. .agp_alloc_pages = agp_generic_alloc_pages,
  1780. .agp_destroy_page = agp_generic_destroy_page,
  1781. .agp_destroy_pages = agp_generic_destroy_pages,
  1782. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1783. };
  1784. static const struct agp_bridge_driver intel_915_driver = {
  1785. .owner = THIS_MODULE,
  1786. .aperture_sizes = intel_i830_sizes,
  1787. .size_type = FIXED_APER_SIZE,
  1788. .num_aperture_sizes = 4,
  1789. .needs_scratch_page = true,
  1790. .configure = intel_i915_configure,
  1791. .fetch_size = intel_i9xx_fetch_size,
  1792. .cleanup = intel_i915_cleanup,
  1793. .tlb_flush = intel_i810_tlbflush,
  1794. .mask_memory = intel_i810_mask_memory,
  1795. .masks = intel_i810_masks,
  1796. .agp_enable = intel_i810_agp_enable,
  1797. .cache_flush = global_cache_flush,
  1798. .create_gatt_table = intel_i915_create_gatt_table,
  1799. .free_gatt_table = intel_i830_free_gatt_table,
  1800. .insert_memory = intel_i915_insert_entries,
  1801. .remove_memory = intel_i915_remove_entries,
  1802. .alloc_by_type = intel_i830_alloc_by_type,
  1803. .free_by_type = intel_i810_free_by_type,
  1804. .agp_alloc_page = agp_generic_alloc_page,
  1805. .agp_alloc_pages = agp_generic_alloc_pages,
  1806. .agp_destroy_page = agp_generic_destroy_page,
  1807. .agp_destroy_pages = agp_generic_destroy_pages,
  1808. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1809. .chipset_flush = intel_i915_chipset_flush,
  1810. #ifdef USE_PCI_DMA_API
  1811. .agp_map_page = intel_agp_map_page,
  1812. .agp_unmap_page = intel_agp_unmap_page,
  1813. .agp_map_memory = intel_agp_map_memory,
  1814. .agp_unmap_memory = intel_agp_unmap_memory,
  1815. #endif
  1816. };
  1817. static const struct agp_bridge_driver intel_i965_driver = {
  1818. .owner = THIS_MODULE,
  1819. .aperture_sizes = intel_i830_sizes,
  1820. .size_type = FIXED_APER_SIZE,
  1821. .num_aperture_sizes = 4,
  1822. .needs_scratch_page = true,
  1823. .configure = intel_i915_configure,
  1824. .fetch_size = intel_i9xx_fetch_size,
  1825. .cleanup = intel_i915_cleanup,
  1826. .tlb_flush = intel_i810_tlbflush,
  1827. .mask_memory = intel_i965_mask_memory,
  1828. .masks = intel_i810_masks,
  1829. .agp_enable = intel_i810_agp_enable,
  1830. .cache_flush = global_cache_flush,
  1831. .create_gatt_table = intel_i965_create_gatt_table,
  1832. .free_gatt_table = intel_i830_free_gatt_table,
  1833. .insert_memory = intel_i915_insert_entries,
  1834. .remove_memory = intel_i915_remove_entries,
  1835. .alloc_by_type = intel_i830_alloc_by_type,
  1836. .free_by_type = intel_i810_free_by_type,
  1837. .agp_alloc_page = agp_generic_alloc_page,
  1838. .agp_alloc_pages = agp_generic_alloc_pages,
  1839. .agp_destroy_page = agp_generic_destroy_page,
  1840. .agp_destroy_pages = agp_generic_destroy_pages,
  1841. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1842. .chipset_flush = intel_i915_chipset_flush,
  1843. #ifdef USE_PCI_DMA_API
  1844. .agp_map_page = intel_agp_map_page,
  1845. .agp_unmap_page = intel_agp_unmap_page,
  1846. .agp_map_memory = intel_agp_map_memory,
  1847. .agp_unmap_memory = intel_agp_unmap_memory,
  1848. #endif
  1849. };
  1850. static const struct agp_bridge_driver intel_7505_driver = {
  1851. .owner = THIS_MODULE,
  1852. .aperture_sizes = intel_8xx_sizes,
  1853. .size_type = U8_APER_SIZE,
  1854. .num_aperture_sizes = 7,
  1855. .configure = intel_7505_configure,
  1856. .fetch_size = intel_8xx_fetch_size,
  1857. .cleanup = intel_8xx_cleanup,
  1858. .tlb_flush = intel_8xx_tlbflush,
  1859. .mask_memory = agp_generic_mask_memory,
  1860. .masks = intel_generic_masks,
  1861. .agp_enable = agp_generic_enable,
  1862. .cache_flush = global_cache_flush,
  1863. .create_gatt_table = agp_generic_create_gatt_table,
  1864. .free_gatt_table = agp_generic_free_gatt_table,
  1865. .insert_memory = agp_generic_insert_memory,
  1866. .remove_memory = agp_generic_remove_memory,
  1867. .alloc_by_type = agp_generic_alloc_by_type,
  1868. .free_by_type = agp_generic_free_by_type,
  1869. .agp_alloc_page = agp_generic_alloc_page,
  1870. .agp_alloc_pages = agp_generic_alloc_pages,
  1871. .agp_destroy_page = agp_generic_destroy_page,
  1872. .agp_destroy_pages = agp_generic_destroy_pages,
  1873. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1874. };
  1875. static const struct agp_bridge_driver intel_g33_driver = {
  1876. .owner = THIS_MODULE,
  1877. .aperture_sizes = intel_i830_sizes,
  1878. .size_type = FIXED_APER_SIZE,
  1879. .num_aperture_sizes = 4,
  1880. .needs_scratch_page = true,
  1881. .configure = intel_i915_configure,
  1882. .fetch_size = intel_i9xx_fetch_size,
  1883. .cleanup = intel_i915_cleanup,
  1884. .tlb_flush = intel_i810_tlbflush,
  1885. .mask_memory = intel_i965_mask_memory,
  1886. .masks = intel_i810_masks,
  1887. .agp_enable = intel_i810_agp_enable,
  1888. .cache_flush = global_cache_flush,
  1889. .create_gatt_table = intel_i915_create_gatt_table,
  1890. .free_gatt_table = intel_i830_free_gatt_table,
  1891. .insert_memory = intel_i915_insert_entries,
  1892. .remove_memory = intel_i915_remove_entries,
  1893. .alloc_by_type = intel_i830_alloc_by_type,
  1894. .free_by_type = intel_i810_free_by_type,
  1895. .agp_alloc_page = agp_generic_alloc_page,
  1896. .agp_alloc_pages = agp_generic_alloc_pages,
  1897. .agp_destroy_page = agp_generic_destroy_page,
  1898. .agp_destroy_pages = agp_generic_destroy_pages,
  1899. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1900. .chipset_flush = intel_i915_chipset_flush,
  1901. #ifdef USE_PCI_DMA_API
  1902. .agp_map_page = intel_agp_map_page,
  1903. .agp_unmap_page = intel_agp_unmap_page,
  1904. .agp_map_memory = intel_agp_map_memory,
  1905. .agp_unmap_memory = intel_agp_unmap_memory,
  1906. #endif
  1907. };
  1908. static int find_gmch(u16 device)
  1909. {
  1910. struct pci_dev *gmch_device;
  1911. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1912. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1913. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1914. device, gmch_device);
  1915. }
  1916. if (!gmch_device)
  1917. return 0;
  1918. intel_private.pcidev = gmch_device;
  1919. return 1;
  1920. }
  1921. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1922. * driver and gmch_driver must be non-null, and find_gmch will determine
  1923. * which one should be used if a gmch_chip_id is present.
  1924. */
  1925. static const struct intel_driver_description {
  1926. unsigned int chip_id;
  1927. unsigned int gmch_chip_id;
  1928. unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
  1929. char *name;
  1930. const struct agp_bridge_driver *driver;
  1931. const struct agp_bridge_driver *gmch_driver;
  1932. } intel_agp_chipsets[] = {
  1933. { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
  1934. { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
  1935. { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
  1936. { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
  1937. NULL, &intel_810_driver },
  1938. { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
  1939. NULL, &intel_810_driver },
  1940. { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
  1941. NULL, &intel_810_driver },
  1942. { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
  1943. &intel_815_driver, &intel_810_driver },
  1944. { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1945. { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1946. { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
  1947. &intel_830mp_driver, &intel_830_driver },
  1948. { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
  1949. { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
  1950. { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
  1951. &intel_845_driver, &intel_830_driver },
  1952. { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
  1953. { PCI_DEVICE_ID_INTEL_82854_HB, PCI_DEVICE_ID_INTEL_82854_IG, 0, "854",
  1954. &intel_845_driver, &intel_830_driver },
  1955. { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
  1956. { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
  1957. &intel_845_driver, &intel_830_driver },
  1958. { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
  1959. { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
  1960. &intel_845_driver, &intel_830_driver },
  1961. { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
  1962. { PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
  1963. NULL, &intel_915_driver },
  1964. { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
  1965. NULL, &intel_915_driver },
  1966. { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
  1967. NULL, &intel_915_driver },
  1968. { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
  1969. NULL, &intel_915_driver },
  1970. { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
  1971. NULL, &intel_915_driver },
  1972. { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
  1973. NULL, &intel_915_driver },
  1974. { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
  1975. NULL, &intel_i965_driver },
  1976. { PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, 0, "G35",
  1977. NULL, &intel_i965_driver },
  1978. { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
  1979. NULL, &intel_i965_driver },
  1980. { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
  1981. NULL, &intel_i965_driver },
  1982. { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
  1983. NULL, &intel_i965_driver },
  1984. { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
  1985. NULL, &intel_i965_driver },
  1986. { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
  1987. { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
  1988. { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
  1989. NULL, &intel_g33_driver },
  1990. { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
  1991. NULL, &intel_g33_driver },
  1992. { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
  1993. NULL, &intel_g33_driver },
  1994. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB, PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, 0, "Pineview",
  1995. NULL, &intel_g33_driver },
  1996. { PCI_DEVICE_ID_INTEL_PINEVIEW_HB, PCI_DEVICE_ID_INTEL_PINEVIEW_IG, 0, "Pineview",
  1997. NULL, &intel_g33_driver },
  1998. { PCI_DEVICE_ID_INTEL_GM45_HB, PCI_DEVICE_ID_INTEL_GM45_IG, 0,
  1999. "GM45", NULL, &intel_i965_driver },
  2000. { PCI_DEVICE_ID_INTEL_EAGLELAKE_HB, PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, 0,
  2001. "Eaglelake", NULL, &intel_i965_driver },
  2002. { PCI_DEVICE_ID_INTEL_Q45_HB, PCI_DEVICE_ID_INTEL_Q45_IG, 0,
  2003. "Q45/Q43", NULL, &intel_i965_driver },
  2004. { PCI_DEVICE_ID_INTEL_G45_HB, PCI_DEVICE_ID_INTEL_G45_IG, 0,
  2005. "G45/G43", NULL, &intel_i965_driver },
  2006. { PCI_DEVICE_ID_INTEL_B43_HB, PCI_DEVICE_ID_INTEL_B43_IG, 0,
  2007. "B43", NULL, &intel_i965_driver },
  2008. { PCI_DEVICE_ID_INTEL_G41_HB, PCI_DEVICE_ID_INTEL_G41_IG, 0,
  2009. "G41", NULL, &intel_i965_driver },
  2010. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG, 0,
  2011. "Ironlake/D", NULL, &intel_i965_driver },
  2012. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
  2013. "Ironlake/M", NULL, &intel_i965_driver },
  2014. { PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
  2015. "Ironlake/MA", NULL, &intel_i965_driver },
  2016. { PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
  2017. "Ironlake/MC2", NULL, &intel_i965_driver },
  2018. { 0, 0, 0, NULL, NULL, NULL }
  2019. };
  2020. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  2021. const struct pci_device_id *ent)
  2022. {
  2023. struct agp_bridge_data *bridge;
  2024. u8 cap_ptr = 0;
  2025. struct resource *r;
  2026. int i;
  2027. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  2028. bridge = agp_alloc_bridge();
  2029. if (!bridge)
  2030. return -ENOMEM;
  2031. for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
  2032. /* In case that multiple models of gfx chip may
  2033. stand on same host bridge type, this can be
  2034. sure we detect the right IGD. */
  2035. if (pdev->device == intel_agp_chipsets[i].chip_id) {
  2036. if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
  2037. find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
  2038. bridge->driver =
  2039. intel_agp_chipsets[i].gmch_driver;
  2040. break;
  2041. } else if (intel_agp_chipsets[i].multi_gmch_chip) {
  2042. continue;
  2043. } else {
  2044. bridge->driver = intel_agp_chipsets[i].driver;
  2045. break;
  2046. }
  2047. }
  2048. }
  2049. if (intel_agp_chipsets[i].name == NULL) {
  2050. if (cap_ptr)
  2051. dev_warn(&pdev->dev, "unsupported Intel chipset [%04x/%04x]\n",
  2052. pdev->vendor, pdev->device);
  2053. agp_put_bridge(bridge);
  2054. return -ENODEV;
  2055. }
  2056. if (bridge->driver == NULL) {
  2057. /* bridge has no AGP and no IGD detected */
  2058. if (cap_ptr)
  2059. dev_warn(&pdev->dev, "can't find bridge device (chip_id: %04x)\n",
  2060. intel_agp_chipsets[i].gmch_chip_id);
  2061. agp_put_bridge(bridge);
  2062. return -ENODEV;
  2063. }
  2064. bridge->dev = pdev;
  2065. bridge->capndx = cap_ptr;
  2066. bridge->dev_private_data = &intel_private;
  2067. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
  2068. /*
  2069. * The following fixes the case where the BIOS has "forgotten" to
  2070. * provide an address range for the GART.
  2071. * 20030610 - hamish@zot.org
  2072. */
  2073. r = &pdev->resource[0];
  2074. if (!r->start && r->end) {
  2075. if (pci_assign_resource(pdev, 0)) {
  2076. dev_err(&pdev->dev, "can't assign resource 0\n");
  2077. agp_put_bridge(bridge);
  2078. return -ENODEV;
  2079. }
  2080. }
  2081. /*
  2082. * If the device has not been properly setup, the following will catch
  2083. * the problem and should stop the system from crashing.
  2084. * 20030610 - hamish@zot.org
  2085. */
  2086. if (pci_enable_device(pdev)) {
  2087. dev_err(&pdev->dev, "can't enable PCI device\n");
  2088. agp_put_bridge(bridge);
  2089. return -ENODEV;
  2090. }
  2091. /* Fill in the mode register */
  2092. if (cap_ptr) {
  2093. pci_read_config_dword(pdev,
  2094. bridge->capndx+PCI_AGP_STATUS,
  2095. &bridge->mode);
  2096. }
  2097. if (bridge->driver->mask_memory == intel_i965_mask_memory) {
  2098. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(36)))
  2099. dev_err(&intel_private.pcidev->dev,
  2100. "set gfx device dma mask 36bit failed!\n");
  2101. else
  2102. pci_set_consistent_dma_mask(intel_private.pcidev,
  2103. DMA_BIT_MASK(36));
  2104. }
  2105. pci_set_drvdata(pdev, bridge);
  2106. return agp_add_bridge(bridge);
  2107. }
  2108. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  2109. {
  2110. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  2111. agp_remove_bridge(bridge);
  2112. if (intel_private.pcidev)
  2113. pci_dev_put(intel_private.pcidev);
  2114. agp_put_bridge(bridge);
  2115. }
  2116. #ifdef CONFIG_PM
  2117. static int agp_intel_resume(struct pci_dev *pdev)
  2118. {
  2119. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  2120. int ret_val;
  2121. if (bridge->driver == &intel_generic_driver)
  2122. intel_configure();
  2123. else if (bridge->driver == &intel_850_driver)
  2124. intel_850_configure();
  2125. else if (bridge->driver == &intel_845_driver)
  2126. intel_845_configure();
  2127. else if (bridge->driver == &intel_830mp_driver)
  2128. intel_830mp_configure();
  2129. else if (bridge->driver == &intel_915_driver)
  2130. intel_i915_configure();
  2131. else if (bridge->driver == &intel_830_driver)
  2132. intel_i830_configure();
  2133. else if (bridge->driver == &intel_810_driver)
  2134. intel_i810_configure();
  2135. else if (bridge->driver == &intel_i965_driver)
  2136. intel_i915_configure();
  2137. ret_val = agp_rebind_memory();
  2138. if (ret_val != 0)
  2139. return ret_val;
  2140. return 0;
  2141. }
  2142. #endif
  2143. static struct pci_device_id agp_intel_pci_table[] = {
  2144. #define ID(x) \
  2145. { \
  2146. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  2147. .class_mask = ~0, \
  2148. .vendor = PCI_VENDOR_ID_INTEL, \
  2149. .device = x, \
  2150. .subvendor = PCI_ANY_ID, \
  2151. .subdevice = PCI_ANY_ID, \
  2152. }
  2153. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  2154. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  2155. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  2156. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  2157. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  2158. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  2159. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  2160. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  2161. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  2162. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  2163. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  2164. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  2165. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  2166. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  2167. ID(PCI_DEVICE_ID_INTEL_82854_HB),
  2168. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  2169. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  2170. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  2171. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  2172. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  2173. ID(PCI_DEVICE_ID_INTEL_7505_0),
  2174. ID(PCI_DEVICE_ID_INTEL_7205_0),
  2175. ID(PCI_DEVICE_ID_INTEL_E7221_HB),
  2176. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  2177. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  2178. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  2179. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  2180. ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
  2181. ID(PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB),
  2182. ID(PCI_DEVICE_ID_INTEL_PINEVIEW_HB),
  2183. ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
  2184. ID(PCI_DEVICE_ID_INTEL_82G35_HB),
  2185. ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
  2186. ID(PCI_DEVICE_ID_INTEL_82965G_HB),
  2187. ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
  2188. ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
  2189. ID(PCI_DEVICE_ID_INTEL_G33_HB),
  2190. ID(PCI_DEVICE_ID_INTEL_Q35_HB),
  2191. ID(PCI_DEVICE_ID_INTEL_Q33_HB),
  2192. ID(PCI_DEVICE_ID_INTEL_GM45_HB),
  2193. ID(PCI_DEVICE_ID_INTEL_EAGLELAKE_HB),
  2194. ID(PCI_DEVICE_ID_INTEL_Q45_HB),
  2195. ID(PCI_DEVICE_ID_INTEL_G45_HB),
  2196. ID(PCI_DEVICE_ID_INTEL_G41_HB),
  2197. ID(PCI_DEVICE_ID_INTEL_B43_HB),
  2198. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB),
  2199. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB),
  2200. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB),
  2201. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB),
  2202. { }
  2203. };
  2204. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  2205. static struct pci_driver agp_intel_pci_driver = {
  2206. .name = "agpgart-intel",
  2207. .id_table = agp_intel_pci_table,
  2208. .probe = agp_intel_probe,
  2209. .remove = __devexit_p(agp_intel_remove),
  2210. #ifdef CONFIG_PM
  2211. .resume = agp_intel_resume,
  2212. #endif
  2213. };
  2214. static int __init agp_intel_init(void)
  2215. {
  2216. if (agp_off)
  2217. return -EINVAL;
  2218. return pci_register_driver(&agp_intel_pci_driver);
  2219. }
  2220. static void __exit agp_intel_cleanup(void)
  2221. {
  2222. pci_unregister_driver(&agp_intel_pci_driver);
  2223. }
  2224. module_init(agp_intel_init);
  2225. module_exit(agp_intel_cleanup);
  2226. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  2227. MODULE_LICENSE("GPL and additional rights");