qlcnic_83xx_hw.c 78 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. #include <linux/if_vlan.h>
  9. #include <linux/ipv6.h>
  10. #include <linux/ethtool.h>
  11. #include <linux/interrupt.h>
  12. #define QLCNIC_MAX_TX_QUEUES 1
  13. #define RSS_HASHTYPE_IP_TCP 0x3
  14. /* status descriptor mailbox data
  15. * @phy_addr: physical address of buffer
  16. * @sds_ring_size: buffer size
  17. * @intrpt_id: interrupt id
  18. * @intrpt_val: source of interrupt
  19. */
  20. struct qlcnic_sds_mbx {
  21. u64 phy_addr;
  22. u8 rsvd1[16];
  23. u16 sds_ring_size;
  24. u16 rsvd2[3];
  25. u16 intrpt_id;
  26. u8 intrpt_val;
  27. u8 rsvd3[5];
  28. } __packed;
  29. /* receive descriptor buffer data
  30. * phy_addr_reg: physical address of regular buffer
  31. * phy_addr_jmb: physical address of jumbo buffer
  32. * reg_ring_sz: size of regular buffer
  33. * reg_ring_len: no. of entries in regular buffer
  34. * jmb_ring_len: no. of entries in jumbo buffer
  35. * jmb_ring_sz: size of jumbo buffer
  36. */
  37. struct qlcnic_rds_mbx {
  38. u64 phy_addr_reg;
  39. u64 phy_addr_jmb;
  40. u16 reg_ring_sz;
  41. u16 reg_ring_len;
  42. u16 jmb_ring_sz;
  43. u16 jmb_ring_len;
  44. } __packed;
  45. /* host producers for regular and jumbo rings */
  46. struct __host_producer_mbx {
  47. u32 reg_buf;
  48. u32 jmb_buf;
  49. } __packed;
  50. /* Receive context mailbox data outbox registers
  51. * @state: state of the context
  52. * @vport_id: virtual port id
  53. * @context_id: receive context id
  54. * @num_pci_func: number of pci functions of the port
  55. * @phy_port: physical port id
  56. */
  57. struct qlcnic_rcv_mbx_out {
  58. u8 rcv_num;
  59. u8 sts_num;
  60. u16 ctx_id;
  61. u8 state;
  62. u8 num_pci_func;
  63. u8 phy_port;
  64. u8 vport_id;
  65. u32 host_csmr[QLCNIC_MAX_RING_SETS];
  66. struct __host_producer_mbx host_prod[QLCNIC_MAX_RING_SETS];
  67. } __packed;
  68. struct qlcnic_add_rings_mbx_out {
  69. u8 rcv_num;
  70. u8 sts_num;
  71. u16 ctx_id;
  72. u32 host_csmr[QLCNIC_MAX_RING_SETS];
  73. struct __host_producer_mbx host_prod[QLCNIC_MAX_RING_SETS];
  74. } __packed;
  75. /* Transmit context mailbox inbox registers
  76. * @phys_addr: DMA address of the transmit buffer
  77. * @cnsmr_index: host consumer index
  78. * @size: legth of transmit buffer ring
  79. * @intr_id: interrput id
  80. * @src: src of interrupt
  81. */
  82. struct qlcnic_tx_mbx {
  83. u64 phys_addr;
  84. u64 cnsmr_index;
  85. u16 size;
  86. u16 intr_id;
  87. u8 src;
  88. u8 rsvd[3];
  89. } __packed;
  90. /* Transmit context mailbox outbox registers
  91. * @host_prod: host producer index
  92. * @ctx_id: transmit context id
  93. * @state: state of the transmit context
  94. */
  95. struct qlcnic_tx_mbx_out {
  96. u32 host_prod;
  97. u16 ctx_id;
  98. u8 state;
  99. u8 rsvd;
  100. } __packed;
  101. static const struct qlcnic_mailbox_metadata qlcnic_83xx_mbx_tbl[] = {
  102. {QLCNIC_CMD_CONFIGURE_IP_ADDR, 6, 1},
  103. {QLCNIC_CMD_CONFIG_INTRPT, 18, 34},
  104. {QLCNIC_CMD_CREATE_RX_CTX, 136, 27},
  105. {QLCNIC_CMD_DESTROY_RX_CTX, 2, 1},
  106. {QLCNIC_CMD_CREATE_TX_CTX, 54, 18},
  107. {QLCNIC_CMD_DESTROY_TX_CTX, 2, 1},
  108. {QLCNIC_CMD_CONFIGURE_MAC_LEARNING, 2, 1},
  109. {QLCNIC_CMD_INTRPT_TEST, 22, 12},
  110. {QLCNIC_CMD_SET_MTU, 3, 1},
  111. {QLCNIC_CMD_READ_PHY, 4, 2},
  112. {QLCNIC_CMD_WRITE_PHY, 5, 1},
  113. {QLCNIC_CMD_READ_HW_REG, 4, 1},
  114. {QLCNIC_CMD_GET_FLOW_CTL, 4, 2},
  115. {QLCNIC_CMD_SET_FLOW_CTL, 4, 1},
  116. {QLCNIC_CMD_READ_MAX_MTU, 4, 2},
  117. {QLCNIC_CMD_READ_MAX_LRO, 4, 2},
  118. {QLCNIC_CMD_MAC_ADDRESS, 4, 3},
  119. {QLCNIC_CMD_GET_PCI_INFO, 1, 66},
  120. {QLCNIC_CMD_GET_NIC_INFO, 2, 19},
  121. {QLCNIC_CMD_SET_NIC_INFO, 32, 1},
  122. {QLCNIC_CMD_GET_ESWITCH_CAPABILITY, 4, 3},
  123. {QLCNIC_CMD_TOGGLE_ESWITCH, 4, 1},
  124. {QLCNIC_CMD_GET_ESWITCH_STATUS, 4, 3},
  125. {QLCNIC_CMD_SET_PORTMIRRORING, 4, 1},
  126. {QLCNIC_CMD_CONFIGURE_ESWITCH, 4, 1},
  127. {QLCNIC_CMD_GET_ESWITCH_PORT_CONFIG, 4, 3},
  128. {QLCNIC_CMD_GET_ESWITCH_STATS, 5, 1},
  129. {QLCNIC_CMD_CONFIG_PORT, 4, 1},
  130. {QLCNIC_CMD_TEMP_SIZE, 1, 4},
  131. {QLCNIC_CMD_GET_TEMP_HDR, 5, 5},
  132. {QLCNIC_CMD_GET_LINK_EVENT, 2, 1},
  133. {QLCNIC_CMD_CONFIG_MAC_VLAN, 4, 3},
  134. {QLCNIC_CMD_CONFIG_INTR_COAL, 6, 1},
  135. {QLCNIC_CMD_CONFIGURE_RSS, 14, 1},
  136. {QLCNIC_CMD_CONFIGURE_LED, 2, 1},
  137. {QLCNIC_CMD_CONFIGURE_MAC_RX_MODE, 2, 1},
  138. {QLCNIC_CMD_CONFIGURE_HW_LRO, 2, 1},
  139. {QLCNIC_CMD_GET_STATISTICS, 2, 80},
  140. {QLCNIC_CMD_SET_PORT_CONFIG, 2, 1},
  141. {QLCNIC_CMD_GET_PORT_CONFIG, 2, 2},
  142. {QLCNIC_CMD_GET_LINK_STATUS, 2, 4},
  143. {QLCNIC_CMD_IDC_ACK, 5, 1},
  144. {QLCNIC_CMD_INIT_NIC_FUNC, 2, 1},
  145. {QLCNIC_CMD_STOP_NIC_FUNC, 2, 1},
  146. {QLCNIC_CMD_SET_LED_CONFIG, 5, 1},
  147. {QLCNIC_CMD_GET_LED_CONFIG, 1, 5},
  148. {QLCNIC_CMD_ADD_RCV_RINGS, 130, 26},
  149. };
  150. static const u32 qlcnic_83xx_ext_reg_tbl[] = {
  151. 0x38CC, /* Global Reset */
  152. 0x38F0, /* Wildcard */
  153. 0x38FC, /* Informant */
  154. 0x3038, /* Host MBX ctrl */
  155. 0x303C, /* FW MBX ctrl */
  156. 0x355C, /* BOOT LOADER ADDRESS REG */
  157. 0x3560, /* BOOT LOADER SIZE REG */
  158. 0x3564, /* FW IMAGE ADDR REG */
  159. 0x1000, /* MBX intr enable */
  160. 0x1200, /* Default Intr mask */
  161. 0x1204, /* Default Interrupt ID */
  162. 0x3780, /* QLC_83XX_IDC_MAJ_VERSION */
  163. 0x3784, /* QLC_83XX_IDC_DEV_STATE */
  164. 0x3788, /* QLC_83XX_IDC_DRV_PRESENCE */
  165. 0x378C, /* QLC_83XX_IDC_DRV_ACK */
  166. 0x3790, /* QLC_83XX_IDC_CTRL */
  167. 0x3794, /* QLC_83XX_IDC_DRV_AUDIT */
  168. 0x3798, /* QLC_83XX_IDC_MIN_VERSION */
  169. 0x379C, /* QLC_83XX_RECOVER_DRV_LOCK */
  170. 0x37A0, /* QLC_83XX_IDC_PF_0 */
  171. 0x37A4, /* QLC_83XX_IDC_PF_1 */
  172. 0x37A8, /* QLC_83XX_IDC_PF_2 */
  173. 0x37AC, /* QLC_83XX_IDC_PF_3 */
  174. 0x37B0, /* QLC_83XX_IDC_PF_4 */
  175. 0x37B4, /* QLC_83XX_IDC_PF_5 */
  176. 0x37B8, /* QLC_83XX_IDC_PF_6 */
  177. 0x37BC, /* QLC_83XX_IDC_PF_7 */
  178. 0x37C0, /* QLC_83XX_IDC_PF_8 */
  179. 0x37C4, /* QLC_83XX_IDC_PF_9 */
  180. 0x37C8, /* QLC_83XX_IDC_PF_10 */
  181. 0x37CC, /* QLC_83XX_IDC_PF_11 */
  182. 0x37D0, /* QLC_83XX_IDC_PF_12 */
  183. 0x37D4, /* QLC_83XX_IDC_PF_13 */
  184. 0x37D8, /* QLC_83XX_IDC_PF_14 */
  185. 0x37DC, /* QLC_83XX_IDC_PF_15 */
  186. 0x37E0, /* QLC_83XX_IDC_DEV_PARTITION_INFO_1 */
  187. 0x37E4, /* QLC_83XX_IDC_DEV_PARTITION_INFO_2 */
  188. 0x37F0, /* QLC_83XX_DRV_OP_MODE */
  189. 0x37F4, /* QLC_83XX_VNIC_STATE */
  190. 0x3868, /* QLC_83XX_DRV_LOCK */
  191. 0x386C, /* QLC_83XX_DRV_UNLOCK */
  192. 0x3504, /* QLC_83XX_DRV_LOCK_ID */
  193. 0x34A4, /* QLC_83XX_ASIC_TEMP */
  194. };
  195. static const u32 qlcnic_83xx_reg_tbl[] = {
  196. 0x34A8, /* PEG_HALT_STAT1 */
  197. 0x34AC, /* PEG_HALT_STAT2 */
  198. 0x34B0, /* FW_HEARTBEAT */
  199. 0x3500, /* FLASH LOCK_ID */
  200. 0x3528, /* FW_CAPABILITIES */
  201. 0x3538, /* Driver active, DRV_REG0 */
  202. 0x3540, /* Device state, DRV_REG1 */
  203. 0x3544, /* Driver state, DRV_REG2 */
  204. 0x3548, /* Driver scratch, DRV_REG3 */
  205. 0x354C, /* Device partiton info, DRV_REG4 */
  206. 0x3524, /* Driver IDC ver, DRV_REG5 */
  207. 0x3550, /* FW_VER_MAJOR */
  208. 0x3554, /* FW_VER_MINOR */
  209. 0x3558, /* FW_VER_SUB */
  210. 0x359C, /* NPAR STATE */
  211. 0x35FC, /* FW_IMG_VALID */
  212. 0x3650, /* CMD_PEG_STATE */
  213. 0x373C, /* RCV_PEG_STATE */
  214. 0x37B4, /* ASIC TEMP */
  215. 0x356C, /* FW API */
  216. 0x3570, /* DRV OP MODE */
  217. 0x3850, /* FLASH LOCK */
  218. 0x3854, /* FLASH UNLOCK */
  219. };
  220. static struct qlcnic_hardware_ops qlcnic_83xx_hw_ops = {
  221. .read_crb = qlcnic_83xx_read_crb,
  222. .write_crb = qlcnic_83xx_write_crb,
  223. .read_reg = qlcnic_83xx_rd_reg_indirect,
  224. .write_reg = qlcnic_83xx_wrt_reg_indirect,
  225. .get_mac_address = qlcnic_83xx_get_mac_address,
  226. .setup_intr = qlcnic_83xx_setup_intr,
  227. .alloc_mbx_args = qlcnic_83xx_alloc_mbx_args,
  228. .mbx_cmd = qlcnic_83xx_mbx_op,
  229. .get_func_no = qlcnic_83xx_get_func_no,
  230. .api_lock = qlcnic_83xx_cam_lock,
  231. .api_unlock = qlcnic_83xx_cam_unlock,
  232. .add_sysfs = qlcnic_83xx_add_sysfs,
  233. .remove_sysfs = qlcnic_83xx_remove_sysfs,
  234. .process_lb_rcv_ring_diag = qlcnic_83xx_process_rcv_ring_diag,
  235. .create_rx_ctx = qlcnic_83xx_create_rx_ctx,
  236. .create_tx_ctx = qlcnic_83xx_create_tx_ctx,
  237. .setup_link_event = qlcnic_83xx_setup_link_event,
  238. .get_nic_info = qlcnic_83xx_get_nic_info,
  239. .get_pci_info = qlcnic_83xx_get_pci_info,
  240. .set_nic_info = qlcnic_83xx_set_nic_info,
  241. .change_macvlan = qlcnic_83xx_sre_macaddr_change,
  242. .napi_enable = qlcnic_83xx_napi_enable,
  243. .napi_disable = qlcnic_83xx_napi_disable,
  244. .config_intr_coal = qlcnic_83xx_config_intr_coal,
  245. .config_rss = qlcnic_83xx_config_rss,
  246. .config_hw_lro = qlcnic_83xx_config_hw_lro,
  247. .config_promisc_mode = qlcnic_83xx_nic_set_promisc,
  248. .change_l2_filter = qlcnic_83xx_change_l2_filter,
  249. .get_board_info = qlcnic_83xx_get_port_info,
  250. };
  251. static struct qlcnic_nic_template qlcnic_83xx_ops = {
  252. .config_bridged_mode = qlcnic_config_bridged_mode,
  253. .config_led = qlcnic_config_led,
  254. .request_reset = qlcnic_83xx_idc_request_reset,
  255. .cancel_idc_work = qlcnic_83xx_idc_exit,
  256. .napi_add = qlcnic_83xx_napi_add,
  257. .napi_del = qlcnic_83xx_napi_del,
  258. .config_ipaddr = qlcnic_83xx_config_ipaddr,
  259. .clear_legacy_intr = qlcnic_83xx_clear_legacy_intr,
  260. };
  261. void qlcnic_83xx_register_map(struct qlcnic_hardware_context *ahw)
  262. {
  263. ahw->hw_ops = &qlcnic_83xx_hw_ops;
  264. ahw->reg_tbl = (u32 *)qlcnic_83xx_reg_tbl;
  265. ahw->ext_reg_tbl = (u32 *)qlcnic_83xx_ext_reg_tbl;
  266. }
  267. int qlcnic_83xx_get_fw_version(struct qlcnic_adapter *adapter)
  268. {
  269. u32 fw_major, fw_minor, fw_build;
  270. struct pci_dev *pdev = adapter->pdev;
  271. fw_major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  272. fw_minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  273. fw_build = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  274. adapter->fw_version = QLCNIC_VERSION_CODE(fw_major, fw_minor, fw_build);
  275. dev_info(&pdev->dev, "Driver v%s, firmware version %d.%d.%d\n",
  276. QLCNIC_LINUX_VERSIONID, fw_major, fw_minor, fw_build);
  277. return adapter->fw_version;
  278. }
  279. static int __qlcnic_set_win_base(struct qlcnic_adapter *adapter, u32 addr)
  280. {
  281. void __iomem *base;
  282. u32 val;
  283. base = adapter->ahw->pci_base0 +
  284. QLC_83XX_CRB_WIN_FUNC(adapter->ahw->pci_func);
  285. writel(addr, base);
  286. val = readl(base);
  287. if (val != addr)
  288. return -EIO;
  289. return 0;
  290. }
  291. int qlcnic_83xx_rd_reg_indirect(struct qlcnic_adapter *adapter, ulong addr)
  292. {
  293. int ret;
  294. struct qlcnic_hardware_context *ahw = adapter->ahw;
  295. ret = __qlcnic_set_win_base(adapter, (u32) addr);
  296. if (!ret) {
  297. return QLCRDX(ahw, QLCNIC_WILDCARD);
  298. } else {
  299. dev_err(&adapter->pdev->dev,
  300. "%s failed, addr = 0x%x\n", __func__, (int)addr);
  301. return -EIO;
  302. }
  303. }
  304. int qlcnic_83xx_wrt_reg_indirect(struct qlcnic_adapter *adapter, ulong addr,
  305. u32 data)
  306. {
  307. int err;
  308. struct qlcnic_hardware_context *ahw = adapter->ahw;
  309. err = __qlcnic_set_win_base(adapter, (u32) addr);
  310. if (!err) {
  311. QLCWRX(ahw, QLCNIC_WILDCARD, data);
  312. return 0;
  313. } else {
  314. dev_err(&adapter->pdev->dev,
  315. "%s failed, addr = 0x%x data = 0x%x\n",
  316. __func__, (int)addr, data);
  317. return err;
  318. }
  319. }
  320. int qlcnic_83xx_setup_intr(struct qlcnic_adapter *adapter, u8 num_intr)
  321. {
  322. int err, i, num_msix;
  323. struct qlcnic_hardware_context *ahw = adapter->ahw;
  324. if (!num_intr)
  325. num_intr = QLCNIC_DEF_NUM_STS_DESC_RINGS;
  326. num_msix = rounddown_pow_of_two(min_t(int, num_online_cpus(),
  327. num_intr));
  328. /* account for AEN interrupt MSI-X based interrupts */
  329. num_msix += 1;
  330. num_msix += adapter->max_drv_tx_rings;
  331. err = qlcnic_enable_msix(adapter, num_msix);
  332. if (err == -ENOMEM)
  333. return err;
  334. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  335. num_msix = adapter->ahw->num_msix;
  336. else
  337. num_msix = 1;
  338. /* setup interrupt mapping table for fw */
  339. ahw->intr_tbl = vzalloc(num_msix *
  340. sizeof(struct qlcnic_intrpt_config));
  341. if (!ahw->intr_tbl)
  342. return -ENOMEM;
  343. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  344. /* MSI-X enablement failed, use legacy interrupt */
  345. adapter->tgt_status_reg = ahw->pci_base0 + QLC_83XX_INTX_PTR;
  346. adapter->tgt_mask_reg = ahw->pci_base0 + QLC_83XX_INTX_MASK;
  347. adapter->isr_int_vec = ahw->pci_base0 + QLC_83XX_INTX_TRGR;
  348. adapter->msix_entries[0].vector = adapter->pdev->irq;
  349. dev_info(&adapter->pdev->dev, "using legacy interrupt\n");
  350. }
  351. for (i = 0; i < num_msix; i++) {
  352. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  353. ahw->intr_tbl[i].type = QLCNIC_INTRPT_MSIX;
  354. else
  355. ahw->intr_tbl[i].type = QLCNIC_INTRPT_INTX;
  356. ahw->intr_tbl[i].id = i;
  357. ahw->intr_tbl[i].src = 0;
  358. }
  359. return 0;
  360. }
  361. inline void qlcnic_83xx_enable_intr(struct qlcnic_adapter *adapter,
  362. struct qlcnic_host_sds_ring *sds_ring)
  363. {
  364. writel(0, sds_ring->crb_intr_mask);
  365. if (!QLCNIC_IS_MSI_FAMILY(adapter))
  366. writel(0, adapter->tgt_mask_reg);
  367. }
  368. static inline void qlcnic_83xx_get_mbx_data(struct qlcnic_adapter *adapter,
  369. struct qlcnic_cmd_args *cmd)
  370. {
  371. int i;
  372. for (i = 0; i < cmd->rsp.num; i++)
  373. cmd->rsp.arg[i] = readl(QLCNIC_MBX_FW(adapter->ahw, i));
  374. }
  375. irqreturn_t qlcnic_83xx_clear_legacy_intr(struct qlcnic_adapter *adapter)
  376. {
  377. u32 intr_val;
  378. struct qlcnic_hardware_context *ahw = adapter->ahw;
  379. int retries = 0;
  380. intr_val = readl(adapter->tgt_status_reg);
  381. if (!QLC_83XX_VALID_INTX_BIT31(intr_val))
  382. return IRQ_NONE;
  383. if (QLC_83XX_INTX_FUNC(intr_val) != adapter->ahw->pci_func) {
  384. adapter->stats.spurious_intr++;
  385. return IRQ_NONE;
  386. }
  387. /* clear the interrupt trigger control register */
  388. writel(0, adapter->isr_int_vec);
  389. do {
  390. intr_val = readl(adapter->tgt_status_reg);
  391. if (QLC_83XX_INTX_FUNC(intr_val) != ahw->pci_func)
  392. break;
  393. retries++;
  394. } while (QLC_83XX_VALID_INTX_BIT30(intr_val) &&
  395. (retries < QLC_83XX_LEGACY_INTX_MAX_RETRY));
  396. if (retries == QLC_83XX_LEGACY_INTX_MAX_RETRY) {
  397. dev_info(&adapter->pdev->dev,
  398. "Reached maximum retries to clear legacy interrupt\n");
  399. return IRQ_NONE;
  400. }
  401. mdelay(QLC_83XX_LEGACY_INTX_DELAY);
  402. return IRQ_HANDLED;
  403. }
  404. irqreturn_t qlcnic_83xx_tmp_intr(int irq, void *data)
  405. {
  406. struct qlcnic_host_sds_ring *sds_ring = data;
  407. struct qlcnic_adapter *adapter = sds_ring->adapter;
  408. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  409. goto done;
  410. if (adapter->nic_ops->clear_legacy_intr(adapter) == IRQ_NONE)
  411. return IRQ_NONE;
  412. done:
  413. adapter->ahw->diag_cnt++;
  414. qlcnic_83xx_enable_intr(adapter, sds_ring);
  415. return IRQ_HANDLED;
  416. }
  417. void qlcnic_83xx_free_mbx_intr(struct qlcnic_adapter *adapter)
  418. {
  419. u32 val = 0;
  420. u32 num_msix = adapter->ahw->num_msix - 1;
  421. val = (num_msix << 8);
  422. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, val);
  423. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  424. free_irq(adapter->msix_entries[num_msix].vector, adapter);
  425. }
  426. int qlcnic_83xx_setup_mbx_intr(struct qlcnic_adapter *adapter)
  427. {
  428. irq_handler_t handler;
  429. u32 val;
  430. char name[32];
  431. int err = 0;
  432. unsigned long flags = 0;
  433. if (!(adapter->flags & QLCNIC_MSI_ENABLED) &&
  434. !(adapter->flags & QLCNIC_MSIX_ENABLED))
  435. flags |= IRQF_SHARED;
  436. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  437. handler = qlcnic_83xx_handle_aen;
  438. val = adapter->msix_entries[adapter->ahw->num_msix - 1].vector;
  439. snprintf(name, (IFNAMSIZ + 4),
  440. "%s[%s]", adapter->netdev->name, "aen");
  441. err = request_irq(val, handler, flags, name, adapter);
  442. if (err) {
  443. dev_err(&adapter->pdev->dev,
  444. "failed to register MBX interrupt\n");
  445. return err;
  446. }
  447. }
  448. /* Enable mailbox interrupt */
  449. qlcnic_83xx_enable_mbx_intrpt(adapter);
  450. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  451. err = qlcnic_83xx_config_intrpt(adapter, 1);
  452. return err;
  453. }
  454. void qlcnic_83xx_get_func_no(struct qlcnic_adapter *adapter)
  455. {
  456. u32 val = QLCRDX(adapter->ahw, QLCNIC_INFORMANT);
  457. adapter->ahw->pci_func = val & 0xf;
  458. }
  459. int qlcnic_83xx_cam_lock(struct qlcnic_adapter *adapter)
  460. {
  461. void __iomem *addr;
  462. u32 val, limit = 0;
  463. struct qlcnic_hardware_context *ahw = adapter->ahw;
  464. addr = ahw->pci_base0 + QLC_83XX_SEM_LOCK_FUNC(ahw->pci_func);
  465. do {
  466. val = readl(addr);
  467. if (val) {
  468. /* write the function number to register */
  469. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER,
  470. ahw->pci_func);
  471. return 0;
  472. }
  473. usleep_range(1000, 2000);
  474. } while (++limit <= QLCNIC_PCIE_SEM_TIMEOUT);
  475. return -EIO;
  476. }
  477. void qlcnic_83xx_cam_unlock(struct qlcnic_adapter *adapter)
  478. {
  479. void __iomem *addr;
  480. u32 val;
  481. struct qlcnic_hardware_context *ahw = adapter->ahw;
  482. addr = ahw->pci_base0 + QLC_83XX_SEM_UNLOCK_FUNC(ahw->pci_func);
  483. val = readl(addr);
  484. }
  485. void qlcnic_83xx_read_crb(struct qlcnic_adapter *adapter, char *buf,
  486. loff_t offset, size_t size)
  487. {
  488. int ret;
  489. u32 data;
  490. if (qlcnic_api_lock(adapter)) {
  491. dev_err(&adapter->pdev->dev,
  492. "%s: failed to acquire lock. addr offset 0x%x\n",
  493. __func__, (u32)offset);
  494. return;
  495. }
  496. ret = qlcnic_83xx_rd_reg_indirect(adapter, (u32) offset);
  497. qlcnic_api_unlock(adapter);
  498. if (ret == -EIO) {
  499. dev_err(&adapter->pdev->dev,
  500. "%s: failed. addr offset 0x%x\n",
  501. __func__, (u32)offset);
  502. return;
  503. }
  504. data = ret;
  505. memcpy(buf, &data, size);
  506. }
  507. void qlcnic_83xx_write_crb(struct qlcnic_adapter *adapter, char *buf,
  508. loff_t offset, size_t size)
  509. {
  510. u32 data;
  511. memcpy(&data, buf, size);
  512. qlcnic_83xx_wrt_reg_indirect(adapter, (u32) offset, data);
  513. }
  514. int qlcnic_83xx_get_port_info(struct qlcnic_adapter *adapter)
  515. {
  516. int status;
  517. status = qlcnic_83xx_get_port_config(adapter);
  518. if (status) {
  519. dev_err(&adapter->pdev->dev,
  520. "Get Port Info failed\n");
  521. } else {
  522. if (QLC_83XX_SFP_10G_CAPABLE(adapter->ahw->port_config))
  523. adapter->ahw->port_type = QLCNIC_XGBE;
  524. else
  525. adapter->ahw->port_type = QLCNIC_GBE;
  526. if (QLC_83XX_AUTONEG(adapter->ahw->port_config))
  527. adapter->ahw->link_autoneg = AUTONEG_ENABLE;
  528. }
  529. return status;
  530. }
  531. void qlcnic_83xx_enable_mbx_intrpt(struct qlcnic_adapter *adapter)
  532. {
  533. u32 val;
  534. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  535. val = BIT_2 | ((adapter->ahw->num_msix - 1) << 8);
  536. else
  537. val = BIT_2;
  538. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, val);
  539. }
  540. void qlcnic_83xx_check_vf(struct qlcnic_adapter *adapter,
  541. const struct pci_device_id *ent)
  542. {
  543. u32 op_mode, priv_level;
  544. struct qlcnic_hardware_context *ahw = adapter->ahw;
  545. ahw->fw_hal_version = 2;
  546. qlcnic_get_func_no(adapter);
  547. /* Determine function privilege level */
  548. op_mode = QLCRDX(adapter->ahw, QLC_83XX_DRV_OP_MODE);
  549. if (op_mode == QLC_83XX_DEFAULT_OPMODE)
  550. priv_level = QLCNIC_MGMT_FUNC;
  551. else
  552. priv_level = QLC_83XX_GET_FUNC_PRIVILEGE(op_mode,
  553. ahw->pci_func);
  554. if (priv_level == QLCNIC_NON_PRIV_FUNC) {
  555. ahw->op_mode = QLCNIC_NON_PRIV_FUNC;
  556. dev_info(&adapter->pdev->dev,
  557. "HAL Version: %d Non Privileged function\n",
  558. ahw->fw_hal_version);
  559. adapter->nic_ops = &qlcnic_vf_ops;
  560. } else {
  561. adapter->nic_ops = &qlcnic_83xx_ops;
  562. }
  563. }
  564. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  565. u32 data[]);
  566. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  567. u32 data[]);
  568. static void qlcnic_dump_mbx(struct qlcnic_adapter *adapter,
  569. struct qlcnic_cmd_args *cmd)
  570. {
  571. int i;
  572. dev_info(&adapter->pdev->dev,
  573. "Host MBX regs(%d)\n", cmd->req.num);
  574. for (i = 0; i < cmd->req.num; i++) {
  575. if (i && !(i % 8))
  576. pr_info("\n");
  577. pr_info("%08x ", cmd->req.arg[i]);
  578. }
  579. pr_info("\n");
  580. dev_info(&adapter->pdev->dev,
  581. "FW MBX regs(%d)\n", cmd->rsp.num);
  582. for (i = 0; i < cmd->rsp.num; i++) {
  583. if (i && !(i % 8))
  584. pr_info("\n");
  585. pr_info("%08x ", cmd->rsp.arg[i]);
  586. }
  587. pr_info("\n");
  588. }
  589. static u32 qlcnic_83xx_mbx_poll(struct qlcnic_adapter *adapter)
  590. {
  591. u32 data;
  592. unsigned long wait_time = 0;
  593. struct qlcnic_hardware_context *ahw = adapter->ahw;
  594. /* wait for mailbox completion */
  595. do {
  596. data = QLCRDX(ahw, QLCNIC_FW_MBX_CTRL);
  597. if (++wait_time > QLCNIC_MBX_TIMEOUT) {
  598. data = QLCNIC_RCODE_TIMEOUT;
  599. break;
  600. }
  601. mdelay(1);
  602. } while (!data);
  603. return data;
  604. }
  605. int qlcnic_83xx_mbx_op(struct qlcnic_adapter *adapter,
  606. struct qlcnic_cmd_args *cmd)
  607. {
  608. int i;
  609. u16 opcode;
  610. u8 mbx_err_code, mac_cmd_rcode;
  611. u32 rsp, mbx_val, fw_data, rsp_num, mbx_cmd;
  612. struct qlcnic_hardware_context *ahw = adapter->ahw;
  613. opcode = LSW(cmd->req.arg[0]);
  614. if (!test_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status)) {
  615. dev_info(&adapter->pdev->dev,
  616. "Mailbox cmd attempted, 0x%x\n", opcode);
  617. dev_info(&adapter->pdev->dev, "Mailbox detached\n");
  618. return 0;
  619. }
  620. spin_lock(&ahw->mbx_lock);
  621. mbx_val = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  622. if (mbx_val) {
  623. QLCDB(adapter, DRV,
  624. "Mailbox cmd attempted, 0x%x\n", opcode);
  625. QLCDB(adapter, DRV,
  626. "Mailbox not available, 0x%x, collect FW dump\n",
  627. mbx_val);
  628. cmd->rsp.arg[0] = QLCNIC_RCODE_TIMEOUT;
  629. spin_unlock(&ahw->mbx_lock);
  630. return cmd->rsp.arg[0];
  631. }
  632. /* Fill in mailbox registers */
  633. mbx_cmd = cmd->req.arg[0];
  634. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 0));
  635. for (i = 1; i < cmd->req.num; i++)
  636. writel(cmd->req.arg[i], QLCNIC_MBX_HOST(ahw, i));
  637. /* Signal FW about the impending command */
  638. QLCWRX(ahw, QLCNIC_HOST_MBX_CTRL, QLCNIC_SET_OWNER);
  639. poll:
  640. rsp = qlcnic_83xx_mbx_poll(adapter);
  641. /* Get the FW response data */
  642. fw_data = readl(QLCNIC_MBX_FW(ahw, 0));
  643. mbx_err_code = QLCNIC_MBX_STATUS(fw_data);
  644. rsp_num = QLCNIC_MBX_NUM_REGS(fw_data);
  645. opcode = QLCNIC_MBX_RSP(fw_data);
  646. if (rsp != QLCNIC_RCODE_TIMEOUT) {
  647. if (fw_data & QLCNIC_MBX_ASYNC_EVENT) {
  648. qlcnic_83xx_process_aen(adapter);
  649. mbx_val = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  650. if (mbx_val)
  651. goto poll;
  652. } else if ((mbx_err_code == QLCNIC_MBX_RSP_OK) ||
  653. (mbx_err_code == QLCNIC_MBX_PORT_RSP_OK)) {
  654. qlcnic_83xx_get_mbx_data(adapter, cmd);
  655. rsp = QLCNIC_RCODE_SUCCESS;
  656. } else {
  657. qlcnic_83xx_get_mbx_data(adapter, cmd);
  658. if (opcode == QLCNIC_CMD_CONFIG_MAC_VLAN) {
  659. fw_data = readl(QLCNIC_MBX_FW(ahw, 2));
  660. mac_cmd_rcode = (u8)fw_data;
  661. if (mac_cmd_rcode == QLC_83XX_NO_NIC_RESOURCE ||
  662. mac_cmd_rcode == QLC_83XX_MAC_PRESENT ||
  663. mac_cmd_rcode == QLC_83XX_MAC_ABSENT) {
  664. rsp = QLCNIC_RCODE_SUCCESS;
  665. goto out;
  666. }
  667. }
  668. dev_info(&adapter->pdev->dev,
  669. "MBX command 0x%x failed with err:0x%x\n",
  670. opcode, mbx_err_code);
  671. rsp = mbx_err_code;
  672. qlcnic_dump_mbx(adapter, cmd);
  673. }
  674. } else {
  675. dev_info(&adapter->pdev->dev,
  676. "MBX command 0x%x timed out\n", opcode);
  677. qlcnic_dump_mbx(adapter, cmd);
  678. }
  679. out:
  680. /* clear fw mbx control register */
  681. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  682. spin_unlock(&ahw->mbx_lock);
  683. return rsp;
  684. }
  685. int qlcnic_83xx_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
  686. struct qlcnic_adapter *adapter, u32 type)
  687. {
  688. int i, size;
  689. u32 temp;
  690. const struct qlcnic_mailbox_metadata *mbx_tbl;
  691. mbx_tbl = qlcnic_83xx_mbx_tbl;
  692. size = ARRAY_SIZE(qlcnic_83xx_mbx_tbl);
  693. for (i = 0; i < size; i++) {
  694. if (type == mbx_tbl[i].cmd) {
  695. mbx->req.num = mbx_tbl[i].in_args;
  696. mbx->rsp.num = mbx_tbl[i].out_args;
  697. mbx->req.arg = kcalloc(mbx->req.num, sizeof(u32),
  698. GFP_ATOMIC);
  699. if (!mbx->req.arg)
  700. return -ENOMEM;
  701. mbx->rsp.arg = kcalloc(mbx->rsp.num, sizeof(u32),
  702. GFP_ATOMIC);
  703. if (!mbx->rsp.arg) {
  704. kfree(mbx->req.arg);
  705. mbx->req.arg = NULL;
  706. return -ENOMEM;
  707. }
  708. memset(mbx->req.arg, 0, sizeof(u32) * mbx->req.num);
  709. memset(mbx->rsp.arg, 0, sizeof(u32) * mbx->rsp.num);
  710. temp = adapter->ahw->fw_hal_version << 29;
  711. mbx->req.arg[0] = (type | (mbx->req.num << 16) | temp);
  712. break;
  713. }
  714. }
  715. return 0;
  716. }
  717. void qlcnic_83xx_idc_aen_work(struct work_struct *work)
  718. {
  719. struct qlcnic_adapter *adapter;
  720. struct qlcnic_cmd_args cmd;
  721. int i, err = 0;
  722. adapter = container_of(work, struct qlcnic_adapter, idc_aen_work.work);
  723. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_IDC_ACK);
  724. for (i = 1; i < QLC_83XX_MBX_AEN_CNT; i++)
  725. cmd.req.arg[i] = adapter->ahw->mbox_aen[i];
  726. err = qlcnic_issue_cmd(adapter, &cmd);
  727. if (err)
  728. dev_info(&adapter->pdev->dev,
  729. "%s: Mailbox IDC ACK failed.\n", __func__);
  730. qlcnic_free_mbx_args(&cmd);
  731. }
  732. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  733. u32 data[])
  734. {
  735. dev_dbg(&adapter->pdev->dev, "Completion AEN:0x%x.\n",
  736. QLCNIC_MBX_RSP(data[0]));
  737. clear_bit(QLC_83XX_IDC_COMP_AEN, &adapter->ahw->idc.status);
  738. return;
  739. }
  740. void qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
  741. {
  742. u32 event[QLC_83XX_MBX_AEN_CNT];
  743. int i;
  744. struct qlcnic_hardware_context *ahw = adapter->ahw;
  745. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  746. event[i] = readl(QLCNIC_MBX_FW(ahw, i));
  747. switch (QLCNIC_MBX_RSP(event[0])) {
  748. case QLCNIC_MBX_LINK_EVENT:
  749. qlcnic_83xx_handle_link_aen(adapter, event);
  750. break;
  751. case QLCNIC_MBX_COMP_EVENT:
  752. qlcnic_83xx_handle_idc_comp_aen(adapter, event);
  753. break;
  754. case QLCNIC_MBX_REQUEST_EVENT:
  755. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  756. adapter->ahw->mbox_aen[i] = QLCNIC_MBX_RSP(event[i]);
  757. queue_delayed_work(adapter->qlcnic_wq,
  758. &adapter->idc_aen_work, 0);
  759. break;
  760. case QLCNIC_MBX_TIME_EXTEND_EVENT:
  761. break;
  762. case QLCNIC_MBX_SFP_INSERT_EVENT:
  763. dev_info(&adapter->pdev->dev, "SFP+ Insert AEN:0x%x.\n",
  764. QLCNIC_MBX_RSP(event[0]));
  765. break;
  766. case QLCNIC_MBX_SFP_REMOVE_EVENT:
  767. dev_info(&adapter->pdev->dev, "SFP Removed AEN:0x%x.\n",
  768. QLCNIC_MBX_RSP(event[0]));
  769. break;
  770. default:
  771. dev_dbg(&adapter->pdev->dev, "Unsupported AEN:0x%x.\n",
  772. QLCNIC_MBX_RSP(event[0]));
  773. break;
  774. }
  775. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  776. }
  777. static int qlcnic_83xx_add_rings(struct qlcnic_adapter *adapter)
  778. {
  779. int index, i, err, sds_mbx_size;
  780. u32 *buf, intrpt_id, intr_mask;
  781. u16 context_id;
  782. u8 num_sds;
  783. struct qlcnic_cmd_args cmd;
  784. struct qlcnic_host_sds_ring *sds;
  785. struct qlcnic_sds_mbx sds_mbx;
  786. struct qlcnic_add_rings_mbx_out *mbx_out;
  787. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  788. struct qlcnic_hardware_context *ahw = adapter->ahw;
  789. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  790. context_id = recv_ctx->context_id;
  791. num_sds = (adapter->max_sds_rings - QLCNIC_MAX_RING_SETS);
  792. ahw->hw_ops->alloc_mbx_args(&cmd, adapter,
  793. QLCNIC_CMD_ADD_RCV_RINGS);
  794. cmd.req.arg[1] = 0 | (num_sds << 8) | (context_id << 16);
  795. /* set up status rings, mbx 2-81 */
  796. index = 2;
  797. for (i = 8; i < adapter->max_sds_rings; i++) {
  798. memset(&sds_mbx, 0, sds_mbx_size);
  799. sds = &recv_ctx->sds_rings[i];
  800. sds->consumer = 0;
  801. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  802. sds_mbx.phy_addr = sds->phys_addr;
  803. sds_mbx.sds_ring_size = sds->num_desc;
  804. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  805. intrpt_id = ahw->intr_tbl[i].id;
  806. else
  807. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  808. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  809. sds_mbx.intrpt_id = intrpt_id;
  810. else
  811. sds_mbx.intrpt_id = 0xffff;
  812. sds_mbx.intrpt_val = 0;
  813. buf = &cmd.req.arg[index];
  814. memcpy(buf, &sds_mbx, sds_mbx_size);
  815. index += sds_mbx_size / sizeof(u32);
  816. }
  817. /* send the mailbox command */
  818. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  819. if (err) {
  820. dev_err(&adapter->pdev->dev,
  821. "Failed to add rings %d\n", err);
  822. goto out;
  823. }
  824. mbx_out = (struct qlcnic_add_rings_mbx_out *)&cmd.rsp.arg[1];
  825. index = 0;
  826. /* status descriptor ring */
  827. for (i = 8; i < adapter->max_sds_rings; i++) {
  828. sds = &recv_ctx->sds_rings[i];
  829. sds->crb_sts_consumer = ahw->pci_base0 +
  830. mbx_out->host_csmr[index];
  831. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  832. intr_mask = ahw->intr_tbl[i].src;
  833. else
  834. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  835. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  836. index++;
  837. }
  838. out:
  839. qlcnic_free_mbx_args(&cmd);
  840. return err;
  841. }
  842. int qlcnic_83xx_create_rx_ctx(struct qlcnic_adapter *adapter)
  843. {
  844. int i, err, index, sds_mbx_size, rds_mbx_size;
  845. u8 num_sds, num_rds;
  846. u32 *buf, intrpt_id, intr_mask, cap = 0;
  847. struct qlcnic_host_sds_ring *sds;
  848. struct qlcnic_host_rds_ring *rds;
  849. struct qlcnic_sds_mbx sds_mbx;
  850. struct qlcnic_rds_mbx rds_mbx;
  851. struct qlcnic_cmd_args cmd;
  852. struct qlcnic_rcv_mbx_out *mbx_out;
  853. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  854. struct qlcnic_hardware_context *ahw = adapter->ahw;
  855. num_rds = adapter->max_rds_rings;
  856. if (adapter->max_sds_rings <= QLCNIC_MAX_RING_SETS)
  857. num_sds = adapter->max_sds_rings;
  858. else
  859. num_sds = QLCNIC_MAX_RING_SETS;
  860. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  861. rds_mbx_size = sizeof(struct qlcnic_rds_mbx);
  862. cap = QLCNIC_CAP0_LEGACY_CONTEXT;
  863. if (adapter->flags & QLCNIC_FW_LRO_MSS_CAP)
  864. cap |= QLC_83XX_FW_CAP_LRO_MSS;
  865. /* set mailbox hdr and capabilities */
  866. qlcnic_alloc_mbx_args(&cmd, adapter,
  867. QLCNIC_CMD_CREATE_RX_CTX);
  868. cmd.req.arg[1] = cap;
  869. cmd.req.arg[5] = 1 | (num_rds << 5) | (num_sds << 8) |
  870. (QLC_83XX_HOST_RDS_MODE_UNIQUE << 16);
  871. /* set up status rings, mbx 8-57/87 */
  872. index = QLC_83XX_HOST_SDS_MBX_IDX;
  873. for (i = 0; i < num_sds; i++) {
  874. memset(&sds_mbx, 0, sds_mbx_size);
  875. sds = &recv_ctx->sds_rings[i];
  876. sds->consumer = 0;
  877. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  878. sds_mbx.phy_addr = sds->phys_addr;
  879. sds_mbx.sds_ring_size = sds->num_desc;
  880. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  881. intrpt_id = ahw->intr_tbl[i].id;
  882. else
  883. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  884. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  885. sds_mbx.intrpt_id = intrpt_id;
  886. else
  887. sds_mbx.intrpt_id = 0xffff;
  888. sds_mbx.intrpt_val = 0;
  889. buf = &cmd.req.arg[index];
  890. memcpy(buf, &sds_mbx, sds_mbx_size);
  891. index += sds_mbx_size / sizeof(u32);
  892. }
  893. /* set up receive rings, mbx 88-111/135 */
  894. index = QLCNIC_HOST_RDS_MBX_IDX;
  895. rds = &recv_ctx->rds_rings[0];
  896. rds->producer = 0;
  897. memset(&rds_mbx, 0, rds_mbx_size);
  898. rds_mbx.phy_addr_reg = rds->phys_addr;
  899. rds_mbx.reg_ring_sz = rds->dma_size;
  900. rds_mbx.reg_ring_len = rds->num_desc;
  901. /* Jumbo ring */
  902. rds = &recv_ctx->rds_rings[1];
  903. rds->producer = 0;
  904. rds_mbx.phy_addr_jmb = rds->phys_addr;
  905. rds_mbx.jmb_ring_sz = rds->dma_size;
  906. rds_mbx.jmb_ring_len = rds->num_desc;
  907. buf = &cmd.req.arg[index];
  908. memcpy(buf, &rds_mbx, rds_mbx_size);
  909. /* send the mailbox command */
  910. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  911. if (err) {
  912. dev_err(&adapter->pdev->dev,
  913. "Failed to create Rx ctx in firmware%d\n", err);
  914. goto out;
  915. }
  916. mbx_out = (struct qlcnic_rcv_mbx_out *)&cmd.rsp.arg[1];
  917. recv_ctx->context_id = mbx_out->ctx_id;
  918. recv_ctx->state = mbx_out->state;
  919. recv_ctx->virt_port = mbx_out->vport_id;
  920. dev_info(&adapter->pdev->dev, "Rx Context[%d] Created, state:0x%x\n",
  921. recv_ctx->context_id, recv_ctx->state);
  922. /* Receive descriptor ring */
  923. /* Standard ring */
  924. rds = &recv_ctx->rds_rings[0];
  925. rds->crb_rcv_producer = ahw->pci_base0 +
  926. mbx_out->host_prod[0].reg_buf;
  927. /* Jumbo ring */
  928. rds = &recv_ctx->rds_rings[1];
  929. rds->crb_rcv_producer = ahw->pci_base0 +
  930. mbx_out->host_prod[0].jmb_buf;
  931. /* status descriptor ring */
  932. for (i = 0; i < num_sds; i++) {
  933. sds = &recv_ctx->sds_rings[i];
  934. sds->crb_sts_consumer = ahw->pci_base0 +
  935. mbx_out->host_csmr[i];
  936. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  937. intr_mask = ahw->intr_tbl[i].src;
  938. else
  939. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  940. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  941. }
  942. if (adapter->max_sds_rings > QLCNIC_MAX_RING_SETS)
  943. err = qlcnic_83xx_add_rings(adapter);
  944. out:
  945. qlcnic_free_mbx_args(&cmd);
  946. return err;
  947. }
  948. int qlcnic_83xx_create_tx_ctx(struct qlcnic_adapter *adapter,
  949. struct qlcnic_host_tx_ring *tx, int ring)
  950. {
  951. int err;
  952. u16 msix_id;
  953. u32 *buf, intr_mask;
  954. struct qlcnic_cmd_args cmd;
  955. struct qlcnic_tx_mbx mbx;
  956. struct qlcnic_tx_mbx_out *mbx_out;
  957. struct qlcnic_hardware_context *ahw = adapter->ahw;
  958. /* Reset host resources */
  959. tx->producer = 0;
  960. tx->sw_consumer = 0;
  961. *(tx->hw_consumer) = 0;
  962. memset(&mbx, 0, sizeof(struct qlcnic_tx_mbx));
  963. /* setup mailbox inbox registerss */
  964. mbx.phys_addr = tx->phys_addr;
  965. mbx.cnsmr_index = tx->hw_cons_phys_addr;
  966. mbx.size = tx->num_desc;
  967. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  968. msix_id = ahw->intr_tbl[adapter->max_sds_rings + ring].id;
  969. else
  970. msix_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  971. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  972. mbx.intr_id = msix_id;
  973. else
  974. mbx.intr_id = 0xffff;
  975. mbx.src = 0;
  976. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CREATE_TX_CTX);
  977. cmd.req.arg[1] = QLCNIC_CAP0_LEGACY_CONTEXT;
  978. cmd.req.arg[5] = QLCNIC_MAX_TX_QUEUES;
  979. buf = &cmd.req.arg[6];
  980. memcpy(buf, &mbx, sizeof(struct qlcnic_tx_mbx));
  981. /* send the mailbox command*/
  982. err = qlcnic_issue_cmd(adapter, &cmd);
  983. if (err) {
  984. dev_err(&adapter->pdev->dev,
  985. "Failed to create Tx ctx in firmware 0x%x\n", err);
  986. goto out;
  987. }
  988. mbx_out = (struct qlcnic_tx_mbx_out *)&cmd.rsp.arg[2];
  989. tx->crb_cmd_producer = ahw->pci_base0 + mbx_out->host_prod;
  990. tx->ctx_id = mbx_out->ctx_id;
  991. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  992. intr_mask = ahw->intr_tbl[adapter->max_sds_rings + ring].src;
  993. tx->crb_intr_mask = ahw->pci_base0 + intr_mask;
  994. }
  995. dev_info(&adapter->pdev->dev, "Tx Context[0x%x] Created, state:0x%x\n",
  996. tx->ctx_id, mbx_out->state);
  997. out:
  998. qlcnic_free_mbx_args(&cmd);
  999. return err;
  1000. }
  1001. static int qlcnic_83xx_diag_alloc_res(struct net_device *netdev, int test)
  1002. {
  1003. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1004. struct qlcnic_host_sds_ring *sds_ring;
  1005. struct qlcnic_host_rds_ring *rds_ring;
  1006. u8 ring;
  1007. int ret;
  1008. netif_device_detach(netdev);
  1009. if (netif_running(netdev))
  1010. __qlcnic_down(adapter, netdev);
  1011. qlcnic_detach(adapter);
  1012. adapter->max_sds_rings = 1;
  1013. adapter->ahw->diag_test = test;
  1014. adapter->ahw->linkup = 0;
  1015. ret = qlcnic_attach(adapter);
  1016. if (ret) {
  1017. netif_device_attach(netdev);
  1018. return ret;
  1019. }
  1020. ret = qlcnic_fw_create_ctx(adapter);
  1021. if (ret) {
  1022. qlcnic_detach(adapter);
  1023. netif_device_attach(netdev);
  1024. return ret;
  1025. }
  1026. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  1027. rds_ring = &adapter->recv_ctx->rds_rings[ring];
  1028. qlcnic_post_rx_buffers(adapter, rds_ring, ring);
  1029. }
  1030. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1031. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  1032. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1033. qlcnic_83xx_enable_intr(adapter, sds_ring);
  1034. }
  1035. }
  1036. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1037. /* disable and free mailbox interrupt */
  1038. qlcnic_83xx_free_mbx_intr(adapter);
  1039. adapter->ahw->loopback_state = 0;
  1040. adapter->ahw->hw_ops->setup_link_event(adapter, 1);
  1041. }
  1042. set_bit(__QLCNIC_DEV_UP, &adapter->state);
  1043. return 0;
  1044. }
  1045. static void qlcnic_83xx_diag_free_res(struct net_device *netdev,
  1046. int max_sds_rings)
  1047. {
  1048. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1049. struct qlcnic_host_sds_ring *sds_ring;
  1050. int ring, err;
  1051. clear_bit(__QLCNIC_DEV_UP, &adapter->state);
  1052. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1053. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  1054. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1055. writel(1, sds_ring->crb_intr_mask);
  1056. }
  1057. }
  1058. qlcnic_fw_destroy_ctx(adapter);
  1059. qlcnic_detach(adapter);
  1060. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1061. err = qlcnic_83xx_setup_mbx_intr(adapter);
  1062. if (err) {
  1063. dev_err(&adapter->pdev->dev,
  1064. "%s: failed to setup mbx interrupt\n",
  1065. __func__);
  1066. goto out;
  1067. }
  1068. }
  1069. adapter->ahw->diag_test = 0;
  1070. adapter->max_sds_rings = max_sds_rings;
  1071. if (qlcnic_attach(adapter))
  1072. goto out;
  1073. if (netif_running(netdev))
  1074. __qlcnic_up(adapter, netdev);
  1075. out:
  1076. netif_device_attach(netdev);
  1077. }
  1078. int qlcnic_83xx_config_led(struct qlcnic_adapter *adapter, u32 state,
  1079. u32 beacon)
  1080. {
  1081. struct qlcnic_cmd_args cmd;
  1082. u32 mbx_in;
  1083. int i, status = 0;
  1084. if (state) {
  1085. /* Get LED configuration */
  1086. qlcnic_alloc_mbx_args(&cmd, adapter,
  1087. QLCNIC_CMD_GET_LED_CONFIG);
  1088. status = qlcnic_issue_cmd(adapter, &cmd);
  1089. if (status) {
  1090. dev_err(&adapter->pdev->dev,
  1091. "Get led config failed.\n");
  1092. goto mbx_err;
  1093. } else {
  1094. for (i = 0; i < 4; i++)
  1095. adapter->ahw->mbox_reg[i] = cmd.rsp.arg[i+1];
  1096. }
  1097. qlcnic_free_mbx_args(&cmd);
  1098. /* Set LED Configuration */
  1099. mbx_in = (LSW(QLC_83XX_LED_CONFIG) << 16) |
  1100. LSW(QLC_83XX_LED_CONFIG);
  1101. qlcnic_alloc_mbx_args(&cmd, adapter,
  1102. QLCNIC_CMD_SET_LED_CONFIG);
  1103. cmd.req.arg[1] = mbx_in;
  1104. cmd.req.arg[2] = mbx_in;
  1105. cmd.req.arg[3] = mbx_in;
  1106. if (beacon)
  1107. cmd.req.arg[4] = QLC_83XX_ENABLE_BEACON;
  1108. status = qlcnic_issue_cmd(adapter, &cmd);
  1109. if (status) {
  1110. dev_err(&adapter->pdev->dev,
  1111. "Set led config failed.\n");
  1112. }
  1113. mbx_err:
  1114. qlcnic_free_mbx_args(&cmd);
  1115. return status;
  1116. } else {
  1117. /* Restoring default LED configuration */
  1118. qlcnic_alloc_mbx_args(&cmd, adapter,
  1119. QLCNIC_CMD_SET_LED_CONFIG);
  1120. cmd.req.arg[1] = adapter->ahw->mbox_reg[0];
  1121. cmd.req.arg[2] = adapter->ahw->mbox_reg[1];
  1122. cmd.req.arg[3] = adapter->ahw->mbox_reg[2];
  1123. if (beacon)
  1124. cmd.req.arg[4] = adapter->ahw->mbox_reg[3];
  1125. status = qlcnic_issue_cmd(adapter, &cmd);
  1126. if (status)
  1127. dev_err(&adapter->pdev->dev,
  1128. "Restoring led config failed.\n");
  1129. qlcnic_free_mbx_args(&cmd);
  1130. return status;
  1131. }
  1132. }
  1133. void qlcnic_83xx_register_nic_idc_func(struct qlcnic_adapter *adapter,
  1134. int enable)
  1135. {
  1136. struct qlcnic_cmd_args cmd;
  1137. int status;
  1138. if (enable) {
  1139. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_INIT_NIC_FUNC);
  1140. cmd.req.arg[1] = BIT_0 | BIT_31;
  1141. } else {
  1142. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_STOP_NIC_FUNC);
  1143. cmd.req.arg[1] = BIT_0 | BIT_31;
  1144. }
  1145. status = qlcnic_issue_cmd(adapter, &cmd);
  1146. if (status)
  1147. dev_err(&adapter->pdev->dev,
  1148. "Failed to %s in NIC IDC function event.\n",
  1149. (enable ? "register" : "unregister"));
  1150. qlcnic_free_mbx_args(&cmd);
  1151. }
  1152. int qlcnic_83xx_set_port_config(struct qlcnic_adapter *adapter)
  1153. {
  1154. struct qlcnic_cmd_args cmd;
  1155. int err;
  1156. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_PORT_CONFIG);
  1157. cmd.req.arg[1] = adapter->ahw->port_config;
  1158. err = qlcnic_issue_cmd(adapter, &cmd);
  1159. if (err)
  1160. dev_info(&adapter->pdev->dev, "Set Port Config failed.\n");
  1161. qlcnic_free_mbx_args(&cmd);
  1162. return err;
  1163. }
  1164. int qlcnic_83xx_get_port_config(struct qlcnic_adapter *adapter)
  1165. {
  1166. struct qlcnic_cmd_args cmd;
  1167. int err;
  1168. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PORT_CONFIG);
  1169. err = qlcnic_issue_cmd(adapter, &cmd);
  1170. if (err)
  1171. dev_info(&adapter->pdev->dev, "Get Port config failed\n");
  1172. else
  1173. adapter->ahw->port_config = cmd.rsp.arg[1];
  1174. qlcnic_free_mbx_args(&cmd);
  1175. return err;
  1176. }
  1177. int qlcnic_83xx_setup_link_event(struct qlcnic_adapter *adapter, int enable)
  1178. {
  1179. int err;
  1180. u32 temp;
  1181. struct qlcnic_cmd_args cmd;
  1182. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_EVENT);
  1183. temp = adapter->recv_ctx->context_id << 16;
  1184. cmd.req.arg[1] = (enable ? 1 : 0) | BIT_8 | temp;
  1185. err = qlcnic_issue_cmd(adapter, &cmd);
  1186. if (err)
  1187. dev_info(&adapter->pdev->dev,
  1188. "Setup linkevent mailbox failed\n");
  1189. qlcnic_free_mbx_args(&cmd);
  1190. return err;
  1191. }
  1192. int qlcnic_83xx_nic_set_promisc(struct qlcnic_adapter *adapter, u32 mode)
  1193. {
  1194. int err;
  1195. u32 temp;
  1196. struct qlcnic_cmd_args cmd;
  1197. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1198. return -EIO;
  1199. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_MAC_RX_MODE);
  1200. temp = adapter->recv_ctx->context_id << 16;
  1201. cmd.req.arg[1] = (mode ? 1 : 0) | temp;
  1202. err = qlcnic_issue_cmd(adapter, &cmd);
  1203. if (err)
  1204. dev_info(&adapter->pdev->dev,
  1205. "Promiscous mode config failed\n");
  1206. qlcnic_free_mbx_args(&cmd);
  1207. return err;
  1208. }
  1209. int qlcnic_83xx_loopback_test(struct net_device *netdev, u8 mode)
  1210. {
  1211. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1212. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1213. int ret = 0, loop = 0, max_sds_rings = adapter->max_sds_rings;
  1214. QLCDB(adapter, DRV, "%s loopback test in progress\n",
  1215. mode == QLCNIC_ILB_MODE ? "internal" : "external");
  1216. if (ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1217. dev_warn(&adapter->pdev->dev,
  1218. "Loopback test not supported for non privilege function\n");
  1219. return ret;
  1220. }
  1221. if (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  1222. return -EBUSY;
  1223. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_LOOPBACK_TEST);
  1224. if (ret)
  1225. goto fail_diag_alloc;
  1226. ret = qlcnic_83xx_set_lb_mode(adapter, mode);
  1227. if (ret)
  1228. goto free_diag_res;
  1229. /* Poll for link up event before running traffic */
  1230. do {
  1231. msleep(500);
  1232. qlcnic_83xx_process_aen(adapter);
  1233. if (loop++ > QLCNIC_ILB_MAX_RCV_LOOP) {
  1234. dev_info(&adapter->pdev->dev,
  1235. "Firmware didn't sent link up event to loopback request\n");
  1236. ret = -QLCNIC_FW_NOT_RESPOND;
  1237. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1238. goto free_diag_res;
  1239. }
  1240. } while ((adapter->ahw->linkup && ahw->has_link_events) != 1);
  1241. ret = qlcnic_do_lb_test(adapter, mode);
  1242. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1243. free_diag_res:
  1244. qlcnic_83xx_diag_free_res(netdev, max_sds_rings);
  1245. fail_diag_alloc:
  1246. adapter->max_sds_rings = max_sds_rings;
  1247. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1248. return ret;
  1249. }
  1250. int qlcnic_83xx_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1251. {
  1252. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1253. int status = 0, loop = 0;
  1254. u32 config;
  1255. status = qlcnic_83xx_get_port_config(adapter);
  1256. if (status)
  1257. return status;
  1258. config = ahw->port_config;
  1259. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1260. if (mode == QLCNIC_ILB_MODE)
  1261. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_HSS;
  1262. if (mode == QLCNIC_ELB_MODE)
  1263. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_EXT;
  1264. status = qlcnic_83xx_set_port_config(adapter);
  1265. if (status) {
  1266. dev_err(&adapter->pdev->dev,
  1267. "Failed to Set Loopback Mode = 0x%x.\n",
  1268. ahw->port_config);
  1269. ahw->port_config = config;
  1270. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1271. return status;
  1272. }
  1273. /* Wait until firmware send IDC Completion AEN */
  1274. do {
  1275. msleep(300);
  1276. if (loop++ > QLCNIC_ILB_MAX_RCV_LOOP) {
  1277. dev_err(&adapter->pdev->dev,
  1278. "FW did not generate IDC completion AEN\n");
  1279. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1280. return -EIO;
  1281. }
  1282. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1283. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1284. QLCNIC_MAC_ADD);
  1285. return status;
  1286. }
  1287. int qlcnic_83xx_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1288. {
  1289. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1290. int status = 0, loop = 0;
  1291. u32 config = ahw->port_config;
  1292. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1293. if (mode == QLCNIC_ILB_MODE)
  1294. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_HSS;
  1295. if (mode == QLCNIC_ELB_MODE)
  1296. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_EXT;
  1297. status = qlcnic_83xx_set_port_config(adapter);
  1298. if (status) {
  1299. dev_err(&adapter->pdev->dev,
  1300. "Failed to Clear Loopback Mode = 0x%x.\n",
  1301. ahw->port_config);
  1302. ahw->port_config = config;
  1303. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1304. return status;
  1305. }
  1306. /* Wait until firmware send IDC Completion AEN */
  1307. do {
  1308. msleep(300);
  1309. if (loop++ > QLCNIC_ILB_MAX_RCV_LOOP) {
  1310. dev_err(&adapter->pdev->dev,
  1311. "Firmware didn't sent IDC completion AEN\n");
  1312. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1313. return -EIO;
  1314. }
  1315. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1316. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1317. QLCNIC_MAC_DEL);
  1318. return status;
  1319. }
  1320. void qlcnic_83xx_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip,
  1321. int mode)
  1322. {
  1323. int err;
  1324. u32 temp, temp_ip;
  1325. struct qlcnic_cmd_args cmd;
  1326. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_IP_ADDR);
  1327. if (mode == QLCNIC_IP_UP) {
  1328. temp = adapter->recv_ctx->context_id << 16;
  1329. cmd.req.arg[1] = 1 | temp;
  1330. } else {
  1331. temp = adapter->recv_ctx->context_id << 16;
  1332. cmd.req.arg[1] = 2 | temp;
  1333. }
  1334. /*
  1335. * Adapter needs IP address in network byte order.
  1336. * But hardware mailbox registers go through writel(), hence IP address
  1337. * gets swapped on big endian architecture.
  1338. * To negate swapping of writel() on big endian architecture
  1339. * use swab32(value).
  1340. */
  1341. temp_ip = swab32(ntohl(ip));
  1342. memcpy(&cmd.req.arg[2], &temp_ip, sizeof(u32));
  1343. err = qlcnic_issue_cmd(adapter, &cmd);
  1344. if (err != QLCNIC_RCODE_SUCCESS)
  1345. dev_err(&adapter->netdev->dev,
  1346. "could not notify %s IP 0x%x request\n",
  1347. (mode == QLCNIC_IP_UP) ? "Add" : "Remove", ip);
  1348. qlcnic_free_mbx_args(&cmd);
  1349. }
  1350. int qlcnic_83xx_config_hw_lro(struct qlcnic_adapter *adapter, int mode)
  1351. {
  1352. int err;
  1353. u32 temp, arg1;
  1354. struct qlcnic_cmd_args cmd;
  1355. int lro_bit_mask;
  1356. lro_bit_mask = (mode ? (BIT_0 | BIT_1 | BIT_2 | BIT_3) : 0);
  1357. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1358. return 0;
  1359. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_HW_LRO);
  1360. temp = adapter->recv_ctx->context_id << 16;
  1361. arg1 = lro_bit_mask | temp;
  1362. cmd.req.arg[1] = arg1;
  1363. err = qlcnic_issue_cmd(adapter, &cmd);
  1364. if (err)
  1365. dev_info(&adapter->pdev->dev, "LRO config failed\n");
  1366. qlcnic_free_mbx_args(&cmd);
  1367. return err;
  1368. }
  1369. int qlcnic_83xx_config_rss(struct qlcnic_adapter *adapter, int enable)
  1370. {
  1371. int err;
  1372. u32 word;
  1373. struct qlcnic_cmd_args cmd;
  1374. const u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  1375. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  1376. 0x255b0ec26d5a56daULL };
  1377. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_RSS);
  1378. /*
  1379. * RSS request:
  1380. * bits 3-0: Rsvd
  1381. * 5-4: hash_type_ipv4
  1382. * 7-6: hash_type_ipv6
  1383. * 8: enable
  1384. * 9: use indirection table
  1385. * 16-31: indirection table mask
  1386. */
  1387. word = ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  1388. ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  1389. ((u32)(enable & 0x1) << 8) |
  1390. ((0x7ULL) << 16);
  1391. cmd.req.arg[1] = (adapter->recv_ctx->context_id);
  1392. cmd.req.arg[2] = word;
  1393. memcpy(&cmd.req.arg[4], key, sizeof(key));
  1394. err = qlcnic_issue_cmd(adapter, &cmd);
  1395. if (err)
  1396. dev_info(&adapter->pdev->dev, "RSS config failed\n");
  1397. qlcnic_free_mbx_args(&cmd);
  1398. return err;
  1399. }
  1400. int qlcnic_83xx_sre_macaddr_change(struct qlcnic_adapter *adapter, u8 *addr,
  1401. __le16 vlan_id, u8 op)
  1402. {
  1403. int err;
  1404. u32 *buf;
  1405. struct qlcnic_cmd_args cmd;
  1406. struct qlcnic_macvlan_mbx mv;
  1407. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1408. return -EIO;
  1409. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_MAC_VLAN);
  1410. if (err)
  1411. return err;
  1412. cmd.req.arg[1] = op | (1 << 8) |
  1413. (adapter->recv_ctx->context_id << 16);
  1414. mv.vlan = le16_to_cpu(vlan_id);
  1415. memcpy(&mv.mac, addr, ETH_ALEN);
  1416. buf = &cmd.req.arg[2];
  1417. memcpy(buf, &mv, sizeof(struct qlcnic_macvlan_mbx));
  1418. err = qlcnic_issue_cmd(adapter, &cmd);
  1419. if (err)
  1420. dev_err(&adapter->pdev->dev,
  1421. "MAC-VLAN %s to CAM failed, err=%d.\n",
  1422. ((op == 1) ? "add " : "delete "), err);
  1423. qlcnic_free_mbx_args(&cmd);
  1424. return err;
  1425. }
  1426. void qlcnic_83xx_change_l2_filter(struct qlcnic_adapter *adapter, u64 *addr,
  1427. __le16 vlan_id)
  1428. {
  1429. u8 mac[ETH_ALEN];
  1430. memcpy(&mac, addr, ETH_ALEN);
  1431. qlcnic_83xx_sre_macaddr_change(adapter, mac, vlan_id, QLCNIC_MAC_ADD);
  1432. }
  1433. void qlcnic_83xx_configure_mac(struct qlcnic_adapter *adapter, u8 *mac,
  1434. u8 type, struct qlcnic_cmd_args *cmd)
  1435. {
  1436. switch (type) {
  1437. case QLCNIC_SET_STATION_MAC:
  1438. case QLCNIC_SET_FAC_DEF_MAC:
  1439. memcpy(&cmd->req.arg[2], mac, sizeof(u32));
  1440. memcpy(&cmd->req.arg[3], &mac[4], sizeof(u16));
  1441. break;
  1442. }
  1443. cmd->req.arg[1] = type;
  1444. }
  1445. int qlcnic_83xx_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac)
  1446. {
  1447. int err, i;
  1448. struct qlcnic_cmd_args cmd;
  1449. u32 mac_low, mac_high;
  1450. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_MAC_ADDRESS);
  1451. qlcnic_83xx_configure_mac(adapter, mac, QLCNIC_GET_CURRENT_MAC, &cmd);
  1452. err = qlcnic_issue_cmd(adapter, &cmd);
  1453. if (err == QLCNIC_RCODE_SUCCESS) {
  1454. mac_low = cmd.rsp.arg[1];
  1455. mac_high = cmd.rsp.arg[2];
  1456. for (i = 0; i < 2; i++)
  1457. mac[i] = (u8) (mac_high >> ((1 - i) * 8));
  1458. for (i = 2; i < 6; i++)
  1459. mac[i] = (u8) (mac_low >> ((5 - i) * 8));
  1460. } else {
  1461. dev_err(&adapter->pdev->dev, "Failed to get mac address%d\n",
  1462. err);
  1463. err = -EIO;
  1464. }
  1465. qlcnic_free_mbx_args(&cmd);
  1466. return err;
  1467. }
  1468. void qlcnic_83xx_config_intr_coal(struct qlcnic_adapter *adapter)
  1469. {
  1470. int err;
  1471. u32 temp;
  1472. struct qlcnic_cmd_args cmd;
  1473. struct qlcnic_nic_intr_coalesce *coal = &adapter->ahw->coal;
  1474. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1475. return;
  1476. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTR_COAL);
  1477. cmd.req.arg[1] = 1 | (adapter->recv_ctx->context_id << 16);
  1478. cmd.req.arg[3] = coal->flag;
  1479. temp = coal->rx_time_us << 16;
  1480. cmd.req.arg[2] = coal->rx_packets | temp;
  1481. err = qlcnic_issue_cmd(adapter, &cmd);
  1482. if (err != QLCNIC_RCODE_SUCCESS)
  1483. dev_info(&adapter->pdev->dev,
  1484. "Failed to send interrupt coalescence parameters\n");
  1485. qlcnic_free_mbx_args(&cmd);
  1486. }
  1487. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  1488. u32 data[])
  1489. {
  1490. u8 link_status, duplex;
  1491. /* link speed */
  1492. link_status = LSB(data[3]) & 1;
  1493. adapter->ahw->link_speed = MSW(data[2]);
  1494. adapter->ahw->link_autoneg = MSB(MSW(data[3]));
  1495. adapter->ahw->module_type = MSB(LSW(data[3]));
  1496. duplex = LSB(MSW(data[3]));
  1497. if (duplex)
  1498. adapter->ahw->link_duplex = DUPLEX_FULL;
  1499. else
  1500. adapter->ahw->link_duplex = DUPLEX_HALF;
  1501. adapter->ahw->has_link_events = 1;
  1502. qlcnic_advert_link_change(adapter, link_status);
  1503. }
  1504. irqreturn_t qlcnic_83xx_handle_aen(int irq, void *data)
  1505. {
  1506. struct qlcnic_adapter *adapter = data;
  1507. unsigned long flags;
  1508. u32 mask, resp, event;
  1509. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  1510. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  1511. if (!(resp & QLCNIC_SET_OWNER))
  1512. goto out;
  1513. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  1514. if (event & QLCNIC_MBX_ASYNC_EVENT)
  1515. qlcnic_83xx_process_aen(adapter);
  1516. out:
  1517. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  1518. writel(0, adapter->ahw->pci_base0 + mask);
  1519. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  1520. return IRQ_HANDLED;
  1521. }
  1522. int qlcnic_enable_eswitch(struct qlcnic_adapter *adapter, u8 port, u8 enable)
  1523. {
  1524. int err = -EIO;
  1525. struct qlcnic_cmd_args cmd;
  1526. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1527. dev_err(&adapter->pdev->dev,
  1528. "%s: Error, invoked by non management func\n",
  1529. __func__);
  1530. return err;
  1531. }
  1532. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_TOGGLE_ESWITCH);
  1533. cmd.req.arg[1] = (port & 0xf) | BIT_4;
  1534. err = qlcnic_issue_cmd(adapter, &cmd);
  1535. if (err != QLCNIC_RCODE_SUCCESS) {
  1536. dev_err(&adapter->pdev->dev, "Failed to enable eswitch%d\n",
  1537. err);
  1538. err = -EIO;
  1539. }
  1540. qlcnic_free_mbx_args(&cmd);
  1541. return err;
  1542. }
  1543. int qlcnic_83xx_set_nic_info(struct qlcnic_adapter *adapter,
  1544. struct qlcnic_info *nic)
  1545. {
  1546. int i, err = -EIO;
  1547. struct qlcnic_cmd_args cmd;
  1548. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1549. dev_err(&adapter->pdev->dev,
  1550. "%s: Error, invoked by non management func\n",
  1551. __func__);
  1552. return err;
  1553. }
  1554. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_NIC_INFO);
  1555. cmd.req.arg[1] = (nic->pci_func << 16);
  1556. cmd.req.arg[2] = 0x1 << 16;
  1557. cmd.req.arg[3] = nic->phys_port | (nic->switch_mode << 16);
  1558. cmd.req.arg[4] = nic->capabilities;
  1559. cmd.req.arg[5] = (nic->max_mac_filters & 0xFF) | ((nic->max_mtu) << 16);
  1560. cmd.req.arg[6] = (nic->max_tx_ques) | ((nic->max_rx_ques) << 16);
  1561. cmd.req.arg[7] = (nic->min_tx_bw) | ((nic->max_tx_bw) << 16);
  1562. for (i = 8; i < 32; i++)
  1563. cmd.req.arg[i] = 0;
  1564. err = qlcnic_issue_cmd(adapter, &cmd);
  1565. if (err != QLCNIC_RCODE_SUCCESS) {
  1566. dev_err(&adapter->pdev->dev, "Failed to set nic info%d\n",
  1567. err);
  1568. err = -EIO;
  1569. }
  1570. qlcnic_free_mbx_args(&cmd);
  1571. return err;
  1572. }
  1573. int qlcnic_83xx_get_nic_info(struct qlcnic_adapter *adapter,
  1574. struct qlcnic_info *npar_info, u8 func_id)
  1575. {
  1576. int err;
  1577. u32 temp;
  1578. u8 op = 0;
  1579. struct qlcnic_cmd_args cmd;
  1580. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_NIC_INFO);
  1581. if (func_id != adapter->ahw->pci_func) {
  1582. temp = func_id << 16;
  1583. cmd.req.arg[1] = op | BIT_31 | temp;
  1584. } else {
  1585. cmd.req.arg[1] = adapter->ahw->pci_func << 16;
  1586. }
  1587. err = qlcnic_issue_cmd(adapter, &cmd);
  1588. if (err) {
  1589. dev_info(&adapter->pdev->dev,
  1590. "Failed to get nic info %d\n", err);
  1591. goto out;
  1592. }
  1593. npar_info->op_type = cmd.rsp.arg[1];
  1594. npar_info->pci_func = cmd.rsp.arg[2] & 0xFFFF;
  1595. npar_info->op_mode = (cmd.rsp.arg[2] & 0xFFFF0000) >> 16;
  1596. npar_info->phys_port = cmd.rsp.arg[3] & 0xFFFF;
  1597. npar_info->switch_mode = (cmd.rsp.arg[3] & 0xFFFF0000) >> 16;
  1598. npar_info->capabilities = cmd.rsp.arg[4];
  1599. npar_info->max_mac_filters = cmd.rsp.arg[5] & 0xFF;
  1600. npar_info->max_mtu = (cmd.rsp.arg[5] & 0xFFFF0000) >> 16;
  1601. npar_info->max_tx_ques = cmd.rsp.arg[6] & 0xFFFF;
  1602. npar_info->max_rx_ques = (cmd.rsp.arg[6] & 0xFFFF0000) >> 16;
  1603. npar_info->min_tx_bw = cmd.rsp.arg[7] & 0xFFFF;
  1604. npar_info->max_tx_bw = (cmd.rsp.arg[7] & 0xFFFF0000) >> 16;
  1605. if (cmd.rsp.arg[8] & 0x1)
  1606. npar_info->max_bw_reg_offset = (cmd.rsp.arg[8] & 0x7FFE) >> 1;
  1607. if (cmd.rsp.arg[8] & 0x10000) {
  1608. temp = (cmd.rsp.arg[8] & 0x7FFE0000) >> 17;
  1609. npar_info->max_linkspeed_reg_offset = temp;
  1610. }
  1611. out:
  1612. qlcnic_free_mbx_args(&cmd);
  1613. return err;
  1614. }
  1615. int qlcnic_83xx_get_pci_info(struct qlcnic_adapter *adapter,
  1616. struct qlcnic_pci_info *pci_info)
  1617. {
  1618. int i, err = 0, j = 0;
  1619. u32 temp;
  1620. struct qlcnic_cmd_args cmd;
  1621. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PCI_INFO);
  1622. err = qlcnic_issue_cmd(adapter, &cmd);
  1623. adapter->ahw->act_pci_func = 0;
  1624. if (err == QLCNIC_RCODE_SUCCESS) {
  1625. pci_info->func_count = cmd.rsp.arg[1] & 0xFF;
  1626. dev_info(&adapter->pdev->dev,
  1627. "%s: total functions = %d\n",
  1628. __func__, pci_info->func_count);
  1629. for (i = 2, j = 0; j < QLCNIC_MAX_PCI_FUNC; j++, pci_info++) {
  1630. pci_info->id = cmd.rsp.arg[i] & 0xFFFF;
  1631. pci_info->active = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1632. i++;
  1633. pci_info->type = cmd.rsp.arg[i] & 0xFFFF;
  1634. if (pci_info->type == QLCNIC_TYPE_NIC)
  1635. adapter->ahw->act_pci_func++;
  1636. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1637. pci_info->default_port = temp;
  1638. i++;
  1639. pci_info->tx_min_bw = cmd.rsp.arg[i] & 0xFFFF;
  1640. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1641. pci_info->tx_max_bw = temp;
  1642. i = i + 2;
  1643. memcpy(pci_info->mac, &cmd.rsp.arg[i], ETH_ALEN - 2);
  1644. i++;
  1645. memcpy(pci_info->mac + sizeof(u32), &cmd.rsp.arg[i], 2);
  1646. i = i + 3;
  1647. dev_info(&adapter->pdev->dev, "%s:\n"
  1648. "\tid = %d active = %d type = %d\n"
  1649. "\tport = %d min bw = %d max bw = %d\n"
  1650. "\tmac_addr = %pM\n", __func__,
  1651. pci_info->id, pci_info->active, pci_info->type,
  1652. pci_info->default_port, pci_info->tx_min_bw,
  1653. pci_info->tx_max_bw, pci_info->mac);
  1654. }
  1655. } else {
  1656. dev_err(&adapter->pdev->dev, "Failed to get PCI Info%d\n",
  1657. err);
  1658. err = -EIO;
  1659. }
  1660. qlcnic_free_mbx_args(&cmd);
  1661. return err;
  1662. }
  1663. int qlcnic_83xx_config_intrpt(struct qlcnic_adapter *adapter, bool op_type)
  1664. {
  1665. int i, index, err;
  1666. bool type;
  1667. u8 max_ints;
  1668. u32 val, temp;
  1669. struct qlcnic_cmd_args cmd;
  1670. max_ints = adapter->ahw->num_msix;
  1671. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTRPT);
  1672. cmd.req.arg[1] = max_ints;
  1673. for (i = 0, index = 2; i < max_ints; i++) {
  1674. type = op_type ? QLCNIC_INTRPT_ADD : QLCNIC_INTRPT_DEL;
  1675. val = type | (adapter->ahw->intr_tbl[i].type << 4);
  1676. if (adapter->ahw->intr_tbl[i].type == QLCNIC_INTRPT_MSIX)
  1677. val |= (adapter->ahw->intr_tbl[i].id << 16);
  1678. cmd.req.arg[index++] = val;
  1679. }
  1680. err = qlcnic_issue_cmd(adapter, &cmd);
  1681. if (err) {
  1682. dev_err(&adapter->pdev->dev,
  1683. "Failed to configure interrupts 0x%x\n", err);
  1684. goto out;
  1685. }
  1686. max_ints = cmd.rsp.arg[1];
  1687. for (i = 0, index = 2; i < max_ints; i++, index += 2) {
  1688. val = cmd.rsp.arg[index];
  1689. if (LSB(val)) {
  1690. dev_info(&adapter->pdev->dev,
  1691. "Can't configure interrupt %d\n",
  1692. adapter->ahw->intr_tbl[i].id);
  1693. continue;
  1694. }
  1695. if (op_type) {
  1696. adapter->ahw->intr_tbl[i].id = MSW(val);
  1697. adapter->ahw->intr_tbl[i].enabled = 1;
  1698. temp = cmd.rsp.arg[index + 1];
  1699. adapter->ahw->intr_tbl[i].src = temp;
  1700. } else {
  1701. adapter->ahw->intr_tbl[i].id = i;
  1702. adapter->ahw->intr_tbl[i].enabled = 0;
  1703. adapter->ahw->intr_tbl[i].src = 0;
  1704. }
  1705. }
  1706. out:
  1707. qlcnic_free_mbx_args(&cmd);
  1708. return err;
  1709. }
  1710. int qlcnic_83xx_lock_flash(struct qlcnic_adapter *adapter)
  1711. {
  1712. int id, timeout = 0;
  1713. u32 status = 0;
  1714. while (status == 0) {
  1715. status = QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_LOCK);
  1716. if (status)
  1717. break;
  1718. if (++timeout >= QLC_83XX_FLASH_LOCK_TIMEOUT) {
  1719. id = QLC_SHARED_REG_RD32(adapter,
  1720. QLCNIC_FLASH_LOCK_OWNER);
  1721. dev_err(&adapter->pdev->dev,
  1722. "%s: failed, lock held by %d\n", __func__, id);
  1723. return -EIO;
  1724. }
  1725. usleep_range(1000, 2000);
  1726. }
  1727. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, adapter->portnum);
  1728. return 0;
  1729. }
  1730. void qlcnic_83xx_unlock_flash(struct qlcnic_adapter *adapter)
  1731. {
  1732. QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_UNLOCK);
  1733. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, 0xFF);
  1734. }
  1735. int qlcnic_83xx_lockless_flash_read32(struct qlcnic_adapter *adapter,
  1736. u32 flash_addr, u8 *p_data,
  1737. int count)
  1738. {
  1739. int i, ret;
  1740. u32 word, range, flash_offset, addr = flash_addr;
  1741. ulong indirect_add, direct_window;
  1742. flash_offset = addr & (QLCNIC_FLASH_SECTOR_SIZE - 1);
  1743. if (addr & 0x3) {
  1744. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  1745. return -EIO;
  1746. }
  1747. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_DIRECT_WINDOW,
  1748. (addr));
  1749. range = flash_offset + (count * sizeof(u32));
  1750. /* Check if data is spread across multiple sectors */
  1751. if (range > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  1752. /* Multi sector read */
  1753. for (i = 0; i < count; i++) {
  1754. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  1755. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  1756. indirect_add);
  1757. if (ret == -EIO)
  1758. return -EIO;
  1759. word = ret;
  1760. *(u32 *)p_data = word;
  1761. p_data = p_data + 4;
  1762. addr = addr + 4;
  1763. flash_offset = flash_offset + 4;
  1764. if (flash_offset > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  1765. direct_window = QLC_83XX_FLASH_DIRECT_WINDOW;
  1766. /* This write is needed once for each sector */
  1767. qlcnic_83xx_wrt_reg_indirect(adapter,
  1768. direct_window,
  1769. (addr));
  1770. flash_offset = 0;
  1771. }
  1772. }
  1773. } else {
  1774. /* Single sector read */
  1775. for (i = 0; i < count; i++) {
  1776. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  1777. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  1778. indirect_add);
  1779. if (ret == -EIO)
  1780. return -EIO;
  1781. word = ret;
  1782. *(u32 *)p_data = word;
  1783. p_data = p_data + 4;
  1784. addr = addr + 4;
  1785. }
  1786. }
  1787. return 0;
  1788. }
  1789. static int qlcnic_83xx_poll_flash_status_reg(struct qlcnic_adapter *adapter)
  1790. {
  1791. u32 status;
  1792. int retries = QLC_83XX_FLASH_READ_RETRY_COUNT;
  1793. do {
  1794. status = qlcnic_83xx_rd_reg_indirect(adapter,
  1795. QLC_83XX_FLASH_STATUS);
  1796. if ((status & QLC_83XX_FLASH_STATUS_READY) ==
  1797. QLC_83XX_FLASH_STATUS_READY)
  1798. break;
  1799. msleep(QLC_83XX_FLASH_STATUS_REG_POLL_DELAY);
  1800. } while (--retries);
  1801. if (!retries)
  1802. return -EIO;
  1803. return 0;
  1804. }
  1805. static int qlcnic_83xx_enable_flash_write_op(struct qlcnic_adapter *adapter)
  1806. {
  1807. int ret;
  1808. u32 cmd;
  1809. cmd = adapter->ahw->fdt.write_statusreg_cmd;
  1810. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  1811. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG | cmd));
  1812. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  1813. adapter->ahw->fdt.write_enable_bits);
  1814. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  1815. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  1816. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  1817. if (ret)
  1818. return -EIO;
  1819. return 0;
  1820. }
  1821. static int qlcnic_83xx_disable_flash_write_op(struct qlcnic_adapter *adapter)
  1822. {
  1823. int ret;
  1824. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  1825. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG |
  1826. adapter->ahw->fdt.write_statusreg_cmd));
  1827. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  1828. adapter->ahw->fdt.write_disable_bits);
  1829. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  1830. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  1831. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  1832. if (ret)
  1833. return -EIO;
  1834. return 0;
  1835. }
  1836. int qlcnic_83xx_read_flash_mfg_id(struct qlcnic_adapter *adapter)
  1837. {
  1838. int ret, mfg_id;
  1839. if (qlcnic_83xx_lock_flash(adapter))
  1840. return -EIO;
  1841. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  1842. QLC_83XX_FLASH_FDT_READ_MFG_ID_VAL);
  1843. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  1844. QLC_83XX_FLASH_READ_CTRL);
  1845. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  1846. if (ret) {
  1847. qlcnic_83xx_unlock_flash(adapter);
  1848. return -EIO;
  1849. }
  1850. mfg_id = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_RDDATA);
  1851. if (mfg_id == -EIO)
  1852. return -EIO;
  1853. adapter->flash_mfg_id = (mfg_id & 0xFF);
  1854. qlcnic_83xx_unlock_flash(adapter);
  1855. return 0;
  1856. }
  1857. int qlcnic_83xx_read_flash_descriptor_table(struct qlcnic_adapter *adapter)
  1858. {
  1859. int count, fdt_size, ret = 0;
  1860. fdt_size = sizeof(struct qlcnic_fdt);
  1861. count = fdt_size / sizeof(u32);
  1862. if (qlcnic_83xx_lock_flash(adapter))
  1863. return -EIO;
  1864. memset(&adapter->ahw->fdt, 0, fdt_size);
  1865. ret = qlcnic_83xx_lockless_flash_read32(adapter, QLCNIC_FDT_LOCATION,
  1866. (u8 *)&adapter->ahw->fdt,
  1867. count);
  1868. qlcnic_83xx_unlock_flash(adapter);
  1869. return ret;
  1870. }
  1871. int qlcnic_83xx_erase_flash_sector(struct qlcnic_adapter *adapter,
  1872. u32 sector_start_addr)
  1873. {
  1874. u32 reversed_addr, addr1, addr2, cmd;
  1875. int ret = -EIO;
  1876. if (qlcnic_83xx_lock_flash(adapter) != 0)
  1877. return -EIO;
  1878. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  1879. ret = qlcnic_83xx_enable_flash_write_op(adapter);
  1880. if (ret) {
  1881. qlcnic_83xx_unlock_flash(adapter);
  1882. dev_err(&adapter->pdev->dev,
  1883. "%s failed at %d\n",
  1884. __func__, __LINE__);
  1885. return ret;
  1886. }
  1887. }
  1888. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  1889. if (ret) {
  1890. qlcnic_83xx_unlock_flash(adapter);
  1891. dev_err(&adapter->pdev->dev,
  1892. "%s: failed at %d\n", __func__, __LINE__);
  1893. return -EIO;
  1894. }
  1895. addr1 = (sector_start_addr & 0xFF) << 16;
  1896. addr2 = (sector_start_addr & 0xFF0000) >> 16;
  1897. reversed_addr = addr1 | addr2;
  1898. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  1899. reversed_addr);
  1900. cmd = QLC_83XX_FLASH_FDT_ERASE_DEF_SIG | adapter->ahw->fdt.erase_cmd;
  1901. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id)
  1902. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, cmd);
  1903. else
  1904. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  1905. QLC_83XX_FLASH_OEM_ERASE_SIG);
  1906. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  1907. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  1908. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  1909. if (ret) {
  1910. qlcnic_83xx_unlock_flash(adapter);
  1911. dev_err(&adapter->pdev->dev,
  1912. "%s: failed at %d\n", __func__, __LINE__);
  1913. return -EIO;
  1914. }
  1915. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  1916. ret = qlcnic_83xx_disable_flash_write_op(adapter);
  1917. if (ret) {
  1918. qlcnic_83xx_unlock_flash(adapter);
  1919. dev_err(&adapter->pdev->dev,
  1920. "%s: failed at %d\n", __func__, __LINE__);
  1921. return ret;
  1922. }
  1923. }
  1924. qlcnic_83xx_unlock_flash(adapter);
  1925. return 0;
  1926. }
  1927. int qlcnic_83xx_flash_write32(struct qlcnic_adapter *adapter, u32 addr,
  1928. u32 *p_data)
  1929. {
  1930. int ret = -EIO;
  1931. u32 addr1 = 0x00800000 | (addr >> 2);
  1932. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, addr1);
  1933. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data);
  1934. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  1935. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  1936. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  1937. if (ret) {
  1938. dev_err(&adapter->pdev->dev,
  1939. "%s: failed at %d\n", __func__, __LINE__);
  1940. return -EIO;
  1941. }
  1942. return 0;
  1943. }
  1944. int qlcnic_83xx_flash_bulk_write(struct qlcnic_adapter *adapter, u32 addr,
  1945. u32 *p_data, int count)
  1946. {
  1947. u32 temp;
  1948. int ret = -EIO;
  1949. if ((count < QLC_83XX_FLASH_BULK_WRITE_MIN) ||
  1950. (count > QLC_83XX_FLASH_BULK_WRITE_MAX)) {
  1951. dev_err(&adapter->pdev->dev,
  1952. "%s: Invalid word count\n", __func__);
  1953. return -EIO;
  1954. }
  1955. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  1956. QLC_83XX_FLASH_SPI_CONTROL);
  1957. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_SPI_CONTROL,
  1958. (temp | QLC_83XX_FLASH_SPI_CTRL));
  1959. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  1960. QLC_83XX_FLASH_ADDR_TEMP_VAL);
  1961. /* First DWORD write */
  1962. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  1963. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  1964. QLC_83XX_FLASH_FIRST_MS_PATTERN);
  1965. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  1966. if (ret) {
  1967. dev_err(&adapter->pdev->dev,
  1968. "%s: failed at %d\n", __func__, __LINE__);
  1969. return -EIO;
  1970. }
  1971. count--;
  1972. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  1973. QLC_83XX_FLASH_ADDR_SECOND_TEMP_VAL);
  1974. /* Second to N-1 DWORD writes */
  1975. while (count != 1) {
  1976. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  1977. *p_data++);
  1978. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  1979. QLC_83XX_FLASH_SECOND_MS_PATTERN);
  1980. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  1981. if (ret) {
  1982. dev_err(&adapter->pdev->dev,
  1983. "%s: failed at %d\n", __func__, __LINE__);
  1984. return -EIO;
  1985. }
  1986. count--;
  1987. }
  1988. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  1989. QLC_83XX_FLASH_ADDR_TEMP_VAL |
  1990. (addr >> 2));
  1991. /* Last DWORD write */
  1992. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  1993. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  1994. QLC_83XX_FLASH_LAST_MS_PATTERN);
  1995. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  1996. if (ret) {
  1997. dev_err(&adapter->pdev->dev,
  1998. "%s: failed at %d\n", __func__, __LINE__);
  1999. return -EIO;
  2000. }
  2001. ret = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_SPI_STATUS);
  2002. if ((ret & QLC_83XX_FLASH_SPI_CTRL) == QLC_83XX_FLASH_SPI_CTRL) {
  2003. dev_err(&adapter->pdev->dev, "%s: failed at %d\n",
  2004. __func__, __LINE__);
  2005. /* Operation failed, clear error bit */
  2006. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2007. QLC_83XX_FLASH_SPI_CONTROL);
  2008. qlcnic_83xx_wrt_reg_indirect(adapter,
  2009. QLC_83XX_FLASH_SPI_CONTROL,
  2010. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2011. }
  2012. return 0;
  2013. }
  2014. static void qlcnic_83xx_recover_driver_lock(struct qlcnic_adapter *adapter)
  2015. {
  2016. u32 val, id;
  2017. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2018. /* Check if recovery need to be performed by the calling function */
  2019. if ((val & QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK) == 0) {
  2020. val = val & ~0x3F;
  2021. val = val | ((adapter->portnum << 2) |
  2022. QLC_83XX_NEED_DRV_LOCK_RECOVERY);
  2023. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2024. dev_info(&adapter->pdev->dev,
  2025. "%s: lock recovery initiated\n", __func__);
  2026. msleep(QLC_83XX_DRV_LOCK_RECOVERY_DELAY);
  2027. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2028. id = ((val >> 2) & 0xF);
  2029. if (id == adapter->portnum) {
  2030. val = val & ~QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK;
  2031. val = val | QLC_83XX_DRV_LOCK_RECOVERY_IN_PROGRESS;
  2032. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2033. /* Force release the lock */
  2034. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2035. /* Clear recovery bits */
  2036. val = val & ~0x3F;
  2037. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2038. dev_info(&adapter->pdev->dev,
  2039. "%s: lock recovery completed\n", __func__);
  2040. } else {
  2041. dev_info(&adapter->pdev->dev,
  2042. "%s: func %d to resume lock recovery process\n",
  2043. __func__, id);
  2044. }
  2045. } else {
  2046. dev_info(&adapter->pdev->dev,
  2047. "%s: lock recovery initiated by other functions\n",
  2048. __func__);
  2049. }
  2050. }
  2051. int qlcnic_83xx_lock_driver(struct qlcnic_adapter *adapter)
  2052. {
  2053. u32 lock_alive_counter, val, id, i = 0, status = 0, temp = 0;
  2054. int max_attempt = 0;
  2055. while (status == 0) {
  2056. status = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK);
  2057. if (status)
  2058. break;
  2059. msleep(QLC_83XX_DRV_LOCK_WAIT_DELAY);
  2060. i++;
  2061. if (i == 1)
  2062. temp = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2063. if (i == QLC_83XX_DRV_LOCK_WAIT_COUNTER) {
  2064. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2065. if (val == temp) {
  2066. id = val & 0xFF;
  2067. dev_info(&adapter->pdev->dev,
  2068. "%s: lock to be recovered from %d\n",
  2069. __func__, id);
  2070. qlcnic_83xx_recover_driver_lock(adapter);
  2071. i = 0;
  2072. max_attempt++;
  2073. } else {
  2074. dev_err(&adapter->pdev->dev,
  2075. "%s: failed to get lock\n", __func__);
  2076. return -EIO;
  2077. }
  2078. }
  2079. /* Force exit from while loop after few attempts */
  2080. if (max_attempt == QLC_83XX_MAX_DRV_LOCK_RECOVERY_ATTEMPT) {
  2081. dev_err(&adapter->pdev->dev,
  2082. "%s: failed to get lock\n", __func__);
  2083. return -EIO;
  2084. }
  2085. }
  2086. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2087. lock_alive_counter = val >> 8;
  2088. lock_alive_counter++;
  2089. val = lock_alive_counter << 8 | adapter->portnum;
  2090. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2091. return 0;
  2092. }
  2093. void qlcnic_83xx_unlock_driver(struct qlcnic_adapter *adapter)
  2094. {
  2095. u32 val, lock_alive_counter, id;
  2096. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2097. id = val & 0xFF;
  2098. lock_alive_counter = val >> 8;
  2099. if (id != adapter->portnum)
  2100. dev_err(&adapter->pdev->dev,
  2101. "%s:Warning func %d is unlocking lock owned by %d\n",
  2102. __func__, adapter->portnum, id);
  2103. val = (lock_alive_counter << 8) | 0xFF;
  2104. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2105. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2106. }
  2107. int qlcnic_83xx_ms_mem_write128(struct qlcnic_adapter *adapter, u64 addr,
  2108. u32 *data, u32 count)
  2109. {
  2110. int i, j, ret = 0;
  2111. u32 temp;
  2112. /* Check alignment */
  2113. if (addr & 0xF)
  2114. return -EIO;
  2115. mutex_lock(&adapter->ahw->mem_lock);
  2116. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_HI, 0);
  2117. for (i = 0; i < count; i++, addr += 16) {
  2118. if (!((ADDR_IN_RANGE(addr, QLCNIC_ADDR_QDR_NET,
  2119. QLCNIC_ADDR_QDR_NET_MAX)) ||
  2120. (ADDR_IN_RANGE(addr, QLCNIC_ADDR_DDR_NET,
  2121. QLCNIC_ADDR_DDR_NET_MAX)))) {
  2122. mutex_unlock(&adapter->ahw->mem_lock);
  2123. return -EIO;
  2124. }
  2125. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_LO, addr);
  2126. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_LO,
  2127. *data++);
  2128. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_HI,
  2129. *data++);
  2130. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_ULO,
  2131. *data++);
  2132. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_UHI,
  2133. *data++);
  2134. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2135. QLCNIC_TA_WRITE_ENABLE);
  2136. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2137. QLCNIC_TA_WRITE_START);
  2138. for (j = 0; j < MAX_CTL_CHECK; j++) {
  2139. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2140. QLCNIC_MS_CTRL);
  2141. if ((temp & TA_CTL_BUSY) == 0)
  2142. break;
  2143. }
  2144. /* Status check failure */
  2145. if (j >= MAX_CTL_CHECK) {
  2146. printk_ratelimited(KERN_WARNING
  2147. "MS memory write failed\n");
  2148. mutex_unlock(&adapter->ahw->mem_lock);
  2149. return -EIO;
  2150. }
  2151. }
  2152. mutex_unlock(&adapter->ahw->mem_lock);
  2153. return ret;
  2154. }
  2155. int qlcnic_83xx_flash_read32(struct qlcnic_adapter *adapter, u32 flash_addr,
  2156. u8 *p_data, int count)
  2157. {
  2158. int i, ret;
  2159. u32 word, addr = flash_addr;
  2160. ulong indirect_addr;
  2161. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2162. return -EIO;
  2163. if (addr & 0x3) {
  2164. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  2165. qlcnic_83xx_unlock_flash(adapter);
  2166. return -EIO;
  2167. }
  2168. for (i = 0; i < count; i++) {
  2169. if (qlcnic_83xx_wrt_reg_indirect(adapter,
  2170. QLC_83XX_FLASH_DIRECT_WINDOW,
  2171. (addr))) {
  2172. qlcnic_83xx_unlock_flash(adapter);
  2173. return -EIO;
  2174. }
  2175. indirect_addr = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2176. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  2177. indirect_addr);
  2178. if (ret == -EIO)
  2179. return -EIO;
  2180. word = ret;
  2181. *(u32 *)p_data = word;
  2182. p_data = p_data + 4;
  2183. addr = addr + 4;
  2184. }
  2185. qlcnic_83xx_unlock_flash(adapter);
  2186. return 0;
  2187. }
  2188. int qlcnic_83xx_test_link(struct qlcnic_adapter *adapter)
  2189. {
  2190. int err;
  2191. u32 config = 0, state;
  2192. struct qlcnic_cmd_args cmd;
  2193. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2194. state = readl(ahw->pci_base0 + QLC_83XX_LINK_STATE(ahw->pci_func));
  2195. if (!QLC_83xx_FUNC_VAL(state, ahw->pci_func)) {
  2196. dev_info(&adapter->pdev->dev, "link state down\n");
  2197. return config;
  2198. }
  2199. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_STATUS);
  2200. err = qlcnic_issue_cmd(adapter, &cmd);
  2201. if (err) {
  2202. dev_info(&adapter->pdev->dev,
  2203. "Get Link Status Command failed: 0x%x\n", err);
  2204. goto out;
  2205. } else {
  2206. config = cmd.rsp.arg[1];
  2207. switch (QLC_83XX_CURRENT_LINK_SPEED(config)) {
  2208. case QLC_83XX_10M_LINK:
  2209. ahw->link_speed = SPEED_10;
  2210. break;
  2211. case QLC_83XX_100M_LINK:
  2212. ahw->link_speed = SPEED_100;
  2213. break;
  2214. case QLC_83XX_1G_LINK:
  2215. ahw->link_speed = SPEED_1000;
  2216. break;
  2217. case QLC_83XX_10G_LINK:
  2218. ahw->link_speed = SPEED_10000;
  2219. break;
  2220. default:
  2221. ahw->link_speed = 0;
  2222. break;
  2223. }
  2224. config = cmd.rsp.arg[3];
  2225. if (config & 1)
  2226. err = 1;
  2227. }
  2228. out:
  2229. qlcnic_free_mbx_args(&cmd);
  2230. return config;
  2231. }
  2232. int qlcnic_83xx_get_settings(struct qlcnic_adapter *adapter)
  2233. {
  2234. u32 config = 0;
  2235. int status = 0;
  2236. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2237. /* Get port configuration info */
  2238. status = qlcnic_83xx_get_port_info(adapter);
  2239. /* Get Link Status related info */
  2240. config = qlcnic_83xx_test_link(adapter);
  2241. ahw->module_type = QLC_83XX_SFP_MODULE_TYPE(config);
  2242. /* hard code until there is a way to get it from flash */
  2243. ahw->board_type = QLCNIC_BRDTYPE_83XX_10G;
  2244. return status;
  2245. }
  2246. int qlcnic_83xx_set_settings(struct qlcnic_adapter *adapter,
  2247. struct ethtool_cmd *ecmd)
  2248. {
  2249. int status = 0;
  2250. u32 config = adapter->ahw->port_config;
  2251. if (ecmd->autoneg)
  2252. adapter->ahw->port_config |= BIT_15;
  2253. switch (ethtool_cmd_speed(ecmd)) {
  2254. case SPEED_10:
  2255. adapter->ahw->port_config |= BIT_8;
  2256. break;
  2257. case SPEED_100:
  2258. adapter->ahw->port_config |= BIT_9;
  2259. break;
  2260. case SPEED_1000:
  2261. adapter->ahw->port_config |= BIT_10;
  2262. break;
  2263. case SPEED_10000:
  2264. adapter->ahw->port_config |= BIT_11;
  2265. break;
  2266. default:
  2267. return -EINVAL;
  2268. }
  2269. status = qlcnic_83xx_set_port_config(adapter);
  2270. if (status) {
  2271. dev_info(&adapter->pdev->dev,
  2272. "Faild to Set Link Speed and autoneg.\n");
  2273. adapter->ahw->port_config = config;
  2274. }
  2275. return status;
  2276. }
  2277. static inline u64 *qlcnic_83xx_copy_stats(struct qlcnic_cmd_args *cmd,
  2278. u64 *data, int index)
  2279. {
  2280. u32 low, hi;
  2281. u64 val;
  2282. low = cmd->rsp.arg[index];
  2283. hi = cmd->rsp.arg[index + 1];
  2284. val = (((u64) low) | (((u64) hi) << 32));
  2285. *data++ = val;
  2286. return data;
  2287. }
  2288. static u64 *qlcnic_83xx_fill_stats(struct qlcnic_adapter *adapter,
  2289. struct qlcnic_cmd_args *cmd, u64 *data,
  2290. int type, int *ret)
  2291. {
  2292. int err, k, total_regs;
  2293. *ret = 0;
  2294. err = qlcnic_issue_cmd(adapter, cmd);
  2295. if (err != QLCNIC_RCODE_SUCCESS) {
  2296. dev_info(&adapter->pdev->dev,
  2297. "Error in get statistics mailbox command\n");
  2298. *ret = -EIO;
  2299. return data;
  2300. }
  2301. total_regs = cmd->rsp.num;
  2302. switch (type) {
  2303. case QLC_83XX_STAT_MAC:
  2304. /* fill in MAC tx counters */
  2305. for (k = 2; k < 28; k += 2)
  2306. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2307. /* skip 24 bytes of reserved area */
  2308. /* fill in MAC rx counters */
  2309. for (k += 6; k < 60; k += 2)
  2310. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2311. /* skip 24 bytes of reserved area */
  2312. /* fill in MAC rx frame stats */
  2313. for (k += 6; k < 80; k += 2)
  2314. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2315. break;
  2316. case QLC_83XX_STAT_RX:
  2317. for (k = 2; k < 8; k += 2)
  2318. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2319. /* skip 8 bytes of reserved data */
  2320. for (k += 2; k < 24; k += 2)
  2321. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2322. /* skip 8 bytes containing RE1FBQ error data */
  2323. for (k += 2; k < total_regs; k += 2)
  2324. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2325. break;
  2326. case QLC_83XX_STAT_TX:
  2327. for (k = 2; k < 10; k += 2)
  2328. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2329. /* skip 8 bytes of reserved data */
  2330. for (k += 2; k < total_regs; k += 2)
  2331. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2332. break;
  2333. default:
  2334. dev_warn(&adapter->pdev->dev, "Unknown get statistics mode\n");
  2335. *ret = -EIO;
  2336. }
  2337. return data;
  2338. }
  2339. void qlcnic_83xx_get_stats(struct qlcnic_adapter *adapter, u64 *data)
  2340. {
  2341. struct qlcnic_cmd_args cmd;
  2342. int ret = 0;
  2343. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_STATISTICS);
  2344. /* Get Tx stats */
  2345. cmd.req.arg[1] = BIT_1 | (adapter->tx_ring->ctx_id << 16);
  2346. cmd.rsp.num = QLC_83XX_TX_STAT_REGS;
  2347. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2348. QLC_83XX_STAT_TX, &ret);
  2349. if (ret) {
  2350. dev_info(&adapter->pdev->dev, "Error getting MAC stats\n");
  2351. goto out;
  2352. }
  2353. /* Get MAC stats */
  2354. cmd.req.arg[1] = BIT_2 | (adapter->portnum << 16);
  2355. cmd.rsp.num = QLC_83XX_MAC_STAT_REGS;
  2356. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2357. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2358. QLC_83XX_STAT_MAC, &ret);
  2359. if (ret) {
  2360. dev_info(&adapter->pdev->dev,
  2361. "Error getting Rx stats\n");
  2362. goto out;
  2363. }
  2364. /* Get Rx stats */
  2365. cmd.req.arg[1] = adapter->recv_ctx->context_id << 16;
  2366. cmd.rsp.num = QLC_83XX_RX_STAT_REGS;
  2367. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2368. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2369. QLC_83XX_STAT_RX, &ret);
  2370. if (ret)
  2371. dev_info(&adapter->pdev->dev,
  2372. "Error getting Tx stats\n");
  2373. out:
  2374. qlcnic_free_mbx_args(&cmd);
  2375. }
  2376. int qlcnic_83xx_reg_test(struct qlcnic_adapter *adapter)
  2377. {
  2378. u32 major, minor, sub;
  2379. major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  2380. minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  2381. sub = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  2382. if (adapter->fw_version != QLCNIC_VERSION_CODE(major, minor, sub)) {
  2383. dev_info(&adapter->pdev->dev, "%s: Reg test failed\n",
  2384. __func__);
  2385. return 1;
  2386. }
  2387. return 0;
  2388. }
  2389. int qlcnic_83xx_get_regs_len(struct qlcnic_adapter *adapter)
  2390. {
  2391. return (ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl) *
  2392. sizeof(adapter->ahw->ext_reg_tbl)) +
  2393. (ARRAY_SIZE(qlcnic_83xx_reg_tbl) +
  2394. sizeof(adapter->ahw->reg_tbl));
  2395. }
  2396. int qlcnic_83xx_get_registers(struct qlcnic_adapter *adapter, u32 *regs_buff)
  2397. {
  2398. int i, j = 0;
  2399. for (i = QLCNIC_DEV_INFO_SIZE + 1;
  2400. j < ARRAY_SIZE(qlcnic_83xx_reg_tbl); i++, j++)
  2401. regs_buff[i] = QLC_SHARED_REG_RD32(adapter, j);
  2402. for (j = 0; j < ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl); j++)
  2403. regs_buff[i++] = QLCRDX(adapter->ahw, j);
  2404. return i;
  2405. }
  2406. int qlcnic_83xx_interrupt_test(struct net_device *netdev)
  2407. {
  2408. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  2409. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2410. struct qlcnic_cmd_args cmd;
  2411. u32 data;
  2412. u16 intrpt_id, id;
  2413. u8 val;
  2414. int ret, max_sds_rings = adapter->max_sds_rings;
  2415. if (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  2416. return -EIO;
  2417. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_INTERRUPT_TEST);
  2418. if (ret)
  2419. goto fail_diag_irq;
  2420. ahw->diag_cnt = 0;
  2421. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_INTRPT_TEST);
  2422. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  2423. intrpt_id = ahw->intr_tbl[0].id;
  2424. else
  2425. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  2426. cmd.req.arg[1] = 1;
  2427. cmd.req.arg[2] = intrpt_id;
  2428. cmd.req.arg[3] = BIT_0;
  2429. ret = qlcnic_issue_cmd(adapter, &cmd);
  2430. data = cmd.rsp.arg[2];
  2431. id = LSW(data);
  2432. val = LSB(MSW(data));
  2433. if (id != intrpt_id)
  2434. dev_info(&adapter->pdev->dev,
  2435. "Interrupt generated: 0x%x, requested:0x%x\n",
  2436. id, intrpt_id);
  2437. if (val)
  2438. dev_err(&adapter->pdev->dev,
  2439. "Interrupt test error: 0x%x\n", val);
  2440. if (ret)
  2441. goto done;
  2442. msleep(20);
  2443. ret = !ahw->diag_cnt;
  2444. done:
  2445. qlcnic_free_mbx_args(&cmd);
  2446. qlcnic_83xx_diag_free_res(netdev, max_sds_rings);
  2447. fail_diag_irq:
  2448. adapter->max_sds_rings = max_sds_rings;
  2449. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  2450. return ret;
  2451. }
  2452. void qlcnic_83xx_get_pauseparam(struct qlcnic_adapter *adapter,
  2453. struct ethtool_pauseparam *pause)
  2454. {
  2455. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2456. int status = 0;
  2457. u32 config;
  2458. status = qlcnic_83xx_get_port_config(adapter);
  2459. if (status) {
  2460. dev_err(&adapter->pdev->dev,
  2461. "%s: Get Pause Config failed\n", __func__);
  2462. return;
  2463. }
  2464. config = ahw->port_config;
  2465. if (config & QLC_83XX_CFG_STD_PAUSE) {
  2466. if (config & QLC_83XX_CFG_STD_TX_PAUSE)
  2467. pause->tx_pause = 1;
  2468. if (config & QLC_83XX_CFG_STD_RX_PAUSE)
  2469. pause->rx_pause = 1;
  2470. }
  2471. if (QLC_83XX_AUTONEG(config))
  2472. pause->autoneg = 1;
  2473. }
  2474. int qlcnic_83xx_set_pauseparam(struct qlcnic_adapter *adapter,
  2475. struct ethtool_pauseparam *pause)
  2476. {
  2477. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2478. int status = 0;
  2479. u32 config;
  2480. status = qlcnic_83xx_get_port_config(adapter);
  2481. if (status) {
  2482. dev_err(&adapter->pdev->dev,
  2483. "%s: Get Pause Config failed.\n", __func__);
  2484. return status;
  2485. }
  2486. config = ahw->port_config;
  2487. if (ahw->port_type == QLCNIC_GBE) {
  2488. if (pause->autoneg)
  2489. ahw->port_config |= QLC_83XX_ENABLE_AUTONEG;
  2490. if (!pause->autoneg)
  2491. ahw->port_config &= ~QLC_83XX_ENABLE_AUTONEG;
  2492. } else if ((ahw->port_type == QLCNIC_XGBE) && (pause->autoneg)) {
  2493. return -EOPNOTSUPP;
  2494. }
  2495. if (!(config & QLC_83XX_CFG_STD_PAUSE))
  2496. ahw->port_config |= QLC_83XX_CFG_STD_PAUSE;
  2497. if (pause->rx_pause && pause->tx_pause) {
  2498. ahw->port_config |= QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2499. } else if (pause->rx_pause && !pause->tx_pause) {
  2500. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_PAUSE;
  2501. ahw->port_config |= QLC_83XX_CFG_STD_RX_PAUSE;
  2502. } else if (pause->tx_pause && !pause->rx_pause) {
  2503. ahw->port_config &= ~QLC_83XX_CFG_STD_RX_PAUSE;
  2504. ahw->port_config |= QLC_83XX_CFG_STD_TX_PAUSE;
  2505. } else if (!pause->rx_pause && !pause->tx_pause) {
  2506. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2507. }
  2508. status = qlcnic_83xx_set_port_config(adapter);
  2509. if (status) {
  2510. dev_err(&adapter->pdev->dev,
  2511. "%s: Set Pause Config failed.\n", __func__);
  2512. ahw->port_config = config;
  2513. }
  2514. return status;
  2515. }
  2516. static int qlcnic_83xx_read_flash_status_reg(struct qlcnic_adapter *adapter)
  2517. {
  2518. int ret;
  2519. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2520. QLC_83XX_FLASH_OEM_READ_SIG);
  2521. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2522. QLC_83XX_FLASH_READ_CTRL);
  2523. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2524. if (ret)
  2525. return -EIO;
  2526. ret = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_RDDATA);
  2527. return ret & 0xFF;
  2528. }
  2529. int qlcnic_83xx_flash_test(struct qlcnic_adapter *adapter)
  2530. {
  2531. int status;
  2532. status = qlcnic_83xx_read_flash_status_reg(adapter);
  2533. if (status == -EIO) {
  2534. dev_info(&adapter->pdev->dev, "%s: EEPROM test failed.\n",
  2535. __func__);
  2536. return 1;
  2537. }
  2538. return 0;
  2539. }