nand.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525
  1. /*
  2. * linux/include/linux/mtd/nand.h
  3. *
  4. * Copyright (c) 2000 David Woodhouse <dwmw2@mvhi.com>
  5. * Steven J. Hill <sjhill@realitydiluted.com>
  6. * Thomas Gleixner <tglx@linutronix.de>
  7. *
  8. * $Id: nand.h,v 1.74 2005/09/15 13:58:50 vwool Exp $
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. *
  14. * Info:
  15. * Contains standard defines and IDs for NAND flash devices
  16. *
  17. * Changelog:
  18. * See git changelog.
  19. */
  20. #ifndef __LINUX_MTD_NAND_H
  21. #define __LINUX_MTD_NAND_H
  22. #include <linux/config.h>
  23. #include <linux/wait.h>
  24. #include <linux/spinlock.h>
  25. #include <linux/mtd/mtd.h>
  26. struct mtd_info;
  27. /* Scan and identify a NAND device */
  28. extern int nand_scan (struct mtd_info *mtd, int max_chips);
  29. /* Free resources held by the NAND device */
  30. extern void nand_release (struct mtd_info *mtd);
  31. /* Read raw data from the device without ECC */
  32. extern int nand_read_raw (struct mtd_info *mtd, uint8_t *buf, loff_t from,
  33. size_t len, size_t ooblen);
  34. /* The maximum number of NAND chips in an array */
  35. #define NAND_MAX_CHIPS 8
  36. /* This constant declares the max. oobsize / page, which
  37. * is supported now. If you add a chip with bigger oobsize/page
  38. * adjust this accordingly.
  39. */
  40. #define NAND_MAX_OOBSIZE 64
  41. /*
  42. * Constants for hardware specific CLE/ALE/NCE function
  43. */
  44. /* Select the chip by setting nCE to low */
  45. #define NAND_CTL_SETNCE 1
  46. /* Deselect the chip by setting nCE to high */
  47. #define NAND_CTL_CLRNCE 2
  48. /* Select the command latch by setting CLE to high */
  49. #define NAND_CTL_SETCLE 3
  50. /* Deselect the command latch by setting CLE to low */
  51. #define NAND_CTL_CLRCLE 4
  52. /* Select the address latch by setting ALE to high */
  53. #define NAND_CTL_SETALE 5
  54. /* Deselect the address latch by setting ALE to low */
  55. #define NAND_CTL_CLRALE 6
  56. /* Set write protection by setting WP to high. Not used! */
  57. #define NAND_CTL_SETWP 7
  58. /* Clear write protection by setting WP to low. Not used! */
  59. #define NAND_CTL_CLRWP 8
  60. /*
  61. * Standard NAND flash commands
  62. */
  63. #define NAND_CMD_READ0 0
  64. #define NAND_CMD_READ1 1
  65. #define NAND_CMD_PAGEPROG 0x10
  66. #define NAND_CMD_READOOB 0x50
  67. #define NAND_CMD_ERASE1 0x60
  68. #define NAND_CMD_STATUS 0x70
  69. #define NAND_CMD_STATUS_MULTI 0x71
  70. #define NAND_CMD_SEQIN 0x80
  71. #define NAND_CMD_READID 0x90
  72. #define NAND_CMD_ERASE2 0xd0
  73. #define NAND_CMD_RESET 0xff
  74. /* Extended commands for large page devices */
  75. #define NAND_CMD_READSTART 0x30
  76. #define NAND_CMD_CACHEDPROG 0x15
  77. /* Extended commands for AG-AND device */
  78. /*
  79. * Note: the command for NAND_CMD_DEPLETE1 is really 0x00 but
  80. * there is no way to distinguish that from NAND_CMD_READ0
  81. * until the remaining sequence of commands has been completed
  82. * so add a high order bit and mask it off in the command.
  83. */
  84. #define NAND_CMD_DEPLETE1 0x100
  85. #define NAND_CMD_DEPLETE2 0x38
  86. #define NAND_CMD_STATUS_MULTI 0x71
  87. #define NAND_CMD_STATUS_ERROR 0x72
  88. /* multi-bank error status (banks 0-3) */
  89. #define NAND_CMD_STATUS_ERROR0 0x73
  90. #define NAND_CMD_STATUS_ERROR1 0x74
  91. #define NAND_CMD_STATUS_ERROR2 0x75
  92. #define NAND_CMD_STATUS_ERROR3 0x76
  93. #define NAND_CMD_STATUS_RESET 0x7f
  94. #define NAND_CMD_STATUS_CLEAR 0xff
  95. /* Status bits */
  96. #define NAND_STATUS_FAIL 0x01
  97. #define NAND_STATUS_FAIL_N1 0x02
  98. #define NAND_STATUS_TRUE_READY 0x20
  99. #define NAND_STATUS_READY 0x40
  100. #define NAND_STATUS_WP 0x80
  101. /*
  102. * Constants for ECC_MODES
  103. */
  104. /* No ECC. Usage is not recommended ! */
  105. #define NAND_ECC_NONE 0
  106. /* Software ECC 3 byte ECC per 256 Byte data */
  107. #define NAND_ECC_SOFT 1
  108. /* Hardware ECC 3 byte ECC per 256 Byte data */
  109. #define NAND_ECC_HW3_256 2
  110. /* Hardware ECC 3 byte ECC per 512 Byte data */
  111. #define NAND_ECC_HW3_512 3
  112. /* Hardware ECC 3 byte ECC per 512 Byte data */
  113. #define NAND_ECC_HW6_512 4
  114. /* Hardware ECC 8 byte ECC per 512 Byte data */
  115. #define NAND_ECC_HW8_512 6
  116. /* Hardware ECC 12 byte ECC per 2048 Byte data */
  117. #define NAND_ECC_HW12_2048 7
  118. /*
  119. * Constants for Hardware ECC
  120. */
  121. /* Reset Hardware ECC for read */
  122. #define NAND_ECC_READ 0
  123. /* Reset Hardware ECC for write */
  124. #define NAND_ECC_WRITE 1
  125. /* Enable Hardware ECC before syndrom is read back from flash */
  126. #define NAND_ECC_READSYN 2
  127. /* Bit mask for flags passed to do_nand_read_ecc */
  128. #define NAND_GET_DEVICE 0x80
  129. /* Option constants for bizarre disfunctionality and real
  130. * features
  131. */
  132. /* Chip can not auto increment pages */
  133. #define NAND_NO_AUTOINCR 0x00000001
  134. /* Buswitdh is 16 bit */
  135. #define NAND_BUSWIDTH_16 0x00000002
  136. /* Device supports partial programming without padding */
  137. #define NAND_NO_PADDING 0x00000004
  138. /* Chip has cache program function */
  139. #define NAND_CACHEPRG 0x00000008
  140. /* Chip has copy back function */
  141. #define NAND_COPYBACK 0x00000010
  142. /* AND Chip which has 4 banks and a confusing page / block
  143. * assignment. See Renesas datasheet for further information */
  144. #define NAND_IS_AND 0x00000020
  145. /* Chip has a array of 4 pages which can be read without
  146. * additional ready /busy waits */
  147. #define NAND_4PAGE_ARRAY 0x00000040
  148. /* Chip requires that BBT is periodically rewritten to prevent
  149. * bits from adjacent blocks from 'leaking' in altering data.
  150. * This happens with the Renesas AG-AND chips, possibly others. */
  151. #define BBT_AUTO_REFRESH 0x00000080
  152. /* Options valid for Samsung large page devices */
  153. #define NAND_SAMSUNG_LP_OPTIONS \
  154. (NAND_NO_PADDING | NAND_CACHEPRG | NAND_COPYBACK)
  155. /* Macros to identify the above */
  156. #define NAND_CANAUTOINCR(chip) (!(chip->options & NAND_NO_AUTOINCR))
  157. #define NAND_MUST_PAD(chip) (!(chip->options & NAND_NO_PADDING))
  158. #define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
  159. #define NAND_HAS_COPYBACK(chip) ((chip->options & NAND_COPYBACK))
  160. /* Mask to zero out the chip options, which come from the id table */
  161. #define NAND_CHIPOPTIONS_MSK (0x0000ffff & ~NAND_NO_AUTOINCR)
  162. /* Non chip related options */
  163. /* Use a flash based bad block table. This option is passed to the
  164. * default bad block table function. */
  165. #define NAND_USE_FLASH_BBT 0x00010000
  166. /* The hw ecc generator provides a syndrome instead a ecc value on read
  167. * This can only work if we have the ecc bytes directly behind the
  168. * data bytes. Applies for DOC and AG-AND Renesas HW Reed Solomon generators */
  169. #define NAND_HWECC_SYNDROME 0x00020000
  170. /* This option skips the bbt scan during initialization. */
  171. #define NAND_SKIP_BBTSCAN 0x00040000
  172. /* Options set by nand scan */
  173. /* Nand scan has allocated controller struct */
  174. #define NAND_CONTROLLER_ALLOC 0x20000000
  175. /* Nand scan has allocated oob_buf */
  176. #define NAND_OOBBUF_ALLOC 0x40000000
  177. /* Nand scan has allocated data_buf */
  178. #define NAND_DATABUF_ALLOC 0x80000000
  179. /*
  180. * nand_state_t - chip states
  181. * Enumeration for NAND flash chip state
  182. */
  183. typedef enum {
  184. FL_READY,
  185. FL_READING,
  186. FL_WRITING,
  187. FL_ERASING,
  188. FL_SYNCING,
  189. FL_CACHEDPRG,
  190. FL_PM_SUSPENDED,
  191. } nand_state_t;
  192. /* Keep gcc happy */
  193. struct nand_chip;
  194. /**
  195. * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independend devices
  196. * @lock: protection lock
  197. * @active: the mtd device which holds the controller currently
  198. * @wq: wait queue to sleep on if a NAND operation is in progress
  199. * used instead of the per chip wait queue when a hw controller is available
  200. */
  201. struct nand_hw_control {
  202. spinlock_t lock;
  203. struct nand_chip *active;
  204. wait_queue_head_t wq;
  205. };
  206. /**
  207. * struct nand_chip - NAND Private Flash Chip Data
  208. * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the flash device
  209. * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the flash device
  210. * @read_byte: [REPLACEABLE] read one byte from the chip
  211. * @write_byte: [REPLACEABLE] write one byte to the chip
  212. * @read_word: [REPLACEABLE] read one word from the chip
  213. * @write_word: [REPLACEABLE] write one word to the chip
  214. * @write_buf: [REPLACEABLE] write data from the buffer to the chip
  215. * @read_buf: [REPLACEABLE] read data from the chip into the buffer
  216. * @verify_buf: [REPLACEABLE] verify buffer contents against the chip data
  217. * @select_chip: [REPLACEABLE] select chip nr
  218. * @block_bad: [REPLACEABLE] check, if the block is bad
  219. * @block_markbad: [REPLACEABLE] mark the block bad
  220. * @hwcontrol: [BOARDSPECIFIC] hardwarespecific function for accesing control-lines
  221. * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accesing device ready/busy line
  222. * If set to NULL no access to ready/busy is available and the ready/busy information
  223. * is read from the chip status register
  224. * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing commands to the chip
  225. * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on ready
  226. * @calculate_ecc: [REPLACEABLE] function for ecc calculation or readback from ecc hardware
  227. * @correct_data: [REPLACEABLE] function for ecc correction, matching to ecc generator (sw/hw)
  228. * @enable_hwecc: [BOARDSPECIFIC] function to enable (reset) hardware ecc generator. Must only
  229. * be provided if a hardware ECC is available
  230. * @erase_cmd: [INTERN] erase command write function, selectable due to AND support
  231. * @scan_bbt: [REPLACEABLE] function to scan bad block table
  232. * @eccmode: [BOARDSPECIFIC] mode of ecc, see defines
  233. * @eccsize: [INTERN] databytes used per ecc-calculation
  234. * @eccbytes: [INTERN] number of ecc bytes per ecc-calculation step
  235. * @eccsteps: [INTERN] number of ecc calculation steps per page
  236. * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transfering data from array to read regs (tR)
  237. * @wq: [INTERN] wait queue to sleep on if a NAND operation is in progress
  238. * @state: [INTERN] the current state of the NAND device
  239. * @page_shift: [INTERN] number of address bits in a page (column address bits)
  240. * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
  241. * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
  242. * @chip_shift: [INTERN] number of address bits in one chip
  243. * @data_buf: [INTERN] internal buffer for one page + oob
  244. * @oob_buf: [INTERN] oob buffer for one eraseblock
  245. * @oobdirty: [INTERN] indicates that oob_buf must be reinitialized
  246. * @data_poi: [INTERN] pointer to a data buffer
  247. * @options: [BOARDSPECIFIC] various chip options. They can partly be set to inform nand_scan about
  248. * special functionality. See the defines for further explanation
  249. * @badblockpos: [INTERN] position of the bad block marker in the oob area
  250. * @numchips: [INTERN] number of physical chips
  251. * @chipsize: [INTERN] the size of one chip for multichip arrays
  252. * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
  253. * @pagebuf: [INTERN] holds the pagenumber which is currently in data_buf
  254. * @autooob: [REPLACEABLE] the default (auto)placement scheme
  255. * @bbt: [INTERN] bad block table pointer
  256. * @bbt_td: [REPLACEABLE] bad block table descriptor for flash lookup
  257. * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
  258. * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial bad block scan
  259. * @controller: [REPLACEABLE] a pointer to a hardware controller structure
  260. * which is shared among multiple independend devices
  261. * @priv: [OPTIONAL] pointer to private chip date
  262. * @errstat: [OPTIONAL] hardware specific function to perform additional error status checks
  263. * (determine if errors are correctable)
  264. */
  265. struct nand_chip {
  266. void __iomem *IO_ADDR_R;
  267. void __iomem *IO_ADDR_W;
  268. uint8_t (*read_byte)(struct mtd_info *mtd);
  269. void (*write_byte)(struct mtd_info *mtd, uint8_t byte);
  270. u16 (*read_word)(struct mtd_info *mtd);
  271. void (*write_word)(struct mtd_info *mtd, u16 word);
  272. void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
  273. void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
  274. int (*verify_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
  275. void (*select_chip)(struct mtd_info *mtd, int chip);
  276. int (*block_bad)(struct mtd_info *mtd, loff_t ofs, int getchip);
  277. int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
  278. void (*hwcontrol)(struct mtd_info *mtd, int cmd);
  279. int (*dev_ready)(struct mtd_info *mtd);
  280. void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column, int page_addr);
  281. int (*waitfunc)(struct mtd_info *mtd, struct nand_chip *this, int state);
  282. int (*calculate_ecc)(struct mtd_info *mtd, const uint8_t *dat, uint8_t *ecc_code);
  283. int (*correct_data)(struct mtd_info *mtd, uint8_t *dat, uint8_t *read_ecc, uint8_t *calc_ecc);
  284. void (*enable_hwecc)(struct mtd_info *mtd, int mode);
  285. void (*erase_cmd)(struct mtd_info *mtd, int page);
  286. int (*scan_bbt)(struct mtd_info *mtd);
  287. int eccmode;
  288. int eccsize;
  289. int eccbytes;
  290. int eccsteps;
  291. int chip_delay;
  292. wait_queue_head_t wq;
  293. nand_state_t state;
  294. int page_shift;
  295. int phys_erase_shift;
  296. int bbt_erase_shift;
  297. int chip_shift;
  298. uint8_t *data_buf;
  299. uint8_t *oob_buf;
  300. int oobdirty;
  301. uint8_t *data_poi;
  302. unsigned int options;
  303. int badblockpos;
  304. int numchips;
  305. unsigned long chipsize;
  306. int pagemask;
  307. int pagebuf;
  308. struct nand_oobinfo *autooob;
  309. uint8_t *bbt;
  310. struct nand_bbt_descr *bbt_td;
  311. struct nand_bbt_descr *bbt_md;
  312. struct nand_bbt_descr *badblock_pattern;
  313. struct nand_hw_control *controller;
  314. void *priv;
  315. int (*errstat)(struct mtd_info *mtd, struct nand_chip *this, int state, int status, int page);
  316. };
  317. /*
  318. * NAND Flash Manufacturer ID Codes
  319. */
  320. #define NAND_MFR_TOSHIBA 0x98
  321. #define NAND_MFR_SAMSUNG 0xec
  322. #define NAND_MFR_FUJITSU 0x04
  323. #define NAND_MFR_NATIONAL 0x8f
  324. #define NAND_MFR_RENESAS 0x07
  325. #define NAND_MFR_STMICRO 0x20
  326. #define NAND_MFR_HYNIX 0xad
  327. /**
  328. * struct nand_flash_dev - NAND Flash Device ID Structure
  329. *
  330. * @name: Identify the device type
  331. * @id: device ID code
  332. * @pagesize: Pagesize in bytes. Either 256 or 512 or 0
  333. * If the pagesize is 0, then the real pagesize
  334. * and the eraseize are determined from the
  335. * extended id bytes in the chip
  336. * @erasesize: Size of an erase block in the flash device.
  337. * @chipsize: Total chipsize in Mega Bytes
  338. * @options: Bitfield to store chip relevant options
  339. */
  340. struct nand_flash_dev {
  341. char *name;
  342. int id;
  343. unsigned long pagesize;
  344. unsigned long chipsize;
  345. unsigned long erasesize;
  346. unsigned long options;
  347. };
  348. /**
  349. * struct nand_manufacturers - NAND Flash Manufacturer ID Structure
  350. * @name: Manufacturer name
  351. * @id: manufacturer ID code of device.
  352. */
  353. struct nand_manufacturers {
  354. int id;
  355. char * name;
  356. };
  357. extern struct nand_flash_dev nand_flash_ids[];
  358. extern struct nand_manufacturers nand_manuf_ids[];
  359. /**
  360. * struct nand_bbt_descr - bad block table descriptor
  361. * @options: options for this descriptor
  362. * @pages: the page(s) where we find the bbt, used with option BBT_ABSPAGE
  363. * when bbt is searched, then we store the found bbts pages here.
  364. * Its an array and supports up to 8 chips now
  365. * @offs: offset of the pattern in the oob area of the page
  366. * @veroffs: offset of the bbt version counter in the oob are of the page
  367. * @version: version read from the bbt page during scan
  368. * @len: length of the pattern, if 0 no pattern check is performed
  369. * @maxblocks: maximum number of blocks to search for a bbt. This number of
  370. * blocks is reserved at the end of the device where the tables are
  371. * written.
  372. * @reserved_block_code: if non-0, this pattern denotes a reserved (rather than
  373. * bad) block in the stored bbt
  374. * @pattern: pattern to identify bad block table or factory marked good /
  375. * bad blocks, can be NULL, if len = 0
  376. *
  377. * Descriptor for the bad block table marker and the descriptor for the
  378. * pattern which identifies good and bad blocks. The assumption is made
  379. * that the pattern and the version count are always located in the oob area
  380. * of the first block.
  381. */
  382. struct nand_bbt_descr {
  383. int options;
  384. int pages[NAND_MAX_CHIPS];
  385. int offs;
  386. int veroffs;
  387. uint8_t version[NAND_MAX_CHIPS];
  388. int len;
  389. int maxblocks;
  390. int reserved_block_code;
  391. uint8_t *pattern;
  392. };
  393. /* Options for the bad block table descriptors */
  394. /* The number of bits used per block in the bbt on the device */
  395. #define NAND_BBT_NRBITS_MSK 0x0000000F
  396. #define NAND_BBT_1BIT 0x00000001
  397. #define NAND_BBT_2BIT 0x00000002
  398. #define NAND_BBT_4BIT 0x00000004
  399. #define NAND_BBT_8BIT 0x00000008
  400. /* The bad block table is in the last good block of the device */
  401. #define NAND_BBT_LASTBLOCK 0x00000010
  402. /* The bbt is at the given page, else we must scan for the bbt */
  403. #define NAND_BBT_ABSPAGE 0x00000020
  404. /* The bbt is at the given page, else we must scan for the bbt */
  405. #define NAND_BBT_SEARCH 0x00000040
  406. /* bbt is stored per chip on multichip devices */
  407. #define NAND_BBT_PERCHIP 0x00000080
  408. /* bbt has a version counter at offset veroffs */
  409. #define NAND_BBT_VERSION 0x00000100
  410. /* Create a bbt if none axists */
  411. #define NAND_BBT_CREATE 0x00000200
  412. /* Search good / bad pattern through all pages of a block */
  413. #define NAND_BBT_SCANALLPAGES 0x00000400
  414. /* Scan block empty during good / bad block scan */
  415. #define NAND_BBT_SCANEMPTY 0x00000800
  416. /* Write bbt if neccecary */
  417. #define NAND_BBT_WRITE 0x00001000
  418. /* Read and write back block contents when writing bbt */
  419. #define NAND_BBT_SAVECONTENT 0x00002000
  420. /* Search good / bad pattern on the first and the second page */
  421. #define NAND_BBT_SCAN2NDPAGE 0x00004000
  422. /* The maximum number of blocks to scan for a bbt */
  423. #define NAND_BBT_SCAN_MAXBLOCKS 4
  424. extern int nand_scan_bbt (struct mtd_info *mtd, struct nand_bbt_descr *bd);
  425. extern int nand_update_bbt (struct mtd_info *mtd, loff_t offs);
  426. extern int nand_default_bbt (struct mtd_info *mtd);
  427. extern int nand_isbad_bbt (struct mtd_info *mtd, loff_t offs, int allowbbt);
  428. extern int nand_erase_nand (struct mtd_info *mtd, struct erase_info *instr, int allowbbt);
  429. extern int nand_do_read_ecc (struct mtd_info *mtd, loff_t from, size_t len,
  430. size_t * retlen, uint8_t * buf, uint8_t * oob_buf,
  431. struct nand_oobinfo *oobsel, int flags);
  432. /*
  433. * Constants for oob configuration
  434. */
  435. #define NAND_SMALL_BADBLOCK_POS 5
  436. #define NAND_LARGE_BADBLOCK_POS 0
  437. /**
  438. * struct platform_nand_chip - chip level device structure
  439. *
  440. * @nr_chips: max. number of chips to scan for
  441. * @chip_offs: chip number offset
  442. * @nr_partitions: number of partitions pointed to be partitoons (or zero)
  443. * @partitions: mtd partition list
  444. * @chip_delay: R/B delay value in us
  445. * @options: Option flags, e.g. 16bit buswidth
  446. * @priv: hardware controller specific settings
  447. */
  448. struct platform_nand_chip {
  449. int nr_chips;
  450. int chip_offset;
  451. int nr_partitions;
  452. struct mtd_partition *partitions;
  453. int chip_delay;
  454. unsigned int options;
  455. void *priv;
  456. };
  457. /**
  458. * struct platform_nand_ctrl - controller level device structure
  459. *
  460. * @hwcontrol: platform specific hardware control structure
  461. * @dev_ready: platform specific function to read ready/busy pin
  462. * @select_chip: platform specific chip select function
  463. * @priv_data: private data to transport driver specific settings
  464. *
  465. * All fields are optional and depend on the hardware driver requirements
  466. */
  467. struct platform_nand_ctrl {
  468. void (*hwcontrol)(struct mtd_info *mtd, int cmd);
  469. int (*dev_ready)(struct mtd_info *mtd);
  470. void (*select_chip)(struct mtd_info *mtd, int chip);
  471. void *priv;
  472. };
  473. /* Some helpers to access the data structures */
  474. static inline
  475. struct platform_nand_chip *get_platform_nandchip(struct mtd_info *mtd)
  476. {
  477. struct nand_chip *chip = mtd->priv;
  478. return chip->priv;
  479. }
  480. #endif /* __LINUX_MTD_NAND_H */