nouveau_state.c 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nouveau_ramht.h"
  37. #include "nouveau_pm.h"
  38. #include "nv50_display.h"
  39. static void nouveau_stub_takedown(struct drm_device *dev) {}
  40. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  41. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  42. {
  43. struct drm_nouveau_private *dev_priv = dev->dev_private;
  44. struct nouveau_engine *engine = &dev_priv->engine;
  45. switch (dev_priv->chipset & 0xf0) {
  46. case 0x00:
  47. engine->instmem.init = nv04_instmem_init;
  48. engine->instmem.takedown = nv04_instmem_takedown;
  49. engine->instmem.suspend = nv04_instmem_suspend;
  50. engine->instmem.resume = nv04_instmem_resume;
  51. engine->instmem.get = nv04_instmem_get;
  52. engine->instmem.put = nv04_instmem_put;
  53. engine->instmem.map = nv04_instmem_map;
  54. engine->instmem.unmap = nv04_instmem_unmap;
  55. engine->instmem.flush = nv04_instmem_flush;
  56. engine->mc.init = nv04_mc_init;
  57. engine->mc.takedown = nv04_mc_takedown;
  58. engine->timer.init = nv04_timer_init;
  59. engine->timer.read = nv04_timer_read;
  60. engine->timer.takedown = nv04_timer_takedown;
  61. engine->fb.init = nv04_fb_init;
  62. engine->fb.takedown = nv04_fb_takedown;
  63. engine->fifo.channels = 16;
  64. engine->fifo.init = nv04_fifo_init;
  65. engine->fifo.takedown = nv04_fifo_fini;
  66. engine->fifo.disable = nv04_fifo_disable;
  67. engine->fifo.enable = nv04_fifo_enable;
  68. engine->fifo.reassign = nv04_fifo_reassign;
  69. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  70. engine->fifo.channel_id = nv04_fifo_channel_id;
  71. engine->fifo.create_context = nv04_fifo_create_context;
  72. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  73. engine->fifo.load_context = nv04_fifo_load_context;
  74. engine->fifo.unload_context = nv04_fifo_unload_context;
  75. engine->display.early_init = nv04_display_early_init;
  76. engine->display.late_takedown = nv04_display_late_takedown;
  77. engine->display.create = nv04_display_create;
  78. engine->display.init = nv04_display_init;
  79. engine->display.destroy = nv04_display_destroy;
  80. engine->gpio.init = nouveau_stub_init;
  81. engine->gpio.takedown = nouveau_stub_takedown;
  82. engine->gpio.get = NULL;
  83. engine->gpio.set = NULL;
  84. engine->gpio.irq_enable = NULL;
  85. engine->pm.clock_get = nv04_pm_clock_get;
  86. engine->pm.clock_pre = nv04_pm_clock_pre;
  87. engine->pm.clock_set = nv04_pm_clock_set;
  88. engine->vram.init = nouveau_mem_detect;
  89. engine->vram.takedown = nouveau_stub_takedown;
  90. engine->vram.flags_valid = nouveau_mem_flags_valid;
  91. break;
  92. case 0x10:
  93. engine->instmem.init = nv04_instmem_init;
  94. engine->instmem.takedown = nv04_instmem_takedown;
  95. engine->instmem.suspend = nv04_instmem_suspend;
  96. engine->instmem.resume = nv04_instmem_resume;
  97. engine->instmem.get = nv04_instmem_get;
  98. engine->instmem.put = nv04_instmem_put;
  99. engine->instmem.map = nv04_instmem_map;
  100. engine->instmem.unmap = nv04_instmem_unmap;
  101. engine->instmem.flush = nv04_instmem_flush;
  102. engine->mc.init = nv04_mc_init;
  103. engine->mc.takedown = nv04_mc_takedown;
  104. engine->timer.init = nv04_timer_init;
  105. engine->timer.read = nv04_timer_read;
  106. engine->timer.takedown = nv04_timer_takedown;
  107. engine->fb.init = nv10_fb_init;
  108. engine->fb.takedown = nv10_fb_takedown;
  109. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  110. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  111. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  112. engine->fifo.channels = 32;
  113. engine->fifo.init = nv10_fifo_init;
  114. engine->fifo.takedown = nv04_fifo_fini;
  115. engine->fifo.disable = nv04_fifo_disable;
  116. engine->fifo.enable = nv04_fifo_enable;
  117. engine->fifo.reassign = nv04_fifo_reassign;
  118. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  119. engine->fifo.channel_id = nv10_fifo_channel_id;
  120. engine->fifo.create_context = nv10_fifo_create_context;
  121. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  122. engine->fifo.load_context = nv10_fifo_load_context;
  123. engine->fifo.unload_context = nv10_fifo_unload_context;
  124. engine->display.early_init = nv04_display_early_init;
  125. engine->display.late_takedown = nv04_display_late_takedown;
  126. engine->display.create = nv04_display_create;
  127. engine->display.init = nv04_display_init;
  128. engine->display.destroy = nv04_display_destroy;
  129. engine->gpio.init = nouveau_stub_init;
  130. engine->gpio.takedown = nouveau_stub_takedown;
  131. engine->gpio.get = nv10_gpio_get;
  132. engine->gpio.set = nv10_gpio_set;
  133. engine->gpio.irq_enable = NULL;
  134. engine->pm.clock_get = nv04_pm_clock_get;
  135. engine->pm.clock_pre = nv04_pm_clock_pre;
  136. engine->pm.clock_set = nv04_pm_clock_set;
  137. engine->vram.init = nouveau_mem_detect;
  138. engine->vram.takedown = nouveau_stub_takedown;
  139. engine->vram.flags_valid = nouveau_mem_flags_valid;
  140. break;
  141. case 0x20:
  142. engine->instmem.init = nv04_instmem_init;
  143. engine->instmem.takedown = nv04_instmem_takedown;
  144. engine->instmem.suspend = nv04_instmem_suspend;
  145. engine->instmem.resume = nv04_instmem_resume;
  146. engine->instmem.get = nv04_instmem_get;
  147. engine->instmem.put = nv04_instmem_put;
  148. engine->instmem.map = nv04_instmem_map;
  149. engine->instmem.unmap = nv04_instmem_unmap;
  150. engine->instmem.flush = nv04_instmem_flush;
  151. engine->mc.init = nv04_mc_init;
  152. engine->mc.takedown = nv04_mc_takedown;
  153. engine->timer.init = nv04_timer_init;
  154. engine->timer.read = nv04_timer_read;
  155. engine->timer.takedown = nv04_timer_takedown;
  156. engine->fb.init = nv10_fb_init;
  157. engine->fb.takedown = nv10_fb_takedown;
  158. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  159. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  160. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  161. engine->fifo.channels = 32;
  162. engine->fifo.init = nv10_fifo_init;
  163. engine->fifo.takedown = nv04_fifo_fini;
  164. engine->fifo.disable = nv04_fifo_disable;
  165. engine->fifo.enable = nv04_fifo_enable;
  166. engine->fifo.reassign = nv04_fifo_reassign;
  167. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  168. engine->fifo.channel_id = nv10_fifo_channel_id;
  169. engine->fifo.create_context = nv10_fifo_create_context;
  170. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  171. engine->fifo.load_context = nv10_fifo_load_context;
  172. engine->fifo.unload_context = nv10_fifo_unload_context;
  173. engine->display.early_init = nv04_display_early_init;
  174. engine->display.late_takedown = nv04_display_late_takedown;
  175. engine->display.create = nv04_display_create;
  176. engine->display.init = nv04_display_init;
  177. engine->display.destroy = nv04_display_destroy;
  178. engine->gpio.init = nouveau_stub_init;
  179. engine->gpio.takedown = nouveau_stub_takedown;
  180. engine->gpio.get = nv10_gpio_get;
  181. engine->gpio.set = nv10_gpio_set;
  182. engine->gpio.irq_enable = NULL;
  183. engine->pm.clock_get = nv04_pm_clock_get;
  184. engine->pm.clock_pre = nv04_pm_clock_pre;
  185. engine->pm.clock_set = nv04_pm_clock_set;
  186. engine->vram.init = nouveau_mem_detect;
  187. engine->vram.takedown = nouveau_stub_takedown;
  188. engine->vram.flags_valid = nouveau_mem_flags_valid;
  189. break;
  190. case 0x30:
  191. engine->instmem.init = nv04_instmem_init;
  192. engine->instmem.takedown = nv04_instmem_takedown;
  193. engine->instmem.suspend = nv04_instmem_suspend;
  194. engine->instmem.resume = nv04_instmem_resume;
  195. engine->instmem.get = nv04_instmem_get;
  196. engine->instmem.put = nv04_instmem_put;
  197. engine->instmem.map = nv04_instmem_map;
  198. engine->instmem.unmap = nv04_instmem_unmap;
  199. engine->instmem.flush = nv04_instmem_flush;
  200. engine->mc.init = nv04_mc_init;
  201. engine->mc.takedown = nv04_mc_takedown;
  202. engine->timer.init = nv04_timer_init;
  203. engine->timer.read = nv04_timer_read;
  204. engine->timer.takedown = nv04_timer_takedown;
  205. engine->fb.init = nv30_fb_init;
  206. engine->fb.takedown = nv30_fb_takedown;
  207. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  208. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  209. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  210. engine->fifo.channels = 32;
  211. engine->fifo.init = nv10_fifo_init;
  212. engine->fifo.takedown = nv04_fifo_fini;
  213. engine->fifo.disable = nv04_fifo_disable;
  214. engine->fifo.enable = nv04_fifo_enable;
  215. engine->fifo.reassign = nv04_fifo_reassign;
  216. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  217. engine->fifo.channel_id = nv10_fifo_channel_id;
  218. engine->fifo.create_context = nv10_fifo_create_context;
  219. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  220. engine->fifo.load_context = nv10_fifo_load_context;
  221. engine->fifo.unload_context = nv10_fifo_unload_context;
  222. engine->display.early_init = nv04_display_early_init;
  223. engine->display.late_takedown = nv04_display_late_takedown;
  224. engine->display.create = nv04_display_create;
  225. engine->display.init = nv04_display_init;
  226. engine->display.destroy = nv04_display_destroy;
  227. engine->gpio.init = nouveau_stub_init;
  228. engine->gpio.takedown = nouveau_stub_takedown;
  229. engine->gpio.get = nv10_gpio_get;
  230. engine->gpio.set = nv10_gpio_set;
  231. engine->gpio.irq_enable = NULL;
  232. engine->pm.clock_get = nv04_pm_clock_get;
  233. engine->pm.clock_pre = nv04_pm_clock_pre;
  234. engine->pm.clock_set = nv04_pm_clock_set;
  235. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  236. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  237. engine->vram.init = nouveau_mem_detect;
  238. engine->vram.takedown = nouveau_stub_takedown;
  239. engine->vram.flags_valid = nouveau_mem_flags_valid;
  240. break;
  241. case 0x40:
  242. case 0x60:
  243. engine->instmem.init = nv04_instmem_init;
  244. engine->instmem.takedown = nv04_instmem_takedown;
  245. engine->instmem.suspend = nv04_instmem_suspend;
  246. engine->instmem.resume = nv04_instmem_resume;
  247. engine->instmem.get = nv04_instmem_get;
  248. engine->instmem.put = nv04_instmem_put;
  249. engine->instmem.map = nv04_instmem_map;
  250. engine->instmem.unmap = nv04_instmem_unmap;
  251. engine->instmem.flush = nv04_instmem_flush;
  252. engine->mc.init = nv40_mc_init;
  253. engine->mc.takedown = nv40_mc_takedown;
  254. engine->timer.init = nv04_timer_init;
  255. engine->timer.read = nv04_timer_read;
  256. engine->timer.takedown = nv04_timer_takedown;
  257. engine->fb.init = nv40_fb_init;
  258. engine->fb.takedown = nv40_fb_takedown;
  259. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  260. engine->fb.set_tile_region = nv40_fb_set_tile_region;
  261. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  262. engine->fifo.channels = 32;
  263. engine->fifo.init = nv40_fifo_init;
  264. engine->fifo.takedown = nv04_fifo_fini;
  265. engine->fifo.disable = nv04_fifo_disable;
  266. engine->fifo.enable = nv04_fifo_enable;
  267. engine->fifo.reassign = nv04_fifo_reassign;
  268. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  269. engine->fifo.channel_id = nv10_fifo_channel_id;
  270. engine->fifo.create_context = nv40_fifo_create_context;
  271. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  272. engine->fifo.load_context = nv40_fifo_load_context;
  273. engine->fifo.unload_context = nv40_fifo_unload_context;
  274. engine->display.early_init = nv04_display_early_init;
  275. engine->display.late_takedown = nv04_display_late_takedown;
  276. engine->display.create = nv04_display_create;
  277. engine->display.init = nv04_display_init;
  278. engine->display.destroy = nv04_display_destroy;
  279. engine->gpio.init = nouveau_stub_init;
  280. engine->gpio.takedown = nouveau_stub_takedown;
  281. engine->gpio.get = nv10_gpio_get;
  282. engine->gpio.set = nv10_gpio_set;
  283. engine->gpio.irq_enable = NULL;
  284. engine->pm.clock_get = nv04_pm_clock_get;
  285. engine->pm.clock_pre = nv04_pm_clock_pre;
  286. engine->pm.clock_set = nv04_pm_clock_set;
  287. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  288. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  289. engine->pm.temp_get = nv40_temp_get;
  290. engine->vram.init = nouveau_mem_detect;
  291. engine->vram.takedown = nouveau_stub_takedown;
  292. engine->vram.flags_valid = nouveau_mem_flags_valid;
  293. break;
  294. case 0x50:
  295. case 0x80: /* gotta love NVIDIA's consistency.. */
  296. case 0x90:
  297. case 0xA0:
  298. engine->instmem.init = nv50_instmem_init;
  299. engine->instmem.takedown = nv50_instmem_takedown;
  300. engine->instmem.suspend = nv50_instmem_suspend;
  301. engine->instmem.resume = nv50_instmem_resume;
  302. engine->instmem.get = nv50_instmem_get;
  303. engine->instmem.put = nv50_instmem_put;
  304. engine->instmem.map = nv50_instmem_map;
  305. engine->instmem.unmap = nv50_instmem_unmap;
  306. if (dev_priv->chipset == 0x50)
  307. engine->instmem.flush = nv50_instmem_flush;
  308. else
  309. engine->instmem.flush = nv84_instmem_flush;
  310. engine->mc.init = nv50_mc_init;
  311. engine->mc.takedown = nv50_mc_takedown;
  312. engine->timer.init = nv04_timer_init;
  313. engine->timer.read = nv04_timer_read;
  314. engine->timer.takedown = nv04_timer_takedown;
  315. engine->fb.init = nv50_fb_init;
  316. engine->fb.takedown = nv50_fb_takedown;
  317. engine->fifo.channels = 128;
  318. engine->fifo.init = nv50_fifo_init;
  319. engine->fifo.takedown = nv50_fifo_takedown;
  320. engine->fifo.disable = nv04_fifo_disable;
  321. engine->fifo.enable = nv04_fifo_enable;
  322. engine->fifo.reassign = nv04_fifo_reassign;
  323. engine->fifo.channel_id = nv50_fifo_channel_id;
  324. engine->fifo.create_context = nv50_fifo_create_context;
  325. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  326. engine->fifo.load_context = nv50_fifo_load_context;
  327. engine->fifo.unload_context = nv50_fifo_unload_context;
  328. engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
  329. engine->display.early_init = nv50_display_early_init;
  330. engine->display.late_takedown = nv50_display_late_takedown;
  331. engine->display.create = nv50_display_create;
  332. engine->display.init = nv50_display_init;
  333. engine->display.destroy = nv50_display_destroy;
  334. engine->gpio.init = nv50_gpio_init;
  335. engine->gpio.takedown = nv50_gpio_fini;
  336. engine->gpio.get = nv50_gpio_get;
  337. engine->gpio.set = nv50_gpio_set;
  338. engine->gpio.irq_register = nv50_gpio_irq_register;
  339. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  340. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  341. switch (dev_priv->chipset) {
  342. case 0x84:
  343. case 0x86:
  344. case 0x92:
  345. case 0x94:
  346. case 0x96:
  347. case 0x98:
  348. case 0xa0:
  349. case 0xaa:
  350. case 0xac:
  351. case 0x50:
  352. engine->pm.clock_get = nv50_pm_clock_get;
  353. engine->pm.clock_pre = nv50_pm_clock_pre;
  354. engine->pm.clock_set = nv50_pm_clock_set;
  355. break;
  356. default:
  357. engine->pm.clock_get = nva3_pm_clock_get;
  358. engine->pm.clock_pre = nva3_pm_clock_pre;
  359. engine->pm.clock_set = nva3_pm_clock_set;
  360. break;
  361. }
  362. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  363. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  364. if (dev_priv->chipset >= 0x84)
  365. engine->pm.temp_get = nv84_temp_get;
  366. else
  367. engine->pm.temp_get = nv40_temp_get;
  368. engine->vram.init = nv50_vram_init;
  369. engine->vram.takedown = nv50_vram_fini;
  370. engine->vram.get = nv50_vram_new;
  371. engine->vram.put = nv50_vram_del;
  372. engine->vram.flags_valid = nv50_vram_flags_valid;
  373. break;
  374. case 0xC0:
  375. case 0xD0:
  376. engine->instmem.init = nvc0_instmem_init;
  377. engine->instmem.takedown = nvc0_instmem_takedown;
  378. engine->instmem.suspend = nvc0_instmem_suspend;
  379. engine->instmem.resume = nvc0_instmem_resume;
  380. engine->instmem.get = nv50_instmem_get;
  381. engine->instmem.put = nv50_instmem_put;
  382. engine->instmem.map = nv50_instmem_map;
  383. engine->instmem.unmap = nv50_instmem_unmap;
  384. engine->instmem.flush = nv84_instmem_flush;
  385. engine->mc.init = nv50_mc_init;
  386. engine->mc.takedown = nv50_mc_takedown;
  387. engine->timer.init = nv04_timer_init;
  388. engine->timer.read = nv04_timer_read;
  389. engine->timer.takedown = nv04_timer_takedown;
  390. engine->fb.init = nvc0_fb_init;
  391. engine->fb.takedown = nvc0_fb_takedown;
  392. engine->fifo.channels = 128;
  393. engine->fifo.init = nvc0_fifo_init;
  394. engine->fifo.takedown = nvc0_fifo_takedown;
  395. engine->fifo.disable = nvc0_fifo_disable;
  396. engine->fifo.enable = nvc0_fifo_enable;
  397. engine->fifo.reassign = nvc0_fifo_reassign;
  398. engine->fifo.channel_id = nvc0_fifo_channel_id;
  399. engine->fifo.create_context = nvc0_fifo_create_context;
  400. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  401. engine->fifo.load_context = nvc0_fifo_load_context;
  402. engine->fifo.unload_context = nvc0_fifo_unload_context;
  403. engine->display.early_init = nv50_display_early_init;
  404. engine->display.late_takedown = nv50_display_late_takedown;
  405. engine->display.create = nv50_display_create;
  406. engine->display.init = nv50_display_init;
  407. engine->display.destroy = nv50_display_destroy;
  408. engine->gpio.init = nv50_gpio_init;
  409. engine->gpio.takedown = nouveau_stub_takedown;
  410. engine->gpio.get = nv50_gpio_get;
  411. engine->gpio.set = nv50_gpio_set;
  412. engine->gpio.irq_register = nv50_gpio_irq_register;
  413. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  414. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  415. engine->vram.init = nvc0_vram_init;
  416. engine->vram.takedown = nv50_vram_fini;
  417. engine->vram.get = nvc0_vram_new;
  418. engine->vram.put = nv50_vram_del;
  419. engine->vram.flags_valid = nvc0_vram_flags_valid;
  420. engine->pm.temp_get = nv84_temp_get;
  421. break;
  422. default:
  423. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  424. return 1;
  425. }
  426. return 0;
  427. }
  428. static unsigned int
  429. nouveau_vga_set_decode(void *priv, bool state)
  430. {
  431. struct drm_device *dev = priv;
  432. struct drm_nouveau_private *dev_priv = dev->dev_private;
  433. if (dev_priv->chipset >= 0x40)
  434. nv_wr32(dev, 0x88054, state);
  435. else
  436. nv_wr32(dev, 0x1854, state);
  437. if (state)
  438. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  439. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  440. else
  441. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  442. }
  443. static int
  444. nouveau_card_init_channel(struct drm_device *dev)
  445. {
  446. struct drm_nouveau_private *dev_priv = dev->dev_private;
  447. int ret;
  448. ret = nouveau_channel_alloc(dev, &dev_priv->channel, NULL,
  449. NvDmaFB, NvDmaTT);
  450. if (ret)
  451. return ret;
  452. mutex_unlock(&dev_priv->channel->mutex);
  453. return 0;
  454. }
  455. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  456. enum vga_switcheroo_state state)
  457. {
  458. struct drm_device *dev = pci_get_drvdata(pdev);
  459. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  460. if (state == VGA_SWITCHEROO_ON) {
  461. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  462. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  463. nouveau_pci_resume(pdev);
  464. drm_kms_helper_poll_enable(dev);
  465. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  466. } else {
  467. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  468. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  469. drm_kms_helper_poll_disable(dev);
  470. nouveau_pci_suspend(pdev, pmm);
  471. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  472. }
  473. }
  474. static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
  475. {
  476. struct drm_device *dev = pci_get_drvdata(pdev);
  477. nouveau_fbcon_output_poll_changed(dev);
  478. }
  479. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  480. {
  481. struct drm_device *dev = pci_get_drvdata(pdev);
  482. bool can_switch;
  483. spin_lock(&dev->count_lock);
  484. can_switch = (dev->open_count == 0);
  485. spin_unlock(&dev->count_lock);
  486. return can_switch;
  487. }
  488. int
  489. nouveau_card_init(struct drm_device *dev)
  490. {
  491. struct drm_nouveau_private *dev_priv = dev->dev_private;
  492. struct nouveau_engine *engine;
  493. int ret, e = 0;
  494. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  495. vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
  496. nouveau_switcheroo_reprobe,
  497. nouveau_switcheroo_can_switch);
  498. /* Initialise internal driver API hooks */
  499. ret = nouveau_init_engine_ptrs(dev);
  500. if (ret)
  501. goto out;
  502. engine = &dev_priv->engine;
  503. spin_lock_init(&dev_priv->channels.lock);
  504. spin_lock_init(&dev_priv->tile.lock);
  505. spin_lock_init(&dev_priv->context_switch_lock);
  506. spin_lock_init(&dev_priv->vm_lock);
  507. /* Make the CRTCs and I2C buses accessible */
  508. ret = engine->display.early_init(dev);
  509. if (ret)
  510. goto out;
  511. /* Parse BIOS tables / Run init tables if card not POSTed */
  512. ret = nouveau_bios_init(dev);
  513. if (ret)
  514. goto out_display_early;
  515. nouveau_pm_init(dev);
  516. ret = engine->vram.init(dev);
  517. if (ret)
  518. goto out_bios;
  519. ret = nouveau_gpuobj_init(dev);
  520. if (ret)
  521. goto out_vram;
  522. ret = engine->instmem.init(dev);
  523. if (ret)
  524. goto out_gpuobj;
  525. ret = nouveau_mem_vram_init(dev);
  526. if (ret)
  527. goto out_instmem;
  528. ret = nouveau_mem_gart_init(dev);
  529. if (ret)
  530. goto out_ttmvram;
  531. /* PMC */
  532. ret = engine->mc.init(dev);
  533. if (ret)
  534. goto out_gart;
  535. /* PGPIO */
  536. ret = engine->gpio.init(dev);
  537. if (ret)
  538. goto out_mc;
  539. /* PTIMER */
  540. ret = engine->timer.init(dev);
  541. if (ret)
  542. goto out_gpio;
  543. /* PFB */
  544. ret = engine->fb.init(dev);
  545. if (ret)
  546. goto out_timer;
  547. if (!dev_priv->noaccel) {
  548. switch (dev_priv->card_type) {
  549. case NV_04:
  550. nv04_graph_create(dev);
  551. break;
  552. case NV_10:
  553. nv10_graph_create(dev);
  554. break;
  555. case NV_20:
  556. case NV_30:
  557. nv20_graph_create(dev);
  558. break;
  559. case NV_40:
  560. nv40_graph_create(dev);
  561. break;
  562. case NV_50:
  563. nv50_graph_create(dev);
  564. break;
  565. case NV_C0:
  566. nvc0_graph_create(dev);
  567. break;
  568. default:
  569. break;
  570. }
  571. switch (dev_priv->chipset) {
  572. case 0x84:
  573. case 0x86:
  574. case 0x92:
  575. case 0x94:
  576. case 0x96:
  577. case 0xa0:
  578. nv84_crypt_create(dev);
  579. break;
  580. }
  581. switch (dev_priv->card_type) {
  582. case NV_50:
  583. switch (dev_priv->chipset) {
  584. case 0xa3:
  585. case 0xa5:
  586. case 0xa8:
  587. case 0xaf:
  588. nva3_copy_create(dev);
  589. break;
  590. }
  591. break;
  592. case NV_C0:
  593. nvc0_copy_create(dev, 0);
  594. nvc0_copy_create(dev, 1);
  595. break;
  596. default:
  597. break;
  598. }
  599. if (dev_priv->card_type == NV_40)
  600. nv40_mpeg_create(dev);
  601. else
  602. if (dev_priv->card_type == NV_50 &&
  603. (dev_priv->chipset < 0x98 || dev_priv->chipset == 0xa0))
  604. nv50_mpeg_create(dev);
  605. for (e = 0; e < NVOBJ_ENGINE_NR; e++) {
  606. if (dev_priv->eng[e]) {
  607. ret = dev_priv->eng[e]->init(dev, e);
  608. if (ret)
  609. goto out_engine;
  610. }
  611. }
  612. /* PFIFO */
  613. ret = engine->fifo.init(dev);
  614. if (ret)
  615. goto out_engine;
  616. }
  617. ret = engine->display.create(dev);
  618. if (ret)
  619. goto out_fifo;
  620. ret = drm_vblank_init(dev, nv_two_heads(dev) ? 2 : 1);
  621. if (ret)
  622. goto out_vblank;
  623. ret = nouveau_irq_init(dev);
  624. if (ret)
  625. goto out_vblank;
  626. /* what about PVIDEO/PCRTC/PRAMDAC etc? */
  627. if (dev_priv->eng[NVOBJ_ENGINE_GR]) {
  628. ret = nouveau_fence_init(dev);
  629. if (ret)
  630. goto out_irq;
  631. ret = nouveau_card_init_channel(dev);
  632. if (ret)
  633. goto out_fence;
  634. }
  635. nouveau_fbcon_init(dev);
  636. drm_kms_helper_poll_init(dev);
  637. return 0;
  638. out_fence:
  639. nouveau_fence_fini(dev);
  640. out_irq:
  641. nouveau_irq_fini(dev);
  642. out_vblank:
  643. drm_vblank_cleanup(dev);
  644. engine->display.destroy(dev);
  645. out_fifo:
  646. if (!dev_priv->noaccel)
  647. engine->fifo.takedown(dev);
  648. out_engine:
  649. if (!dev_priv->noaccel) {
  650. for (e = e - 1; e >= 0; e--) {
  651. if (!dev_priv->eng[e])
  652. continue;
  653. dev_priv->eng[e]->fini(dev, e);
  654. dev_priv->eng[e]->destroy(dev,e );
  655. }
  656. }
  657. engine->fb.takedown(dev);
  658. out_timer:
  659. engine->timer.takedown(dev);
  660. out_gpio:
  661. engine->gpio.takedown(dev);
  662. out_mc:
  663. engine->mc.takedown(dev);
  664. out_gart:
  665. nouveau_mem_gart_fini(dev);
  666. out_ttmvram:
  667. nouveau_mem_vram_fini(dev);
  668. out_instmem:
  669. engine->instmem.takedown(dev);
  670. out_gpuobj:
  671. nouveau_gpuobj_takedown(dev);
  672. out_vram:
  673. engine->vram.takedown(dev);
  674. out_bios:
  675. nouveau_pm_fini(dev);
  676. nouveau_bios_takedown(dev);
  677. out_display_early:
  678. engine->display.late_takedown(dev);
  679. out:
  680. vga_client_register(dev->pdev, NULL, NULL, NULL);
  681. return ret;
  682. }
  683. static void nouveau_card_takedown(struct drm_device *dev)
  684. {
  685. struct drm_nouveau_private *dev_priv = dev->dev_private;
  686. struct nouveau_engine *engine = &dev_priv->engine;
  687. int e;
  688. drm_kms_helper_poll_fini(dev);
  689. nouveau_fbcon_fini(dev);
  690. if (dev_priv->channel) {
  691. nouveau_channel_put_unlocked(&dev_priv->channel);
  692. nouveau_fence_fini(dev);
  693. }
  694. engine->display.destroy(dev);
  695. if (!dev_priv->noaccel) {
  696. engine->fifo.takedown(dev);
  697. for (e = NVOBJ_ENGINE_NR - 1; e >= 0; e--) {
  698. if (dev_priv->eng[e]) {
  699. dev_priv->eng[e]->fini(dev, e);
  700. dev_priv->eng[e]->destroy(dev,e );
  701. }
  702. }
  703. }
  704. engine->fb.takedown(dev);
  705. engine->timer.takedown(dev);
  706. engine->gpio.takedown(dev);
  707. engine->mc.takedown(dev);
  708. engine->display.late_takedown(dev);
  709. if (dev_priv->vga_ram) {
  710. nouveau_bo_unpin(dev_priv->vga_ram);
  711. nouveau_bo_ref(NULL, &dev_priv->vga_ram);
  712. }
  713. mutex_lock(&dev->struct_mutex);
  714. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  715. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  716. mutex_unlock(&dev->struct_mutex);
  717. nouveau_mem_gart_fini(dev);
  718. nouveau_mem_vram_fini(dev);
  719. engine->instmem.takedown(dev);
  720. nouveau_gpuobj_takedown(dev);
  721. engine->vram.takedown(dev);
  722. nouveau_irq_fini(dev);
  723. drm_vblank_cleanup(dev);
  724. nouveau_pm_fini(dev);
  725. nouveau_bios_takedown(dev);
  726. vga_client_register(dev->pdev, NULL, NULL, NULL);
  727. }
  728. int
  729. nouveau_open(struct drm_device *dev, struct drm_file *file_priv)
  730. {
  731. struct drm_nouveau_private *dev_priv = dev->dev_private;
  732. struct nouveau_fpriv *fpriv;
  733. int ret;
  734. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  735. if (unlikely(!fpriv))
  736. return -ENOMEM;
  737. spin_lock_init(&fpriv->lock);
  738. INIT_LIST_HEAD(&fpriv->channels);
  739. if (dev_priv->card_type == NV_50) {
  740. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0020000000ULL,
  741. &fpriv->vm);
  742. if (ret) {
  743. kfree(fpriv);
  744. return ret;
  745. }
  746. } else
  747. if (dev_priv->card_type >= NV_C0) {
  748. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0008000000ULL,
  749. &fpriv->vm);
  750. if (ret) {
  751. kfree(fpriv);
  752. return ret;
  753. }
  754. }
  755. file_priv->driver_priv = fpriv;
  756. return 0;
  757. }
  758. /* here a client dies, release the stuff that was allocated for its
  759. * file_priv */
  760. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  761. {
  762. nouveau_channel_cleanup(dev, file_priv);
  763. }
  764. void
  765. nouveau_postclose(struct drm_device *dev, struct drm_file *file_priv)
  766. {
  767. struct nouveau_fpriv *fpriv = nouveau_fpriv(file_priv);
  768. nouveau_vm_ref(NULL, &fpriv->vm, NULL);
  769. kfree(fpriv);
  770. }
  771. /* first module load, setup the mmio/fb mapping */
  772. /* KMS: we need mmio at load time, not when the first drm client opens. */
  773. int nouveau_firstopen(struct drm_device *dev)
  774. {
  775. return 0;
  776. }
  777. /* if we have an OF card, copy vbios to RAMIN */
  778. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  779. {
  780. #if defined(__powerpc__)
  781. int size, i;
  782. const uint32_t *bios;
  783. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  784. if (!dn) {
  785. NV_INFO(dev, "Unable to get the OF node\n");
  786. return;
  787. }
  788. bios = of_get_property(dn, "NVDA,BMP", &size);
  789. if (bios) {
  790. for (i = 0; i < size; i += 4)
  791. nv_wi32(dev, i, bios[i/4]);
  792. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  793. } else {
  794. NV_INFO(dev, "Unable to get the OF bios\n");
  795. }
  796. #endif
  797. }
  798. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  799. {
  800. struct pci_dev *pdev = dev->pdev;
  801. struct apertures_struct *aper = alloc_apertures(3);
  802. if (!aper)
  803. return NULL;
  804. aper->ranges[0].base = pci_resource_start(pdev, 1);
  805. aper->ranges[0].size = pci_resource_len(pdev, 1);
  806. aper->count = 1;
  807. if (pci_resource_len(pdev, 2)) {
  808. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  809. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  810. aper->count++;
  811. }
  812. if (pci_resource_len(pdev, 3)) {
  813. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  814. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  815. aper->count++;
  816. }
  817. return aper;
  818. }
  819. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  820. {
  821. struct drm_nouveau_private *dev_priv = dev->dev_private;
  822. bool primary = false;
  823. dev_priv->apertures = nouveau_get_apertures(dev);
  824. if (!dev_priv->apertures)
  825. return -ENOMEM;
  826. #ifdef CONFIG_X86
  827. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  828. #endif
  829. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  830. return 0;
  831. }
  832. int nouveau_load(struct drm_device *dev, unsigned long flags)
  833. {
  834. struct drm_nouveau_private *dev_priv;
  835. uint32_t reg0;
  836. resource_size_t mmio_start_offs;
  837. int ret;
  838. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  839. if (!dev_priv) {
  840. ret = -ENOMEM;
  841. goto err_out;
  842. }
  843. dev->dev_private = dev_priv;
  844. dev_priv->dev = dev;
  845. dev_priv->flags = flags & NOUVEAU_FLAGS;
  846. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  847. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  848. /* resource 0 is mmio regs */
  849. /* resource 1 is linear FB */
  850. /* resource 2 is RAMIN (mmio regs + 0x1000000) */
  851. /* resource 6 is bios */
  852. /* map the mmio regs */
  853. mmio_start_offs = pci_resource_start(dev->pdev, 0);
  854. dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
  855. if (!dev_priv->mmio) {
  856. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  857. "Please report your setup to " DRIVER_EMAIL "\n");
  858. ret = -EINVAL;
  859. goto err_priv;
  860. }
  861. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
  862. (unsigned long long)mmio_start_offs);
  863. #ifdef __BIG_ENDIAN
  864. /* Put the card in BE mode if it's not */
  865. if (nv_rd32(dev, NV03_PMC_BOOT_1) != 0x01000001)
  866. nv_wr32(dev, NV03_PMC_BOOT_1, 0x01000001);
  867. DRM_MEMORYBARRIER();
  868. #endif
  869. /* Time to determine the card architecture */
  870. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  871. dev_priv->stepping = 0; /* XXX: add stepping for pre-NV10? */
  872. /* We're dealing with >=NV10 */
  873. if ((reg0 & 0x0f000000) > 0) {
  874. /* Bit 27-20 contain the architecture in hex */
  875. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  876. dev_priv->stepping = (reg0 & 0xff);
  877. /* NV04 or NV05 */
  878. } else if ((reg0 & 0xff00fff0) == 0x20004000) {
  879. if (reg0 & 0x00f00000)
  880. dev_priv->chipset = 0x05;
  881. else
  882. dev_priv->chipset = 0x04;
  883. } else
  884. dev_priv->chipset = 0xff;
  885. switch (dev_priv->chipset & 0xf0) {
  886. case 0x00:
  887. case 0x10:
  888. case 0x20:
  889. case 0x30:
  890. dev_priv->card_type = dev_priv->chipset & 0xf0;
  891. break;
  892. case 0x40:
  893. case 0x60:
  894. dev_priv->card_type = NV_40;
  895. break;
  896. case 0x50:
  897. case 0x80:
  898. case 0x90:
  899. case 0xa0:
  900. dev_priv->card_type = NV_50;
  901. break;
  902. case 0xc0:
  903. case 0xd0:
  904. dev_priv->card_type = NV_C0;
  905. break;
  906. default:
  907. NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
  908. ret = -EINVAL;
  909. goto err_mmio;
  910. }
  911. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  912. dev_priv->card_type, reg0);
  913. /* Determine whether we'll attempt acceleration or not, some
  914. * cards are disabled by default here due to them being known
  915. * non-functional, or never been tested due to lack of hw.
  916. */
  917. dev_priv->noaccel = !!nouveau_noaccel;
  918. if (nouveau_noaccel == -1) {
  919. switch (dev_priv->chipset) {
  920. case 0xc1: /* known broken */
  921. case 0xc8: /* never tested */
  922. NV_INFO(dev, "acceleration disabled by default, pass "
  923. "noaccel=0 to force enable\n");
  924. dev_priv->noaccel = true;
  925. break;
  926. default:
  927. dev_priv->noaccel = false;
  928. break;
  929. }
  930. }
  931. ret = nouveau_remove_conflicting_drivers(dev);
  932. if (ret)
  933. goto err_mmio;
  934. /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
  935. if (dev_priv->card_type >= NV_40) {
  936. int ramin_bar = 2;
  937. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  938. ramin_bar = 3;
  939. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  940. dev_priv->ramin =
  941. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  942. dev_priv->ramin_size);
  943. if (!dev_priv->ramin) {
  944. NV_ERROR(dev, "Failed to PRAMIN BAR");
  945. ret = -ENOMEM;
  946. goto err_mmio;
  947. }
  948. } else {
  949. dev_priv->ramin_size = 1 * 1024 * 1024;
  950. dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
  951. dev_priv->ramin_size);
  952. if (!dev_priv->ramin) {
  953. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  954. ret = -ENOMEM;
  955. goto err_mmio;
  956. }
  957. }
  958. nouveau_OF_copy_vbios_to_ramin(dev);
  959. /* Special flags */
  960. if (dev->pci_device == 0x01a0)
  961. dev_priv->flags |= NV_NFORCE;
  962. else if (dev->pci_device == 0x01f0)
  963. dev_priv->flags |= NV_NFORCE2;
  964. /* For kernel modesetting, init card now and bring up fbcon */
  965. ret = nouveau_card_init(dev);
  966. if (ret)
  967. goto err_ramin;
  968. return 0;
  969. err_ramin:
  970. iounmap(dev_priv->ramin);
  971. err_mmio:
  972. iounmap(dev_priv->mmio);
  973. err_priv:
  974. kfree(dev_priv);
  975. dev->dev_private = NULL;
  976. err_out:
  977. return ret;
  978. }
  979. void nouveau_lastclose(struct drm_device *dev)
  980. {
  981. vga_switcheroo_process_delayed_switch();
  982. }
  983. int nouveau_unload(struct drm_device *dev)
  984. {
  985. struct drm_nouveau_private *dev_priv = dev->dev_private;
  986. nouveau_card_takedown(dev);
  987. iounmap(dev_priv->mmio);
  988. iounmap(dev_priv->ramin);
  989. kfree(dev_priv);
  990. dev->dev_private = NULL;
  991. return 0;
  992. }
  993. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  994. struct drm_file *file_priv)
  995. {
  996. struct drm_nouveau_private *dev_priv = dev->dev_private;
  997. struct drm_nouveau_getparam *getparam = data;
  998. switch (getparam->param) {
  999. case NOUVEAU_GETPARAM_CHIPSET_ID:
  1000. getparam->value = dev_priv->chipset;
  1001. break;
  1002. case NOUVEAU_GETPARAM_PCI_VENDOR:
  1003. getparam->value = dev->pci_vendor;
  1004. break;
  1005. case NOUVEAU_GETPARAM_PCI_DEVICE:
  1006. getparam->value = dev->pci_device;
  1007. break;
  1008. case NOUVEAU_GETPARAM_BUS_TYPE:
  1009. if (drm_pci_device_is_agp(dev))
  1010. getparam->value = NV_AGP;
  1011. else if (pci_is_pcie(dev->pdev))
  1012. getparam->value = NV_PCIE;
  1013. else
  1014. getparam->value = NV_PCI;
  1015. break;
  1016. case NOUVEAU_GETPARAM_FB_SIZE:
  1017. getparam->value = dev_priv->fb_available_size;
  1018. break;
  1019. case NOUVEAU_GETPARAM_AGP_SIZE:
  1020. getparam->value = dev_priv->gart_info.aper_size;
  1021. break;
  1022. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  1023. getparam->value = 0; /* deprecated */
  1024. break;
  1025. case NOUVEAU_GETPARAM_PTIMER_TIME:
  1026. getparam->value = dev_priv->engine.timer.read(dev);
  1027. break;
  1028. case NOUVEAU_GETPARAM_HAS_BO_USAGE:
  1029. getparam->value = 1;
  1030. break;
  1031. case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
  1032. getparam->value = 1;
  1033. break;
  1034. case NOUVEAU_GETPARAM_GRAPH_UNITS:
  1035. /* NV40 and NV50 versions are quite different, but register
  1036. * address is the same. User is supposed to know the card
  1037. * family anyway... */
  1038. if (dev_priv->chipset >= 0x40) {
  1039. getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
  1040. break;
  1041. }
  1042. /* FALLTHRU */
  1043. default:
  1044. NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
  1045. return -EINVAL;
  1046. }
  1047. return 0;
  1048. }
  1049. int
  1050. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  1051. struct drm_file *file_priv)
  1052. {
  1053. struct drm_nouveau_setparam *setparam = data;
  1054. switch (setparam->param) {
  1055. default:
  1056. NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
  1057. return -EINVAL;
  1058. }
  1059. return 0;
  1060. }
  1061. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  1062. bool
  1063. nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
  1064. uint32_t reg, uint32_t mask, uint32_t val)
  1065. {
  1066. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1067. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1068. uint64_t start = ptimer->read(dev);
  1069. do {
  1070. if ((nv_rd32(dev, reg) & mask) == val)
  1071. return true;
  1072. } while (ptimer->read(dev) - start < timeout);
  1073. return false;
  1074. }
  1075. /* Wait until (value(reg) & mask) != val, up until timeout has hit */
  1076. bool
  1077. nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
  1078. uint32_t reg, uint32_t mask, uint32_t val)
  1079. {
  1080. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1081. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1082. uint64_t start = ptimer->read(dev);
  1083. do {
  1084. if ((nv_rd32(dev, reg) & mask) != val)
  1085. return true;
  1086. } while (ptimer->read(dev) - start < timeout);
  1087. return false;
  1088. }
  1089. /* Waits for PGRAPH to go completely idle */
  1090. bool nouveau_wait_for_idle(struct drm_device *dev)
  1091. {
  1092. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1093. uint32_t mask = ~0;
  1094. if (dev_priv->card_type == NV_40)
  1095. mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
  1096. if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
  1097. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  1098. nv_rd32(dev, NV04_PGRAPH_STATUS));
  1099. return false;
  1100. }
  1101. return true;
  1102. }