cm5200.dts 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238
  1. /*
  2. * CM5200 board Device Tree Source
  3. *
  4. * Copyright (C) 2007 Semihalf
  5. * Marian Balakowicz <m8@semihalf.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. /*
  13. * WARNING: Do not depend on this tree layout remaining static just yet.
  14. * The MPC5200 device tree conventions are still in flux
  15. * Keep an eye on the linuxppc-dev mailing list for more details
  16. */
  17. / {
  18. model = "schindler,cm5200";
  19. compatible = "schindler,cm5200";
  20. #address-cells = <1>;
  21. #size-cells = <1>;
  22. cpus {
  23. #address-cells = <1>;
  24. #size-cells = <0>;
  25. PowerPC,5200@0 {
  26. device_type = "cpu";
  27. reg = <0>;
  28. d-cache-line-size = <20>;
  29. i-cache-line-size = <20>;
  30. d-cache-size = <4000>; // L1, 16K
  31. i-cache-size = <4000>; // L1, 16K
  32. timebase-frequency = <0>; // from bootloader
  33. bus-frequency = <0>; // from bootloader
  34. clock-frequency = <0>; // from bootloader
  35. };
  36. };
  37. memory {
  38. device_type = "memory";
  39. reg = <00000000 04000000>; // 64MB
  40. };
  41. soc5200@f0000000 {
  42. #address-cells = <1>;
  43. #size-cells = <1>;
  44. model = "fsl,mpc5200b";
  45. compatible = "fsl,mpc5200b";
  46. revision = ""; // from bootloader
  47. device_type = "soc";
  48. ranges = <0 f0000000 0000c000>;
  49. reg = <f0000000 00000100>;
  50. bus-frequency = <0>; // from bootloader
  51. system-frequency = <0>; // from bootloader
  52. cdm@200 {
  53. compatible = "mpc5200b-cdm","mpc5200-cdm";
  54. reg = <200 38>;
  55. };
  56. mpc5200_pic: pic@500 {
  57. // 5200 interrupts are encoded into two levels;
  58. interrupt-controller;
  59. #interrupt-cells = <3>;
  60. compatible = "mpc5200b-pic","mpc5200-pic";
  61. reg = <500 80>;
  62. };
  63. gpt@600 { // General Purpose Timer
  64. compatible = "fsl,mpc5200b-gpt","fsl,mpc5200-gpt";
  65. reg = <600 10>;
  66. interrupts = <1 9 0>;
  67. interrupt-parent = <&mpc5200_pic>;
  68. fsl,has-wdt;
  69. };
  70. gpt@610 { // General Purpose Timer
  71. compatible = "fsl,mpc5200b-gpt","fsl,mpc5200-gpt";
  72. reg = <610 10>;
  73. interrupts = <1 a 0>;
  74. interrupt-parent = <&mpc5200_pic>;
  75. };
  76. gpt@620 { // General Purpose Timer
  77. compatible = "fsl,mpc5200b-gpt","fsl,mpc5200-gpt";
  78. reg = <620 10>;
  79. interrupts = <1 b 0>;
  80. interrupt-parent = <&mpc5200_pic>;
  81. };
  82. gpt@630 { // General Purpose Timer
  83. compatible = "fsl,mpc5200b-gpt","fsl,mpc5200-gpt";
  84. reg = <630 10>;
  85. interrupts = <1 c 0>;
  86. interrupt-parent = <&mpc5200_pic>;
  87. };
  88. gpt@640 { // General Purpose Timer
  89. compatible = "fsl,mpc5200b-gpt","fsl,mpc5200-gpt";
  90. reg = <640 10>;
  91. interrupts = <1 d 0>;
  92. interrupt-parent = <&mpc5200_pic>;
  93. };
  94. gpt@650 { // General Purpose Timer
  95. compatible = "fsl,mpc5200b-gpt","fsl,mpc5200-gpt";
  96. reg = <650 10>;
  97. interrupts = <1 e 0>;
  98. interrupt-parent = <&mpc5200_pic>;
  99. };
  100. gpt@660 { // General Purpose Timer
  101. compatible = "fsl,mpc5200b-gpt","fsl,mpc5200-gpt";
  102. reg = <660 10>;
  103. interrupts = <1 f 0>;
  104. interrupt-parent = <&mpc5200_pic>;
  105. };
  106. gpt@670 { // General Purpose Timer
  107. compatible = "fsl,mpc5200b-gpt","fsl,mpc5200-gpt";
  108. reg = <670 10>;
  109. interrupts = <1 10 0>;
  110. interrupt-parent = <&mpc5200_pic>;
  111. };
  112. rtc@800 { // Real time clock
  113. compatible = "mpc5200b-rtc","mpc5200-rtc";
  114. reg = <800 100>;
  115. interrupts = <1 5 0 1 6 0>;
  116. interrupt-parent = <&mpc5200_pic>;
  117. };
  118. gpio@b00 {
  119. compatible = "mpc5200b-gpio","mpc5200-gpio";
  120. reg = <b00 40>;
  121. interrupts = <1 7 0>;
  122. interrupt-parent = <&mpc5200_pic>;
  123. };
  124. gpio-wkup@c00 {
  125. compatible = "mpc5200b-gpio-wkup","mpc5200-gpio-wkup";
  126. reg = <c00 40>;
  127. interrupts = <1 8 0 0 3 0>;
  128. interrupt-parent = <&mpc5200_pic>;
  129. };
  130. spi@f00 {
  131. compatible = "mpc5200b-spi","mpc5200-spi";
  132. reg = <f00 20>;
  133. interrupts = <2 d 0 2 e 0>;
  134. interrupt-parent = <&mpc5200_pic>;
  135. };
  136. usb@1000 {
  137. device_type = "usb-ohci-be";
  138. compatible = "mpc5200b-ohci","mpc5200-ohci","ohci-be";
  139. reg = <1000 ff>;
  140. interrupts = <2 6 0>;
  141. interrupt-parent = <&mpc5200_pic>;
  142. };
  143. dma-controller@1200 {
  144. compatible = "mpc5200b-bestcomm","mpc5200-bestcomm";
  145. reg = <1200 80>;
  146. interrupts = <3 0 0 3 1 0 3 2 0 3 3 0
  147. 3 4 0 3 5 0 3 6 0 3 7 0
  148. 3 8 0 3 9 0 3 a 0 3 b 0
  149. 3 c 0 3 d 0 3 e 0 3 f 0>;
  150. interrupt-parent = <&mpc5200_pic>;
  151. };
  152. xlb@1f00 {
  153. compatible = "mpc5200b-xlb","mpc5200-xlb";
  154. reg = <1f00 100>;
  155. };
  156. serial@2000 { // PSC1
  157. device_type = "serial";
  158. compatible = "mpc5200b-psc-uart","mpc5200-psc-uart";
  159. port-number = <0>; // Logical port assignment
  160. reg = <2000 100>;
  161. interrupts = <2 1 0>;
  162. interrupt-parent = <&mpc5200_pic>;
  163. };
  164. serial@2200 { // PSC2
  165. device_type = "serial";
  166. compatible = "mpc5200-psc-uart";
  167. port-number = <1>; // Logical port assignment
  168. reg = <2200 100>;
  169. interrupts = <2 2 0>;
  170. interrupt-parent = <&mpc5200_pic>;
  171. };
  172. serial@2400 { // PSC3
  173. device_type = "serial";
  174. compatible = "mpc5200-psc-uart";
  175. port-number = <2>; // Logical port assignment
  176. reg = <2400 100>;
  177. interrupts = <2 3 0>;
  178. interrupt-parent = <&mpc5200_pic>;
  179. };
  180. serial@2c00 { // PSC6
  181. device_type = "serial";
  182. compatible = "mpc5200b-psc-uart","mpc5200-psc-uart";
  183. port-number = <5>; // Logical port assignment
  184. reg = <2c00 100>;
  185. interrupts = <2 4 0>;
  186. interrupt-parent = <&mpc5200_pic>;
  187. };
  188. ethernet@3000 {
  189. device_type = "network";
  190. compatible = "mpc5200b-fec","mpc5200-fec";
  191. reg = <3000 800>;
  192. local-mac-address = [ 00 00 00 00 00 00 ]; /* Filled in by U-Boot */
  193. interrupts = <2 5 0>;
  194. interrupt-parent = <&mpc5200_pic>;
  195. };
  196. i2c@3d40 {
  197. compatible = "mpc5200b-i2c","mpc5200-i2c","fsl-i2c";
  198. reg = <3d40 40>;
  199. interrupts = <2 10 0>;
  200. interrupt-parent = <&mpc5200_pic>;
  201. fsl5200-clocking;
  202. };
  203. sram@8000 {
  204. compatible = "mpc5200b-sram","mpc5200-sram";
  205. reg = <8000 4000>;
  206. };
  207. };
  208. };