ps3_gelic_net.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351
  1. /*
  2. * PS3 Platfom gelic network driver.
  3. *
  4. * Copyright (C) 2007 Sony Computer Entertainment Inc.
  5. * Copyright 2006, 2007 Sony Corporation.
  6. *
  7. * This file is based on: spider_net.h
  8. *
  9. * (C) Copyright IBM Corp. 2005
  10. *
  11. * Authors : Utz Bacher <utz.bacher@de.ibm.com>
  12. * Jens Osterkamp <Jens.Osterkamp@de.ibm.com>
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2, or (at your option)
  17. * any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  27. */
  28. #ifndef _GELIC_NET_H
  29. #define _GELIC_NET_H
  30. /* descriptors */
  31. #define GELIC_NET_RX_DESCRIPTORS 128 /* num of descriptors */
  32. #define GELIC_NET_TX_DESCRIPTORS 128 /* num of descriptors */
  33. #define GELIC_NET_MAX_MTU VLAN_ETH_FRAME_LEN
  34. #define GELIC_NET_MIN_MTU VLAN_ETH_ZLEN
  35. #define GELIC_NET_RXBUF_ALIGN 128
  36. #define GELIC_CARD_RX_CSUM_DEFAULT 1 /* hw chksum */
  37. #define GELIC_NET_WATCHDOG_TIMEOUT 5*HZ
  38. #define GELIC_NET_NAPI_WEIGHT (GELIC_NET_RX_DESCRIPTORS)
  39. #define GELIC_NET_BROADCAST_ADDR 0xffffffffffffL
  40. #define GELIC_NET_MC_COUNT_MAX 32 /* multicast address list */
  41. /* virtual interrupt status register bits */
  42. /* INT1 */
  43. #define GELIC_CARD_TX_RAM_FULL_ERR 0x0000000000000001L
  44. #define GELIC_CARD_RX_RAM_FULL_ERR 0x0000000000000002L
  45. #define GELIC_CARD_TX_SHORT_FRAME_ERR 0x0000000000000004L
  46. #define GELIC_CARD_TX_INVALID_DESCR_ERR 0x0000000000000008L
  47. #define GELIC_CARD_RX_FIFO_FULL_ERR 0x0000000000002000L
  48. #define GELIC_CARD_RX_DESCR_CHAIN_END 0x0000000000004000L
  49. #define GELIC_CARD_RX_INVALID_DESCR_ERR 0x0000000000008000L
  50. #define GELIC_CARD_TX_RESPONCE_ERR 0x0000000000010000L
  51. #define GELIC_CARD_RX_RESPONCE_ERR 0x0000000000100000L
  52. #define GELIC_CARD_TX_PROTECTION_ERR 0x0000000000400000L
  53. #define GELIC_CARD_RX_PROTECTION_ERR 0x0000000004000000L
  54. #define GELIC_CARD_TX_TCP_UDP_CHECKSUM_ERR 0x0000000008000000L
  55. #define GELIC_CARD_PORT_STATUS_CHANGED 0x0000000020000000L
  56. /* INT 0 */
  57. #define GELIC_CARD_TX_FLAGGED_DESCR 0x0004000000000000L
  58. #define GELIC_CARD_RX_FLAGGED_DESCR 0x0040000000000000L
  59. #define GELIC_CARD_TX_TRANSFER_END 0x0080000000000000L
  60. #define GELIC_CARD_TX_DESCR_CHAIN_END 0x0100000000000000L
  61. #define GELIC_CARD_NUMBER_OF_RX_FRAME 0x1000000000000000L
  62. #define GELIC_CARD_ONE_TIME_COUNT_TIMER 0x4000000000000000L
  63. #define GELIC_CARD_FREE_RUN_COUNT_TIMER 0x8000000000000000L
  64. /* initial interrupt mask */
  65. #define GELIC_CARD_TXINT GELIC_CARD_TX_DESCR_CHAIN_END
  66. #define GELIC_CARD_RXINT (GELIC_CARD_RX_DESCR_CHAIN_END | \
  67. GELIC_CARD_NUMBER_OF_RX_FRAME)
  68. /* RX descriptor data_status bits */
  69. enum gelic_descr_rx_status {
  70. GELIC_DESCR_RXDMADU = 0x80000000, /* destination MAC addr unknown */
  71. GELIC_DESCR_RXLSTFBF = 0x40000000, /* last frame buffer */
  72. GELIC_DESCR_RXIPCHK = 0x20000000, /* IP checksum performed */
  73. GELIC_DESCR_RXTCPCHK = 0x10000000, /* TCP/UDP checksup performed */
  74. GELIC_DESCR_RXWTPKT = 0x00C00000, /*
  75. * wakeup trigger packet
  76. * 01: Magic Packet (TM)
  77. * 10: ARP packet
  78. * 11: Multicast MAC addr
  79. */
  80. GELIC_DESCR_RXVLNPKT = 0x00200000, /* VLAN packet */
  81. /* bit 20..16 reserved */
  82. GELIC_DESCR_RXRRECNUM = 0x0000ff00, /* reception receipt number */
  83. /* bit 7..0 reserved */
  84. };
  85. #define GELIC_DESCR_DATA_STATUS_CHK_MASK \
  86. (GELIC_DESCR_RXIPCHK | GELIC_DESCR_RXTCPCHK)
  87. /* TX descriptor data_status bits */
  88. enum gelic_descr_tx_status {
  89. GELIC_DESCR_TX_TAIL = 0x00000001, /* gelic treated this
  90. * descriptor was end of
  91. * a tx frame
  92. */
  93. };
  94. /* RX descriptor data error bits */
  95. enum gelic_descr_rx_error {
  96. /* bit 31 reserved */
  97. GELIC_DESCR_RXALNERR = 0x40000000, /* alignement error 10/100M */
  98. GELIC_DESCR_RXOVERERR = 0x20000000, /* oversize error */
  99. GELIC_DESCR_RXRNTERR = 0x10000000, /* Runt error */
  100. GELIC_DESCR_RXIPCHKERR = 0x08000000, /* IP checksum error */
  101. GELIC_DESCR_RXTCPCHKERR = 0x04000000, /* TCP/UDP checksum error */
  102. GELIC_DESCR_RXDRPPKT = 0x00100000, /* drop packet */
  103. GELIC_DESCR_RXIPFMTERR = 0x00080000, /* IP packet format error */
  104. /* bit 18 reserved */
  105. GELIC_DESCR_RXDATAERR = 0x00020000, /* IP packet format error */
  106. GELIC_DESCR_RXCALERR = 0x00010000, /* cariier extension length
  107. * error */
  108. GELIC_DESCR_RXCREXERR = 0x00008000, /* carrier extention error */
  109. GELIC_DESCR_RXMLTCST = 0x00004000, /* multicast address frame */
  110. /* bit 13..0 reserved */
  111. };
  112. #define GELIC_DESCR_DATA_ERROR_CHK_MASK \
  113. (GELIC_DESCR_RXIPCHKERR | GELIC_DESCR_RXTCPCHKERR)
  114. /* DMA command and status (RX and TX)*/
  115. enum gelic_descr_dma_status {
  116. GELIC_DESCR_DMA_COMPLETE = 0x00000000, /* used in tx */
  117. GELIC_DESCR_DMA_BUFFER_FULL = 0x00000000, /* used in rx */
  118. GELIC_DESCR_DMA_RESPONSE_ERROR = 0x10000000, /* used in rx, tx */
  119. GELIC_DESCR_DMA_PROTECTION_ERROR = 0x20000000, /* used in rx, tx */
  120. GELIC_DESCR_DMA_FRAME_END = 0x40000000, /* used in rx */
  121. GELIC_DESCR_DMA_FORCE_END = 0x50000000, /* used in rx, tx */
  122. GELIC_DESCR_DMA_CARDOWNED = 0xa0000000, /* used in rx, tx */
  123. GELIC_DESCR_DMA_NOT_IN_USE = 0xb0000000, /* any other value */
  124. };
  125. #define GELIC_DESCR_DMA_STAT_MASK (0xf0000000)
  126. /* tx descriptor command and status */
  127. enum gelic_descr_tx_dma_status {
  128. /* [19] */
  129. GELIC_DESCR_TX_DMA_IKE = 0x00080000, /* IPSEC off */
  130. /* [18] */
  131. GELIC_DESCR_TX_DMA_FRAME_TAIL = 0x00040000, /* last descriptor of
  132. * the packet
  133. */
  134. /* [17..16] */
  135. GELIC_DESCR_TX_DMA_TCP_CHKSUM = 0x00020000, /* TCP packet */
  136. GELIC_DESCR_TX_DMA_UDP_CHKSUM = 0x00030000, /* UDP packet */
  137. GELIC_DESCR_TX_DMA_NO_CHKSUM = 0x00000000, /* no checksum */
  138. /* [1] */
  139. GELIC_DESCR_TX_DMA_CHAIN_END = 0x00000002, /* DMA terminated
  140. * due to chain end
  141. */
  142. };
  143. #define GELIC_DESCR_DMA_CMD_NO_CHKSUM \
  144. (GELIC_DESCR_DMA_CARDOWNED | GELIC_DESCR_TX_DMA_IKE | \
  145. GELIC_DESCR_TX_DMA_NO_CHKSUM)
  146. #define GELIC_DESCR_DMA_CMD_TCP_CHKSUM \
  147. (GELIC_DESCR_DMA_CARDOWNED | GELIC_DESCR_TX_DMA_IKE | \
  148. GELIC_DESCR_TX_DMA_TCP_CHKSUM)
  149. #define GELIC_DESCR_DMA_CMD_UDP_CHKSUM \
  150. (GELIC_DESCR_DMA_CARDOWNED | GELIC_DESCR_TX_DMA_IKE | \
  151. GELIC_DESCR_TX_DMA_UDP_CHKSUM)
  152. enum gelic_descr_rx_dma_status {
  153. /* [ 1 ] */
  154. GELIC_DESCR_RX_DMA_CHAIN_END = 0x00000002, /* DMA terminated
  155. * due to chain end
  156. */
  157. };
  158. /* for lv1_net_control */
  159. enum gelic_lv1_net_control_code {
  160. GELIC_LV1_GET_MAC_ADDRESS = 1,
  161. GELIC_LV1_GET_ETH_PORT_STATUS = 2,
  162. GELIC_LV1_SET_NEGOTIATION_MODE = 3,
  163. GELIC_LV1_GET_VLAN_ID = 4,
  164. };
  165. /* status returened from GET_ETH_PORT_STATUS */
  166. enum gelic_lv1_ether_port_status {
  167. GELIC_LV1_ETHER_LINK_UP = 0x0000000000000001L,
  168. GELIC_LV1_ETHER_FULL_DUPLEX = 0x0000000000000002L,
  169. GELIC_LV1_ETHER_AUTO_NEG = 0x0000000000000004L,
  170. GELIC_LV1_ETHER_SPEED_10 = 0x0000000000000010L,
  171. GELIC_LV1_ETHER_SPEED_100 = 0x0000000000000020L,
  172. GELIC_LV1_ETHER_SPEED_1000 = 0x0000000000000040L,
  173. GELIC_LV1_ETHER_SPEED_MASK = 0x0000000000000070L
  174. };
  175. enum gelic_lv1_vlan_index {
  176. /* for outgoing packets */
  177. GELIC_LV1_VLAN_TX_ETHERNET = 0x0000000000000002L,
  178. GELIC_LV1_VLAN_TX_WIRELESS = 0x0000000000000003L,
  179. /* for incoming packets */
  180. GELIC_LV1_VLAN_RX_ETHERNET = 0x0000000000000012L,
  181. GELIC_LV1_VLAN_RX_WIRELESS = 0x0000000000000013L
  182. };
  183. /* size of hardware part of gelic descriptor */
  184. #define GELIC_DESCR_SIZE (32)
  185. enum gelic_port_type {
  186. GELIC_PORT_ETHERNET = 0,
  187. GELIC_PORT_WIRELESS = 1,
  188. GELIC_PORT_MAX
  189. };
  190. struct gelic_descr {
  191. /* as defined by the hardware */
  192. __be32 buf_addr;
  193. __be32 buf_size;
  194. __be32 next_descr_addr;
  195. __be32 dmac_cmd_status;
  196. __be32 result_size;
  197. __be32 valid_size; /* all zeroes for tx */
  198. __be32 data_status;
  199. __be32 data_error; /* all zeroes for tx */
  200. /* used in the driver */
  201. struct sk_buff *skb;
  202. dma_addr_t bus_addr;
  203. struct gelic_descr *next;
  204. struct gelic_descr *prev;
  205. } __attribute__((aligned(32)));
  206. struct gelic_descr_chain {
  207. /* we walk from tail to head */
  208. struct gelic_descr *head;
  209. struct gelic_descr *tail;
  210. };
  211. struct gelic_vlan_id {
  212. u16 tx;
  213. u16 rx;
  214. };
  215. struct gelic_card {
  216. struct napi_struct napi;
  217. struct net_device *netdev[GELIC_PORT_MAX];
  218. /*
  219. * hypervisor requires irq_status should be
  220. * 8 bytes aligned, but u64 member is
  221. * always disposed in that manner
  222. */
  223. u64 irq_status;
  224. u64 irq_mask;
  225. struct ps3_system_bus_device *dev;
  226. struct gelic_vlan_id vlan[GELIC_PORT_MAX];
  227. int vlan_required;
  228. struct gelic_descr_chain tx_chain;
  229. struct gelic_descr_chain rx_chain;
  230. int rx_dma_restart_required;
  231. int rx_csum;
  232. /*
  233. * tx_lock guards tx descriptor list and
  234. * tx_dma_progress.
  235. */
  236. spinlock_t tx_lock;
  237. int tx_dma_progress;
  238. struct work_struct tx_timeout_task;
  239. atomic_t tx_timeout_task_counter;
  240. wait_queue_head_t waitq;
  241. /* only first user should up the card */
  242. struct semaphore updown_lock;
  243. atomic_t users;
  244. u64 ether_port_status;
  245. /* original address returned by kzalloc */
  246. void *unalign;
  247. /*
  248. * each netdevice has copy of irq
  249. */
  250. unsigned int irq;
  251. struct gelic_descr *tx_top, *rx_top;
  252. struct gelic_descr descr[0]; /* must be the last */
  253. };
  254. struct gelic_port {
  255. struct gelic_card *card;
  256. struct net_device *netdev;
  257. enum gelic_port_type type;
  258. long priv[0]; /* long for alignment */
  259. };
  260. static inline struct gelic_card *port_to_card(struct gelic_port *p)
  261. {
  262. return p->card;
  263. }
  264. static inline struct net_device *port_to_netdev(struct gelic_port *p)
  265. {
  266. return p->netdev;
  267. }
  268. static inline struct gelic_card *netdev_card(struct net_device *d)
  269. {
  270. return ((struct gelic_port *)netdev_priv(d))->card;
  271. }
  272. static inline struct gelic_port *netdev_port(struct net_device *d)
  273. {
  274. return (struct gelic_port *)netdev_priv(d);
  275. }
  276. static inline struct device *ctodev(struct gelic_card *card)
  277. {
  278. return &card->dev->core;
  279. }
  280. static inline u64 bus_id(struct gelic_card *card)
  281. {
  282. return card->dev->bus_id;
  283. }
  284. static inline u64 dev_id(struct gelic_card *card)
  285. {
  286. return card->dev->dev_id;
  287. }
  288. static inline void *port_priv(struct gelic_port *port)
  289. {
  290. return port->priv;
  291. }
  292. extern int gelic_card_set_irq_mask(struct gelic_card *card, u64 mask);
  293. /* shared netdev ops */
  294. extern void gelic_card_up(struct gelic_card *card);
  295. extern void gelic_card_down(struct gelic_card *card);
  296. extern int gelic_net_open(struct net_device *netdev);
  297. extern int gelic_net_stop(struct net_device *netdev);
  298. extern int gelic_net_xmit(struct sk_buff *skb, struct net_device *netdev);
  299. extern void gelic_net_set_multi(struct net_device *netdev);
  300. extern void gelic_net_tx_timeout(struct net_device *netdev);
  301. extern int gelic_net_change_mtu(struct net_device *netdev, int new_mtu);
  302. extern int gelic_net_setup_netdev(struct net_device *netdev,
  303. struct gelic_card *card);
  304. /* shared ethtool ops */
  305. extern void gelic_net_get_drvinfo(struct net_device *netdev,
  306. struct ethtool_drvinfo *info);
  307. extern u32 gelic_net_get_rx_csum(struct net_device *netdev);
  308. extern int gelic_net_set_rx_csum(struct net_device *netdev, u32 data);
  309. extern void gelic_net_poll_controller(struct net_device *netdev);
  310. #endif /* _GELIC_NET_H */