vmx.c 97 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * Copyright (C) 2006 Qumranet, Inc.
  8. *
  9. * Authors:
  10. * Avi Kivity <avi@qumranet.com>
  11. * Yaniv Kamay <yaniv@qumranet.com>
  12. *
  13. * This work is licensed under the terms of the GNU GPL, version 2. See
  14. * the COPYING file in the top-level directory.
  15. *
  16. */
  17. #include "irq.h"
  18. #include "mmu.h"
  19. #include <linux/kvm_host.h>
  20. #include <linux/module.h>
  21. #include <linux/kernel.h>
  22. #include <linux/mm.h>
  23. #include <linux/highmem.h>
  24. #include <linux/sched.h>
  25. #include <linux/moduleparam.h>
  26. #include "kvm_cache_regs.h"
  27. #include "x86.h"
  28. #include <asm/io.h>
  29. #include <asm/desc.h>
  30. #include <asm/vmx.h>
  31. #include <asm/virtext.h>
  32. #define __ex(x) __kvm_handle_fault_on_reboot(x)
  33. MODULE_AUTHOR("Qumranet");
  34. MODULE_LICENSE("GPL");
  35. static int bypass_guest_pf = 1;
  36. module_param(bypass_guest_pf, bool, 0);
  37. static int enable_vpid = 1;
  38. module_param(enable_vpid, bool, 0);
  39. static int flexpriority_enabled = 1;
  40. module_param(flexpriority_enabled, bool, 0);
  41. static int enable_ept = 1;
  42. module_param(enable_ept, bool, 0);
  43. static int emulate_invalid_guest_state = 0;
  44. module_param(emulate_invalid_guest_state, bool, 0);
  45. struct vmcs {
  46. u32 revision_id;
  47. u32 abort;
  48. char data[0];
  49. };
  50. struct vcpu_vmx {
  51. struct kvm_vcpu vcpu;
  52. struct list_head local_vcpus_link;
  53. unsigned long host_rsp;
  54. int launched;
  55. u8 fail;
  56. u32 idt_vectoring_info;
  57. struct kvm_msr_entry *guest_msrs;
  58. struct kvm_msr_entry *host_msrs;
  59. int nmsrs;
  60. int save_nmsrs;
  61. int msr_offset_efer;
  62. #ifdef CONFIG_X86_64
  63. int msr_offset_kernel_gs_base;
  64. #endif
  65. struct vmcs *vmcs;
  66. struct {
  67. int loaded;
  68. u16 fs_sel, gs_sel, ldt_sel;
  69. int gs_ldt_reload_needed;
  70. int fs_reload_needed;
  71. int guest_efer_loaded;
  72. } host_state;
  73. struct {
  74. struct {
  75. bool pending;
  76. u8 vector;
  77. unsigned rip;
  78. } irq;
  79. } rmode;
  80. int vpid;
  81. bool emulation_required;
  82. enum emulation_result invalid_state_emulation_result;
  83. /* Support for vnmi-less CPUs */
  84. int soft_vnmi_blocked;
  85. ktime_t entry_time;
  86. s64 vnmi_blocked_time;
  87. };
  88. static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
  89. {
  90. return container_of(vcpu, struct vcpu_vmx, vcpu);
  91. }
  92. static int init_rmode(struct kvm *kvm);
  93. static u64 construct_eptp(unsigned long root_hpa);
  94. static DEFINE_PER_CPU(struct vmcs *, vmxarea);
  95. static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
  96. static DEFINE_PER_CPU(struct list_head, vcpus_on_cpu);
  97. static unsigned long *vmx_io_bitmap_a;
  98. static unsigned long *vmx_io_bitmap_b;
  99. static unsigned long *vmx_msr_bitmap_legacy;
  100. static unsigned long *vmx_msr_bitmap_longmode;
  101. static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
  102. static DEFINE_SPINLOCK(vmx_vpid_lock);
  103. static struct vmcs_config {
  104. int size;
  105. int order;
  106. u32 revision_id;
  107. u32 pin_based_exec_ctrl;
  108. u32 cpu_based_exec_ctrl;
  109. u32 cpu_based_2nd_exec_ctrl;
  110. u32 vmexit_ctrl;
  111. u32 vmentry_ctrl;
  112. } vmcs_config;
  113. static struct vmx_capability {
  114. u32 ept;
  115. u32 vpid;
  116. } vmx_capability;
  117. #define VMX_SEGMENT_FIELD(seg) \
  118. [VCPU_SREG_##seg] = { \
  119. .selector = GUEST_##seg##_SELECTOR, \
  120. .base = GUEST_##seg##_BASE, \
  121. .limit = GUEST_##seg##_LIMIT, \
  122. .ar_bytes = GUEST_##seg##_AR_BYTES, \
  123. }
  124. static struct kvm_vmx_segment_field {
  125. unsigned selector;
  126. unsigned base;
  127. unsigned limit;
  128. unsigned ar_bytes;
  129. } kvm_vmx_segment_fields[] = {
  130. VMX_SEGMENT_FIELD(CS),
  131. VMX_SEGMENT_FIELD(DS),
  132. VMX_SEGMENT_FIELD(ES),
  133. VMX_SEGMENT_FIELD(FS),
  134. VMX_SEGMENT_FIELD(GS),
  135. VMX_SEGMENT_FIELD(SS),
  136. VMX_SEGMENT_FIELD(TR),
  137. VMX_SEGMENT_FIELD(LDTR),
  138. };
  139. /*
  140. * Keep MSR_K6_STAR at the end, as setup_msrs() will try to optimize it
  141. * away by decrementing the array size.
  142. */
  143. static const u32 vmx_msr_index[] = {
  144. #ifdef CONFIG_X86_64
  145. MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR, MSR_KERNEL_GS_BASE,
  146. #endif
  147. MSR_EFER, MSR_K6_STAR,
  148. };
  149. #define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
  150. static void load_msrs(struct kvm_msr_entry *e, int n)
  151. {
  152. int i;
  153. for (i = 0; i < n; ++i)
  154. wrmsrl(e[i].index, e[i].data);
  155. }
  156. static void save_msrs(struct kvm_msr_entry *e, int n)
  157. {
  158. int i;
  159. for (i = 0; i < n; ++i)
  160. rdmsrl(e[i].index, e[i].data);
  161. }
  162. static inline int is_page_fault(u32 intr_info)
  163. {
  164. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  165. INTR_INFO_VALID_MASK)) ==
  166. (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
  167. }
  168. static inline int is_no_device(u32 intr_info)
  169. {
  170. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  171. INTR_INFO_VALID_MASK)) ==
  172. (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
  173. }
  174. static inline int is_invalid_opcode(u32 intr_info)
  175. {
  176. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  177. INTR_INFO_VALID_MASK)) ==
  178. (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
  179. }
  180. static inline int is_external_interrupt(u32 intr_info)
  181. {
  182. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
  183. == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  184. }
  185. static inline int cpu_has_vmx_msr_bitmap(void)
  186. {
  187. return (vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS);
  188. }
  189. static inline int cpu_has_vmx_tpr_shadow(void)
  190. {
  191. return (vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW);
  192. }
  193. static inline int vm_need_tpr_shadow(struct kvm *kvm)
  194. {
  195. return ((cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm)));
  196. }
  197. static inline int cpu_has_secondary_exec_ctrls(void)
  198. {
  199. return (vmcs_config.cpu_based_exec_ctrl &
  200. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS);
  201. }
  202. static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
  203. {
  204. return flexpriority_enabled
  205. && (vmcs_config.cpu_based_2nd_exec_ctrl &
  206. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
  207. }
  208. static inline int cpu_has_vmx_invept_individual_addr(void)
  209. {
  210. return (!!(vmx_capability.ept & VMX_EPT_EXTENT_INDIVIDUAL_BIT));
  211. }
  212. static inline int cpu_has_vmx_invept_context(void)
  213. {
  214. return (!!(vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT));
  215. }
  216. static inline int cpu_has_vmx_invept_global(void)
  217. {
  218. return (!!(vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT));
  219. }
  220. static inline int cpu_has_vmx_ept(void)
  221. {
  222. return (vmcs_config.cpu_based_2nd_exec_ctrl &
  223. SECONDARY_EXEC_ENABLE_EPT);
  224. }
  225. static inline int vm_need_ept(void)
  226. {
  227. return (cpu_has_vmx_ept() && enable_ept);
  228. }
  229. static inline int vm_need_virtualize_apic_accesses(struct kvm *kvm)
  230. {
  231. return ((cpu_has_vmx_virtualize_apic_accesses()) &&
  232. (irqchip_in_kernel(kvm)));
  233. }
  234. static inline int cpu_has_vmx_vpid(void)
  235. {
  236. return (vmcs_config.cpu_based_2nd_exec_ctrl &
  237. SECONDARY_EXEC_ENABLE_VPID);
  238. }
  239. static inline int cpu_has_virtual_nmis(void)
  240. {
  241. return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
  242. }
  243. static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
  244. {
  245. int i;
  246. for (i = 0; i < vmx->nmsrs; ++i)
  247. if (vmx->guest_msrs[i].index == msr)
  248. return i;
  249. return -1;
  250. }
  251. static inline void __invvpid(int ext, u16 vpid, gva_t gva)
  252. {
  253. struct {
  254. u64 vpid : 16;
  255. u64 rsvd : 48;
  256. u64 gva;
  257. } operand = { vpid, 0, gva };
  258. asm volatile (__ex(ASM_VMX_INVVPID)
  259. /* CF==1 or ZF==1 --> rc = -1 */
  260. "; ja 1f ; ud2 ; 1:"
  261. : : "a"(&operand), "c"(ext) : "cc", "memory");
  262. }
  263. static inline void __invept(int ext, u64 eptp, gpa_t gpa)
  264. {
  265. struct {
  266. u64 eptp, gpa;
  267. } operand = {eptp, gpa};
  268. asm volatile (__ex(ASM_VMX_INVEPT)
  269. /* CF==1 or ZF==1 --> rc = -1 */
  270. "; ja 1f ; ud2 ; 1:\n"
  271. : : "a" (&operand), "c" (ext) : "cc", "memory");
  272. }
  273. static struct kvm_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
  274. {
  275. int i;
  276. i = __find_msr_index(vmx, msr);
  277. if (i >= 0)
  278. return &vmx->guest_msrs[i];
  279. return NULL;
  280. }
  281. static void vmcs_clear(struct vmcs *vmcs)
  282. {
  283. u64 phys_addr = __pa(vmcs);
  284. u8 error;
  285. asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
  286. : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
  287. : "cc", "memory");
  288. if (error)
  289. printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
  290. vmcs, phys_addr);
  291. }
  292. static void __vcpu_clear(void *arg)
  293. {
  294. struct vcpu_vmx *vmx = arg;
  295. int cpu = raw_smp_processor_id();
  296. if (vmx->vcpu.cpu == cpu)
  297. vmcs_clear(vmx->vmcs);
  298. if (per_cpu(current_vmcs, cpu) == vmx->vmcs)
  299. per_cpu(current_vmcs, cpu) = NULL;
  300. rdtscll(vmx->vcpu.arch.host_tsc);
  301. list_del(&vmx->local_vcpus_link);
  302. vmx->vcpu.cpu = -1;
  303. vmx->launched = 0;
  304. }
  305. static void vcpu_clear(struct vcpu_vmx *vmx)
  306. {
  307. if (vmx->vcpu.cpu == -1)
  308. return;
  309. smp_call_function_single(vmx->vcpu.cpu, __vcpu_clear, vmx, 1);
  310. }
  311. static inline void vpid_sync_vcpu_all(struct vcpu_vmx *vmx)
  312. {
  313. if (vmx->vpid == 0)
  314. return;
  315. __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
  316. }
  317. static inline void ept_sync_global(void)
  318. {
  319. if (cpu_has_vmx_invept_global())
  320. __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
  321. }
  322. static inline void ept_sync_context(u64 eptp)
  323. {
  324. if (vm_need_ept()) {
  325. if (cpu_has_vmx_invept_context())
  326. __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
  327. else
  328. ept_sync_global();
  329. }
  330. }
  331. static inline void ept_sync_individual_addr(u64 eptp, gpa_t gpa)
  332. {
  333. if (vm_need_ept()) {
  334. if (cpu_has_vmx_invept_individual_addr())
  335. __invept(VMX_EPT_EXTENT_INDIVIDUAL_ADDR,
  336. eptp, gpa);
  337. else
  338. ept_sync_context(eptp);
  339. }
  340. }
  341. static unsigned long vmcs_readl(unsigned long field)
  342. {
  343. unsigned long value;
  344. asm volatile (__ex(ASM_VMX_VMREAD_RDX_RAX)
  345. : "=a"(value) : "d"(field) : "cc");
  346. return value;
  347. }
  348. static u16 vmcs_read16(unsigned long field)
  349. {
  350. return vmcs_readl(field);
  351. }
  352. static u32 vmcs_read32(unsigned long field)
  353. {
  354. return vmcs_readl(field);
  355. }
  356. static u64 vmcs_read64(unsigned long field)
  357. {
  358. #ifdef CONFIG_X86_64
  359. return vmcs_readl(field);
  360. #else
  361. return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
  362. #endif
  363. }
  364. static noinline void vmwrite_error(unsigned long field, unsigned long value)
  365. {
  366. printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
  367. field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
  368. dump_stack();
  369. }
  370. static void vmcs_writel(unsigned long field, unsigned long value)
  371. {
  372. u8 error;
  373. asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
  374. : "=q"(error) : "a"(value), "d"(field) : "cc");
  375. if (unlikely(error))
  376. vmwrite_error(field, value);
  377. }
  378. static void vmcs_write16(unsigned long field, u16 value)
  379. {
  380. vmcs_writel(field, value);
  381. }
  382. static void vmcs_write32(unsigned long field, u32 value)
  383. {
  384. vmcs_writel(field, value);
  385. }
  386. static void vmcs_write64(unsigned long field, u64 value)
  387. {
  388. vmcs_writel(field, value);
  389. #ifndef CONFIG_X86_64
  390. asm volatile ("");
  391. vmcs_writel(field+1, value >> 32);
  392. #endif
  393. }
  394. static void vmcs_clear_bits(unsigned long field, u32 mask)
  395. {
  396. vmcs_writel(field, vmcs_readl(field) & ~mask);
  397. }
  398. static void vmcs_set_bits(unsigned long field, u32 mask)
  399. {
  400. vmcs_writel(field, vmcs_readl(field) | mask);
  401. }
  402. static void update_exception_bitmap(struct kvm_vcpu *vcpu)
  403. {
  404. u32 eb;
  405. eb = (1u << PF_VECTOR) | (1u << UD_VECTOR);
  406. if (!vcpu->fpu_active)
  407. eb |= 1u << NM_VECTOR;
  408. if (vcpu->guest_debug & KVM_GUESTDBG_ENABLE) {
  409. if (vcpu->guest_debug &
  410. (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
  411. eb |= 1u << DB_VECTOR;
  412. if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
  413. eb |= 1u << BP_VECTOR;
  414. }
  415. if (vcpu->arch.rmode.active)
  416. eb = ~0;
  417. if (vm_need_ept())
  418. eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
  419. vmcs_write32(EXCEPTION_BITMAP, eb);
  420. }
  421. static void reload_tss(void)
  422. {
  423. /*
  424. * VT restores TR but not its size. Useless.
  425. */
  426. struct descriptor_table gdt;
  427. struct desc_struct *descs;
  428. kvm_get_gdt(&gdt);
  429. descs = (void *)gdt.base;
  430. descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
  431. load_TR_desc();
  432. }
  433. static void load_transition_efer(struct vcpu_vmx *vmx)
  434. {
  435. int efer_offset = vmx->msr_offset_efer;
  436. u64 host_efer = vmx->host_msrs[efer_offset].data;
  437. u64 guest_efer = vmx->guest_msrs[efer_offset].data;
  438. u64 ignore_bits;
  439. if (efer_offset < 0)
  440. return;
  441. /*
  442. * NX is emulated; LMA and LME handled by hardware; SCE meaninless
  443. * outside long mode
  444. */
  445. ignore_bits = EFER_NX | EFER_SCE;
  446. #ifdef CONFIG_X86_64
  447. ignore_bits |= EFER_LMA | EFER_LME;
  448. /* SCE is meaningful only in long mode on Intel */
  449. if (guest_efer & EFER_LMA)
  450. ignore_bits &= ~(u64)EFER_SCE;
  451. #endif
  452. if ((guest_efer & ~ignore_bits) == (host_efer & ~ignore_bits))
  453. return;
  454. vmx->host_state.guest_efer_loaded = 1;
  455. guest_efer &= ~ignore_bits;
  456. guest_efer |= host_efer & ignore_bits;
  457. wrmsrl(MSR_EFER, guest_efer);
  458. vmx->vcpu.stat.efer_reload++;
  459. }
  460. static void reload_host_efer(struct vcpu_vmx *vmx)
  461. {
  462. if (vmx->host_state.guest_efer_loaded) {
  463. vmx->host_state.guest_efer_loaded = 0;
  464. load_msrs(vmx->host_msrs + vmx->msr_offset_efer, 1);
  465. }
  466. }
  467. static void vmx_save_host_state(struct kvm_vcpu *vcpu)
  468. {
  469. struct vcpu_vmx *vmx = to_vmx(vcpu);
  470. if (vmx->host_state.loaded)
  471. return;
  472. vmx->host_state.loaded = 1;
  473. /*
  474. * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
  475. * allow segment selectors with cpl > 0 or ti == 1.
  476. */
  477. vmx->host_state.ldt_sel = kvm_read_ldt();
  478. vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
  479. vmx->host_state.fs_sel = kvm_read_fs();
  480. if (!(vmx->host_state.fs_sel & 7)) {
  481. vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
  482. vmx->host_state.fs_reload_needed = 0;
  483. } else {
  484. vmcs_write16(HOST_FS_SELECTOR, 0);
  485. vmx->host_state.fs_reload_needed = 1;
  486. }
  487. vmx->host_state.gs_sel = kvm_read_gs();
  488. if (!(vmx->host_state.gs_sel & 7))
  489. vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
  490. else {
  491. vmcs_write16(HOST_GS_SELECTOR, 0);
  492. vmx->host_state.gs_ldt_reload_needed = 1;
  493. }
  494. #ifdef CONFIG_X86_64
  495. vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
  496. vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
  497. #else
  498. vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
  499. vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
  500. #endif
  501. #ifdef CONFIG_X86_64
  502. if (is_long_mode(&vmx->vcpu))
  503. save_msrs(vmx->host_msrs +
  504. vmx->msr_offset_kernel_gs_base, 1);
  505. #endif
  506. load_msrs(vmx->guest_msrs, vmx->save_nmsrs);
  507. load_transition_efer(vmx);
  508. }
  509. static void __vmx_load_host_state(struct vcpu_vmx *vmx)
  510. {
  511. unsigned long flags;
  512. if (!vmx->host_state.loaded)
  513. return;
  514. ++vmx->vcpu.stat.host_state_reload;
  515. vmx->host_state.loaded = 0;
  516. if (vmx->host_state.fs_reload_needed)
  517. kvm_load_fs(vmx->host_state.fs_sel);
  518. if (vmx->host_state.gs_ldt_reload_needed) {
  519. kvm_load_ldt(vmx->host_state.ldt_sel);
  520. /*
  521. * If we have to reload gs, we must take care to
  522. * preserve our gs base.
  523. */
  524. local_irq_save(flags);
  525. kvm_load_gs(vmx->host_state.gs_sel);
  526. #ifdef CONFIG_X86_64
  527. wrmsrl(MSR_GS_BASE, vmcs_readl(HOST_GS_BASE));
  528. #endif
  529. local_irq_restore(flags);
  530. }
  531. reload_tss();
  532. save_msrs(vmx->guest_msrs, vmx->save_nmsrs);
  533. load_msrs(vmx->host_msrs, vmx->save_nmsrs);
  534. reload_host_efer(vmx);
  535. }
  536. static void vmx_load_host_state(struct vcpu_vmx *vmx)
  537. {
  538. preempt_disable();
  539. __vmx_load_host_state(vmx);
  540. preempt_enable();
  541. }
  542. /*
  543. * Switches to specified vcpu, until a matching vcpu_put(), but assumes
  544. * vcpu mutex is already taken.
  545. */
  546. static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  547. {
  548. struct vcpu_vmx *vmx = to_vmx(vcpu);
  549. u64 phys_addr = __pa(vmx->vmcs);
  550. u64 tsc_this, delta, new_offset;
  551. if (vcpu->cpu != cpu) {
  552. vcpu_clear(vmx);
  553. kvm_migrate_timers(vcpu);
  554. vpid_sync_vcpu_all(vmx);
  555. local_irq_disable();
  556. list_add(&vmx->local_vcpus_link,
  557. &per_cpu(vcpus_on_cpu, cpu));
  558. local_irq_enable();
  559. }
  560. if (per_cpu(current_vmcs, cpu) != vmx->vmcs) {
  561. u8 error;
  562. per_cpu(current_vmcs, cpu) = vmx->vmcs;
  563. asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
  564. : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
  565. : "cc");
  566. if (error)
  567. printk(KERN_ERR "kvm: vmptrld %p/%llx fail\n",
  568. vmx->vmcs, phys_addr);
  569. }
  570. if (vcpu->cpu != cpu) {
  571. struct descriptor_table dt;
  572. unsigned long sysenter_esp;
  573. vcpu->cpu = cpu;
  574. /*
  575. * Linux uses per-cpu TSS and GDT, so set these when switching
  576. * processors.
  577. */
  578. vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
  579. kvm_get_gdt(&dt);
  580. vmcs_writel(HOST_GDTR_BASE, dt.base); /* 22.2.4 */
  581. rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
  582. vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
  583. /*
  584. * Make sure the time stamp counter is monotonous.
  585. */
  586. rdtscll(tsc_this);
  587. if (tsc_this < vcpu->arch.host_tsc) {
  588. delta = vcpu->arch.host_tsc - tsc_this;
  589. new_offset = vmcs_read64(TSC_OFFSET) + delta;
  590. vmcs_write64(TSC_OFFSET, new_offset);
  591. }
  592. }
  593. }
  594. static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
  595. {
  596. __vmx_load_host_state(to_vmx(vcpu));
  597. }
  598. static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
  599. {
  600. if (vcpu->fpu_active)
  601. return;
  602. vcpu->fpu_active = 1;
  603. vmcs_clear_bits(GUEST_CR0, X86_CR0_TS);
  604. if (vcpu->arch.cr0 & X86_CR0_TS)
  605. vmcs_set_bits(GUEST_CR0, X86_CR0_TS);
  606. update_exception_bitmap(vcpu);
  607. }
  608. static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
  609. {
  610. if (!vcpu->fpu_active)
  611. return;
  612. vcpu->fpu_active = 0;
  613. vmcs_set_bits(GUEST_CR0, X86_CR0_TS);
  614. update_exception_bitmap(vcpu);
  615. }
  616. static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
  617. {
  618. return vmcs_readl(GUEST_RFLAGS);
  619. }
  620. static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  621. {
  622. if (vcpu->arch.rmode.active)
  623. rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
  624. vmcs_writel(GUEST_RFLAGS, rflags);
  625. }
  626. static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
  627. {
  628. unsigned long rip;
  629. u32 interruptibility;
  630. rip = kvm_rip_read(vcpu);
  631. rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  632. kvm_rip_write(vcpu, rip);
  633. /*
  634. * We emulated an instruction, so temporary interrupt blocking
  635. * should be removed, if set.
  636. */
  637. interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  638. if (interruptibility & 3)
  639. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
  640. interruptibility & ~3);
  641. vcpu->arch.interrupt_window_open = 1;
  642. }
  643. static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
  644. bool has_error_code, u32 error_code)
  645. {
  646. struct vcpu_vmx *vmx = to_vmx(vcpu);
  647. u32 intr_info = nr | INTR_INFO_VALID_MASK;
  648. if (has_error_code) {
  649. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
  650. intr_info |= INTR_INFO_DELIVER_CODE_MASK;
  651. }
  652. if (vcpu->arch.rmode.active) {
  653. vmx->rmode.irq.pending = true;
  654. vmx->rmode.irq.vector = nr;
  655. vmx->rmode.irq.rip = kvm_rip_read(vcpu);
  656. if (nr == BP_VECTOR || nr == OF_VECTOR)
  657. vmx->rmode.irq.rip++;
  658. intr_info |= INTR_TYPE_SOFT_INTR;
  659. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
  660. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN, 1);
  661. kvm_rip_write(vcpu, vmx->rmode.irq.rip - 1);
  662. return;
  663. }
  664. if (nr == BP_VECTOR || nr == OF_VECTOR) {
  665. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN, 1);
  666. intr_info |= INTR_TYPE_SOFT_EXCEPTION;
  667. } else
  668. intr_info |= INTR_TYPE_HARD_EXCEPTION;
  669. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
  670. }
  671. static bool vmx_exception_injected(struct kvm_vcpu *vcpu)
  672. {
  673. return false;
  674. }
  675. /*
  676. * Swap MSR entry in host/guest MSR entry array.
  677. */
  678. #ifdef CONFIG_X86_64
  679. static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
  680. {
  681. struct kvm_msr_entry tmp;
  682. tmp = vmx->guest_msrs[to];
  683. vmx->guest_msrs[to] = vmx->guest_msrs[from];
  684. vmx->guest_msrs[from] = tmp;
  685. tmp = vmx->host_msrs[to];
  686. vmx->host_msrs[to] = vmx->host_msrs[from];
  687. vmx->host_msrs[from] = tmp;
  688. }
  689. #endif
  690. /*
  691. * Set up the vmcs to automatically save and restore system
  692. * msrs. Don't touch the 64-bit msrs if the guest is in legacy
  693. * mode, as fiddling with msrs is very expensive.
  694. */
  695. static void setup_msrs(struct vcpu_vmx *vmx)
  696. {
  697. int save_nmsrs;
  698. unsigned long *msr_bitmap;
  699. vmx_load_host_state(vmx);
  700. save_nmsrs = 0;
  701. #ifdef CONFIG_X86_64
  702. if (is_long_mode(&vmx->vcpu)) {
  703. int index;
  704. index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
  705. if (index >= 0)
  706. move_msr_up(vmx, index, save_nmsrs++);
  707. index = __find_msr_index(vmx, MSR_LSTAR);
  708. if (index >= 0)
  709. move_msr_up(vmx, index, save_nmsrs++);
  710. index = __find_msr_index(vmx, MSR_CSTAR);
  711. if (index >= 0)
  712. move_msr_up(vmx, index, save_nmsrs++);
  713. index = __find_msr_index(vmx, MSR_KERNEL_GS_BASE);
  714. if (index >= 0)
  715. move_msr_up(vmx, index, save_nmsrs++);
  716. /*
  717. * MSR_K6_STAR is only needed on long mode guests, and only
  718. * if efer.sce is enabled.
  719. */
  720. index = __find_msr_index(vmx, MSR_K6_STAR);
  721. if ((index >= 0) && (vmx->vcpu.arch.shadow_efer & EFER_SCE))
  722. move_msr_up(vmx, index, save_nmsrs++);
  723. }
  724. #endif
  725. vmx->save_nmsrs = save_nmsrs;
  726. #ifdef CONFIG_X86_64
  727. vmx->msr_offset_kernel_gs_base =
  728. __find_msr_index(vmx, MSR_KERNEL_GS_BASE);
  729. #endif
  730. vmx->msr_offset_efer = __find_msr_index(vmx, MSR_EFER);
  731. if (cpu_has_vmx_msr_bitmap()) {
  732. if (is_long_mode(&vmx->vcpu))
  733. msr_bitmap = vmx_msr_bitmap_longmode;
  734. else
  735. msr_bitmap = vmx_msr_bitmap_legacy;
  736. vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
  737. }
  738. }
  739. /*
  740. * reads and returns guest's timestamp counter "register"
  741. * guest_tsc = host_tsc + tsc_offset -- 21.3
  742. */
  743. static u64 guest_read_tsc(void)
  744. {
  745. u64 host_tsc, tsc_offset;
  746. rdtscll(host_tsc);
  747. tsc_offset = vmcs_read64(TSC_OFFSET);
  748. return host_tsc + tsc_offset;
  749. }
  750. /*
  751. * writes 'guest_tsc' into guest's timestamp counter "register"
  752. * guest_tsc = host_tsc + tsc_offset ==> tsc_offset = guest_tsc - host_tsc
  753. */
  754. static void guest_write_tsc(u64 guest_tsc, u64 host_tsc)
  755. {
  756. vmcs_write64(TSC_OFFSET, guest_tsc - host_tsc);
  757. }
  758. /*
  759. * Reads an msr value (of 'msr_index') into 'pdata'.
  760. * Returns 0 on success, non-0 otherwise.
  761. * Assumes vcpu_load() was already called.
  762. */
  763. static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  764. {
  765. u64 data;
  766. struct kvm_msr_entry *msr;
  767. if (!pdata) {
  768. printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
  769. return -EINVAL;
  770. }
  771. switch (msr_index) {
  772. #ifdef CONFIG_X86_64
  773. case MSR_FS_BASE:
  774. data = vmcs_readl(GUEST_FS_BASE);
  775. break;
  776. case MSR_GS_BASE:
  777. data = vmcs_readl(GUEST_GS_BASE);
  778. break;
  779. case MSR_EFER:
  780. return kvm_get_msr_common(vcpu, msr_index, pdata);
  781. #endif
  782. case MSR_IA32_TIME_STAMP_COUNTER:
  783. data = guest_read_tsc();
  784. break;
  785. case MSR_IA32_SYSENTER_CS:
  786. data = vmcs_read32(GUEST_SYSENTER_CS);
  787. break;
  788. case MSR_IA32_SYSENTER_EIP:
  789. data = vmcs_readl(GUEST_SYSENTER_EIP);
  790. break;
  791. case MSR_IA32_SYSENTER_ESP:
  792. data = vmcs_readl(GUEST_SYSENTER_ESP);
  793. break;
  794. default:
  795. vmx_load_host_state(to_vmx(vcpu));
  796. msr = find_msr_entry(to_vmx(vcpu), msr_index);
  797. if (msr) {
  798. data = msr->data;
  799. break;
  800. }
  801. return kvm_get_msr_common(vcpu, msr_index, pdata);
  802. }
  803. *pdata = data;
  804. return 0;
  805. }
  806. /*
  807. * Writes msr value into into the appropriate "register".
  808. * Returns 0 on success, non-0 otherwise.
  809. * Assumes vcpu_load() was already called.
  810. */
  811. static int vmx_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  812. {
  813. struct vcpu_vmx *vmx = to_vmx(vcpu);
  814. struct kvm_msr_entry *msr;
  815. u64 host_tsc;
  816. int ret = 0;
  817. switch (msr_index) {
  818. case MSR_EFER:
  819. vmx_load_host_state(vmx);
  820. ret = kvm_set_msr_common(vcpu, msr_index, data);
  821. break;
  822. #ifdef CONFIG_X86_64
  823. case MSR_FS_BASE:
  824. vmcs_writel(GUEST_FS_BASE, data);
  825. break;
  826. case MSR_GS_BASE:
  827. vmcs_writel(GUEST_GS_BASE, data);
  828. break;
  829. #endif
  830. case MSR_IA32_SYSENTER_CS:
  831. vmcs_write32(GUEST_SYSENTER_CS, data);
  832. break;
  833. case MSR_IA32_SYSENTER_EIP:
  834. vmcs_writel(GUEST_SYSENTER_EIP, data);
  835. break;
  836. case MSR_IA32_SYSENTER_ESP:
  837. vmcs_writel(GUEST_SYSENTER_ESP, data);
  838. break;
  839. case MSR_IA32_TIME_STAMP_COUNTER:
  840. rdtscll(host_tsc);
  841. guest_write_tsc(data, host_tsc);
  842. break;
  843. case MSR_P6_PERFCTR0:
  844. case MSR_P6_PERFCTR1:
  845. case MSR_P6_EVNTSEL0:
  846. case MSR_P6_EVNTSEL1:
  847. /*
  848. * Just discard all writes to the performance counters; this
  849. * should keep both older linux and windows 64-bit guests
  850. * happy
  851. */
  852. pr_unimpl(vcpu, "unimplemented perfctr wrmsr: 0x%x data 0x%llx\n", msr_index, data);
  853. break;
  854. case MSR_IA32_CR_PAT:
  855. if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
  856. vmcs_write64(GUEST_IA32_PAT, data);
  857. vcpu->arch.pat = data;
  858. break;
  859. }
  860. /* Otherwise falls through to kvm_set_msr_common */
  861. default:
  862. vmx_load_host_state(vmx);
  863. msr = find_msr_entry(vmx, msr_index);
  864. if (msr) {
  865. msr->data = data;
  866. break;
  867. }
  868. ret = kvm_set_msr_common(vcpu, msr_index, data);
  869. }
  870. return ret;
  871. }
  872. static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
  873. {
  874. __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
  875. switch (reg) {
  876. case VCPU_REGS_RSP:
  877. vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
  878. break;
  879. case VCPU_REGS_RIP:
  880. vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
  881. break;
  882. default:
  883. break;
  884. }
  885. }
  886. static int set_guest_debug(struct kvm_vcpu *vcpu, struct kvm_guest_debug *dbg)
  887. {
  888. int old_debug = vcpu->guest_debug;
  889. unsigned long flags;
  890. vcpu->guest_debug = dbg->control;
  891. if (!(vcpu->guest_debug & KVM_GUESTDBG_ENABLE))
  892. vcpu->guest_debug = 0;
  893. if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
  894. vmcs_writel(GUEST_DR7, dbg->arch.debugreg[7]);
  895. else
  896. vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
  897. flags = vmcs_readl(GUEST_RFLAGS);
  898. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
  899. flags |= X86_EFLAGS_TF | X86_EFLAGS_RF;
  900. else if (old_debug & KVM_GUESTDBG_SINGLESTEP)
  901. flags &= ~(X86_EFLAGS_TF | X86_EFLAGS_RF);
  902. vmcs_writel(GUEST_RFLAGS, flags);
  903. update_exception_bitmap(vcpu);
  904. return 0;
  905. }
  906. static int vmx_get_irq(struct kvm_vcpu *vcpu)
  907. {
  908. if (!vcpu->arch.interrupt.pending)
  909. return -1;
  910. return vcpu->arch.interrupt.nr;
  911. }
  912. static __init int cpu_has_kvm_support(void)
  913. {
  914. return cpu_has_vmx();
  915. }
  916. static __init int vmx_disabled_by_bios(void)
  917. {
  918. u64 msr;
  919. rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
  920. return (msr & (FEATURE_CONTROL_LOCKED |
  921. FEATURE_CONTROL_VMXON_ENABLED))
  922. == FEATURE_CONTROL_LOCKED;
  923. /* locked but not enabled */
  924. }
  925. static void hardware_enable(void *garbage)
  926. {
  927. int cpu = raw_smp_processor_id();
  928. u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
  929. u64 old;
  930. INIT_LIST_HEAD(&per_cpu(vcpus_on_cpu, cpu));
  931. rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
  932. if ((old & (FEATURE_CONTROL_LOCKED |
  933. FEATURE_CONTROL_VMXON_ENABLED))
  934. != (FEATURE_CONTROL_LOCKED |
  935. FEATURE_CONTROL_VMXON_ENABLED))
  936. /* enable and lock */
  937. wrmsrl(MSR_IA32_FEATURE_CONTROL, old |
  938. FEATURE_CONTROL_LOCKED |
  939. FEATURE_CONTROL_VMXON_ENABLED);
  940. write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
  941. asm volatile (ASM_VMX_VMXON_RAX
  942. : : "a"(&phys_addr), "m"(phys_addr)
  943. : "memory", "cc");
  944. }
  945. static void vmclear_local_vcpus(void)
  946. {
  947. int cpu = raw_smp_processor_id();
  948. struct vcpu_vmx *vmx, *n;
  949. list_for_each_entry_safe(vmx, n, &per_cpu(vcpus_on_cpu, cpu),
  950. local_vcpus_link)
  951. __vcpu_clear(vmx);
  952. }
  953. /* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
  954. * tricks.
  955. */
  956. static void kvm_cpu_vmxoff(void)
  957. {
  958. asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
  959. write_cr4(read_cr4() & ~X86_CR4_VMXE);
  960. }
  961. static void hardware_disable(void *garbage)
  962. {
  963. vmclear_local_vcpus();
  964. kvm_cpu_vmxoff();
  965. }
  966. static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
  967. u32 msr, u32 *result)
  968. {
  969. u32 vmx_msr_low, vmx_msr_high;
  970. u32 ctl = ctl_min | ctl_opt;
  971. rdmsr(msr, vmx_msr_low, vmx_msr_high);
  972. ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
  973. ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
  974. /* Ensure minimum (required) set of control bits are supported. */
  975. if (ctl_min & ~ctl)
  976. return -EIO;
  977. *result = ctl;
  978. return 0;
  979. }
  980. static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
  981. {
  982. u32 vmx_msr_low, vmx_msr_high;
  983. u32 min, opt, min2, opt2;
  984. u32 _pin_based_exec_control = 0;
  985. u32 _cpu_based_exec_control = 0;
  986. u32 _cpu_based_2nd_exec_control = 0;
  987. u32 _vmexit_control = 0;
  988. u32 _vmentry_control = 0;
  989. min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
  990. opt = PIN_BASED_VIRTUAL_NMIS;
  991. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
  992. &_pin_based_exec_control) < 0)
  993. return -EIO;
  994. min = CPU_BASED_HLT_EXITING |
  995. #ifdef CONFIG_X86_64
  996. CPU_BASED_CR8_LOAD_EXITING |
  997. CPU_BASED_CR8_STORE_EXITING |
  998. #endif
  999. CPU_BASED_CR3_LOAD_EXITING |
  1000. CPU_BASED_CR3_STORE_EXITING |
  1001. CPU_BASED_USE_IO_BITMAPS |
  1002. CPU_BASED_MOV_DR_EXITING |
  1003. CPU_BASED_USE_TSC_OFFSETING |
  1004. CPU_BASED_INVLPG_EXITING;
  1005. opt = CPU_BASED_TPR_SHADOW |
  1006. CPU_BASED_USE_MSR_BITMAPS |
  1007. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
  1008. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
  1009. &_cpu_based_exec_control) < 0)
  1010. return -EIO;
  1011. #ifdef CONFIG_X86_64
  1012. if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
  1013. _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
  1014. ~CPU_BASED_CR8_STORE_EXITING;
  1015. #endif
  1016. if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
  1017. min2 = 0;
  1018. opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
  1019. SECONDARY_EXEC_WBINVD_EXITING |
  1020. SECONDARY_EXEC_ENABLE_VPID |
  1021. SECONDARY_EXEC_ENABLE_EPT;
  1022. if (adjust_vmx_controls(min2, opt2,
  1023. MSR_IA32_VMX_PROCBASED_CTLS2,
  1024. &_cpu_based_2nd_exec_control) < 0)
  1025. return -EIO;
  1026. }
  1027. #ifndef CONFIG_X86_64
  1028. if (!(_cpu_based_2nd_exec_control &
  1029. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
  1030. _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
  1031. #endif
  1032. if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
  1033. /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
  1034. enabled */
  1035. min &= ~(CPU_BASED_CR3_LOAD_EXITING |
  1036. CPU_BASED_CR3_STORE_EXITING |
  1037. CPU_BASED_INVLPG_EXITING);
  1038. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
  1039. &_cpu_based_exec_control) < 0)
  1040. return -EIO;
  1041. rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
  1042. vmx_capability.ept, vmx_capability.vpid);
  1043. }
  1044. min = 0;
  1045. #ifdef CONFIG_X86_64
  1046. min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
  1047. #endif
  1048. opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT;
  1049. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
  1050. &_vmexit_control) < 0)
  1051. return -EIO;
  1052. min = 0;
  1053. opt = VM_ENTRY_LOAD_IA32_PAT;
  1054. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
  1055. &_vmentry_control) < 0)
  1056. return -EIO;
  1057. rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
  1058. /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
  1059. if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
  1060. return -EIO;
  1061. #ifdef CONFIG_X86_64
  1062. /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
  1063. if (vmx_msr_high & (1u<<16))
  1064. return -EIO;
  1065. #endif
  1066. /* Require Write-Back (WB) memory type for VMCS accesses. */
  1067. if (((vmx_msr_high >> 18) & 15) != 6)
  1068. return -EIO;
  1069. vmcs_conf->size = vmx_msr_high & 0x1fff;
  1070. vmcs_conf->order = get_order(vmcs_config.size);
  1071. vmcs_conf->revision_id = vmx_msr_low;
  1072. vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
  1073. vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
  1074. vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
  1075. vmcs_conf->vmexit_ctrl = _vmexit_control;
  1076. vmcs_conf->vmentry_ctrl = _vmentry_control;
  1077. return 0;
  1078. }
  1079. static struct vmcs *alloc_vmcs_cpu(int cpu)
  1080. {
  1081. int node = cpu_to_node(cpu);
  1082. struct page *pages;
  1083. struct vmcs *vmcs;
  1084. pages = alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
  1085. if (!pages)
  1086. return NULL;
  1087. vmcs = page_address(pages);
  1088. memset(vmcs, 0, vmcs_config.size);
  1089. vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
  1090. return vmcs;
  1091. }
  1092. static struct vmcs *alloc_vmcs(void)
  1093. {
  1094. return alloc_vmcs_cpu(raw_smp_processor_id());
  1095. }
  1096. static void free_vmcs(struct vmcs *vmcs)
  1097. {
  1098. free_pages((unsigned long)vmcs, vmcs_config.order);
  1099. }
  1100. static void free_kvm_area(void)
  1101. {
  1102. int cpu;
  1103. for_each_online_cpu(cpu)
  1104. free_vmcs(per_cpu(vmxarea, cpu));
  1105. }
  1106. static __init int alloc_kvm_area(void)
  1107. {
  1108. int cpu;
  1109. for_each_online_cpu(cpu) {
  1110. struct vmcs *vmcs;
  1111. vmcs = alloc_vmcs_cpu(cpu);
  1112. if (!vmcs) {
  1113. free_kvm_area();
  1114. return -ENOMEM;
  1115. }
  1116. per_cpu(vmxarea, cpu) = vmcs;
  1117. }
  1118. return 0;
  1119. }
  1120. static __init int hardware_setup(void)
  1121. {
  1122. if (setup_vmcs_config(&vmcs_config) < 0)
  1123. return -EIO;
  1124. if (boot_cpu_has(X86_FEATURE_NX))
  1125. kvm_enable_efer_bits(EFER_NX);
  1126. return alloc_kvm_area();
  1127. }
  1128. static __exit void hardware_unsetup(void)
  1129. {
  1130. free_kvm_area();
  1131. }
  1132. static void fix_pmode_dataseg(int seg, struct kvm_save_segment *save)
  1133. {
  1134. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1135. if (vmcs_readl(sf->base) == save->base && (save->base & AR_S_MASK)) {
  1136. vmcs_write16(sf->selector, save->selector);
  1137. vmcs_writel(sf->base, save->base);
  1138. vmcs_write32(sf->limit, save->limit);
  1139. vmcs_write32(sf->ar_bytes, save->ar);
  1140. } else {
  1141. u32 dpl = (vmcs_read16(sf->selector) & SELECTOR_RPL_MASK)
  1142. << AR_DPL_SHIFT;
  1143. vmcs_write32(sf->ar_bytes, 0x93 | dpl);
  1144. }
  1145. }
  1146. static void enter_pmode(struct kvm_vcpu *vcpu)
  1147. {
  1148. unsigned long flags;
  1149. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1150. vmx->emulation_required = 1;
  1151. vcpu->arch.rmode.active = 0;
  1152. vmcs_writel(GUEST_TR_BASE, vcpu->arch.rmode.tr.base);
  1153. vmcs_write32(GUEST_TR_LIMIT, vcpu->arch.rmode.tr.limit);
  1154. vmcs_write32(GUEST_TR_AR_BYTES, vcpu->arch.rmode.tr.ar);
  1155. flags = vmcs_readl(GUEST_RFLAGS);
  1156. flags &= ~(X86_EFLAGS_IOPL | X86_EFLAGS_VM);
  1157. flags |= (vcpu->arch.rmode.save_iopl << IOPL_SHIFT);
  1158. vmcs_writel(GUEST_RFLAGS, flags);
  1159. vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
  1160. (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
  1161. update_exception_bitmap(vcpu);
  1162. if (emulate_invalid_guest_state)
  1163. return;
  1164. fix_pmode_dataseg(VCPU_SREG_ES, &vcpu->arch.rmode.es);
  1165. fix_pmode_dataseg(VCPU_SREG_DS, &vcpu->arch.rmode.ds);
  1166. fix_pmode_dataseg(VCPU_SREG_GS, &vcpu->arch.rmode.gs);
  1167. fix_pmode_dataseg(VCPU_SREG_FS, &vcpu->arch.rmode.fs);
  1168. vmcs_write16(GUEST_SS_SELECTOR, 0);
  1169. vmcs_write32(GUEST_SS_AR_BYTES, 0x93);
  1170. vmcs_write16(GUEST_CS_SELECTOR,
  1171. vmcs_read16(GUEST_CS_SELECTOR) & ~SELECTOR_RPL_MASK);
  1172. vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
  1173. }
  1174. static gva_t rmode_tss_base(struct kvm *kvm)
  1175. {
  1176. if (!kvm->arch.tss_addr) {
  1177. gfn_t base_gfn = kvm->memslots[0].base_gfn +
  1178. kvm->memslots[0].npages - 3;
  1179. return base_gfn << PAGE_SHIFT;
  1180. }
  1181. return kvm->arch.tss_addr;
  1182. }
  1183. static void fix_rmode_seg(int seg, struct kvm_save_segment *save)
  1184. {
  1185. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1186. save->selector = vmcs_read16(sf->selector);
  1187. save->base = vmcs_readl(sf->base);
  1188. save->limit = vmcs_read32(sf->limit);
  1189. save->ar = vmcs_read32(sf->ar_bytes);
  1190. vmcs_write16(sf->selector, save->base >> 4);
  1191. vmcs_write32(sf->base, save->base & 0xfffff);
  1192. vmcs_write32(sf->limit, 0xffff);
  1193. vmcs_write32(sf->ar_bytes, 0xf3);
  1194. }
  1195. static void enter_rmode(struct kvm_vcpu *vcpu)
  1196. {
  1197. unsigned long flags;
  1198. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1199. vmx->emulation_required = 1;
  1200. vcpu->arch.rmode.active = 1;
  1201. vcpu->arch.rmode.tr.base = vmcs_readl(GUEST_TR_BASE);
  1202. vmcs_writel(GUEST_TR_BASE, rmode_tss_base(vcpu->kvm));
  1203. vcpu->arch.rmode.tr.limit = vmcs_read32(GUEST_TR_LIMIT);
  1204. vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
  1205. vcpu->arch.rmode.tr.ar = vmcs_read32(GUEST_TR_AR_BYTES);
  1206. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  1207. flags = vmcs_readl(GUEST_RFLAGS);
  1208. vcpu->arch.rmode.save_iopl
  1209. = (flags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1210. flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
  1211. vmcs_writel(GUEST_RFLAGS, flags);
  1212. vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
  1213. update_exception_bitmap(vcpu);
  1214. if (emulate_invalid_guest_state)
  1215. goto continue_rmode;
  1216. vmcs_write16(GUEST_SS_SELECTOR, vmcs_readl(GUEST_SS_BASE) >> 4);
  1217. vmcs_write32(GUEST_SS_LIMIT, 0xffff);
  1218. vmcs_write32(GUEST_SS_AR_BYTES, 0xf3);
  1219. vmcs_write32(GUEST_CS_AR_BYTES, 0xf3);
  1220. vmcs_write32(GUEST_CS_LIMIT, 0xffff);
  1221. if (vmcs_readl(GUEST_CS_BASE) == 0xffff0000)
  1222. vmcs_writel(GUEST_CS_BASE, 0xf0000);
  1223. vmcs_write16(GUEST_CS_SELECTOR, vmcs_readl(GUEST_CS_BASE) >> 4);
  1224. fix_rmode_seg(VCPU_SREG_ES, &vcpu->arch.rmode.es);
  1225. fix_rmode_seg(VCPU_SREG_DS, &vcpu->arch.rmode.ds);
  1226. fix_rmode_seg(VCPU_SREG_GS, &vcpu->arch.rmode.gs);
  1227. fix_rmode_seg(VCPU_SREG_FS, &vcpu->arch.rmode.fs);
  1228. continue_rmode:
  1229. kvm_mmu_reset_context(vcpu);
  1230. init_rmode(vcpu->kvm);
  1231. }
  1232. static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
  1233. {
  1234. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1235. struct kvm_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
  1236. vcpu->arch.shadow_efer = efer;
  1237. if (!msr)
  1238. return;
  1239. if (efer & EFER_LMA) {
  1240. vmcs_write32(VM_ENTRY_CONTROLS,
  1241. vmcs_read32(VM_ENTRY_CONTROLS) |
  1242. VM_ENTRY_IA32E_MODE);
  1243. msr->data = efer;
  1244. } else {
  1245. vmcs_write32(VM_ENTRY_CONTROLS,
  1246. vmcs_read32(VM_ENTRY_CONTROLS) &
  1247. ~VM_ENTRY_IA32E_MODE);
  1248. msr->data = efer & ~EFER_LME;
  1249. }
  1250. setup_msrs(vmx);
  1251. }
  1252. #ifdef CONFIG_X86_64
  1253. static void enter_lmode(struct kvm_vcpu *vcpu)
  1254. {
  1255. u32 guest_tr_ar;
  1256. guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
  1257. if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
  1258. printk(KERN_DEBUG "%s: tss fixup for long mode. \n",
  1259. __func__);
  1260. vmcs_write32(GUEST_TR_AR_BYTES,
  1261. (guest_tr_ar & ~AR_TYPE_MASK)
  1262. | AR_TYPE_BUSY_64_TSS);
  1263. }
  1264. vcpu->arch.shadow_efer |= EFER_LMA;
  1265. vmx_set_efer(vcpu, vcpu->arch.shadow_efer);
  1266. }
  1267. static void exit_lmode(struct kvm_vcpu *vcpu)
  1268. {
  1269. vcpu->arch.shadow_efer &= ~EFER_LMA;
  1270. vmcs_write32(VM_ENTRY_CONTROLS,
  1271. vmcs_read32(VM_ENTRY_CONTROLS)
  1272. & ~VM_ENTRY_IA32E_MODE);
  1273. }
  1274. #endif
  1275. static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
  1276. {
  1277. vpid_sync_vcpu_all(to_vmx(vcpu));
  1278. if (vm_need_ept())
  1279. ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
  1280. }
  1281. static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
  1282. {
  1283. vcpu->arch.cr4 &= KVM_GUEST_CR4_MASK;
  1284. vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & ~KVM_GUEST_CR4_MASK;
  1285. }
  1286. static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
  1287. {
  1288. if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
  1289. if (!load_pdptrs(vcpu, vcpu->arch.cr3)) {
  1290. printk(KERN_ERR "EPT: Fail to load pdptrs!\n");
  1291. return;
  1292. }
  1293. vmcs_write64(GUEST_PDPTR0, vcpu->arch.pdptrs[0]);
  1294. vmcs_write64(GUEST_PDPTR1, vcpu->arch.pdptrs[1]);
  1295. vmcs_write64(GUEST_PDPTR2, vcpu->arch.pdptrs[2]);
  1296. vmcs_write64(GUEST_PDPTR3, vcpu->arch.pdptrs[3]);
  1297. }
  1298. }
  1299. static void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
  1300. static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
  1301. unsigned long cr0,
  1302. struct kvm_vcpu *vcpu)
  1303. {
  1304. if (!(cr0 & X86_CR0_PG)) {
  1305. /* From paging/starting to nonpaging */
  1306. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
  1307. vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
  1308. (CPU_BASED_CR3_LOAD_EXITING |
  1309. CPU_BASED_CR3_STORE_EXITING));
  1310. vcpu->arch.cr0 = cr0;
  1311. vmx_set_cr4(vcpu, vcpu->arch.cr4);
  1312. *hw_cr0 |= X86_CR0_PE | X86_CR0_PG;
  1313. *hw_cr0 &= ~X86_CR0_WP;
  1314. } else if (!is_paging(vcpu)) {
  1315. /* From nonpaging to paging */
  1316. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
  1317. vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
  1318. ~(CPU_BASED_CR3_LOAD_EXITING |
  1319. CPU_BASED_CR3_STORE_EXITING));
  1320. vcpu->arch.cr0 = cr0;
  1321. vmx_set_cr4(vcpu, vcpu->arch.cr4);
  1322. if (!(vcpu->arch.cr0 & X86_CR0_WP))
  1323. *hw_cr0 &= ~X86_CR0_WP;
  1324. }
  1325. }
  1326. static void ept_update_paging_mode_cr4(unsigned long *hw_cr4,
  1327. struct kvm_vcpu *vcpu)
  1328. {
  1329. if (!is_paging(vcpu)) {
  1330. *hw_cr4 &= ~X86_CR4_PAE;
  1331. *hw_cr4 |= X86_CR4_PSE;
  1332. } else if (!(vcpu->arch.cr4 & X86_CR4_PAE))
  1333. *hw_cr4 &= ~X86_CR4_PAE;
  1334. }
  1335. static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  1336. {
  1337. unsigned long hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK) |
  1338. KVM_VM_CR0_ALWAYS_ON;
  1339. vmx_fpu_deactivate(vcpu);
  1340. if (vcpu->arch.rmode.active && (cr0 & X86_CR0_PE))
  1341. enter_pmode(vcpu);
  1342. if (!vcpu->arch.rmode.active && !(cr0 & X86_CR0_PE))
  1343. enter_rmode(vcpu);
  1344. #ifdef CONFIG_X86_64
  1345. if (vcpu->arch.shadow_efer & EFER_LME) {
  1346. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
  1347. enter_lmode(vcpu);
  1348. if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
  1349. exit_lmode(vcpu);
  1350. }
  1351. #endif
  1352. if (vm_need_ept())
  1353. ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
  1354. vmcs_writel(CR0_READ_SHADOW, cr0);
  1355. vmcs_writel(GUEST_CR0, hw_cr0);
  1356. vcpu->arch.cr0 = cr0;
  1357. if (!(cr0 & X86_CR0_TS) || !(cr0 & X86_CR0_PE))
  1358. vmx_fpu_activate(vcpu);
  1359. }
  1360. static u64 construct_eptp(unsigned long root_hpa)
  1361. {
  1362. u64 eptp;
  1363. /* TODO write the value reading from MSR */
  1364. eptp = VMX_EPT_DEFAULT_MT |
  1365. VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
  1366. eptp |= (root_hpa & PAGE_MASK);
  1367. return eptp;
  1368. }
  1369. static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  1370. {
  1371. unsigned long guest_cr3;
  1372. u64 eptp;
  1373. guest_cr3 = cr3;
  1374. if (vm_need_ept()) {
  1375. eptp = construct_eptp(cr3);
  1376. vmcs_write64(EPT_POINTER, eptp);
  1377. ept_sync_context(eptp);
  1378. ept_load_pdptrs(vcpu);
  1379. guest_cr3 = is_paging(vcpu) ? vcpu->arch.cr3 :
  1380. VMX_EPT_IDENTITY_PAGETABLE_ADDR;
  1381. }
  1382. vmx_flush_tlb(vcpu);
  1383. vmcs_writel(GUEST_CR3, guest_cr3);
  1384. if (vcpu->arch.cr0 & X86_CR0_PE)
  1385. vmx_fpu_deactivate(vcpu);
  1386. }
  1387. static void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  1388. {
  1389. unsigned long hw_cr4 = cr4 | (vcpu->arch.rmode.active ?
  1390. KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
  1391. vcpu->arch.cr4 = cr4;
  1392. if (vm_need_ept())
  1393. ept_update_paging_mode_cr4(&hw_cr4, vcpu);
  1394. vmcs_writel(CR4_READ_SHADOW, cr4);
  1395. vmcs_writel(GUEST_CR4, hw_cr4);
  1396. }
  1397. static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
  1398. {
  1399. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1400. return vmcs_readl(sf->base);
  1401. }
  1402. static void vmx_get_segment(struct kvm_vcpu *vcpu,
  1403. struct kvm_segment *var, int seg)
  1404. {
  1405. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1406. u32 ar;
  1407. var->base = vmcs_readl(sf->base);
  1408. var->limit = vmcs_read32(sf->limit);
  1409. var->selector = vmcs_read16(sf->selector);
  1410. ar = vmcs_read32(sf->ar_bytes);
  1411. if ((ar & AR_UNUSABLE_MASK) && !emulate_invalid_guest_state)
  1412. ar = 0;
  1413. var->type = ar & 15;
  1414. var->s = (ar >> 4) & 1;
  1415. var->dpl = (ar >> 5) & 3;
  1416. var->present = (ar >> 7) & 1;
  1417. var->avl = (ar >> 12) & 1;
  1418. var->l = (ar >> 13) & 1;
  1419. var->db = (ar >> 14) & 1;
  1420. var->g = (ar >> 15) & 1;
  1421. var->unusable = (ar >> 16) & 1;
  1422. }
  1423. static int vmx_get_cpl(struct kvm_vcpu *vcpu)
  1424. {
  1425. struct kvm_segment kvm_seg;
  1426. if (!(vcpu->arch.cr0 & X86_CR0_PE)) /* if real mode */
  1427. return 0;
  1428. if (vmx_get_rflags(vcpu) & X86_EFLAGS_VM) /* if virtual 8086 */
  1429. return 3;
  1430. vmx_get_segment(vcpu, &kvm_seg, VCPU_SREG_CS);
  1431. return kvm_seg.selector & 3;
  1432. }
  1433. static u32 vmx_segment_access_rights(struct kvm_segment *var)
  1434. {
  1435. u32 ar;
  1436. if (var->unusable)
  1437. ar = 1 << 16;
  1438. else {
  1439. ar = var->type & 15;
  1440. ar |= (var->s & 1) << 4;
  1441. ar |= (var->dpl & 3) << 5;
  1442. ar |= (var->present & 1) << 7;
  1443. ar |= (var->avl & 1) << 12;
  1444. ar |= (var->l & 1) << 13;
  1445. ar |= (var->db & 1) << 14;
  1446. ar |= (var->g & 1) << 15;
  1447. }
  1448. if (ar == 0) /* a 0 value means unusable */
  1449. ar = AR_UNUSABLE_MASK;
  1450. return ar;
  1451. }
  1452. static void vmx_set_segment(struct kvm_vcpu *vcpu,
  1453. struct kvm_segment *var, int seg)
  1454. {
  1455. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1456. u32 ar;
  1457. if (vcpu->arch.rmode.active && seg == VCPU_SREG_TR) {
  1458. vcpu->arch.rmode.tr.selector = var->selector;
  1459. vcpu->arch.rmode.tr.base = var->base;
  1460. vcpu->arch.rmode.tr.limit = var->limit;
  1461. vcpu->arch.rmode.tr.ar = vmx_segment_access_rights(var);
  1462. return;
  1463. }
  1464. vmcs_writel(sf->base, var->base);
  1465. vmcs_write32(sf->limit, var->limit);
  1466. vmcs_write16(sf->selector, var->selector);
  1467. if (vcpu->arch.rmode.active && var->s) {
  1468. /*
  1469. * Hack real-mode segments into vm86 compatibility.
  1470. */
  1471. if (var->base == 0xffff0000 && var->selector == 0xf000)
  1472. vmcs_writel(sf->base, 0xf0000);
  1473. ar = 0xf3;
  1474. } else
  1475. ar = vmx_segment_access_rights(var);
  1476. vmcs_write32(sf->ar_bytes, ar);
  1477. }
  1478. static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  1479. {
  1480. u32 ar = vmcs_read32(GUEST_CS_AR_BYTES);
  1481. *db = (ar >> 14) & 1;
  1482. *l = (ar >> 13) & 1;
  1483. }
  1484. static void vmx_get_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1485. {
  1486. dt->limit = vmcs_read32(GUEST_IDTR_LIMIT);
  1487. dt->base = vmcs_readl(GUEST_IDTR_BASE);
  1488. }
  1489. static void vmx_set_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1490. {
  1491. vmcs_write32(GUEST_IDTR_LIMIT, dt->limit);
  1492. vmcs_writel(GUEST_IDTR_BASE, dt->base);
  1493. }
  1494. static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1495. {
  1496. dt->limit = vmcs_read32(GUEST_GDTR_LIMIT);
  1497. dt->base = vmcs_readl(GUEST_GDTR_BASE);
  1498. }
  1499. static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1500. {
  1501. vmcs_write32(GUEST_GDTR_LIMIT, dt->limit);
  1502. vmcs_writel(GUEST_GDTR_BASE, dt->base);
  1503. }
  1504. static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
  1505. {
  1506. struct kvm_segment var;
  1507. u32 ar;
  1508. vmx_get_segment(vcpu, &var, seg);
  1509. ar = vmx_segment_access_rights(&var);
  1510. if (var.base != (var.selector << 4))
  1511. return false;
  1512. if (var.limit != 0xffff)
  1513. return false;
  1514. if (ar != 0xf3)
  1515. return false;
  1516. return true;
  1517. }
  1518. static bool code_segment_valid(struct kvm_vcpu *vcpu)
  1519. {
  1520. struct kvm_segment cs;
  1521. unsigned int cs_rpl;
  1522. vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
  1523. cs_rpl = cs.selector & SELECTOR_RPL_MASK;
  1524. if (cs.unusable)
  1525. return false;
  1526. if (~cs.type & (AR_TYPE_CODE_MASK|AR_TYPE_ACCESSES_MASK))
  1527. return false;
  1528. if (!cs.s)
  1529. return false;
  1530. if (cs.type & AR_TYPE_WRITEABLE_MASK) {
  1531. if (cs.dpl > cs_rpl)
  1532. return false;
  1533. } else {
  1534. if (cs.dpl != cs_rpl)
  1535. return false;
  1536. }
  1537. if (!cs.present)
  1538. return false;
  1539. /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
  1540. return true;
  1541. }
  1542. static bool stack_segment_valid(struct kvm_vcpu *vcpu)
  1543. {
  1544. struct kvm_segment ss;
  1545. unsigned int ss_rpl;
  1546. vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
  1547. ss_rpl = ss.selector & SELECTOR_RPL_MASK;
  1548. if (ss.unusable)
  1549. return true;
  1550. if (ss.type != 3 && ss.type != 7)
  1551. return false;
  1552. if (!ss.s)
  1553. return false;
  1554. if (ss.dpl != ss_rpl) /* DPL != RPL */
  1555. return false;
  1556. if (!ss.present)
  1557. return false;
  1558. return true;
  1559. }
  1560. static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
  1561. {
  1562. struct kvm_segment var;
  1563. unsigned int rpl;
  1564. vmx_get_segment(vcpu, &var, seg);
  1565. rpl = var.selector & SELECTOR_RPL_MASK;
  1566. if (var.unusable)
  1567. return true;
  1568. if (!var.s)
  1569. return false;
  1570. if (!var.present)
  1571. return false;
  1572. if (~var.type & (AR_TYPE_CODE_MASK|AR_TYPE_WRITEABLE_MASK)) {
  1573. if (var.dpl < rpl) /* DPL < RPL */
  1574. return false;
  1575. }
  1576. /* TODO: Add other members to kvm_segment_field to allow checking for other access
  1577. * rights flags
  1578. */
  1579. return true;
  1580. }
  1581. static bool tr_valid(struct kvm_vcpu *vcpu)
  1582. {
  1583. struct kvm_segment tr;
  1584. vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
  1585. if (tr.unusable)
  1586. return false;
  1587. if (tr.selector & SELECTOR_TI_MASK) /* TI = 1 */
  1588. return false;
  1589. if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
  1590. return false;
  1591. if (!tr.present)
  1592. return false;
  1593. return true;
  1594. }
  1595. static bool ldtr_valid(struct kvm_vcpu *vcpu)
  1596. {
  1597. struct kvm_segment ldtr;
  1598. vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
  1599. if (ldtr.unusable)
  1600. return true;
  1601. if (ldtr.selector & SELECTOR_TI_MASK) /* TI = 1 */
  1602. return false;
  1603. if (ldtr.type != 2)
  1604. return false;
  1605. if (!ldtr.present)
  1606. return false;
  1607. return true;
  1608. }
  1609. static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
  1610. {
  1611. struct kvm_segment cs, ss;
  1612. vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
  1613. vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
  1614. return ((cs.selector & SELECTOR_RPL_MASK) ==
  1615. (ss.selector & SELECTOR_RPL_MASK));
  1616. }
  1617. /*
  1618. * Check if guest state is valid. Returns true if valid, false if
  1619. * not.
  1620. * We assume that registers are always usable
  1621. */
  1622. static bool guest_state_valid(struct kvm_vcpu *vcpu)
  1623. {
  1624. /* real mode guest state checks */
  1625. if (!(vcpu->arch.cr0 & X86_CR0_PE)) {
  1626. if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
  1627. return false;
  1628. if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
  1629. return false;
  1630. if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
  1631. return false;
  1632. if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
  1633. return false;
  1634. if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
  1635. return false;
  1636. if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
  1637. return false;
  1638. } else {
  1639. /* protected mode guest state checks */
  1640. if (!cs_ss_rpl_check(vcpu))
  1641. return false;
  1642. if (!code_segment_valid(vcpu))
  1643. return false;
  1644. if (!stack_segment_valid(vcpu))
  1645. return false;
  1646. if (!data_segment_valid(vcpu, VCPU_SREG_DS))
  1647. return false;
  1648. if (!data_segment_valid(vcpu, VCPU_SREG_ES))
  1649. return false;
  1650. if (!data_segment_valid(vcpu, VCPU_SREG_FS))
  1651. return false;
  1652. if (!data_segment_valid(vcpu, VCPU_SREG_GS))
  1653. return false;
  1654. if (!tr_valid(vcpu))
  1655. return false;
  1656. if (!ldtr_valid(vcpu))
  1657. return false;
  1658. }
  1659. /* TODO:
  1660. * - Add checks on RIP
  1661. * - Add checks on RFLAGS
  1662. */
  1663. return true;
  1664. }
  1665. static int init_rmode_tss(struct kvm *kvm)
  1666. {
  1667. gfn_t fn = rmode_tss_base(kvm) >> PAGE_SHIFT;
  1668. u16 data = 0;
  1669. int ret = 0;
  1670. int r;
  1671. r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
  1672. if (r < 0)
  1673. goto out;
  1674. data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
  1675. r = kvm_write_guest_page(kvm, fn++, &data,
  1676. TSS_IOPB_BASE_OFFSET, sizeof(u16));
  1677. if (r < 0)
  1678. goto out;
  1679. r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
  1680. if (r < 0)
  1681. goto out;
  1682. r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
  1683. if (r < 0)
  1684. goto out;
  1685. data = ~0;
  1686. r = kvm_write_guest_page(kvm, fn, &data,
  1687. RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
  1688. sizeof(u8));
  1689. if (r < 0)
  1690. goto out;
  1691. ret = 1;
  1692. out:
  1693. return ret;
  1694. }
  1695. static int init_rmode_identity_map(struct kvm *kvm)
  1696. {
  1697. int i, r, ret;
  1698. pfn_t identity_map_pfn;
  1699. u32 tmp;
  1700. if (!vm_need_ept())
  1701. return 1;
  1702. if (unlikely(!kvm->arch.ept_identity_pagetable)) {
  1703. printk(KERN_ERR "EPT: identity-mapping pagetable "
  1704. "haven't been allocated!\n");
  1705. return 0;
  1706. }
  1707. if (likely(kvm->arch.ept_identity_pagetable_done))
  1708. return 1;
  1709. ret = 0;
  1710. identity_map_pfn = VMX_EPT_IDENTITY_PAGETABLE_ADDR >> PAGE_SHIFT;
  1711. r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
  1712. if (r < 0)
  1713. goto out;
  1714. /* Set up identity-mapping pagetable for EPT in real mode */
  1715. for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
  1716. tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
  1717. _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
  1718. r = kvm_write_guest_page(kvm, identity_map_pfn,
  1719. &tmp, i * sizeof(tmp), sizeof(tmp));
  1720. if (r < 0)
  1721. goto out;
  1722. }
  1723. kvm->arch.ept_identity_pagetable_done = true;
  1724. ret = 1;
  1725. out:
  1726. return ret;
  1727. }
  1728. static void seg_setup(int seg)
  1729. {
  1730. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1731. vmcs_write16(sf->selector, 0);
  1732. vmcs_writel(sf->base, 0);
  1733. vmcs_write32(sf->limit, 0xffff);
  1734. vmcs_write32(sf->ar_bytes, 0xf3);
  1735. }
  1736. static int alloc_apic_access_page(struct kvm *kvm)
  1737. {
  1738. struct kvm_userspace_memory_region kvm_userspace_mem;
  1739. int r = 0;
  1740. down_write(&kvm->slots_lock);
  1741. if (kvm->arch.apic_access_page)
  1742. goto out;
  1743. kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
  1744. kvm_userspace_mem.flags = 0;
  1745. kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
  1746. kvm_userspace_mem.memory_size = PAGE_SIZE;
  1747. r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
  1748. if (r)
  1749. goto out;
  1750. kvm->arch.apic_access_page = gfn_to_page(kvm, 0xfee00);
  1751. out:
  1752. up_write(&kvm->slots_lock);
  1753. return r;
  1754. }
  1755. static int alloc_identity_pagetable(struct kvm *kvm)
  1756. {
  1757. struct kvm_userspace_memory_region kvm_userspace_mem;
  1758. int r = 0;
  1759. down_write(&kvm->slots_lock);
  1760. if (kvm->arch.ept_identity_pagetable)
  1761. goto out;
  1762. kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
  1763. kvm_userspace_mem.flags = 0;
  1764. kvm_userspace_mem.guest_phys_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
  1765. kvm_userspace_mem.memory_size = PAGE_SIZE;
  1766. r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
  1767. if (r)
  1768. goto out;
  1769. kvm->arch.ept_identity_pagetable = gfn_to_page(kvm,
  1770. VMX_EPT_IDENTITY_PAGETABLE_ADDR >> PAGE_SHIFT);
  1771. out:
  1772. up_write(&kvm->slots_lock);
  1773. return r;
  1774. }
  1775. static void allocate_vpid(struct vcpu_vmx *vmx)
  1776. {
  1777. int vpid;
  1778. vmx->vpid = 0;
  1779. if (!enable_vpid || !cpu_has_vmx_vpid())
  1780. return;
  1781. spin_lock(&vmx_vpid_lock);
  1782. vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
  1783. if (vpid < VMX_NR_VPIDS) {
  1784. vmx->vpid = vpid;
  1785. __set_bit(vpid, vmx_vpid_bitmap);
  1786. }
  1787. spin_unlock(&vmx_vpid_lock);
  1788. }
  1789. static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap, u32 msr)
  1790. {
  1791. int f = sizeof(unsigned long);
  1792. if (!cpu_has_vmx_msr_bitmap())
  1793. return;
  1794. /*
  1795. * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
  1796. * have the write-low and read-high bitmap offsets the wrong way round.
  1797. * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
  1798. */
  1799. if (msr <= 0x1fff) {
  1800. __clear_bit(msr, msr_bitmap + 0x000 / f); /* read-low */
  1801. __clear_bit(msr, msr_bitmap + 0x800 / f); /* write-low */
  1802. } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
  1803. msr &= 0x1fff;
  1804. __clear_bit(msr, msr_bitmap + 0x400 / f); /* read-high */
  1805. __clear_bit(msr, msr_bitmap + 0xc00 / f); /* write-high */
  1806. }
  1807. }
  1808. static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
  1809. {
  1810. if (!longmode_only)
  1811. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy, msr);
  1812. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode, msr);
  1813. }
  1814. /*
  1815. * Sets up the vmcs for emulated real mode.
  1816. */
  1817. static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
  1818. {
  1819. u32 host_sysenter_cs, msr_low, msr_high;
  1820. u32 junk;
  1821. u64 host_pat, tsc_this, tsc_base;
  1822. unsigned long a;
  1823. struct descriptor_table dt;
  1824. int i;
  1825. unsigned long kvm_vmx_return;
  1826. u32 exec_control;
  1827. /* I/O */
  1828. vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
  1829. vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
  1830. if (cpu_has_vmx_msr_bitmap())
  1831. vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
  1832. vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
  1833. /* Control */
  1834. vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
  1835. vmcs_config.pin_based_exec_ctrl);
  1836. exec_control = vmcs_config.cpu_based_exec_ctrl;
  1837. if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
  1838. exec_control &= ~CPU_BASED_TPR_SHADOW;
  1839. #ifdef CONFIG_X86_64
  1840. exec_control |= CPU_BASED_CR8_STORE_EXITING |
  1841. CPU_BASED_CR8_LOAD_EXITING;
  1842. #endif
  1843. }
  1844. if (!vm_need_ept())
  1845. exec_control |= CPU_BASED_CR3_STORE_EXITING |
  1846. CPU_BASED_CR3_LOAD_EXITING |
  1847. CPU_BASED_INVLPG_EXITING;
  1848. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
  1849. if (cpu_has_secondary_exec_ctrls()) {
  1850. exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
  1851. if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
  1852. exec_control &=
  1853. ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  1854. if (vmx->vpid == 0)
  1855. exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
  1856. if (!vm_need_ept())
  1857. exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
  1858. vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
  1859. }
  1860. vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, !!bypass_guest_pf);
  1861. vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, !!bypass_guest_pf);
  1862. vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
  1863. vmcs_writel(HOST_CR0, read_cr0()); /* 22.2.3 */
  1864. vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
  1865. vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
  1866. vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
  1867. vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  1868. vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  1869. vmcs_write16(HOST_FS_SELECTOR, kvm_read_fs()); /* 22.2.4 */
  1870. vmcs_write16(HOST_GS_SELECTOR, kvm_read_gs()); /* 22.2.4 */
  1871. vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  1872. #ifdef CONFIG_X86_64
  1873. rdmsrl(MSR_FS_BASE, a);
  1874. vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
  1875. rdmsrl(MSR_GS_BASE, a);
  1876. vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
  1877. #else
  1878. vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
  1879. vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
  1880. #endif
  1881. vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
  1882. kvm_get_idt(&dt);
  1883. vmcs_writel(HOST_IDTR_BASE, dt.base); /* 22.2.4 */
  1884. asm("mov $.Lkvm_vmx_return, %0" : "=r"(kvm_vmx_return));
  1885. vmcs_writel(HOST_RIP, kvm_vmx_return); /* 22.2.5 */
  1886. vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
  1887. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
  1888. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
  1889. rdmsr(MSR_IA32_SYSENTER_CS, host_sysenter_cs, junk);
  1890. vmcs_write32(HOST_IA32_SYSENTER_CS, host_sysenter_cs);
  1891. rdmsrl(MSR_IA32_SYSENTER_ESP, a);
  1892. vmcs_writel(HOST_IA32_SYSENTER_ESP, a); /* 22.2.3 */
  1893. rdmsrl(MSR_IA32_SYSENTER_EIP, a);
  1894. vmcs_writel(HOST_IA32_SYSENTER_EIP, a); /* 22.2.3 */
  1895. if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
  1896. rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
  1897. host_pat = msr_low | ((u64) msr_high << 32);
  1898. vmcs_write64(HOST_IA32_PAT, host_pat);
  1899. }
  1900. if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
  1901. rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
  1902. host_pat = msr_low | ((u64) msr_high << 32);
  1903. /* Write the default value follow host pat */
  1904. vmcs_write64(GUEST_IA32_PAT, host_pat);
  1905. /* Keep arch.pat sync with GUEST_IA32_PAT */
  1906. vmx->vcpu.arch.pat = host_pat;
  1907. }
  1908. for (i = 0; i < NR_VMX_MSR; ++i) {
  1909. u32 index = vmx_msr_index[i];
  1910. u32 data_low, data_high;
  1911. u64 data;
  1912. int j = vmx->nmsrs;
  1913. if (rdmsr_safe(index, &data_low, &data_high) < 0)
  1914. continue;
  1915. if (wrmsr_safe(index, data_low, data_high) < 0)
  1916. continue;
  1917. data = data_low | ((u64)data_high << 32);
  1918. vmx->host_msrs[j].index = index;
  1919. vmx->host_msrs[j].reserved = 0;
  1920. vmx->host_msrs[j].data = data;
  1921. vmx->guest_msrs[j] = vmx->host_msrs[j];
  1922. ++vmx->nmsrs;
  1923. }
  1924. vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
  1925. /* 22.2.1, 20.8.1 */
  1926. vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl);
  1927. vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
  1928. vmcs_writel(CR4_GUEST_HOST_MASK, KVM_GUEST_CR4_MASK);
  1929. tsc_base = vmx->vcpu.kvm->arch.vm_init_tsc;
  1930. rdtscll(tsc_this);
  1931. if (tsc_this < vmx->vcpu.kvm->arch.vm_init_tsc)
  1932. tsc_base = tsc_this;
  1933. guest_write_tsc(0, tsc_base);
  1934. return 0;
  1935. }
  1936. static int init_rmode(struct kvm *kvm)
  1937. {
  1938. if (!init_rmode_tss(kvm))
  1939. return 0;
  1940. if (!init_rmode_identity_map(kvm))
  1941. return 0;
  1942. return 1;
  1943. }
  1944. static int vmx_vcpu_reset(struct kvm_vcpu *vcpu)
  1945. {
  1946. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1947. u64 msr;
  1948. int ret;
  1949. vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP));
  1950. down_read(&vcpu->kvm->slots_lock);
  1951. if (!init_rmode(vmx->vcpu.kvm)) {
  1952. ret = -ENOMEM;
  1953. goto out;
  1954. }
  1955. vmx->vcpu.arch.rmode.active = 0;
  1956. vmx->soft_vnmi_blocked = 0;
  1957. vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
  1958. kvm_set_cr8(&vmx->vcpu, 0);
  1959. msr = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
  1960. if (vmx->vcpu.vcpu_id == 0)
  1961. msr |= MSR_IA32_APICBASE_BSP;
  1962. kvm_set_apic_base(&vmx->vcpu, msr);
  1963. fx_init(&vmx->vcpu);
  1964. seg_setup(VCPU_SREG_CS);
  1965. /*
  1966. * GUEST_CS_BASE should really be 0xffff0000, but VT vm86 mode
  1967. * insists on having GUEST_CS_BASE == GUEST_CS_SELECTOR << 4. Sigh.
  1968. */
  1969. if (vmx->vcpu.vcpu_id == 0) {
  1970. vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
  1971. vmcs_writel(GUEST_CS_BASE, 0x000f0000);
  1972. } else {
  1973. vmcs_write16(GUEST_CS_SELECTOR, vmx->vcpu.arch.sipi_vector << 8);
  1974. vmcs_writel(GUEST_CS_BASE, vmx->vcpu.arch.sipi_vector << 12);
  1975. }
  1976. seg_setup(VCPU_SREG_DS);
  1977. seg_setup(VCPU_SREG_ES);
  1978. seg_setup(VCPU_SREG_FS);
  1979. seg_setup(VCPU_SREG_GS);
  1980. seg_setup(VCPU_SREG_SS);
  1981. vmcs_write16(GUEST_TR_SELECTOR, 0);
  1982. vmcs_writel(GUEST_TR_BASE, 0);
  1983. vmcs_write32(GUEST_TR_LIMIT, 0xffff);
  1984. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  1985. vmcs_write16(GUEST_LDTR_SELECTOR, 0);
  1986. vmcs_writel(GUEST_LDTR_BASE, 0);
  1987. vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
  1988. vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
  1989. vmcs_write32(GUEST_SYSENTER_CS, 0);
  1990. vmcs_writel(GUEST_SYSENTER_ESP, 0);
  1991. vmcs_writel(GUEST_SYSENTER_EIP, 0);
  1992. vmcs_writel(GUEST_RFLAGS, 0x02);
  1993. if (vmx->vcpu.vcpu_id == 0)
  1994. kvm_rip_write(vcpu, 0xfff0);
  1995. else
  1996. kvm_rip_write(vcpu, 0);
  1997. kvm_register_write(vcpu, VCPU_REGS_RSP, 0);
  1998. vmcs_writel(GUEST_DR7, 0x400);
  1999. vmcs_writel(GUEST_GDTR_BASE, 0);
  2000. vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
  2001. vmcs_writel(GUEST_IDTR_BASE, 0);
  2002. vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
  2003. vmcs_write32(GUEST_ACTIVITY_STATE, 0);
  2004. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
  2005. vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
  2006. /* Special registers */
  2007. vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
  2008. setup_msrs(vmx);
  2009. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
  2010. if (cpu_has_vmx_tpr_shadow()) {
  2011. vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
  2012. if (vm_need_tpr_shadow(vmx->vcpu.kvm))
  2013. vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
  2014. page_to_phys(vmx->vcpu.arch.apic->regs_page));
  2015. vmcs_write32(TPR_THRESHOLD, 0);
  2016. }
  2017. if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
  2018. vmcs_write64(APIC_ACCESS_ADDR,
  2019. page_to_phys(vmx->vcpu.kvm->arch.apic_access_page));
  2020. if (vmx->vpid != 0)
  2021. vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
  2022. vmx->vcpu.arch.cr0 = 0x60000010;
  2023. vmx_set_cr0(&vmx->vcpu, vmx->vcpu.arch.cr0); /* enter rmode */
  2024. vmx_set_cr4(&vmx->vcpu, 0);
  2025. vmx_set_efer(&vmx->vcpu, 0);
  2026. vmx_fpu_activate(&vmx->vcpu);
  2027. update_exception_bitmap(&vmx->vcpu);
  2028. vpid_sync_vcpu_all(vmx);
  2029. ret = 0;
  2030. /* HACK: Don't enable emulation on guest boot/reset */
  2031. vmx->emulation_required = 0;
  2032. out:
  2033. up_read(&vcpu->kvm->slots_lock);
  2034. return ret;
  2035. }
  2036. static void enable_irq_window(struct kvm_vcpu *vcpu)
  2037. {
  2038. u32 cpu_based_vm_exec_control;
  2039. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  2040. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
  2041. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  2042. }
  2043. static void enable_nmi_window(struct kvm_vcpu *vcpu)
  2044. {
  2045. u32 cpu_based_vm_exec_control;
  2046. if (!cpu_has_virtual_nmis()) {
  2047. enable_irq_window(vcpu);
  2048. return;
  2049. }
  2050. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  2051. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
  2052. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  2053. }
  2054. static void vmx_inject_irq(struct kvm_vcpu *vcpu, int irq)
  2055. {
  2056. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2057. KVMTRACE_1D(INJ_VIRQ, vcpu, (u32)irq, handler);
  2058. ++vcpu->stat.irq_injections;
  2059. if (vcpu->arch.rmode.active) {
  2060. vmx->rmode.irq.pending = true;
  2061. vmx->rmode.irq.vector = irq;
  2062. vmx->rmode.irq.rip = kvm_rip_read(vcpu);
  2063. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  2064. irq | INTR_TYPE_SOFT_INTR | INTR_INFO_VALID_MASK);
  2065. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN, 1);
  2066. kvm_rip_write(vcpu, vmx->rmode.irq.rip - 1);
  2067. return;
  2068. }
  2069. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  2070. irq | INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  2071. }
  2072. static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
  2073. {
  2074. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2075. if (!cpu_has_virtual_nmis()) {
  2076. /*
  2077. * Tracking the NMI-blocked state in software is built upon
  2078. * finding the next open IRQ window. This, in turn, depends on
  2079. * well-behaving guests: They have to keep IRQs disabled at
  2080. * least as long as the NMI handler runs. Otherwise we may
  2081. * cause NMI nesting, maybe breaking the guest. But as this is
  2082. * highly unlikely, we can live with the residual risk.
  2083. */
  2084. vmx->soft_vnmi_blocked = 1;
  2085. vmx->vnmi_blocked_time = 0;
  2086. }
  2087. ++vcpu->stat.nmi_injections;
  2088. if (vcpu->arch.rmode.active) {
  2089. vmx->rmode.irq.pending = true;
  2090. vmx->rmode.irq.vector = NMI_VECTOR;
  2091. vmx->rmode.irq.rip = kvm_rip_read(vcpu);
  2092. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  2093. NMI_VECTOR | INTR_TYPE_SOFT_INTR |
  2094. INTR_INFO_VALID_MASK);
  2095. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN, 1);
  2096. kvm_rip_write(vcpu, vmx->rmode.irq.rip - 1);
  2097. return;
  2098. }
  2099. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  2100. INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
  2101. }
  2102. static void vmx_update_window_states(struct kvm_vcpu *vcpu)
  2103. {
  2104. u32 guest_intr = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  2105. vcpu->arch.nmi_window_open =
  2106. !(guest_intr & (GUEST_INTR_STATE_STI |
  2107. GUEST_INTR_STATE_MOV_SS |
  2108. GUEST_INTR_STATE_NMI));
  2109. if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
  2110. vcpu->arch.nmi_window_open = 0;
  2111. vcpu->arch.interrupt_window_open =
  2112. ((vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
  2113. !(guest_intr & (GUEST_INTR_STATE_STI |
  2114. GUEST_INTR_STATE_MOV_SS)));
  2115. }
  2116. static void kvm_do_inject_irq(struct kvm_vcpu *vcpu)
  2117. {
  2118. int word_index = __ffs(vcpu->arch.irq_summary);
  2119. int bit_index = __ffs(vcpu->arch.irq_pending[word_index]);
  2120. int irq = word_index * BITS_PER_LONG + bit_index;
  2121. clear_bit(bit_index, &vcpu->arch.irq_pending[word_index]);
  2122. if (!vcpu->arch.irq_pending[word_index])
  2123. clear_bit(word_index, &vcpu->arch.irq_summary);
  2124. kvm_queue_interrupt(vcpu, irq);
  2125. }
  2126. static void do_interrupt_requests(struct kvm_vcpu *vcpu,
  2127. struct kvm_run *kvm_run)
  2128. {
  2129. vmx_update_window_states(vcpu);
  2130. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
  2131. vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
  2132. GUEST_INTR_STATE_STI |
  2133. GUEST_INTR_STATE_MOV_SS);
  2134. if (vcpu->arch.nmi_pending && !vcpu->arch.nmi_injected) {
  2135. if (vcpu->arch.interrupt.pending) {
  2136. enable_nmi_window(vcpu);
  2137. } else if (vcpu->arch.nmi_window_open) {
  2138. vcpu->arch.nmi_pending = false;
  2139. vcpu->arch.nmi_injected = true;
  2140. } else {
  2141. enable_nmi_window(vcpu);
  2142. return;
  2143. }
  2144. }
  2145. if (vcpu->arch.nmi_injected) {
  2146. vmx_inject_nmi(vcpu);
  2147. if (vcpu->arch.nmi_pending)
  2148. enable_nmi_window(vcpu);
  2149. else if (vcpu->arch.irq_summary
  2150. || kvm_run->request_interrupt_window)
  2151. enable_irq_window(vcpu);
  2152. return;
  2153. }
  2154. if (vcpu->arch.interrupt_window_open) {
  2155. if (vcpu->arch.irq_summary && !vcpu->arch.interrupt.pending)
  2156. kvm_do_inject_irq(vcpu);
  2157. if (vcpu->arch.interrupt.pending)
  2158. vmx_inject_irq(vcpu, vcpu->arch.interrupt.nr);
  2159. }
  2160. if (!vcpu->arch.interrupt_window_open &&
  2161. (vcpu->arch.irq_summary || kvm_run->request_interrupt_window))
  2162. enable_irq_window(vcpu);
  2163. }
  2164. static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
  2165. {
  2166. int ret;
  2167. struct kvm_userspace_memory_region tss_mem = {
  2168. .slot = TSS_PRIVATE_MEMSLOT,
  2169. .guest_phys_addr = addr,
  2170. .memory_size = PAGE_SIZE * 3,
  2171. .flags = 0,
  2172. };
  2173. ret = kvm_set_memory_region(kvm, &tss_mem, 0);
  2174. if (ret)
  2175. return ret;
  2176. kvm->arch.tss_addr = addr;
  2177. return 0;
  2178. }
  2179. static int handle_rmode_exception(struct kvm_vcpu *vcpu,
  2180. int vec, u32 err_code)
  2181. {
  2182. /*
  2183. * Instruction with address size override prefix opcode 0x67
  2184. * Cause the #SS fault with 0 error code in VM86 mode.
  2185. */
  2186. if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0)
  2187. if (emulate_instruction(vcpu, NULL, 0, 0, 0) == EMULATE_DONE)
  2188. return 1;
  2189. /*
  2190. * Forward all other exceptions that are valid in real mode.
  2191. * FIXME: Breaks guest debugging in real mode, needs to be fixed with
  2192. * the required debugging infrastructure rework.
  2193. */
  2194. switch (vec) {
  2195. case DB_VECTOR:
  2196. if (vcpu->guest_debug &
  2197. (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
  2198. return 0;
  2199. kvm_queue_exception(vcpu, vec);
  2200. return 1;
  2201. case BP_VECTOR:
  2202. if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
  2203. return 0;
  2204. /* fall through */
  2205. case DE_VECTOR:
  2206. case OF_VECTOR:
  2207. case BR_VECTOR:
  2208. case UD_VECTOR:
  2209. case DF_VECTOR:
  2210. case SS_VECTOR:
  2211. case GP_VECTOR:
  2212. case MF_VECTOR:
  2213. kvm_queue_exception(vcpu, vec);
  2214. return 1;
  2215. }
  2216. return 0;
  2217. }
  2218. static int handle_exception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2219. {
  2220. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2221. u32 intr_info, ex_no, error_code;
  2222. unsigned long cr2, rip, dr6;
  2223. u32 vect_info;
  2224. enum emulation_result er;
  2225. vect_info = vmx->idt_vectoring_info;
  2226. intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  2227. if ((vect_info & VECTORING_INFO_VALID_MASK) &&
  2228. !is_page_fault(intr_info))
  2229. printk(KERN_ERR "%s: unexpected, vectoring info 0x%x "
  2230. "intr info 0x%x\n", __func__, vect_info, intr_info);
  2231. if (!irqchip_in_kernel(vcpu->kvm) && is_external_interrupt(vect_info)) {
  2232. int irq = vect_info & VECTORING_INFO_VECTOR_MASK;
  2233. set_bit(irq, vcpu->arch.irq_pending);
  2234. set_bit(irq / BITS_PER_LONG, &vcpu->arch.irq_summary);
  2235. }
  2236. if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
  2237. return 1; /* already handled by vmx_vcpu_run() */
  2238. if (is_no_device(intr_info)) {
  2239. vmx_fpu_activate(vcpu);
  2240. return 1;
  2241. }
  2242. if (is_invalid_opcode(intr_info)) {
  2243. er = emulate_instruction(vcpu, kvm_run, 0, 0, EMULTYPE_TRAP_UD);
  2244. if (er != EMULATE_DONE)
  2245. kvm_queue_exception(vcpu, UD_VECTOR);
  2246. return 1;
  2247. }
  2248. error_code = 0;
  2249. rip = kvm_rip_read(vcpu);
  2250. if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
  2251. error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
  2252. if (is_page_fault(intr_info)) {
  2253. /* EPT won't cause page fault directly */
  2254. if (vm_need_ept())
  2255. BUG();
  2256. cr2 = vmcs_readl(EXIT_QUALIFICATION);
  2257. KVMTRACE_3D(PAGE_FAULT, vcpu, error_code, (u32)cr2,
  2258. (u32)((u64)cr2 >> 32), handler);
  2259. if (vcpu->arch.interrupt.pending || vcpu->arch.exception.pending)
  2260. kvm_mmu_unprotect_page_virt(vcpu, cr2);
  2261. return kvm_mmu_page_fault(vcpu, cr2, error_code);
  2262. }
  2263. if (vcpu->arch.rmode.active &&
  2264. handle_rmode_exception(vcpu, intr_info & INTR_INFO_VECTOR_MASK,
  2265. error_code)) {
  2266. if (vcpu->arch.halt_request) {
  2267. vcpu->arch.halt_request = 0;
  2268. return kvm_emulate_halt(vcpu);
  2269. }
  2270. return 1;
  2271. }
  2272. ex_no = intr_info & INTR_INFO_VECTOR_MASK;
  2273. switch (ex_no) {
  2274. case DB_VECTOR:
  2275. dr6 = vmcs_readl(EXIT_QUALIFICATION);
  2276. if (!(vcpu->guest_debug &
  2277. (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
  2278. vcpu->arch.dr6 = dr6 | DR6_FIXED_1;
  2279. kvm_queue_exception(vcpu, DB_VECTOR);
  2280. return 1;
  2281. }
  2282. kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
  2283. kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
  2284. /* fall through */
  2285. case BP_VECTOR:
  2286. kvm_run->exit_reason = KVM_EXIT_DEBUG;
  2287. kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
  2288. kvm_run->debug.arch.exception = ex_no;
  2289. break;
  2290. default:
  2291. kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
  2292. kvm_run->ex.exception = ex_no;
  2293. kvm_run->ex.error_code = error_code;
  2294. break;
  2295. }
  2296. return 0;
  2297. }
  2298. static int handle_external_interrupt(struct kvm_vcpu *vcpu,
  2299. struct kvm_run *kvm_run)
  2300. {
  2301. ++vcpu->stat.irq_exits;
  2302. KVMTRACE_1D(INTR, vcpu, vmcs_read32(VM_EXIT_INTR_INFO), handler);
  2303. return 1;
  2304. }
  2305. static int handle_triple_fault(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2306. {
  2307. kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
  2308. return 0;
  2309. }
  2310. static int handle_io(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2311. {
  2312. unsigned long exit_qualification;
  2313. int size, in, string;
  2314. unsigned port;
  2315. ++vcpu->stat.io_exits;
  2316. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2317. string = (exit_qualification & 16) != 0;
  2318. if (string) {
  2319. if (emulate_instruction(vcpu,
  2320. kvm_run, 0, 0, 0) == EMULATE_DO_MMIO)
  2321. return 0;
  2322. return 1;
  2323. }
  2324. size = (exit_qualification & 7) + 1;
  2325. in = (exit_qualification & 8) != 0;
  2326. port = exit_qualification >> 16;
  2327. skip_emulated_instruction(vcpu);
  2328. return kvm_emulate_pio(vcpu, kvm_run, in, size, port);
  2329. }
  2330. static void
  2331. vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
  2332. {
  2333. /*
  2334. * Patch in the VMCALL instruction:
  2335. */
  2336. hypercall[0] = 0x0f;
  2337. hypercall[1] = 0x01;
  2338. hypercall[2] = 0xc1;
  2339. }
  2340. static int handle_cr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2341. {
  2342. unsigned long exit_qualification;
  2343. int cr;
  2344. int reg;
  2345. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2346. cr = exit_qualification & 15;
  2347. reg = (exit_qualification >> 8) & 15;
  2348. switch ((exit_qualification >> 4) & 3) {
  2349. case 0: /* mov to cr */
  2350. KVMTRACE_3D(CR_WRITE, vcpu, (u32)cr,
  2351. (u32)kvm_register_read(vcpu, reg),
  2352. (u32)((u64)kvm_register_read(vcpu, reg) >> 32),
  2353. handler);
  2354. switch (cr) {
  2355. case 0:
  2356. kvm_set_cr0(vcpu, kvm_register_read(vcpu, reg));
  2357. skip_emulated_instruction(vcpu);
  2358. return 1;
  2359. case 3:
  2360. kvm_set_cr3(vcpu, kvm_register_read(vcpu, reg));
  2361. skip_emulated_instruction(vcpu);
  2362. return 1;
  2363. case 4:
  2364. kvm_set_cr4(vcpu, kvm_register_read(vcpu, reg));
  2365. skip_emulated_instruction(vcpu);
  2366. return 1;
  2367. case 8:
  2368. kvm_set_cr8(vcpu, kvm_register_read(vcpu, reg));
  2369. skip_emulated_instruction(vcpu);
  2370. if (irqchip_in_kernel(vcpu->kvm))
  2371. return 1;
  2372. kvm_run->exit_reason = KVM_EXIT_SET_TPR;
  2373. return 0;
  2374. };
  2375. break;
  2376. case 2: /* clts */
  2377. vmx_fpu_deactivate(vcpu);
  2378. vcpu->arch.cr0 &= ~X86_CR0_TS;
  2379. vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
  2380. vmx_fpu_activate(vcpu);
  2381. KVMTRACE_0D(CLTS, vcpu, handler);
  2382. skip_emulated_instruction(vcpu);
  2383. return 1;
  2384. case 1: /*mov from cr*/
  2385. switch (cr) {
  2386. case 3:
  2387. kvm_register_write(vcpu, reg, vcpu->arch.cr3);
  2388. KVMTRACE_3D(CR_READ, vcpu, (u32)cr,
  2389. (u32)kvm_register_read(vcpu, reg),
  2390. (u32)((u64)kvm_register_read(vcpu, reg) >> 32),
  2391. handler);
  2392. skip_emulated_instruction(vcpu);
  2393. return 1;
  2394. case 8:
  2395. kvm_register_write(vcpu, reg, kvm_get_cr8(vcpu));
  2396. KVMTRACE_2D(CR_READ, vcpu, (u32)cr,
  2397. (u32)kvm_register_read(vcpu, reg), handler);
  2398. skip_emulated_instruction(vcpu);
  2399. return 1;
  2400. }
  2401. break;
  2402. case 3: /* lmsw */
  2403. kvm_lmsw(vcpu, (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f);
  2404. skip_emulated_instruction(vcpu);
  2405. return 1;
  2406. default:
  2407. break;
  2408. }
  2409. kvm_run->exit_reason = 0;
  2410. pr_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
  2411. (int)(exit_qualification >> 4) & 3, cr);
  2412. return 0;
  2413. }
  2414. static int handle_dr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2415. {
  2416. unsigned long exit_qualification;
  2417. unsigned long val;
  2418. int dr, reg;
  2419. dr = vmcs_readl(GUEST_DR7);
  2420. if (dr & DR7_GD) {
  2421. /*
  2422. * As the vm-exit takes precedence over the debug trap, we
  2423. * need to emulate the latter, either for the host or the
  2424. * guest debugging itself.
  2425. */
  2426. if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
  2427. kvm_run->debug.arch.dr6 = vcpu->arch.dr6;
  2428. kvm_run->debug.arch.dr7 = dr;
  2429. kvm_run->debug.arch.pc =
  2430. vmcs_readl(GUEST_CS_BASE) +
  2431. vmcs_readl(GUEST_RIP);
  2432. kvm_run->debug.arch.exception = DB_VECTOR;
  2433. kvm_run->exit_reason = KVM_EXIT_DEBUG;
  2434. return 0;
  2435. } else {
  2436. vcpu->arch.dr7 &= ~DR7_GD;
  2437. vcpu->arch.dr6 |= DR6_BD;
  2438. vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
  2439. kvm_queue_exception(vcpu, DB_VECTOR);
  2440. return 1;
  2441. }
  2442. }
  2443. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2444. dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
  2445. reg = DEBUG_REG_ACCESS_REG(exit_qualification);
  2446. if (exit_qualification & TYPE_MOV_FROM_DR) {
  2447. switch (dr) {
  2448. case 0 ... 3:
  2449. val = vcpu->arch.db[dr];
  2450. break;
  2451. case 6:
  2452. val = vcpu->arch.dr6;
  2453. break;
  2454. case 7:
  2455. val = vcpu->arch.dr7;
  2456. break;
  2457. default:
  2458. val = 0;
  2459. }
  2460. kvm_register_write(vcpu, reg, val);
  2461. KVMTRACE_2D(DR_READ, vcpu, (u32)dr, (u32)val, handler);
  2462. } else {
  2463. val = vcpu->arch.regs[reg];
  2464. switch (dr) {
  2465. case 0 ... 3:
  2466. vcpu->arch.db[dr] = val;
  2467. if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
  2468. vcpu->arch.eff_db[dr] = val;
  2469. break;
  2470. case 4 ... 5:
  2471. if (vcpu->arch.cr4 & X86_CR4_DE)
  2472. kvm_queue_exception(vcpu, UD_VECTOR);
  2473. break;
  2474. case 6:
  2475. if (val & 0xffffffff00000000ULL) {
  2476. kvm_queue_exception(vcpu, GP_VECTOR);
  2477. break;
  2478. }
  2479. vcpu->arch.dr6 = (val & DR6_VOLATILE) | DR6_FIXED_1;
  2480. break;
  2481. case 7:
  2482. if (val & 0xffffffff00000000ULL) {
  2483. kvm_queue_exception(vcpu, GP_VECTOR);
  2484. break;
  2485. }
  2486. vcpu->arch.dr7 = (val & DR7_VOLATILE) | DR7_FIXED_1;
  2487. if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)) {
  2488. vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
  2489. vcpu->arch.switch_db_regs =
  2490. (val & DR7_BP_EN_MASK);
  2491. }
  2492. break;
  2493. }
  2494. KVMTRACE_2D(DR_WRITE, vcpu, (u32)dr, (u32)val, handler);
  2495. }
  2496. skip_emulated_instruction(vcpu);
  2497. return 1;
  2498. }
  2499. static int handle_cpuid(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2500. {
  2501. kvm_emulate_cpuid(vcpu);
  2502. return 1;
  2503. }
  2504. static int handle_rdmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2505. {
  2506. u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
  2507. u64 data;
  2508. if (vmx_get_msr(vcpu, ecx, &data)) {
  2509. kvm_inject_gp(vcpu, 0);
  2510. return 1;
  2511. }
  2512. KVMTRACE_3D(MSR_READ, vcpu, ecx, (u32)data, (u32)(data >> 32),
  2513. handler);
  2514. /* FIXME: handling of bits 32:63 of rax, rdx */
  2515. vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
  2516. vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
  2517. skip_emulated_instruction(vcpu);
  2518. return 1;
  2519. }
  2520. static int handle_wrmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2521. {
  2522. u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
  2523. u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
  2524. | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
  2525. KVMTRACE_3D(MSR_WRITE, vcpu, ecx, (u32)data, (u32)(data >> 32),
  2526. handler);
  2527. if (vmx_set_msr(vcpu, ecx, data) != 0) {
  2528. kvm_inject_gp(vcpu, 0);
  2529. return 1;
  2530. }
  2531. skip_emulated_instruction(vcpu);
  2532. return 1;
  2533. }
  2534. static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu,
  2535. struct kvm_run *kvm_run)
  2536. {
  2537. return 1;
  2538. }
  2539. static int handle_interrupt_window(struct kvm_vcpu *vcpu,
  2540. struct kvm_run *kvm_run)
  2541. {
  2542. u32 cpu_based_vm_exec_control;
  2543. /* clear pending irq */
  2544. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  2545. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
  2546. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  2547. KVMTRACE_0D(PEND_INTR, vcpu, handler);
  2548. ++vcpu->stat.irq_window_exits;
  2549. /*
  2550. * If the user space waits to inject interrupts, exit as soon as
  2551. * possible
  2552. */
  2553. if (kvm_run->request_interrupt_window &&
  2554. !vcpu->arch.irq_summary) {
  2555. kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
  2556. return 0;
  2557. }
  2558. return 1;
  2559. }
  2560. static int handle_halt(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2561. {
  2562. skip_emulated_instruction(vcpu);
  2563. return kvm_emulate_halt(vcpu);
  2564. }
  2565. static int handle_vmcall(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2566. {
  2567. skip_emulated_instruction(vcpu);
  2568. kvm_emulate_hypercall(vcpu);
  2569. return 1;
  2570. }
  2571. static int handle_invlpg(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2572. {
  2573. u64 exit_qualification = vmcs_read64(EXIT_QUALIFICATION);
  2574. kvm_mmu_invlpg(vcpu, exit_qualification);
  2575. skip_emulated_instruction(vcpu);
  2576. return 1;
  2577. }
  2578. static int handle_wbinvd(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2579. {
  2580. skip_emulated_instruction(vcpu);
  2581. /* TODO: Add support for VT-d/pass-through device */
  2582. return 1;
  2583. }
  2584. static int handle_apic_access(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2585. {
  2586. u64 exit_qualification;
  2587. enum emulation_result er;
  2588. unsigned long offset;
  2589. exit_qualification = vmcs_read64(EXIT_QUALIFICATION);
  2590. offset = exit_qualification & 0xffful;
  2591. er = emulate_instruction(vcpu, kvm_run, 0, 0, 0);
  2592. if (er != EMULATE_DONE) {
  2593. printk(KERN_ERR
  2594. "Fail to handle apic access vmexit! Offset is 0x%lx\n",
  2595. offset);
  2596. return -ENOTSUPP;
  2597. }
  2598. return 1;
  2599. }
  2600. static int handle_task_switch(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2601. {
  2602. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2603. unsigned long exit_qualification;
  2604. u16 tss_selector;
  2605. int reason;
  2606. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2607. reason = (u32)exit_qualification >> 30;
  2608. if (reason == TASK_SWITCH_GATE && vmx->vcpu.arch.nmi_injected &&
  2609. (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
  2610. (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK)
  2611. == INTR_TYPE_NMI_INTR) {
  2612. vcpu->arch.nmi_injected = false;
  2613. if (cpu_has_virtual_nmis())
  2614. vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
  2615. GUEST_INTR_STATE_NMI);
  2616. }
  2617. tss_selector = exit_qualification;
  2618. if (!kvm_task_switch(vcpu, tss_selector, reason))
  2619. return 0;
  2620. /* clear all local breakpoint enable flags */
  2621. vmcs_writel(GUEST_DR7, vmcs_readl(GUEST_DR7) & ~55);
  2622. /*
  2623. * TODO: What about debug traps on tss switch?
  2624. * Are we supposed to inject them and update dr6?
  2625. */
  2626. return 1;
  2627. }
  2628. static int handle_ept_violation(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2629. {
  2630. u64 exit_qualification;
  2631. gpa_t gpa;
  2632. int gla_validity;
  2633. exit_qualification = vmcs_read64(EXIT_QUALIFICATION);
  2634. if (exit_qualification & (1 << 6)) {
  2635. printk(KERN_ERR "EPT: GPA exceeds GAW!\n");
  2636. return -ENOTSUPP;
  2637. }
  2638. gla_validity = (exit_qualification >> 7) & 0x3;
  2639. if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
  2640. printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
  2641. printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
  2642. (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
  2643. (long unsigned int)vmcs_read64(GUEST_LINEAR_ADDRESS));
  2644. printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
  2645. (long unsigned int)exit_qualification);
  2646. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  2647. kvm_run->hw.hardware_exit_reason = 0;
  2648. return -ENOTSUPP;
  2649. }
  2650. gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
  2651. return kvm_mmu_page_fault(vcpu, gpa & PAGE_MASK, 0);
  2652. }
  2653. static int handle_nmi_window(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2654. {
  2655. u32 cpu_based_vm_exec_control;
  2656. /* clear pending NMI */
  2657. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  2658. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
  2659. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  2660. ++vcpu->stat.nmi_window_exits;
  2661. return 1;
  2662. }
  2663. static void handle_invalid_guest_state(struct kvm_vcpu *vcpu,
  2664. struct kvm_run *kvm_run)
  2665. {
  2666. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2667. enum emulation_result err = EMULATE_DONE;
  2668. preempt_enable();
  2669. local_irq_enable();
  2670. while (!guest_state_valid(vcpu)) {
  2671. err = emulate_instruction(vcpu, kvm_run, 0, 0, 0);
  2672. if (err == EMULATE_DO_MMIO)
  2673. break;
  2674. if (err != EMULATE_DONE) {
  2675. kvm_report_emulation_failure(vcpu, "emulation failure");
  2676. return;
  2677. }
  2678. if (signal_pending(current))
  2679. break;
  2680. if (need_resched())
  2681. schedule();
  2682. }
  2683. local_irq_disable();
  2684. preempt_disable();
  2685. vmx->invalid_state_emulation_result = err;
  2686. }
  2687. /*
  2688. * The exit handlers return 1 if the exit was handled fully and guest execution
  2689. * may resume. Otherwise they set the kvm_run parameter to indicate what needs
  2690. * to be done to userspace and return 0.
  2691. */
  2692. static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu,
  2693. struct kvm_run *kvm_run) = {
  2694. [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
  2695. [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
  2696. [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
  2697. [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
  2698. [EXIT_REASON_IO_INSTRUCTION] = handle_io,
  2699. [EXIT_REASON_CR_ACCESS] = handle_cr,
  2700. [EXIT_REASON_DR_ACCESS] = handle_dr,
  2701. [EXIT_REASON_CPUID] = handle_cpuid,
  2702. [EXIT_REASON_MSR_READ] = handle_rdmsr,
  2703. [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
  2704. [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
  2705. [EXIT_REASON_HLT] = handle_halt,
  2706. [EXIT_REASON_INVLPG] = handle_invlpg,
  2707. [EXIT_REASON_VMCALL] = handle_vmcall,
  2708. [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
  2709. [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
  2710. [EXIT_REASON_WBINVD] = handle_wbinvd,
  2711. [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
  2712. [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
  2713. };
  2714. static const int kvm_vmx_max_exit_handlers =
  2715. ARRAY_SIZE(kvm_vmx_exit_handlers);
  2716. /*
  2717. * The guest has exited. See if we can fix it or if we need userspace
  2718. * assistance.
  2719. */
  2720. static int kvm_handle_exit(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
  2721. {
  2722. u32 exit_reason = vmcs_read32(VM_EXIT_REASON);
  2723. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2724. u32 vectoring_info = vmx->idt_vectoring_info;
  2725. KVMTRACE_3D(VMEXIT, vcpu, exit_reason, (u32)kvm_rip_read(vcpu),
  2726. (u32)((u64)kvm_rip_read(vcpu) >> 32), entryexit);
  2727. /* If we need to emulate an MMIO from handle_invalid_guest_state
  2728. * we just return 0 */
  2729. if (vmx->emulation_required && emulate_invalid_guest_state) {
  2730. if (guest_state_valid(vcpu))
  2731. vmx->emulation_required = 0;
  2732. return vmx->invalid_state_emulation_result != EMULATE_DO_MMIO;
  2733. }
  2734. /* Access CR3 don't cause VMExit in paging mode, so we need
  2735. * to sync with guest real CR3. */
  2736. if (vm_need_ept() && is_paging(vcpu)) {
  2737. vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
  2738. ept_load_pdptrs(vcpu);
  2739. }
  2740. if (unlikely(vmx->fail)) {
  2741. kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  2742. kvm_run->fail_entry.hardware_entry_failure_reason
  2743. = vmcs_read32(VM_INSTRUCTION_ERROR);
  2744. return 0;
  2745. }
  2746. if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
  2747. (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
  2748. exit_reason != EXIT_REASON_EPT_VIOLATION &&
  2749. exit_reason != EXIT_REASON_TASK_SWITCH))
  2750. printk(KERN_WARNING "%s: unexpected, valid vectoring info "
  2751. "(0x%x) and exit reason is 0x%x\n",
  2752. __func__, vectoring_info, exit_reason);
  2753. if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked)) {
  2754. if (vcpu->arch.interrupt_window_open) {
  2755. vmx->soft_vnmi_blocked = 0;
  2756. vcpu->arch.nmi_window_open = 1;
  2757. } else if (vmx->vnmi_blocked_time > 1000000000LL &&
  2758. vcpu->arch.nmi_pending) {
  2759. /*
  2760. * This CPU don't support us in finding the end of an
  2761. * NMI-blocked window if the guest runs with IRQs
  2762. * disabled. So we pull the trigger after 1 s of
  2763. * futile waiting, but inform the user about this.
  2764. */
  2765. printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
  2766. "state on VCPU %d after 1 s timeout\n",
  2767. __func__, vcpu->vcpu_id);
  2768. vmx->soft_vnmi_blocked = 0;
  2769. vmx->vcpu.arch.nmi_window_open = 1;
  2770. }
  2771. }
  2772. if (exit_reason < kvm_vmx_max_exit_handlers
  2773. && kvm_vmx_exit_handlers[exit_reason])
  2774. return kvm_vmx_exit_handlers[exit_reason](vcpu, kvm_run);
  2775. else {
  2776. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  2777. kvm_run->hw.hardware_exit_reason = exit_reason;
  2778. }
  2779. return 0;
  2780. }
  2781. static void update_tpr_threshold(struct kvm_vcpu *vcpu)
  2782. {
  2783. int max_irr, tpr;
  2784. if (!vm_need_tpr_shadow(vcpu->kvm))
  2785. return;
  2786. if (!kvm_lapic_enabled(vcpu) ||
  2787. ((max_irr = kvm_lapic_find_highest_irr(vcpu)) == -1)) {
  2788. vmcs_write32(TPR_THRESHOLD, 0);
  2789. return;
  2790. }
  2791. tpr = (kvm_lapic_get_cr8(vcpu) & 0x0f) << 4;
  2792. vmcs_write32(TPR_THRESHOLD, (max_irr > tpr) ? tpr >> 4 : max_irr >> 4);
  2793. }
  2794. static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
  2795. {
  2796. u32 exit_intr_info;
  2797. u32 idt_vectoring_info;
  2798. bool unblock_nmi;
  2799. u8 vector;
  2800. int type;
  2801. bool idtv_info_valid;
  2802. u32 error;
  2803. exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  2804. if (cpu_has_virtual_nmis()) {
  2805. unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
  2806. vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
  2807. /*
  2808. * SDM 3: 25.7.1.2
  2809. * Re-set bit "block by NMI" before VM entry if vmexit caused by
  2810. * a guest IRET fault.
  2811. */
  2812. if (unblock_nmi && vector != DF_VECTOR)
  2813. vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
  2814. GUEST_INTR_STATE_NMI);
  2815. } else if (unlikely(vmx->soft_vnmi_blocked))
  2816. vmx->vnmi_blocked_time +=
  2817. ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
  2818. idt_vectoring_info = vmx->idt_vectoring_info;
  2819. idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
  2820. vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
  2821. type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
  2822. if (vmx->vcpu.arch.nmi_injected) {
  2823. /*
  2824. * SDM 3: 25.7.1.2
  2825. * Clear bit "block by NMI" before VM entry if a NMI delivery
  2826. * faulted.
  2827. */
  2828. if (idtv_info_valid && type == INTR_TYPE_NMI_INTR)
  2829. vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
  2830. GUEST_INTR_STATE_NMI);
  2831. else
  2832. vmx->vcpu.arch.nmi_injected = false;
  2833. }
  2834. kvm_clear_exception_queue(&vmx->vcpu);
  2835. if (idtv_info_valid && (type == INTR_TYPE_HARD_EXCEPTION ||
  2836. type == INTR_TYPE_SOFT_EXCEPTION)) {
  2837. if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
  2838. error = vmcs_read32(IDT_VECTORING_ERROR_CODE);
  2839. kvm_queue_exception_e(&vmx->vcpu, vector, error);
  2840. } else
  2841. kvm_queue_exception(&vmx->vcpu, vector);
  2842. vmx->idt_vectoring_info = 0;
  2843. }
  2844. kvm_clear_interrupt_queue(&vmx->vcpu);
  2845. if (idtv_info_valid && type == INTR_TYPE_EXT_INTR) {
  2846. kvm_queue_interrupt(&vmx->vcpu, vector);
  2847. vmx->idt_vectoring_info = 0;
  2848. }
  2849. }
  2850. static void vmx_intr_assist(struct kvm_vcpu *vcpu)
  2851. {
  2852. update_tpr_threshold(vcpu);
  2853. vmx_update_window_states(vcpu);
  2854. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
  2855. vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
  2856. GUEST_INTR_STATE_STI |
  2857. GUEST_INTR_STATE_MOV_SS);
  2858. if (vcpu->arch.nmi_pending && !vcpu->arch.nmi_injected) {
  2859. if (vcpu->arch.interrupt.pending) {
  2860. enable_nmi_window(vcpu);
  2861. } else if (vcpu->arch.nmi_window_open) {
  2862. vcpu->arch.nmi_pending = false;
  2863. vcpu->arch.nmi_injected = true;
  2864. } else {
  2865. enable_nmi_window(vcpu);
  2866. return;
  2867. }
  2868. }
  2869. if (vcpu->arch.nmi_injected) {
  2870. vmx_inject_nmi(vcpu);
  2871. if (vcpu->arch.nmi_pending)
  2872. enable_nmi_window(vcpu);
  2873. else if (kvm_cpu_has_interrupt(vcpu))
  2874. enable_irq_window(vcpu);
  2875. return;
  2876. }
  2877. if (!vcpu->arch.interrupt.pending && kvm_cpu_has_interrupt(vcpu)) {
  2878. if (vcpu->arch.interrupt_window_open)
  2879. kvm_queue_interrupt(vcpu, kvm_cpu_get_interrupt(vcpu));
  2880. else
  2881. enable_irq_window(vcpu);
  2882. }
  2883. if (vcpu->arch.interrupt.pending) {
  2884. vmx_inject_irq(vcpu, vcpu->arch.interrupt.nr);
  2885. if (kvm_cpu_has_interrupt(vcpu))
  2886. enable_irq_window(vcpu);
  2887. }
  2888. }
  2889. /*
  2890. * Failure to inject an interrupt should give us the information
  2891. * in IDT_VECTORING_INFO_FIELD. However, if the failure occurs
  2892. * when fetching the interrupt redirection bitmap in the real-mode
  2893. * tss, this doesn't happen. So we do it ourselves.
  2894. */
  2895. static void fixup_rmode_irq(struct vcpu_vmx *vmx)
  2896. {
  2897. vmx->rmode.irq.pending = 0;
  2898. if (kvm_rip_read(&vmx->vcpu) + 1 != vmx->rmode.irq.rip)
  2899. return;
  2900. kvm_rip_write(&vmx->vcpu, vmx->rmode.irq.rip);
  2901. if (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK) {
  2902. vmx->idt_vectoring_info &= ~VECTORING_INFO_TYPE_MASK;
  2903. vmx->idt_vectoring_info |= INTR_TYPE_EXT_INTR;
  2904. return;
  2905. }
  2906. vmx->idt_vectoring_info =
  2907. VECTORING_INFO_VALID_MASK
  2908. | INTR_TYPE_EXT_INTR
  2909. | vmx->rmode.irq.vector;
  2910. }
  2911. #ifdef CONFIG_X86_64
  2912. #define R "r"
  2913. #define Q "q"
  2914. #else
  2915. #define R "e"
  2916. #define Q "l"
  2917. #endif
  2918. static void vmx_vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2919. {
  2920. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2921. u32 intr_info;
  2922. /* Record the guest's net vcpu time for enforced NMI injections. */
  2923. if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
  2924. vmx->entry_time = ktime_get();
  2925. /* Handle invalid guest state instead of entering VMX */
  2926. if (vmx->emulation_required && emulate_invalid_guest_state) {
  2927. handle_invalid_guest_state(vcpu, kvm_run);
  2928. return;
  2929. }
  2930. if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
  2931. vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
  2932. if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
  2933. vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
  2934. /*
  2935. * Loading guest fpu may have cleared host cr0.ts
  2936. */
  2937. vmcs_writel(HOST_CR0, read_cr0());
  2938. set_debugreg(vcpu->arch.dr6, 6);
  2939. asm(
  2940. /* Store host registers */
  2941. "push %%"R"dx; push %%"R"bp;"
  2942. "push %%"R"cx \n\t"
  2943. "cmp %%"R"sp, %c[host_rsp](%0) \n\t"
  2944. "je 1f \n\t"
  2945. "mov %%"R"sp, %c[host_rsp](%0) \n\t"
  2946. __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
  2947. "1: \n\t"
  2948. /* Check if vmlaunch of vmresume is needed */
  2949. "cmpl $0, %c[launched](%0) \n\t"
  2950. /* Load guest registers. Don't clobber flags. */
  2951. "mov %c[cr2](%0), %%"R"ax \n\t"
  2952. "mov %%"R"ax, %%cr2 \n\t"
  2953. "mov %c[rax](%0), %%"R"ax \n\t"
  2954. "mov %c[rbx](%0), %%"R"bx \n\t"
  2955. "mov %c[rdx](%0), %%"R"dx \n\t"
  2956. "mov %c[rsi](%0), %%"R"si \n\t"
  2957. "mov %c[rdi](%0), %%"R"di \n\t"
  2958. "mov %c[rbp](%0), %%"R"bp \n\t"
  2959. #ifdef CONFIG_X86_64
  2960. "mov %c[r8](%0), %%r8 \n\t"
  2961. "mov %c[r9](%0), %%r9 \n\t"
  2962. "mov %c[r10](%0), %%r10 \n\t"
  2963. "mov %c[r11](%0), %%r11 \n\t"
  2964. "mov %c[r12](%0), %%r12 \n\t"
  2965. "mov %c[r13](%0), %%r13 \n\t"
  2966. "mov %c[r14](%0), %%r14 \n\t"
  2967. "mov %c[r15](%0), %%r15 \n\t"
  2968. #endif
  2969. "mov %c[rcx](%0), %%"R"cx \n\t" /* kills %0 (ecx) */
  2970. /* Enter guest mode */
  2971. "jne .Llaunched \n\t"
  2972. __ex(ASM_VMX_VMLAUNCH) "\n\t"
  2973. "jmp .Lkvm_vmx_return \n\t"
  2974. ".Llaunched: " __ex(ASM_VMX_VMRESUME) "\n\t"
  2975. ".Lkvm_vmx_return: "
  2976. /* Save guest registers, load host registers, keep flags */
  2977. "xchg %0, (%%"R"sp) \n\t"
  2978. "mov %%"R"ax, %c[rax](%0) \n\t"
  2979. "mov %%"R"bx, %c[rbx](%0) \n\t"
  2980. "push"Q" (%%"R"sp); pop"Q" %c[rcx](%0) \n\t"
  2981. "mov %%"R"dx, %c[rdx](%0) \n\t"
  2982. "mov %%"R"si, %c[rsi](%0) \n\t"
  2983. "mov %%"R"di, %c[rdi](%0) \n\t"
  2984. "mov %%"R"bp, %c[rbp](%0) \n\t"
  2985. #ifdef CONFIG_X86_64
  2986. "mov %%r8, %c[r8](%0) \n\t"
  2987. "mov %%r9, %c[r9](%0) \n\t"
  2988. "mov %%r10, %c[r10](%0) \n\t"
  2989. "mov %%r11, %c[r11](%0) \n\t"
  2990. "mov %%r12, %c[r12](%0) \n\t"
  2991. "mov %%r13, %c[r13](%0) \n\t"
  2992. "mov %%r14, %c[r14](%0) \n\t"
  2993. "mov %%r15, %c[r15](%0) \n\t"
  2994. #endif
  2995. "mov %%cr2, %%"R"ax \n\t"
  2996. "mov %%"R"ax, %c[cr2](%0) \n\t"
  2997. "pop %%"R"bp; pop %%"R"bp; pop %%"R"dx \n\t"
  2998. "setbe %c[fail](%0) \n\t"
  2999. : : "c"(vmx), "d"((unsigned long)HOST_RSP),
  3000. [launched]"i"(offsetof(struct vcpu_vmx, launched)),
  3001. [fail]"i"(offsetof(struct vcpu_vmx, fail)),
  3002. [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
  3003. [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
  3004. [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
  3005. [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
  3006. [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
  3007. [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
  3008. [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
  3009. [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
  3010. #ifdef CONFIG_X86_64
  3011. [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
  3012. [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
  3013. [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
  3014. [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
  3015. [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
  3016. [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
  3017. [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
  3018. [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
  3019. #endif
  3020. [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2))
  3021. : "cc", "memory"
  3022. , R"bx", R"di", R"si"
  3023. #ifdef CONFIG_X86_64
  3024. , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
  3025. #endif
  3026. );
  3027. vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP));
  3028. vcpu->arch.regs_dirty = 0;
  3029. get_debugreg(vcpu->arch.dr6, 6);
  3030. vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  3031. if (vmx->rmode.irq.pending)
  3032. fixup_rmode_irq(vmx);
  3033. vmx_update_window_states(vcpu);
  3034. asm("mov %0, %%ds; mov %0, %%es" : : "r"(__USER_DS));
  3035. vmx->launched = 1;
  3036. intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  3037. /* We need to handle NMIs before interrupts are enabled */
  3038. if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
  3039. (intr_info & INTR_INFO_VALID_MASK)) {
  3040. KVMTRACE_0D(NMI, vcpu, handler);
  3041. asm("int $2");
  3042. }
  3043. vmx_complete_interrupts(vmx);
  3044. }
  3045. #undef R
  3046. #undef Q
  3047. static void vmx_free_vmcs(struct kvm_vcpu *vcpu)
  3048. {
  3049. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3050. if (vmx->vmcs) {
  3051. vcpu_clear(vmx);
  3052. free_vmcs(vmx->vmcs);
  3053. vmx->vmcs = NULL;
  3054. }
  3055. }
  3056. static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
  3057. {
  3058. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3059. spin_lock(&vmx_vpid_lock);
  3060. if (vmx->vpid != 0)
  3061. __clear_bit(vmx->vpid, vmx_vpid_bitmap);
  3062. spin_unlock(&vmx_vpid_lock);
  3063. vmx_free_vmcs(vcpu);
  3064. kfree(vmx->host_msrs);
  3065. kfree(vmx->guest_msrs);
  3066. kvm_vcpu_uninit(vcpu);
  3067. kmem_cache_free(kvm_vcpu_cache, vmx);
  3068. }
  3069. static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
  3070. {
  3071. int err;
  3072. struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
  3073. int cpu;
  3074. if (!vmx)
  3075. return ERR_PTR(-ENOMEM);
  3076. allocate_vpid(vmx);
  3077. err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
  3078. if (err)
  3079. goto free_vcpu;
  3080. vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  3081. if (!vmx->guest_msrs) {
  3082. err = -ENOMEM;
  3083. goto uninit_vcpu;
  3084. }
  3085. vmx->host_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  3086. if (!vmx->host_msrs)
  3087. goto free_guest_msrs;
  3088. vmx->vmcs = alloc_vmcs();
  3089. if (!vmx->vmcs)
  3090. goto free_msrs;
  3091. vmcs_clear(vmx->vmcs);
  3092. cpu = get_cpu();
  3093. vmx_vcpu_load(&vmx->vcpu, cpu);
  3094. err = vmx_vcpu_setup(vmx);
  3095. vmx_vcpu_put(&vmx->vcpu);
  3096. put_cpu();
  3097. if (err)
  3098. goto free_vmcs;
  3099. if (vm_need_virtualize_apic_accesses(kvm))
  3100. if (alloc_apic_access_page(kvm) != 0)
  3101. goto free_vmcs;
  3102. if (vm_need_ept())
  3103. if (alloc_identity_pagetable(kvm) != 0)
  3104. goto free_vmcs;
  3105. return &vmx->vcpu;
  3106. free_vmcs:
  3107. free_vmcs(vmx->vmcs);
  3108. free_msrs:
  3109. kfree(vmx->host_msrs);
  3110. free_guest_msrs:
  3111. kfree(vmx->guest_msrs);
  3112. uninit_vcpu:
  3113. kvm_vcpu_uninit(&vmx->vcpu);
  3114. free_vcpu:
  3115. kmem_cache_free(kvm_vcpu_cache, vmx);
  3116. return ERR_PTR(err);
  3117. }
  3118. static void __init vmx_check_processor_compat(void *rtn)
  3119. {
  3120. struct vmcs_config vmcs_conf;
  3121. *(int *)rtn = 0;
  3122. if (setup_vmcs_config(&vmcs_conf) < 0)
  3123. *(int *)rtn = -EIO;
  3124. if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
  3125. printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
  3126. smp_processor_id());
  3127. *(int *)rtn = -EIO;
  3128. }
  3129. }
  3130. static int get_ept_level(void)
  3131. {
  3132. return VMX_EPT_DEFAULT_GAW + 1;
  3133. }
  3134. static int vmx_get_mt_mask_shift(void)
  3135. {
  3136. return VMX_EPT_MT_EPTE_SHIFT;
  3137. }
  3138. static struct kvm_x86_ops vmx_x86_ops = {
  3139. .cpu_has_kvm_support = cpu_has_kvm_support,
  3140. .disabled_by_bios = vmx_disabled_by_bios,
  3141. .hardware_setup = hardware_setup,
  3142. .hardware_unsetup = hardware_unsetup,
  3143. .check_processor_compatibility = vmx_check_processor_compat,
  3144. .hardware_enable = hardware_enable,
  3145. .hardware_disable = hardware_disable,
  3146. .cpu_has_accelerated_tpr = cpu_has_vmx_virtualize_apic_accesses,
  3147. .vcpu_create = vmx_create_vcpu,
  3148. .vcpu_free = vmx_free_vcpu,
  3149. .vcpu_reset = vmx_vcpu_reset,
  3150. .prepare_guest_switch = vmx_save_host_state,
  3151. .vcpu_load = vmx_vcpu_load,
  3152. .vcpu_put = vmx_vcpu_put,
  3153. .set_guest_debug = set_guest_debug,
  3154. .get_msr = vmx_get_msr,
  3155. .set_msr = vmx_set_msr,
  3156. .get_segment_base = vmx_get_segment_base,
  3157. .get_segment = vmx_get_segment,
  3158. .set_segment = vmx_set_segment,
  3159. .get_cpl = vmx_get_cpl,
  3160. .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
  3161. .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
  3162. .set_cr0 = vmx_set_cr0,
  3163. .set_cr3 = vmx_set_cr3,
  3164. .set_cr4 = vmx_set_cr4,
  3165. .set_efer = vmx_set_efer,
  3166. .get_idt = vmx_get_idt,
  3167. .set_idt = vmx_set_idt,
  3168. .get_gdt = vmx_get_gdt,
  3169. .set_gdt = vmx_set_gdt,
  3170. .cache_reg = vmx_cache_reg,
  3171. .get_rflags = vmx_get_rflags,
  3172. .set_rflags = vmx_set_rflags,
  3173. .tlb_flush = vmx_flush_tlb,
  3174. .run = vmx_vcpu_run,
  3175. .handle_exit = kvm_handle_exit,
  3176. .skip_emulated_instruction = skip_emulated_instruction,
  3177. .patch_hypercall = vmx_patch_hypercall,
  3178. .get_irq = vmx_get_irq,
  3179. .set_irq = vmx_inject_irq,
  3180. .queue_exception = vmx_queue_exception,
  3181. .exception_injected = vmx_exception_injected,
  3182. .inject_pending_irq = vmx_intr_assist,
  3183. .inject_pending_vectors = do_interrupt_requests,
  3184. .set_tss_addr = vmx_set_tss_addr,
  3185. .get_tdp_level = get_ept_level,
  3186. .get_mt_mask_shift = vmx_get_mt_mask_shift,
  3187. };
  3188. static int __init vmx_init(void)
  3189. {
  3190. int r;
  3191. vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
  3192. if (!vmx_io_bitmap_a)
  3193. return -ENOMEM;
  3194. vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
  3195. if (!vmx_io_bitmap_b) {
  3196. r = -ENOMEM;
  3197. goto out;
  3198. }
  3199. vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
  3200. if (!vmx_msr_bitmap_legacy) {
  3201. r = -ENOMEM;
  3202. goto out1;
  3203. }
  3204. vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
  3205. if (!vmx_msr_bitmap_longmode) {
  3206. r = -ENOMEM;
  3207. goto out2;
  3208. }
  3209. /*
  3210. * Allow direct access to the PC debug port (it is often used for I/O
  3211. * delays, but the vmexits simply slow things down).
  3212. */
  3213. memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
  3214. clear_bit(0x80, vmx_io_bitmap_a);
  3215. memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
  3216. memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
  3217. memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
  3218. set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
  3219. r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx), THIS_MODULE);
  3220. if (r)
  3221. goto out3;
  3222. vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
  3223. vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
  3224. vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
  3225. vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
  3226. vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
  3227. vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
  3228. if (vm_need_ept()) {
  3229. bypass_guest_pf = 0;
  3230. kvm_mmu_set_base_ptes(VMX_EPT_READABLE_MASK |
  3231. VMX_EPT_WRITABLE_MASK);
  3232. kvm_mmu_set_mask_ptes(0ull, 0ull, 0ull, 0ull,
  3233. VMX_EPT_EXECUTABLE_MASK,
  3234. VMX_EPT_DEFAULT_MT << VMX_EPT_MT_EPTE_SHIFT);
  3235. kvm_enable_tdp();
  3236. } else
  3237. kvm_disable_tdp();
  3238. if (bypass_guest_pf)
  3239. kvm_mmu_set_nonpresent_ptes(~0xffeull, 0ull);
  3240. ept_sync_global();
  3241. return 0;
  3242. out3:
  3243. free_page((unsigned long)vmx_msr_bitmap_longmode);
  3244. out2:
  3245. free_page((unsigned long)vmx_msr_bitmap_legacy);
  3246. out1:
  3247. free_page((unsigned long)vmx_io_bitmap_b);
  3248. out:
  3249. free_page((unsigned long)vmx_io_bitmap_a);
  3250. return r;
  3251. }
  3252. static void __exit vmx_exit(void)
  3253. {
  3254. free_page((unsigned long)vmx_msr_bitmap_legacy);
  3255. free_page((unsigned long)vmx_msr_bitmap_longmode);
  3256. free_page((unsigned long)vmx_io_bitmap_b);
  3257. free_page((unsigned long)vmx_io_bitmap_a);
  3258. kvm_exit();
  3259. }
  3260. module_init(vmx_init)
  3261. module_exit(vmx_exit)