radeon_irq.c 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246
  1. /* radeon_irq.c -- IRQ handling for radeon -*- linux-c -*-
  2. *
  3. * Copyright (C) The Weather Channel, Inc. 2002. All Rights Reserved.
  4. *
  5. * The Weather Channel (TM) funded Tungsten Graphics to develop the
  6. * initial release of the Radeon 8500 driver under the XFree86 license.
  7. * This notice must be preserved.
  8. *
  9. * Permission is hereby granted, free of charge, to any person obtaining a
  10. * copy of this software and associated documentation files (the "Software"),
  11. * to deal in the Software without restriction, including without limitation
  12. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  13. * and/or sell copies of the Software, and to permit persons to whom the
  14. * Software is furnished to do so, subject to the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the next
  17. * paragraph) shall be included in all copies or substantial portions of the
  18. * Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  21. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  22. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  23. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  24. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  25. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  26. * DEALINGS IN THE SOFTWARE.
  27. *
  28. * Authors:
  29. * Keith Whitwell <keith@tungstengraphics.com>
  30. * Michel D�zer <michel@daenzer.net>
  31. */
  32. #include "drmP.h"
  33. #include "drm.h"
  34. #include "radeon_drm.h"
  35. #include "radeon_drv.h"
  36. /* Interrupts - Used for device synchronization and flushing in the
  37. * following circumstances:
  38. *
  39. * - Exclusive FB access with hw idle:
  40. * - Wait for GUI Idle (?) interrupt, then do normal flush.
  41. *
  42. * - Frame throttling, NV_fence:
  43. * - Drop marker irq's into command stream ahead of time.
  44. * - Wait on irq's with lock *not held*
  45. * - Check each for termination condition
  46. *
  47. * - Internally in cp_getbuffer, etc:
  48. * - as above, but wait with lock held???
  49. *
  50. * NOTE: These functions are misleadingly named -- the irq's aren't
  51. * tied to dma at all, this is just a hangover from dri prehistory.
  52. */
  53. irqreturn_t radeon_driver_irq_handler( DRM_IRQ_ARGS )
  54. {
  55. drm_device_t *dev = (drm_device_t *) arg;
  56. drm_radeon_private_t *dev_priv =
  57. (drm_radeon_private_t *)dev->dev_private;
  58. u32 stat;
  59. /* Only consider the bits we're interested in - others could be used
  60. * outside the DRM
  61. */
  62. stat = RADEON_READ(RADEON_GEN_INT_STATUS)
  63. & (RADEON_SW_INT_TEST | RADEON_CRTC_VBLANK_STAT);
  64. if (!stat)
  65. return IRQ_NONE;
  66. /* SW interrupt */
  67. if (stat & RADEON_SW_INT_TEST) {
  68. DRM_WAKEUP( &dev_priv->swi_queue );
  69. }
  70. /* VBLANK interrupt */
  71. if (stat & RADEON_CRTC_VBLANK_STAT) {
  72. atomic_inc(&dev->vbl_received);
  73. DRM_WAKEUP(&dev->vbl_queue);
  74. drm_vbl_send_signals( dev );
  75. }
  76. /* Acknowledge interrupts we handle */
  77. RADEON_WRITE(RADEON_GEN_INT_STATUS, stat);
  78. return IRQ_HANDLED;
  79. }
  80. static __inline__ void radeon_acknowledge_irqs(drm_radeon_private_t *dev_priv)
  81. {
  82. u32 tmp = RADEON_READ( RADEON_GEN_INT_STATUS )
  83. & (RADEON_SW_INT_TEST_ACK | RADEON_CRTC_VBLANK_STAT);
  84. if (tmp)
  85. RADEON_WRITE( RADEON_GEN_INT_STATUS, tmp );
  86. }
  87. static int radeon_emit_irq(drm_device_t *dev)
  88. {
  89. drm_radeon_private_t *dev_priv = dev->dev_private;
  90. unsigned int ret;
  91. RING_LOCALS;
  92. atomic_inc(&dev_priv->swi_emitted);
  93. ret = atomic_read(&dev_priv->swi_emitted);
  94. BEGIN_RING( 4 );
  95. OUT_RING_REG( RADEON_LAST_SWI_REG, ret );
  96. OUT_RING_REG( RADEON_GEN_INT_STATUS, RADEON_SW_INT_FIRE );
  97. ADVANCE_RING();
  98. COMMIT_RING();
  99. return ret;
  100. }
  101. static int radeon_wait_irq(drm_device_t *dev, int swi_nr)
  102. {
  103. drm_radeon_private_t *dev_priv =
  104. (drm_radeon_private_t *)dev->dev_private;
  105. int ret = 0;
  106. if (RADEON_READ( RADEON_LAST_SWI_REG ) >= swi_nr)
  107. return 0;
  108. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  109. DRM_WAIT_ON( ret, dev_priv->swi_queue, 3 * DRM_HZ,
  110. RADEON_READ( RADEON_LAST_SWI_REG ) >= swi_nr );
  111. return ret;
  112. }
  113. int radeon_driver_vblank_wait(drm_device_t *dev, unsigned int *sequence)
  114. {
  115. drm_radeon_private_t *dev_priv =
  116. (drm_radeon_private_t *)dev->dev_private;
  117. unsigned int cur_vblank;
  118. int ret = 0;
  119. if ( !dev_priv ) {
  120. DRM_ERROR( "%s called with no initialization\n", __FUNCTION__ );
  121. return DRM_ERR(EINVAL);
  122. }
  123. radeon_acknowledge_irqs( dev_priv );
  124. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  125. /* Assume that the user has missed the current sequence number
  126. * by about a day rather than she wants to wait for years
  127. * using vertical blanks...
  128. */
  129. DRM_WAIT_ON( ret, dev->vbl_queue, 3*DRM_HZ,
  130. ( ( ( cur_vblank = atomic_read(&dev->vbl_received ) )
  131. - *sequence ) <= (1<<23) ) );
  132. *sequence = cur_vblank;
  133. return ret;
  134. }
  135. /* Needs the lock as it touches the ring.
  136. */
  137. int radeon_irq_emit( DRM_IOCTL_ARGS )
  138. {
  139. DRM_DEVICE;
  140. drm_radeon_private_t *dev_priv = dev->dev_private;
  141. drm_radeon_irq_emit_t emit;
  142. int result;
  143. LOCK_TEST_WITH_RETURN( dev, filp );
  144. if ( !dev_priv ) {
  145. DRM_ERROR( "%s called with no initialization\n", __FUNCTION__ );
  146. return DRM_ERR(EINVAL);
  147. }
  148. DRM_COPY_FROM_USER_IOCTL( emit, (drm_radeon_irq_emit_t __user *)data,
  149. sizeof(emit) );
  150. result = radeon_emit_irq( dev );
  151. if ( DRM_COPY_TO_USER( emit.irq_seq, &result, sizeof(int) ) ) {
  152. DRM_ERROR( "copy_to_user\n" );
  153. return DRM_ERR(EFAULT);
  154. }
  155. return 0;
  156. }
  157. /* Doesn't need the hardware lock.
  158. */
  159. int radeon_irq_wait( DRM_IOCTL_ARGS )
  160. {
  161. DRM_DEVICE;
  162. drm_radeon_private_t *dev_priv = dev->dev_private;
  163. drm_radeon_irq_wait_t irqwait;
  164. if ( !dev_priv ) {
  165. DRM_ERROR( "%s called with no initialization\n", __FUNCTION__ );
  166. return DRM_ERR(EINVAL);
  167. }
  168. DRM_COPY_FROM_USER_IOCTL( irqwait, (drm_radeon_irq_wait_t __user*)data,
  169. sizeof(irqwait) );
  170. return radeon_wait_irq( dev, irqwait.irq_seq );
  171. }
  172. /* drm_dma.h hooks
  173. */
  174. void radeon_driver_irq_preinstall( drm_device_t *dev ) {
  175. drm_radeon_private_t *dev_priv =
  176. (drm_radeon_private_t *)dev->dev_private;
  177. /* Disable *all* interrupts */
  178. RADEON_WRITE( RADEON_GEN_INT_CNTL, 0 );
  179. /* Clear bits if they're already high */
  180. radeon_acknowledge_irqs( dev_priv );
  181. }
  182. void radeon_driver_irq_postinstall( drm_device_t *dev ) {
  183. drm_radeon_private_t *dev_priv =
  184. (drm_radeon_private_t *)dev->dev_private;
  185. atomic_set(&dev_priv->swi_emitted, 0);
  186. DRM_INIT_WAITQUEUE( &dev_priv->swi_queue );
  187. /* Turn on SW and VBL ints */
  188. RADEON_WRITE( RADEON_GEN_INT_CNTL,
  189. RADEON_CRTC_VBLANK_MASK |
  190. RADEON_SW_INT_ENABLE );
  191. }
  192. void radeon_driver_irq_uninstall( drm_device_t *dev ) {
  193. drm_radeon_private_t *dev_priv =
  194. (drm_radeon_private_t *)dev->dev_private;
  195. if (!dev_priv)
  196. return;
  197. /* Disable *all* interrupts */
  198. RADEON_WRITE( RADEON_GEN_INT_CNTL, 0 );
  199. }