nouveau_drv.h 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307
  1. /*
  2. * Copyright 2005 Stephane Marchesin.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef __NOUVEAU_DRV_H__
  25. #define __NOUVEAU_DRV_H__
  26. #define DRIVER_AUTHOR "Stephane Marchesin"
  27. #define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
  28. #define DRIVER_NAME "nouveau"
  29. #define DRIVER_DESC "nVidia Riva/TNT/GeForce"
  30. #define DRIVER_DATE "20090420"
  31. #define DRIVER_MAJOR 0
  32. #define DRIVER_MINOR 0
  33. #define DRIVER_PATCHLEVEL 15
  34. #define NOUVEAU_FAMILY 0x0000FFFF
  35. #define NOUVEAU_FLAGS 0xFFFF0000
  36. #include "ttm/ttm_bo_api.h"
  37. #include "ttm/ttm_bo_driver.h"
  38. #include "ttm/ttm_placement.h"
  39. #include "ttm/ttm_memory.h"
  40. #include "ttm/ttm_module.h"
  41. struct nouveau_fpriv {
  42. struct ttm_object_file *tfile;
  43. };
  44. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  45. #include "nouveau_drm.h"
  46. #include "nouveau_reg.h"
  47. #include "nouveau_bios.h"
  48. struct nouveau_grctx;
  49. #define MAX_NUM_DCB_ENTRIES 16
  50. #define NOUVEAU_MAX_CHANNEL_NR 128
  51. #define NV50_VM_MAX_VRAM (2*1024*1024*1024ULL)
  52. #define NV50_VM_BLOCK (512*1024*1024ULL)
  53. #define NV50_VM_VRAM_NR (NV50_VM_MAX_VRAM / NV50_VM_BLOCK)
  54. struct nouveau_bo {
  55. struct ttm_buffer_object bo;
  56. struct ttm_placement placement;
  57. u32 placements[3];
  58. struct ttm_bo_kmap_obj kmap;
  59. struct list_head head;
  60. /* protected by ttm_bo_reserve() */
  61. struct drm_file *reserved_by;
  62. struct list_head entry;
  63. int pbbo_index;
  64. struct nouveau_channel *channel;
  65. bool mappable;
  66. bool no_vm;
  67. uint32_t tile_mode;
  68. uint32_t tile_flags;
  69. struct drm_gem_object *gem;
  70. struct drm_file *cpu_filp;
  71. int pin_refcnt;
  72. };
  73. static inline struct nouveau_bo *
  74. nouveau_bo(struct ttm_buffer_object *bo)
  75. {
  76. return container_of(bo, struct nouveau_bo, bo);
  77. }
  78. static inline struct nouveau_bo *
  79. nouveau_gem_object(struct drm_gem_object *gem)
  80. {
  81. return gem ? gem->driver_private : NULL;
  82. }
  83. /* TODO: submit equivalent to TTM generic API upstream? */
  84. static inline void __iomem *
  85. nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
  86. {
  87. bool is_iomem;
  88. void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
  89. &nvbo->kmap, &is_iomem);
  90. WARN_ON_ONCE(ioptr && !is_iomem);
  91. return ioptr;
  92. }
  93. struct mem_block {
  94. struct mem_block *next;
  95. struct mem_block *prev;
  96. uint64_t start;
  97. uint64_t size;
  98. struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
  99. };
  100. enum nouveau_flags {
  101. NV_NFORCE = 0x10000000,
  102. NV_NFORCE2 = 0x20000000
  103. };
  104. #define NVOBJ_ENGINE_SW 0
  105. #define NVOBJ_ENGINE_GR 1
  106. #define NVOBJ_ENGINE_DISPLAY 2
  107. #define NVOBJ_ENGINE_INT 0xdeadbeef
  108. #define NVOBJ_FLAG_ALLOW_NO_REFS (1 << 0)
  109. #define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
  110. #define NVOBJ_FLAG_ZERO_FREE (1 << 2)
  111. #define NVOBJ_FLAG_FAKE (1 << 3)
  112. struct nouveau_gpuobj {
  113. struct list_head list;
  114. struct nouveau_channel *im_channel;
  115. struct mem_block *im_pramin;
  116. struct nouveau_bo *im_backing;
  117. uint32_t im_backing_start;
  118. uint32_t *im_backing_suspend;
  119. int im_bound;
  120. uint32_t flags;
  121. int refcount;
  122. uint32_t engine;
  123. uint32_t class;
  124. void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
  125. void *priv;
  126. };
  127. struct nouveau_gpuobj_ref {
  128. struct list_head list;
  129. struct nouveau_gpuobj *gpuobj;
  130. uint32_t instance;
  131. struct nouveau_channel *channel;
  132. int handle;
  133. };
  134. struct nouveau_channel {
  135. struct drm_device *dev;
  136. int id;
  137. /* owner of this fifo */
  138. struct drm_file *file_priv;
  139. /* mapping of the fifo itself */
  140. struct drm_local_map *map;
  141. /* mapping of the regs controling the fifo */
  142. void __iomem *user;
  143. uint32_t user_get;
  144. uint32_t user_put;
  145. /* Fencing */
  146. struct {
  147. /* lock protects the pending list only */
  148. spinlock_t lock;
  149. struct list_head pending;
  150. uint32_t sequence;
  151. uint32_t sequence_ack;
  152. uint32_t last_sequence_irq;
  153. } fence;
  154. /* DMA push buffer */
  155. struct nouveau_gpuobj_ref *pushbuf;
  156. struct nouveau_bo *pushbuf_bo;
  157. uint32_t pushbuf_base;
  158. /* Notifier memory */
  159. struct nouveau_bo *notifier_bo;
  160. struct mem_block *notifier_heap;
  161. /* PFIFO context */
  162. struct nouveau_gpuobj_ref *ramfc;
  163. struct nouveau_gpuobj_ref *cache;
  164. /* PGRAPH context */
  165. /* XXX may be merge 2 pointers as private data ??? */
  166. struct nouveau_gpuobj_ref *ramin_grctx;
  167. void *pgraph_ctx;
  168. /* NV50 VM */
  169. struct nouveau_gpuobj *vm_pd;
  170. struct nouveau_gpuobj_ref *vm_gart_pt;
  171. struct nouveau_gpuobj_ref *vm_vram_pt[NV50_VM_VRAM_NR];
  172. /* Objects */
  173. struct nouveau_gpuobj_ref *ramin; /* Private instmem */
  174. struct mem_block *ramin_heap; /* Private PRAMIN heap */
  175. struct nouveau_gpuobj_ref *ramht; /* Hash table */
  176. struct list_head ramht_refs; /* Objects referenced by RAMHT */
  177. /* GPU object info for stuff used in-kernel (mm_enabled) */
  178. uint32_t m2mf_ntfy;
  179. uint32_t vram_handle;
  180. uint32_t gart_handle;
  181. bool accel_done;
  182. /* Push buffer state (only for drm's channel on !mm_enabled) */
  183. struct {
  184. int max;
  185. int free;
  186. int cur;
  187. int put;
  188. /* access via pushbuf_bo */
  189. } dma;
  190. uint32_t sw_subchannel[8];
  191. struct {
  192. struct nouveau_gpuobj *vblsem;
  193. uint32_t vblsem_offset;
  194. uint32_t vblsem_rval;
  195. struct list_head vbl_wait;
  196. } nvsw;
  197. struct {
  198. bool active;
  199. char name[32];
  200. struct drm_info_list info;
  201. } debugfs;
  202. };
  203. struct nouveau_instmem_engine {
  204. void *priv;
  205. int (*init)(struct drm_device *dev);
  206. void (*takedown)(struct drm_device *dev);
  207. int (*suspend)(struct drm_device *dev);
  208. void (*resume)(struct drm_device *dev);
  209. int (*populate)(struct drm_device *, struct nouveau_gpuobj *,
  210. uint32_t *size);
  211. void (*clear)(struct drm_device *, struct nouveau_gpuobj *);
  212. int (*bind)(struct drm_device *, struct nouveau_gpuobj *);
  213. int (*unbind)(struct drm_device *, struct nouveau_gpuobj *);
  214. void (*prepare_access)(struct drm_device *, bool write);
  215. void (*finish_access)(struct drm_device *);
  216. };
  217. struct nouveau_mc_engine {
  218. int (*init)(struct drm_device *dev);
  219. void (*takedown)(struct drm_device *dev);
  220. };
  221. struct nouveau_timer_engine {
  222. int (*init)(struct drm_device *dev);
  223. void (*takedown)(struct drm_device *dev);
  224. uint64_t (*read)(struct drm_device *dev);
  225. };
  226. struct nouveau_fb_engine {
  227. int (*init)(struct drm_device *dev);
  228. void (*takedown)(struct drm_device *dev);
  229. };
  230. struct nouveau_fifo_engine {
  231. void *priv;
  232. int channels;
  233. int (*init)(struct drm_device *);
  234. void (*takedown)(struct drm_device *);
  235. void (*disable)(struct drm_device *);
  236. void (*enable)(struct drm_device *);
  237. bool (*reassign)(struct drm_device *, bool enable);
  238. bool (*cache_flush)(struct drm_device *dev);
  239. bool (*cache_pull)(struct drm_device *dev, bool enable);
  240. int (*channel_id)(struct drm_device *);
  241. int (*create_context)(struct nouveau_channel *);
  242. void (*destroy_context)(struct nouveau_channel *);
  243. int (*load_context)(struct nouveau_channel *);
  244. int (*unload_context)(struct drm_device *);
  245. };
  246. struct nouveau_pgraph_object_method {
  247. int id;
  248. int (*exec)(struct nouveau_channel *chan, int grclass, int mthd,
  249. uint32_t data);
  250. };
  251. struct nouveau_pgraph_object_class {
  252. int id;
  253. bool software;
  254. struct nouveau_pgraph_object_method *methods;
  255. };
  256. struct nouveau_pgraph_engine {
  257. struct nouveau_pgraph_object_class *grclass;
  258. bool accel_blocked;
  259. void *ctxprog;
  260. void *ctxvals;
  261. int grctx_size;
  262. int (*init)(struct drm_device *);
  263. void (*takedown)(struct drm_device *);
  264. void (*fifo_access)(struct drm_device *, bool);
  265. struct nouveau_channel *(*channel)(struct drm_device *);
  266. int (*create_context)(struct nouveau_channel *);
  267. void (*destroy_context)(struct nouveau_channel *);
  268. int (*load_context)(struct nouveau_channel *);
  269. int (*unload_context)(struct drm_device *);
  270. };
  271. struct nouveau_engine {
  272. struct nouveau_instmem_engine instmem;
  273. struct nouveau_mc_engine mc;
  274. struct nouveau_timer_engine timer;
  275. struct nouveau_fb_engine fb;
  276. struct nouveau_pgraph_engine graph;
  277. struct nouveau_fifo_engine fifo;
  278. };
  279. struct nouveau_pll_vals {
  280. union {
  281. struct {
  282. #ifdef __BIG_ENDIAN
  283. uint8_t N1, M1, N2, M2;
  284. #else
  285. uint8_t M1, N1, M2, N2;
  286. #endif
  287. };
  288. struct {
  289. uint16_t NM1, NM2;
  290. } __attribute__((packed));
  291. };
  292. int log2P;
  293. int refclk;
  294. };
  295. enum nv04_fp_display_regs {
  296. FP_DISPLAY_END,
  297. FP_TOTAL,
  298. FP_CRTC,
  299. FP_SYNC_START,
  300. FP_SYNC_END,
  301. FP_VALID_START,
  302. FP_VALID_END
  303. };
  304. struct nv04_crtc_reg {
  305. unsigned char MiscOutReg; /* */
  306. uint8_t CRTC[0x9f];
  307. uint8_t CR58[0x10];
  308. uint8_t Sequencer[5];
  309. uint8_t Graphics[9];
  310. uint8_t Attribute[21];
  311. unsigned char DAC[768]; /* Internal Colorlookuptable */
  312. /* PCRTC regs */
  313. uint32_t fb_start;
  314. uint32_t crtc_cfg;
  315. uint32_t cursor_cfg;
  316. uint32_t gpio_ext;
  317. uint32_t crtc_830;
  318. uint32_t crtc_834;
  319. uint32_t crtc_850;
  320. uint32_t crtc_eng_ctrl;
  321. /* PRAMDAC regs */
  322. uint32_t nv10_cursync;
  323. struct nouveau_pll_vals pllvals;
  324. uint32_t ramdac_gen_ctrl;
  325. uint32_t ramdac_630;
  326. uint32_t ramdac_634;
  327. uint32_t tv_setup;
  328. uint32_t tv_vtotal;
  329. uint32_t tv_vskew;
  330. uint32_t tv_vsync_delay;
  331. uint32_t tv_htotal;
  332. uint32_t tv_hskew;
  333. uint32_t tv_hsync_delay;
  334. uint32_t tv_hsync_delay2;
  335. uint32_t fp_horiz_regs[7];
  336. uint32_t fp_vert_regs[7];
  337. uint32_t dither;
  338. uint32_t fp_control;
  339. uint32_t dither_regs[6];
  340. uint32_t fp_debug_0;
  341. uint32_t fp_debug_1;
  342. uint32_t fp_debug_2;
  343. uint32_t fp_margin_color;
  344. uint32_t ramdac_8c0;
  345. uint32_t ramdac_a20;
  346. uint32_t ramdac_a24;
  347. uint32_t ramdac_a34;
  348. uint32_t ctv_regs[38];
  349. };
  350. struct nv04_output_reg {
  351. uint32_t output;
  352. int head;
  353. };
  354. struct nv04_mode_state {
  355. uint32_t bpp;
  356. uint32_t width;
  357. uint32_t height;
  358. uint32_t interlace;
  359. uint32_t repaint0;
  360. uint32_t repaint1;
  361. uint32_t screen;
  362. uint32_t scale;
  363. uint32_t dither;
  364. uint32_t extra;
  365. uint32_t fifo;
  366. uint32_t pixel;
  367. uint32_t horiz;
  368. int arbitration0;
  369. int arbitration1;
  370. uint32_t pll;
  371. uint32_t pllB;
  372. uint32_t vpll;
  373. uint32_t vpll2;
  374. uint32_t vpllB;
  375. uint32_t vpll2B;
  376. uint32_t pllsel;
  377. uint32_t sel_clk;
  378. uint32_t general;
  379. uint32_t crtcOwner;
  380. uint32_t head;
  381. uint32_t head2;
  382. uint32_t cursorConfig;
  383. uint32_t cursor0;
  384. uint32_t cursor1;
  385. uint32_t cursor2;
  386. uint32_t timingH;
  387. uint32_t timingV;
  388. uint32_t displayV;
  389. uint32_t crtcSync;
  390. struct nv04_crtc_reg crtc_reg[2];
  391. };
  392. enum nouveau_card_type {
  393. NV_04 = 0x00,
  394. NV_10 = 0x10,
  395. NV_20 = 0x20,
  396. NV_30 = 0x30,
  397. NV_40 = 0x40,
  398. NV_50 = 0x50,
  399. };
  400. struct drm_nouveau_private {
  401. struct drm_device *dev;
  402. enum {
  403. NOUVEAU_CARD_INIT_DOWN,
  404. NOUVEAU_CARD_INIT_DONE,
  405. NOUVEAU_CARD_INIT_FAILED
  406. } init_state;
  407. /* the card type, takes NV_* as values */
  408. enum nouveau_card_type card_type;
  409. /* exact chipset, derived from NV_PMC_BOOT_0 */
  410. int chipset;
  411. int flags;
  412. void __iomem *mmio;
  413. void __iomem *ramin;
  414. uint32_t ramin_size;
  415. struct workqueue_struct *wq;
  416. struct work_struct irq_work;
  417. struct list_head vbl_waiting;
  418. struct {
  419. struct ttm_global_reference mem_global_ref;
  420. struct ttm_bo_global_ref bo_global_ref;
  421. struct ttm_bo_device bdev;
  422. spinlock_t bo_list_lock;
  423. struct list_head bo_list;
  424. atomic_t validate_sequence;
  425. } ttm;
  426. struct fb_info *fbdev_info;
  427. int fifo_alloc_count;
  428. struct nouveau_channel *fifos[NOUVEAU_MAX_CHANNEL_NR];
  429. struct nouveau_engine engine;
  430. struct nouveau_channel *channel;
  431. /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
  432. struct nouveau_gpuobj *ramht;
  433. uint32_t ramin_rsvd_vram;
  434. uint32_t ramht_offset;
  435. uint32_t ramht_size;
  436. uint32_t ramht_bits;
  437. uint32_t ramfc_offset;
  438. uint32_t ramfc_size;
  439. uint32_t ramro_offset;
  440. uint32_t ramro_size;
  441. /* base physical adresses */
  442. uint64_t fb_phys;
  443. uint64_t fb_available_size;
  444. uint64_t fb_mappable_pages;
  445. uint64_t fb_aper_free;
  446. struct {
  447. enum {
  448. NOUVEAU_GART_NONE = 0,
  449. NOUVEAU_GART_AGP,
  450. NOUVEAU_GART_SGDMA
  451. } type;
  452. uint64_t aper_base;
  453. uint64_t aper_size;
  454. uint64_t aper_free;
  455. struct nouveau_gpuobj *sg_ctxdma;
  456. struct page *sg_dummy_page;
  457. dma_addr_t sg_dummy_bus;
  458. /* nottm hack */
  459. struct drm_ttm_backend *sg_be;
  460. unsigned long sg_handle;
  461. } gart_info;
  462. /* G8x/G9x virtual address space */
  463. uint64_t vm_gart_base;
  464. uint64_t vm_gart_size;
  465. uint64_t vm_vram_base;
  466. uint64_t vm_vram_size;
  467. uint64_t vm_end;
  468. struct nouveau_gpuobj *vm_vram_pt[NV50_VM_VRAM_NR];
  469. int vm_vram_pt_nr;
  470. /* the mtrr covering the FB */
  471. int fb_mtrr;
  472. struct mem_block *ramin_heap;
  473. /* context table pointed to be NV_PGRAPH_CHANNEL_CTX_TABLE (0x400780) */
  474. uint32_t ctx_table_size;
  475. struct nouveau_gpuobj_ref *ctx_table;
  476. struct list_head gpuobj_list;
  477. struct nvbios VBIOS;
  478. struct nouveau_bios_info *vbios;
  479. struct nv04_mode_state mode_reg;
  480. struct nv04_mode_state saved_reg;
  481. uint32_t saved_vga_font[4][16384];
  482. uint32_t crtc_owner;
  483. uint32_t dac_users[4];
  484. struct nouveau_suspend_resume {
  485. uint32_t fifo_mode;
  486. uint32_t graph_ctx_control;
  487. uint32_t graph_state;
  488. uint32_t *ramin_copy;
  489. uint64_t ramin_size;
  490. } susres;
  491. struct backlight_device *backlight;
  492. bool acpi_dsm;
  493. struct nouveau_channel *evo;
  494. struct {
  495. struct dentry *channel_root;
  496. } debugfs;
  497. };
  498. static inline struct drm_nouveau_private *
  499. nouveau_bdev(struct ttm_bo_device *bd)
  500. {
  501. return container_of(bd, struct drm_nouveau_private, ttm.bdev);
  502. }
  503. static inline int
  504. nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
  505. {
  506. struct nouveau_bo *prev;
  507. if (!pnvbo)
  508. return -EINVAL;
  509. prev = *pnvbo;
  510. *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
  511. if (prev) {
  512. struct ttm_buffer_object *bo = &prev->bo;
  513. ttm_bo_unref(&bo);
  514. }
  515. return 0;
  516. }
  517. #define NOUVEAU_CHECK_INITIALISED_WITH_RETURN do { \
  518. struct drm_nouveau_private *nv = dev->dev_private; \
  519. if (nv->init_state != NOUVEAU_CARD_INIT_DONE) { \
  520. NV_ERROR(dev, "called without init\n"); \
  521. return -EINVAL; \
  522. } \
  523. } while (0)
  524. #define NOUVEAU_GET_USER_CHANNEL_WITH_RETURN(id, cl, ch) do { \
  525. struct drm_nouveau_private *nv = dev->dev_private; \
  526. if (!nouveau_channel_owner(dev, (cl), (id))) { \
  527. NV_ERROR(dev, "pid %d doesn't own channel %d\n", \
  528. DRM_CURRENTPID, (id)); \
  529. return -EPERM; \
  530. } \
  531. (ch) = nv->fifos[(id)]; \
  532. } while (0)
  533. /* nouveau_drv.c */
  534. extern int nouveau_noagp;
  535. extern int nouveau_duallink;
  536. extern int nouveau_uscript_lvds;
  537. extern int nouveau_uscript_tmds;
  538. extern int nouveau_vram_pushbuf;
  539. extern int nouveau_vram_notify;
  540. extern int nouveau_fbpercrtc;
  541. extern char *nouveau_tv_norm;
  542. extern int nouveau_reg_debug;
  543. extern char *nouveau_vbios;
  544. extern int nouveau_ctxfw;
  545. /* nouveau_state.c */
  546. extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
  547. extern int nouveau_load(struct drm_device *, unsigned long flags);
  548. extern int nouveau_firstopen(struct drm_device *);
  549. extern void nouveau_lastclose(struct drm_device *);
  550. extern int nouveau_unload(struct drm_device *);
  551. extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
  552. struct drm_file *);
  553. extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
  554. struct drm_file *);
  555. extern bool nouveau_wait_until(struct drm_device *, uint64_t timeout,
  556. uint32_t reg, uint32_t mask, uint32_t val);
  557. extern bool nouveau_wait_for_idle(struct drm_device *);
  558. extern int nouveau_card_init(struct drm_device *);
  559. extern int nouveau_ioctl_card_init(struct drm_device *, void *data,
  560. struct drm_file *);
  561. extern int nouveau_ioctl_suspend(struct drm_device *, void *data,
  562. struct drm_file *);
  563. extern int nouveau_ioctl_resume(struct drm_device *, void *data,
  564. struct drm_file *);
  565. /* nouveau_mem.c */
  566. extern int nouveau_mem_init_heap(struct mem_block **, uint64_t start,
  567. uint64_t size);
  568. extern struct mem_block *nouveau_mem_alloc_block(struct mem_block *,
  569. uint64_t size, int align2,
  570. struct drm_file *, int tail);
  571. extern void nouveau_mem_takedown(struct mem_block **heap);
  572. extern void nouveau_mem_free_block(struct mem_block *);
  573. extern uint64_t nouveau_mem_fb_amount(struct drm_device *);
  574. extern void nouveau_mem_release(struct drm_file *, struct mem_block *heap);
  575. extern int nouveau_mem_init(struct drm_device *);
  576. extern int nouveau_mem_init_agp(struct drm_device *);
  577. extern void nouveau_mem_close(struct drm_device *);
  578. extern int nv50_mem_vm_bind_linear(struct drm_device *, uint64_t virt,
  579. uint32_t size, uint32_t flags,
  580. uint64_t phys);
  581. extern void nv50_mem_vm_unbind(struct drm_device *, uint64_t virt,
  582. uint32_t size);
  583. /* nouveau_notifier.c */
  584. extern int nouveau_notifier_init_channel(struct nouveau_channel *);
  585. extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
  586. extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
  587. int cout, uint32_t *offset);
  588. extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
  589. extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
  590. struct drm_file *);
  591. extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
  592. struct drm_file *);
  593. /* nouveau_channel.c */
  594. extern struct drm_ioctl_desc nouveau_ioctls[];
  595. extern int nouveau_max_ioctl;
  596. extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
  597. extern int nouveau_channel_owner(struct drm_device *, struct drm_file *,
  598. int channel);
  599. extern int nouveau_channel_alloc(struct drm_device *dev,
  600. struct nouveau_channel **chan,
  601. struct drm_file *file_priv,
  602. uint32_t fb_ctxdma, uint32_t tt_ctxdma);
  603. extern void nouveau_channel_free(struct nouveau_channel *);
  604. extern int nouveau_channel_idle(struct nouveau_channel *chan);
  605. /* nouveau_object.c */
  606. extern int nouveau_gpuobj_early_init(struct drm_device *);
  607. extern int nouveau_gpuobj_init(struct drm_device *);
  608. extern void nouveau_gpuobj_takedown(struct drm_device *);
  609. extern void nouveau_gpuobj_late_takedown(struct drm_device *);
  610. extern int nouveau_gpuobj_suspend(struct drm_device *dev);
  611. extern void nouveau_gpuobj_suspend_cleanup(struct drm_device *dev);
  612. extern void nouveau_gpuobj_resume(struct drm_device *dev);
  613. extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
  614. uint32_t vram_h, uint32_t tt_h);
  615. extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
  616. extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
  617. uint32_t size, int align, uint32_t flags,
  618. struct nouveau_gpuobj **);
  619. extern int nouveau_gpuobj_del(struct drm_device *, struct nouveau_gpuobj **);
  620. extern int nouveau_gpuobj_ref_add(struct drm_device *, struct nouveau_channel *,
  621. uint32_t handle, struct nouveau_gpuobj *,
  622. struct nouveau_gpuobj_ref **);
  623. extern int nouveau_gpuobj_ref_del(struct drm_device *,
  624. struct nouveau_gpuobj_ref **);
  625. extern int nouveau_gpuobj_ref_find(struct nouveau_channel *, uint32_t handle,
  626. struct nouveau_gpuobj_ref **ref_ret);
  627. extern int nouveau_gpuobj_new_ref(struct drm_device *,
  628. struct nouveau_channel *alloc_chan,
  629. struct nouveau_channel *ref_chan,
  630. uint32_t handle, uint32_t size, int align,
  631. uint32_t flags, struct nouveau_gpuobj_ref **);
  632. extern int nouveau_gpuobj_new_fake(struct drm_device *,
  633. uint32_t p_offset, uint32_t b_offset,
  634. uint32_t size, uint32_t flags,
  635. struct nouveau_gpuobj **,
  636. struct nouveau_gpuobj_ref**);
  637. extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
  638. uint64_t offset, uint64_t size, int access,
  639. int target, struct nouveau_gpuobj **);
  640. extern int nouveau_gpuobj_gart_dma_new(struct nouveau_channel *,
  641. uint64_t offset, uint64_t size,
  642. int access, struct nouveau_gpuobj **,
  643. uint32_t *o_ret);
  644. extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, int class,
  645. struct nouveau_gpuobj **);
  646. extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
  647. struct drm_file *);
  648. extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
  649. struct drm_file *);
  650. /* nouveau_irq.c */
  651. extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
  652. extern void nouveau_irq_preinstall(struct drm_device *);
  653. extern int nouveau_irq_postinstall(struct drm_device *);
  654. extern void nouveau_irq_uninstall(struct drm_device *);
  655. /* nouveau_sgdma.c */
  656. extern int nouveau_sgdma_init(struct drm_device *);
  657. extern void nouveau_sgdma_takedown(struct drm_device *);
  658. extern int nouveau_sgdma_get_page(struct drm_device *, uint32_t offset,
  659. uint32_t *page);
  660. extern struct ttm_backend *nouveau_sgdma_init_ttm(struct drm_device *);
  661. /* nouveau_debugfs.c */
  662. #if defined(CONFIG_DRM_NOUVEAU_DEBUG)
  663. extern int nouveau_debugfs_init(struct drm_minor *);
  664. extern void nouveau_debugfs_takedown(struct drm_minor *);
  665. extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
  666. extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
  667. #else
  668. static inline int
  669. nouveau_debugfs_init(struct drm_minor *minor)
  670. {
  671. return 0;
  672. }
  673. static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
  674. {
  675. }
  676. static inline int
  677. nouveau_debugfs_channel_init(struct nouveau_channel *chan)
  678. {
  679. return 0;
  680. }
  681. static inline void
  682. nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
  683. {
  684. }
  685. #endif
  686. /* nouveau_dma.c */
  687. extern int nouveau_dma_init(struct nouveau_channel *);
  688. extern int nouveau_dma_wait(struct nouveau_channel *, int size);
  689. /* nouveau_acpi.c */
  690. #ifdef CONFIG_ACPI
  691. extern int nouveau_hybrid_setup(struct drm_device *dev);
  692. extern bool nouveau_dsm_probe(struct drm_device *dev);
  693. #else
  694. static inline int nouveau_hybrid_setup(struct drm_device *dev)
  695. {
  696. return 0;
  697. }
  698. static inline bool nouveau_dsm_probe(struct drm_device *dev)
  699. {
  700. return false;
  701. }
  702. #endif
  703. /* nouveau_backlight.c */
  704. #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
  705. extern int nouveau_backlight_init(struct drm_device *);
  706. extern void nouveau_backlight_exit(struct drm_device *);
  707. #else
  708. static inline int nouveau_backlight_init(struct drm_device *dev)
  709. {
  710. return 0;
  711. }
  712. static inline void nouveau_backlight_exit(struct drm_device *dev) { }
  713. #endif
  714. /* nouveau_bios.c */
  715. extern int nouveau_bios_init(struct drm_device *);
  716. extern void nouveau_bios_takedown(struct drm_device *dev);
  717. extern int nouveau_run_vbios_init(struct drm_device *);
  718. extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
  719. struct dcb_entry *);
  720. extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *,
  721. enum dcb_gpio_tag);
  722. extern struct dcb_connector_table_entry *
  723. nouveau_bios_connector_entry(struct drm_device *, int index);
  724. extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
  725. struct pll_lims *);
  726. extern int nouveau_bios_run_display_table(struct drm_device *,
  727. struct dcb_entry *,
  728. uint32_t script, int pxclk);
  729. extern void *nouveau_bios_dp_table(struct drm_device *, struct dcb_entry *,
  730. int *length);
  731. extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
  732. extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
  733. extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
  734. bool *dl, bool *if_is_24bit);
  735. extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
  736. int head, int pxclk);
  737. extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
  738. enum LVDS_script, int pxclk);
  739. /* nouveau_ttm.c */
  740. int nouveau_ttm_global_init(struct drm_nouveau_private *);
  741. void nouveau_ttm_global_release(struct drm_nouveau_private *);
  742. int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
  743. /* nouveau_dp.c */
  744. int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
  745. uint8_t *data, int data_nr);
  746. bool nouveau_dp_detect(struct drm_encoder *);
  747. bool nouveau_dp_link_train(struct drm_encoder *);
  748. /* nv04_fb.c */
  749. extern int nv04_fb_init(struct drm_device *);
  750. extern void nv04_fb_takedown(struct drm_device *);
  751. /* nv10_fb.c */
  752. extern int nv10_fb_init(struct drm_device *);
  753. extern void nv10_fb_takedown(struct drm_device *);
  754. /* nv40_fb.c */
  755. extern int nv40_fb_init(struct drm_device *);
  756. extern void nv40_fb_takedown(struct drm_device *);
  757. /* nv04_fifo.c */
  758. extern int nv04_fifo_init(struct drm_device *);
  759. extern void nv04_fifo_disable(struct drm_device *);
  760. extern void nv04_fifo_enable(struct drm_device *);
  761. extern bool nv04_fifo_reassign(struct drm_device *, bool);
  762. extern bool nv04_fifo_cache_flush(struct drm_device *);
  763. extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
  764. extern int nv04_fifo_channel_id(struct drm_device *);
  765. extern int nv04_fifo_create_context(struct nouveau_channel *);
  766. extern void nv04_fifo_destroy_context(struct nouveau_channel *);
  767. extern int nv04_fifo_load_context(struct nouveau_channel *);
  768. extern int nv04_fifo_unload_context(struct drm_device *);
  769. /* nv10_fifo.c */
  770. extern int nv10_fifo_init(struct drm_device *);
  771. extern int nv10_fifo_channel_id(struct drm_device *);
  772. extern int nv10_fifo_create_context(struct nouveau_channel *);
  773. extern void nv10_fifo_destroy_context(struct nouveau_channel *);
  774. extern int nv10_fifo_load_context(struct nouveau_channel *);
  775. extern int nv10_fifo_unload_context(struct drm_device *);
  776. /* nv40_fifo.c */
  777. extern int nv40_fifo_init(struct drm_device *);
  778. extern int nv40_fifo_create_context(struct nouveau_channel *);
  779. extern void nv40_fifo_destroy_context(struct nouveau_channel *);
  780. extern int nv40_fifo_load_context(struct nouveau_channel *);
  781. extern int nv40_fifo_unload_context(struct drm_device *);
  782. /* nv50_fifo.c */
  783. extern int nv50_fifo_init(struct drm_device *);
  784. extern void nv50_fifo_takedown(struct drm_device *);
  785. extern int nv50_fifo_channel_id(struct drm_device *);
  786. extern int nv50_fifo_create_context(struct nouveau_channel *);
  787. extern void nv50_fifo_destroy_context(struct nouveau_channel *);
  788. extern int nv50_fifo_load_context(struct nouveau_channel *);
  789. extern int nv50_fifo_unload_context(struct drm_device *);
  790. /* nv04_graph.c */
  791. extern struct nouveau_pgraph_object_class nv04_graph_grclass[];
  792. extern int nv04_graph_init(struct drm_device *);
  793. extern void nv04_graph_takedown(struct drm_device *);
  794. extern void nv04_graph_fifo_access(struct drm_device *, bool);
  795. extern struct nouveau_channel *nv04_graph_channel(struct drm_device *);
  796. extern int nv04_graph_create_context(struct nouveau_channel *);
  797. extern void nv04_graph_destroy_context(struct nouveau_channel *);
  798. extern int nv04_graph_load_context(struct nouveau_channel *);
  799. extern int nv04_graph_unload_context(struct drm_device *);
  800. extern void nv04_graph_context_switch(struct drm_device *);
  801. /* nv10_graph.c */
  802. extern struct nouveau_pgraph_object_class nv10_graph_grclass[];
  803. extern int nv10_graph_init(struct drm_device *);
  804. extern void nv10_graph_takedown(struct drm_device *);
  805. extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
  806. extern int nv10_graph_create_context(struct nouveau_channel *);
  807. extern void nv10_graph_destroy_context(struct nouveau_channel *);
  808. extern int nv10_graph_load_context(struct nouveau_channel *);
  809. extern int nv10_graph_unload_context(struct drm_device *);
  810. extern void nv10_graph_context_switch(struct drm_device *);
  811. /* nv20_graph.c */
  812. extern struct nouveau_pgraph_object_class nv20_graph_grclass[];
  813. extern struct nouveau_pgraph_object_class nv30_graph_grclass[];
  814. extern int nv20_graph_create_context(struct nouveau_channel *);
  815. extern void nv20_graph_destroy_context(struct nouveau_channel *);
  816. extern int nv20_graph_load_context(struct nouveau_channel *);
  817. extern int nv20_graph_unload_context(struct drm_device *);
  818. extern int nv20_graph_init(struct drm_device *);
  819. extern void nv20_graph_takedown(struct drm_device *);
  820. extern int nv30_graph_init(struct drm_device *);
  821. /* nv40_graph.c */
  822. extern struct nouveau_pgraph_object_class nv40_graph_grclass[];
  823. extern int nv40_graph_init(struct drm_device *);
  824. extern void nv40_graph_takedown(struct drm_device *);
  825. extern struct nouveau_channel *nv40_graph_channel(struct drm_device *);
  826. extern int nv40_graph_create_context(struct nouveau_channel *);
  827. extern void nv40_graph_destroy_context(struct nouveau_channel *);
  828. extern int nv40_graph_load_context(struct nouveau_channel *);
  829. extern int nv40_graph_unload_context(struct drm_device *);
  830. extern void nv40_grctx_init(struct nouveau_grctx *);
  831. /* nv50_graph.c */
  832. extern struct nouveau_pgraph_object_class nv50_graph_grclass[];
  833. extern int nv50_graph_init(struct drm_device *);
  834. extern void nv50_graph_takedown(struct drm_device *);
  835. extern void nv50_graph_fifo_access(struct drm_device *, bool);
  836. extern struct nouveau_channel *nv50_graph_channel(struct drm_device *);
  837. extern int nv50_graph_create_context(struct nouveau_channel *);
  838. extern void nv50_graph_destroy_context(struct nouveau_channel *);
  839. extern int nv50_graph_load_context(struct nouveau_channel *);
  840. extern int nv50_graph_unload_context(struct drm_device *);
  841. extern void nv50_graph_context_switch(struct drm_device *);
  842. /* nouveau_grctx.c */
  843. extern int nouveau_grctx_prog_load(struct drm_device *);
  844. extern void nouveau_grctx_vals_load(struct drm_device *,
  845. struct nouveau_gpuobj *);
  846. extern void nouveau_grctx_fini(struct drm_device *);
  847. /* nv04_instmem.c */
  848. extern int nv04_instmem_init(struct drm_device *);
  849. extern void nv04_instmem_takedown(struct drm_device *);
  850. extern int nv04_instmem_suspend(struct drm_device *);
  851. extern void nv04_instmem_resume(struct drm_device *);
  852. extern int nv04_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
  853. uint32_t *size);
  854. extern void nv04_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
  855. extern int nv04_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
  856. extern int nv04_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
  857. extern void nv04_instmem_prepare_access(struct drm_device *, bool write);
  858. extern void nv04_instmem_finish_access(struct drm_device *);
  859. /* nv50_instmem.c */
  860. extern int nv50_instmem_init(struct drm_device *);
  861. extern void nv50_instmem_takedown(struct drm_device *);
  862. extern int nv50_instmem_suspend(struct drm_device *);
  863. extern void nv50_instmem_resume(struct drm_device *);
  864. extern int nv50_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
  865. uint32_t *size);
  866. extern void nv50_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
  867. extern int nv50_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
  868. extern int nv50_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
  869. extern void nv50_instmem_prepare_access(struct drm_device *, bool write);
  870. extern void nv50_instmem_finish_access(struct drm_device *);
  871. /* nv04_mc.c */
  872. extern int nv04_mc_init(struct drm_device *);
  873. extern void nv04_mc_takedown(struct drm_device *);
  874. /* nv40_mc.c */
  875. extern int nv40_mc_init(struct drm_device *);
  876. extern void nv40_mc_takedown(struct drm_device *);
  877. /* nv50_mc.c */
  878. extern int nv50_mc_init(struct drm_device *);
  879. extern void nv50_mc_takedown(struct drm_device *);
  880. /* nv04_timer.c */
  881. extern int nv04_timer_init(struct drm_device *);
  882. extern uint64_t nv04_timer_read(struct drm_device *);
  883. extern void nv04_timer_takedown(struct drm_device *);
  884. extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
  885. unsigned long arg);
  886. /* nv04_dac.c */
  887. extern int nv04_dac_create(struct drm_device *dev, struct dcb_entry *entry);
  888. extern enum drm_connector_status nv17_dac_detect(struct drm_encoder *encoder,
  889. struct drm_connector *connector);
  890. extern int nv04_dac_output_offset(struct drm_encoder *encoder);
  891. extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
  892. /* nv04_dfp.c */
  893. extern int nv04_dfp_create(struct drm_device *dev, struct dcb_entry *entry);
  894. extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
  895. extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
  896. int head, bool dl);
  897. extern void nv04_dfp_disable(struct drm_device *dev, int head);
  898. extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
  899. /* nv04_tv.c */
  900. extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
  901. extern int nv04_tv_create(struct drm_device *dev, struct dcb_entry *entry);
  902. /* nv17_tv.c */
  903. extern int nv17_tv_create(struct drm_device *dev, struct dcb_entry *entry);
  904. extern enum drm_connector_status nv17_tv_detect(struct drm_encoder *encoder,
  905. struct drm_connector *connector,
  906. uint32_t pin_mask);
  907. /* nv04_display.c */
  908. extern int nv04_display_create(struct drm_device *);
  909. extern void nv04_display_destroy(struct drm_device *);
  910. extern void nv04_display_restore(struct drm_device *);
  911. /* nv04_crtc.c */
  912. extern int nv04_crtc_create(struct drm_device *, int index);
  913. /* nouveau_bo.c */
  914. extern struct ttm_bo_driver nouveau_bo_driver;
  915. extern int nouveau_bo_new(struct drm_device *, struct nouveau_channel *,
  916. int size, int align, uint32_t flags,
  917. uint32_t tile_mode, uint32_t tile_flags,
  918. bool no_vm, bool mappable, struct nouveau_bo **);
  919. extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
  920. extern int nouveau_bo_unpin(struct nouveau_bo *);
  921. extern int nouveau_bo_map(struct nouveau_bo *);
  922. extern void nouveau_bo_unmap(struct nouveau_bo *);
  923. extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t memtype);
  924. extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
  925. extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
  926. extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
  927. extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
  928. /* nouveau_fence.c */
  929. struct nouveau_fence;
  930. extern int nouveau_fence_init(struct nouveau_channel *);
  931. extern void nouveau_fence_fini(struct nouveau_channel *);
  932. extern void nouveau_fence_update(struct nouveau_channel *);
  933. extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
  934. bool emit);
  935. extern int nouveau_fence_emit(struct nouveau_fence *);
  936. struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
  937. extern bool nouveau_fence_signalled(void *obj, void *arg);
  938. extern int nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
  939. extern int nouveau_fence_flush(void *obj, void *arg);
  940. extern void nouveau_fence_unref(void **obj);
  941. extern void *nouveau_fence_ref(void *obj);
  942. extern void nouveau_fence_handler(struct drm_device *dev, int channel);
  943. /* nouveau_gem.c */
  944. extern int nouveau_gem_new(struct drm_device *, struct nouveau_channel *,
  945. int size, int align, uint32_t flags,
  946. uint32_t tile_mode, uint32_t tile_flags,
  947. bool no_vm, bool mappable, struct nouveau_bo **);
  948. extern int nouveau_gem_object_new(struct drm_gem_object *);
  949. extern void nouveau_gem_object_del(struct drm_gem_object *);
  950. extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
  951. struct drm_file *);
  952. extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
  953. struct drm_file *);
  954. extern int nouveau_gem_ioctl_pushbuf_call(struct drm_device *, void *,
  955. struct drm_file *);
  956. extern int nouveau_gem_ioctl_pushbuf_call2(struct drm_device *, void *,
  957. struct drm_file *);
  958. extern int nouveau_gem_ioctl_pin(struct drm_device *, void *,
  959. struct drm_file *);
  960. extern int nouveau_gem_ioctl_unpin(struct drm_device *, void *,
  961. struct drm_file *);
  962. extern int nouveau_gem_ioctl_tile(struct drm_device *, void *,
  963. struct drm_file *);
  964. extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
  965. struct drm_file *);
  966. extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
  967. struct drm_file *);
  968. extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
  969. struct drm_file *);
  970. /* nv17_gpio.c */
  971. int nv17_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  972. int nv17_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  973. #ifndef ioread32_native
  974. #ifdef __BIG_ENDIAN
  975. #define ioread16_native ioread16be
  976. #define iowrite16_native iowrite16be
  977. #define ioread32_native ioread32be
  978. #define iowrite32_native iowrite32be
  979. #else /* def __BIG_ENDIAN */
  980. #define ioread16_native ioread16
  981. #define iowrite16_native iowrite16
  982. #define ioread32_native ioread32
  983. #define iowrite32_native iowrite32
  984. #endif /* def __BIG_ENDIAN else */
  985. #endif /* !ioread32_native */
  986. /* channel control reg access */
  987. static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
  988. {
  989. return ioread32_native(chan->user + reg);
  990. }
  991. static inline void nvchan_wr32(struct nouveau_channel *chan,
  992. unsigned reg, u32 val)
  993. {
  994. iowrite32_native(val, chan->user + reg);
  995. }
  996. /* register access */
  997. static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
  998. {
  999. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1000. return ioread32_native(dev_priv->mmio + reg);
  1001. }
  1002. static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
  1003. {
  1004. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1005. iowrite32_native(val, dev_priv->mmio + reg);
  1006. }
  1007. static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
  1008. {
  1009. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1010. return ioread8(dev_priv->mmio + reg);
  1011. }
  1012. static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
  1013. {
  1014. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1015. iowrite8(val, dev_priv->mmio + reg);
  1016. }
  1017. #define nv_wait(reg, mask, val) \
  1018. nouveau_wait_until(dev, 2000000000ULL, (reg), (mask), (val))
  1019. /* PRAMIN access */
  1020. static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
  1021. {
  1022. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1023. return ioread32_native(dev_priv->ramin + offset);
  1024. }
  1025. static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
  1026. {
  1027. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1028. iowrite32_native(val, dev_priv->ramin + offset);
  1029. }
  1030. /* object access */
  1031. static inline u32 nv_ro32(struct drm_device *dev, struct nouveau_gpuobj *obj,
  1032. unsigned index)
  1033. {
  1034. return nv_ri32(dev, obj->im_pramin->start + index * 4);
  1035. }
  1036. static inline void nv_wo32(struct drm_device *dev, struct nouveau_gpuobj *obj,
  1037. unsigned index, u32 val)
  1038. {
  1039. nv_wi32(dev, obj->im_pramin->start + index * 4, val);
  1040. }
  1041. /*
  1042. * Logging
  1043. * Argument d is (struct drm_device *).
  1044. */
  1045. #define NV_PRINTK(level, d, fmt, arg...) \
  1046. printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
  1047. pci_name(d->pdev), ##arg)
  1048. #ifndef NV_DEBUG_NOTRACE
  1049. #define NV_DEBUG(d, fmt, arg...) do { \
  1050. if (drm_debug & DRM_UT_DRIVER) { \
  1051. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1052. __LINE__, ##arg); \
  1053. } \
  1054. } while (0)
  1055. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1056. if (drm_debug & DRM_UT_KMS) { \
  1057. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1058. __LINE__, ##arg); \
  1059. } \
  1060. } while (0)
  1061. #else
  1062. #define NV_DEBUG(d, fmt, arg...) do { \
  1063. if (drm_debug & DRM_UT_DRIVER) \
  1064. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1065. } while (0)
  1066. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1067. if (drm_debug & DRM_UT_KMS) \
  1068. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1069. } while (0)
  1070. #endif
  1071. #define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
  1072. #define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1073. #define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
  1074. #define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1075. #define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
  1076. /* nouveau_reg_debug bitmask */
  1077. enum {
  1078. NOUVEAU_REG_DEBUG_MC = 0x1,
  1079. NOUVEAU_REG_DEBUG_VIDEO = 0x2,
  1080. NOUVEAU_REG_DEBUG_FB = 0x4,
  1081. NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
  1082. NOUVEAU_REG_DEBUG_CRTC = 0x10,
  1083. NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
  1084. NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
  1085. NOUVEAU_REG_DEBUG_RMVIO = 0x80,
  1086. NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
  1087. NOUVEAU_REG_DEBUG_EVO = 0x200,
  1088. };
  1089. #define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
  1090. if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
  1091. NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
  1092. } while (0)
  1093. static inline bool
  1094. nv_two_heads(struct drm_device *dev)
  1095. {
  1096. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1097. const int impl = dev->pci_device & 0x0ff0;
  1098. if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
  1099. impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
  1100. return true;
  1101. return false;
  1102. }
  1103. static inline bool
  1104. nv_gf4_disp_arch(struct drm_device *dev)
  1105. {
  1106. return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
  1107. }
  1108. static inline bool
  1109. nv_two_reg_pll(struct drm_device *dev)
  1110. {
  1111. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1112. const int impl = dev->pci_device & 0x0ff0;
  1113. if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
  1114. return true;
  1115. return false;
  1116. }
  1117. #define NV50_NVSW 0x0000506e
  1118. #define NV50_NVSW_DMA_SEMAPHORE 0x00000060
  1119. #define NV50_NVSW_SEMAPHORE_OFFSET 0x00000064
  1120. #define NV50_NVSW_SEMAPHORE_ACQUIRE 0x00000068
  1121. #define NV50_NVSW_SEMAPHORE_RELEASE 0x0000006c
  1122. #define NV50_NVSW_DMA_VBLSEM 0x0000018c
  1123. #define NV50_NVSW_VBLSEM_OFFSET 0x00000400
  1124. #define NV50_NVSW_VBLSEM_RELEASE_VALUE 0x00000404
  1125. #define NV50_NVSW_VBLSEM_RELEASE 0x00000408
  1126. #endif /* __NOUVEAU_DRV_H__ */