bnx2x_ethtool.c 82 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988
  1. /* bnx2x_ethtool.c: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2012 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * Maintained by: Eilon Greenstein <eilong@broadcom.com>
  10. * Written by: Eliezer Tamir
  11. * Based on code from Michael Chan's bnx2 driver
  12. * UDP CSUM errata workaround by Arik Gendelman
  13. * Slowpath and fastpath rework by Vladislav Zolotarov
  14. * Statistics and Link management by Yitchak Gertner
  15. *
  16. */
  17. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  18. #include <linux/ethtool.h>
  19. #include <linux/netdevice.h>
  20. #include <linux/types.h>
  21. #include <linux/sched.h>
  22. #include <linux/crc32.h>
  23. #include "bnx2x.h"
  24. #include "bnx2x_cmn.h"
  25. #include "bnx2x_dump.h"
  26. #include "bnx2x_init.h"
  27. /* Note: in the format strings below %s is replaced by the queue-name which is
  28. * either its index or 'fcoe' for the fcoe queue. Make sure the format string
  29. * length does not exceed ETH_GSTRING_LEN - MAX_QUEUE_NAME_LEN + 2
  30. */
  31. #define MAX_QUEUE_NAME_LEN 4
  32. static const struct {
  33. long offset;
  34. int size;
  35. char string[ETH_GSTRING_LEN];
  36. } bnx2x_q_stats_arr[] = {
  37. /* 1 */ { Q_STATS_OFFSET32(total_bytes_received_hi), 8, "[%s]: rx_bytes" },
  38. { Q_STATS_OFFSET32(total_unicast_packets_received_hi),
  39. 8, "[%s]: rx_ucast_packets" },
  40. { Q_STATS_OFFSET32(total_multicast_packets_received_hi),
  41. 8, "[%s]: rx_mcast_packets" },
  42. { Q_STATS_OFFSET32(total_broadcast_packets_received_hi),
  43. 8, "[%s]: rx_bcast_packets" },
  44. { Q_STATS_OFFSET32(no_buff_discard_hi), 8, "[%s]: rx_discards" },
  45. { Q_STATS_OFFSET32(rx_err_discard_pkt),
  46. 4, "[%s]: rx_phy_ip_err_discards"},
  47. { Q_STATS_OFFSET32(rx_skb_alloc_failed),
  48. 4, "[%s]: rx_skb_alloc_discard" },
  49. { Q_STATS_OFFSET32(hw_csum_err), 4, "[%s]: rx_csum_offload_errors" },
  50. { Q_STATS_OFFSET32(total_bytes_transmitted_hi), 8, "[%s]: tx_bytes" },
  51. /* 10 */{ Q_STATS_OFFSET32(total_unicast_packets_transmitted_hi),
  52. 8, "[%s]: tx_ucast_packets" },
  53. { Q_STATS_OFFSET32(total_multicast_packets_transmitted_hi),
  54. 8, "[%s]: tx_mcast_packets" },
  55. { Q_STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
  56. 8, "[%s]: tx_bcast_packets" },
  57. { Q_STATS_OFFSET32(total_tpa_aggregations_hi),
  58. 8, "[%s]: tpa_aggregations" },
  59. { Q_STATS_OFFSET32(total_tpa_aggregated_frames_hi),
  60. 8, "[%s]: tpa_aggregated_frames"},
  61. { Q_STATS_OFFSET32(total_tpa_bytes_hi), 8, "[%s]: tpa_bytes"}
  62. };
  63. #define BNX2X_NUM_Q_STATS ARRAY_SIZE(bnx2x_q_stats_arr)
  64. static const struct {
  65. long offset;
  66. int size;
  67. u32 flags;
  68. #define STATS_FLAGS_PORT 1
  69. #define STATS_FLAGS_FUNC 2
  70. #define STATS_FLAGS_BOTH (STATS_FLAGS_FUNC | STATS_FLAGS_PORT)
  71. char string[ETH_GSTRING_LEN];
  72. } bnx2x_stats_arr[] = {
  73. /* 1 */ { STATS_OFFSET32(total_bytes_received_hi),
  74. 8, STATS_FLAGS_BOTH, "rx_bytes" },
  75. { STATS_OFFSET32(error_bytes_received_hi),
  76. 8, STATS_FLAGS_BOTH, "rx_error_bytes" },
  77. { STATS_OFFSET32(total_unicast_packets_received_hi),
  78. 8, STATS_FLAGS_BOTH, "rx_ucast_packets" },
  79. { STATS_OFFSET32(total_multicast_packets_received_hi),
  80. 8, STATS_FLAGS_BOTH, "rx_mcast_packets" },
  81. { STATS_OFFSET32(total_broadcast_packets_received_hi),
  82. 8, STATS_FLAGS_BOTH, "rx_bcast_packets" },
  83. { STATS_OFFSET32(rx_stat_dot3statsfcserrors_hi),
  84. 8, STATS_FLAGS_PORT, "rx_crc_errors" },
  85. { STATS_OFFSET32(rx_stat_dot3statsalignmenterrors_hi),
  86. 8, STATS_FLAGS_PORT, "rx_align_errors" },
  87. { STATS_OFFSET32(rx_stat_etherstatsundersizepkts_hi),
  88. 8, STATS_FLAGS_PORT, "rx_undersize_packets" },
  89. { STATS_OFFSET32(etherstatsoverrsizepkts_hi),
  90. 8, STATS_FLAGS_PORT, "rx_oversize_packets" },
  91. /* 10 */{ STATS_OFFSET32(rx_stat_etherstatsfragments_hi),
  92. 8, STATS_FLAGS_PORT, "rx_fragments" },
  93. { STATS_OFFSET32(rx_stat_etherstatsjabbers_hi),
  94. 8, STATS_FLAGS_PORT, "rx_jabbers" },
  95. { STATS_OFFSET32(no_buff_discard_hi),
  96. 8, STATS_FLAGS_BOTH, "rx_discards" },
  97. { STATS_OFFSET32(mac_filter_discard),
  98. 4, STATS_FLAGS_PORT, "rx_filtered_packets" },
  99. { STATS_OFFSET32(mf_tag_discard),
  100. 4, STATS_FLAGS_PORT, "rx_mf_tag_discard" },
  101. { STATS_OFFSET32(pfc_frames_received_hi),
  102. 8, STATS_FLAGS_PORT, "pfc_frames_received" },
  103. { STATS_OFFSET32(pfc_frames_sent_hi),
  104. 8, STATS_FLAGS_PORT, "pfc_frames_sent" },
  105. { STATS_OFFSET32(brb_drop_hi),
  106. 8, STATS_FLAGS_PORT, "rx_brb_discard" },
  107. { STATS_OFFSET32(brb_truncate_hi),
  108. 8, STATS_FLAGS_PORT, "rx_brb_truncate" },
  109. { STATS_OFFSET32(pause_frames_received_hi),
  110. 8, STATS_FLAGS_PORT, "rx_pause_frames" },
  111. { STATS_OFFSET32(rx_stat_maccontrolframesreceived_hi),
  112. 8, STATS_FLAGS_PORT, "rx_mac_ctrl_frames" },
  113. { STATS_OFFSET32(nig_timer_max),
  114. 4, STATS_FLAGS_PORT, "rx_constant_pause_events" },
  115. /* 20 */{ STATS_OFFSET32(rx_err_discard_pkt),
  116. 4, STATS_FLAGS_BOTH, "rx_phy_ip_err_discards"},
  117. { STATS_OFFSET32(rx_skb_alloc_failed),
  118. 4, STATS_FLAGS_BOTH, "rx_skb_alloc_discard" },
  119. { STATS_OFFSET32(hw_csum_err),
  120. 4, STATS_FLAGS_BOTH, "rx_csum_offload_errors" },
  121. { STATS_OFFSET32(total_bytes_transmitted_hi),
  122. 8, STATS_FLAGS_BOTH, "tx_bytes" },
  123. { STATS_OFFSET32(tx_stat_ifhcoutbadoctets_hi),
  124. 8, STATS_FLAGS_PORT, "tx_error_bytes" },
  125. { STATS_OFFSET32(total_unicast_packets_transmitted_hi),
  126. 8, STATS_FLAGS_BOTH, "tx_ucast_packets" },
  127. { STATS_OFFSET32(total_multicast_packets_transmitted_hi),
  128. 8, STATS_FLAGS_BOTH, "tx_mcast_packets" },
  129. { STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
  130. 8, STATS_FLAGS_BOTH, "tx_bcast_packets" },
  131. { STATS_OFFSET32(tx_stat_dot3statsinternalmactransmiterrors_hi),
  132. 8, STATS_FLAGS_PORT, "tx_mac_errors" },
  133. { STATS_OFFSET32(rx_stat_dot3statscarriersenseerrors_hi),
  134. 8, STATS_FLAGS_PORT, "tx_carrier_errors" },
  135. /* 30 */{ STATS_OFFSET32(tx_stat_dot3statssinglecollisionframes_hi),
  136. 8, STATS_FLAGS_PORT, "tx_single_collisions" },
  137. { STATS_OFFSET32(tx_stat_dot3statsmultiplecollisionframes_hi),
  138. 8, STATS_FLAGS_PORT, "tx_multi_collisions" },
  139. { STATS_OFFSET32(tx_stat_dot3statsdeferredtransmissions_hi),
  140. 8, STATS_FLAGS_PORT, "tx_deferred" },
  141. { STATS_OFFSET32(tx_stat_dot3statsexcessivecollisions_hi),
  142. 8, STATS_FLAGS_PORT, "tx_excess_collisions" },
  143. { STATS_OFFSET32(tx_stat_dot3statslatecollisions_hi),
  144. 8, STATS_FLAGS_PORT, "tx_late_collisions" },
  145. { STATS_OFFSET32(tx_stat_etherstatscollisions_hi),
  146. 8, STATS_FLAGS_PORT, "tx_total_collisions" },
  147. { STATS_OFFSET32(tx_stat_etherstatspkts64octets_hi),
  148. 8, STATS_FLAGS_PORT, "tx_64_byte_packets" },
  149. { STATS_OFFSET32(tx_stat_etherstatspkts65octetsto127octets_hi),
  150. 8, STATS_FLAGS_PORT, "tx_65_to_127_byte_packets" },
  151. { STATS_OFFSET32(tx_stat_etherstatspkts128octetsto255octets_hi),
  152. 8, STATS_FLAGS_PORT, "tx_128_to_255_byte_packets" },
  153. { STATS_OFFSET32(tx_stat_etherstatspkts256octetsto511octets_hi),
  154. 8, STATS_FLAGS_PORT, "tx_256_to_511_byte_packets" },
  155. /* 40 */{ STATS_OFFSET32(tx_stat_etherstatspkts512octetsto1023octets_hi),
  156. 8, STATS_FLAGS_PORT, "tx_512_to_1023_byte_packets" },
  157. { STATS_OFFSET32(etherstatspkts1024octetsto1522octets_hi),
  158. 8, STATS_FLAGS_PORT, "tx_1024_to_1522_byte_packets" },
  159. { STATS_OFFSET32(etherstatspktsover1522octets_hi),
  160. 8, STATS_FLAGS_PORT, "tx_1523_to_9022_byte_packets" },
  161. { STATS_OFFSET32(pause_frames_sent_hi),
  162. 8, STATS_FLAGS_PORT, "tx_pause_frames" },
  163. { STATS_OFFSET32(total_tpa_aggregations_hi),
  164. 8, STATS_FLAGS_FUNC, "tpa_aggregations" },
  165. { STATS_OFFSET32(total_tpa_aggregated_frames_hi),
  166. 8, STATS_FLAGS_FUNC, "tpa_aggregated_frames"},
  167. { STATS_OFFSET32(total_tpa_bytes_hi),
  168. 8, STATS_FLAGS_FUNC, "tpa_bytes"},
  169. { STATS_OFFSET32(recoverable_error),
  170. 4, STATS_FLAGS_FUNC, "recoverable_errors" },
  171. { STATS_OFFSET32(unrecoverable_error),
  172. 4, STATS_FLAGS_FUNC, "unrecoverable_errors" },
  173. { STATS_OFFSET32(eee_tx_lpi),
  174. 4, STATS_FLAGS_PORT, "Tx LPI entry count"}
  175. };
  176. #define BNX2X_NUM_STATS ARRAY_SIZE(bnx2x_stats_arr)
  177. static int bnx2x_get_port_type(struct bnx2x *bp)
  178. {
  179. int port_type;
  180. u32 phy_idx = bnx2x_get_cur_phy_idx(bp);
  181. switch (bp->link_params.phy[phy_idx].media_type) {
  182. case ETH_PHY_SFPP_10G_FIBER:
  183. case ETH_PHY_SFP_1G_FIBER:
  184. case ETH_PHY_XFP_FIBER:
  185. case ETH_PHY_KR:
  186. case ETH_PHY_CX4:
  187. port_type = PORT_FIBRE;
  188. break;
  189. case ETH_PHY_DA_TWINAX:
  190. port_type = PORT_DA;
  191. break;
  192. case ETH_PHY_BASE_T:
  193. port_type = PORT_TP;
  194. break;
  195. case ETH_PHY_NOT_PRESENT:
  196. port_type = PORT_NONE;
  197. break;
  198. case ETH_PHY_UNSPECIFIED:
  199. default:
  200. port_type = PORT_OTHER;
  201. break;
  202. }
  203. return port_type;
  204. }
  205. static int bnx2x_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  206. {
  207. struct bnx2x *bp = netdev_priv(dev);
  208. int cfg_idx = bnx2x_get_link_cfg_idx(bp);
  209. /* Dual Media boards present all available port types */
  210. cmd->supported = bp->port.supported[cfg_idx] |
  211. (bp->port.supported[cfg_idx ^ 1] &
  212. (SUPPORTED_TP | SUPPORTED_FIBRE));
  213. cmd->advertising = bp->port.advertising[cfg_idx];
  214. if (bp->link_params.phy[bnx2x_get_cur_phy_idx(bp)].media_type ==
  215. ETH_PHY_SFP_1G_FIBER) {
  216. cmd->supported &= ~(SUPPORTED_10000baseT_Full);
  217. cmd->advertising &= ~(ADVERTISED_10000baseT_Full);
  218. }
  219. if ((bp->state == BNX2X_STATE_OPEN) && (bp->link_vars.link_up)) {
  220. if (!(bp->flags & MF_FUNC_DIS)) {
  221. ethtool_cmd_speed_set(cmd, bp->link_vars.line_speed);
  222. cmd->duplex = bp->link_vars.duplex;
  223. } else {
  224. ethtool_cmd_speed_set(
  225. cmd, bp->link_params.req_line_speed[cfg_idx]);
  226. cmd->duplex = bp->link_params.req_duplex[cfg_idx];
  227. }
  228. if (IS_MF(bp) && !BP_NOMCP(bp))
  229. ethtool_cmd_speed_set(cmd, bnx2x_get_mf_speed(bp));
  230. } else {
  231. cmd->duplex = DUPLEX_UNKNOWN;
  232. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  233. }
  234. cmd->port = bnx2x_get_port_type(bp);
  235. cmd->phy_address = bp->mdio.prtad;
  236. cmd->transceiver = XCVR_INTERNAL;
  237. if (bp->link_params.req_line_speed[cfg_idx] == SPEED_AUTO_NEG)
  238. cmd->autoneg = AUTONEG_ENABLE;
  239. else
  240. cmd->autoneg = AUTONEG_DISABLE;
  241. /* Publish LP advertised speeds and FC */
  242. if (bp->link_vars.link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE) {
  243. u32 status = bp->link_vars.link_status;
  244. cmd->lp_advertising |= ADVERTISED_Autoneg;
  245. if (status & LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE)
  246. cmd->lp_advertising |= ADVERTISED_Pause;
  247. if (status & LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE)
  248. cmd->lp_advertising |= ADVERTISED_Asym_Pause;
  249. if (status & LINK_STATUS_LINK_PARTNER_10THD_CAPABLE)
  250. cmd->lp_advertising |= ADVERTISED_10baseT_Half;
  251. if (status & LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE)
  252. cmd->lp_advertising |= ADVERTISED_10baseT_Full;
  253. if (status & LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE)
  254. cmd->lp_advertising |= ADVERTISED_100baseT_Half;
  255. if (status & LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE)
  256. cmd->lp_advertising |= ADVERTISED_100baseT_Full;
  257. if (status & LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE)
  258. cmd->lp_advertising |= ADVERTISED_1000baseT_Half;
  259. if (status & LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE)
  260. cmd->lp_advertising |= ADVERTISED_1000baseT_Full;
  261. if (status & LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE)
  262. cmd->lp_advertising |= ADVERTISED_2500baseX_Full;
  263. if (status & LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE)
  264. cmd->lp_advertising |= ADVERTISED_10000baseT_Full;
  265. }
  266. cmd->maxtxpkt = 0;
  267. cmd->maxrxpkt = 0;
  268. DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n"
  269. " supported 0x%x advertising 0x%x speed %u\n"
  270. " duplex %d port %d phy_address %d transceiver %d\n"
  271. " autoneg %d maxtxpkt %d maxrxpkt %d\n",
  272. cmd->cmd, cmd->supported, cmd->advertising,
  273. ethtool_cmd_speed(cmd),
  274. cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
  275. cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
  276. return 0;
  277. }
  278. static int bnx2x_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  279. {
  280. struct bnx2x *bp = netdev_priv(dev);
  281. u32 advertising, cfg_idx, old_multi_phy_config, new_multi_phy_config;
  282. u32 speed, phy_idx;
  283. if (IS_MF_SD(bp))
  284. return 0;
  285. DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n"
  286. " supported 0x%x advertising 0x%x speed %u\n"
  287. " duplex %d port %d phy_address %d transceiver %d\n"
  288. " autoneg %d maxtxpkt %d maxrxpkt %d\n",
  289. cmd->cmd, cmd->supported, cmd->advertising,
  290. ethtool_cmd_speed(cmd),
  291. cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
  292. cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
  293. speed = ethtool_cmd_speed(cmd);
  294. /* If recieved a request for an unknown duplex, assume full*/
  295. if (cmd->duplex == DUPLEX_UNKNOWN)
  296. cmd->duplex = DUPLEX_FULL;
  297. if (IS_MF_SI(bp)) {
  298. u32 part;
  299. u32 line_speed = bp->link_vars.line_speed;
  300. /* use 10G if no link detected */
  301. if (!line_speed)
  302. line_speed = 10000;
  303. if (bp->common.bc_ver < REQ_BC_VER_4_SET_MF_BW) {
  304. DP(BNX2X_MSG_ETHTOOL,
  305. "To set speed BC %X or higher is required, please upgrade BC\n",
  306. REQ_BC_VER_4_SET_MF_BW);
  307. return -EINVAL;
  308. }
  309. part = (speed * 100) / line_speed;
  310. if (line_speed < speed || !part) {
  311. DP(BNX2X_MSG_ETHTOOL,
  312. "Speed setting should be in a range from 1%% to 100%% of actual line speed\n");
  313. return -EINVAL;
  314. }
  315. if (bp->state != BNX2X_STATE_OPEN)
  316. /* store value for following "load" */
  317. bp->pending_max = part;
  318. else
  319. bnx2x_update_max_mf_config(bp, part);
  320. return 0;
  321. }
  322. cfg_idx = bnx2x_get_link_cfg_idx(bp);
  323. old_multi_phy_config = bp->link_params.multi_phy_config;
  324. switch (cmd->port) {
  325. case PORT_TP:
  326. if (bp->port.supported[cfg_idx] & SUPPORTED_TP)
  327. break; /* no port change */
  328. if (!(bp->port.supported[0] & SUPPORTED_TP ||
  329. bp->port.supported[1] & SUPPORTED_TP)) {
  330. DP(BNX2X_MSG_ETHTOOL, "Unsupported port type\n");
  331. return -EINVAL;
  332. }
  333. bp->link_params.multi_phy_config &=
  334. ~PORT_HW_CFG_PHY_SELECTION_MASK;
  335. if (bp->link_params.multi_phy_config &
  336. PORT_HW_CFG_PHY_SWAPPED_ENABLED)
  337. bp->link_params.multi_phy_config |=
  338. PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
  339. else
  340. bp->link_params.multi_phy_config |=
  341. PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
  342. break;
  343. case PORT_FIBRE:
  344. case PORT_DA:
  345. if (bp->port.supported[cfg_idx] & SUPPORTED_FIBRE)
  346. break; /* no port change */
  347. if (!(bp->port.supported[0] & SUPPORTED_FIBRE ||
  348. bp->port.supported[1] & SUPPORTED_FIBRE)) {
  349. DP(BNX2X_MSG_ETHTOOL, "Unsupported port type\n");
  350. return -EINVAL;
  351. }
  352. bp->link_params.multi_phy_config &=
  353. ~PORT_HW_CFG_PHY_SELECTION_MASK;
  354. if (bp->link_params.multi_phy_config &
  355. PORT_HW_CFG_PHY_SWAPPED_ENABLED)
  356. bp->link_params.multi_phy_config |=
  357. PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
  358. else
  359. bp->link_params.multi_phy_config |=
  360. PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
  361. break;
  362. default:
  363. DP(BNX2X_MSG_ETHTOOL, "Unsupported port type\n");
  364. return -EINVAL;
  365. }
  366. /* Save new config in case command complete successully */
  367. new_multi_phy_config = bp->link_params.multi_phy_config;
  368. /* Get the new cfg_idx */
  369. cfg_idx = bnx2x_get_link_cfg_idx(bp);
  370. /* Restore old config in case command failed */
  371. bp->link_params.multi_phy_config = old_multi_phy_config;
  372. DP(BNX2X_MSG_ETHTOOL, "cfg_idx = %x\n", cfg_idx);
  373. if (cmd->autoneg == AUTONEG_ENABLE) {
  374. u32 an_supported_speed = bp->port.supported[cfg_idx];
  375. if (bp->link_params.phy[EXT_PHY1].type ==
  376. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
  377. an_supported_speed |= (SUPPORTED_100baseT_Half |
  378. SUPPORTED_100baseT_Full);
  379. if (!(bp->port.supported[cfg_idx] & SUPPORTED_Autoneg)) {
  380. DP(BNX2X_MSG_ETHTOOL, "Autoneg not supported\n");
  381. return -EINVAL;
  382. }
  383. /* advertise the requested speed and duplex if supported */
  384. if (cmd->advertising & ~an_supported_speed) {
  385. DP(BNX2X_MSG_ETHTOOL,
  386. "Advertisement parameters are not supported\n");
  387. return -EINVAL;
  388. }
  389. bp->link_params.req_line_speed[cfg_idx] = SPEED_AUTO_NEG;
  390. bp->link_params.req_duplex[cfg_idx] = cmd->duplex;
  391. bp->port.advertising[cfg_idx] = (ADVERTISED_Autoneg |
  392. cmd->advertising);
  393. if (cmd->advertising) {
  394. bp->link_params.speed_cap_mask[cfg_idx] = 0;
  395. if (cmd->advertising & ADVERTISED_10baseT_Half) {
  396. bp->link_params.speed_cap_mask[cfg_idx] |=
  397. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF;
  398. }
  399. if (cmd->advertising & ADVERTISED_10baseT_Full)
  400. bp->link_params.speed_cap_mask[cfg_idx] |=
  401. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL;
  402. if (cmd->advertising & ADVERTISED_100baseT_Full)
  403. bp->link_params.speed_cap_mask[cfg_idx] |=
  404. PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL;
  405. if (cmd->advertising & ADVERTISED_100baseT_Half) {
  406. bp->link_params.speed_cap_mask[cfg_idx] |=
  407. PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF;
  408. }
  409. if (cmd->advertising & ADVERTISED_1000baseT_Half) {
  410. bp->link_params.speed_cap_mask[cfg_idx] |=
  411. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G;
  412. }
  413. if (cmd->advertising & (ADVERTISED_1000baseT_Full |
  414. ADVERTISED_1000baseKX_Full))
  415. bp->link_params.speed_cap_mask[cfg_idx] |=
  416. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G;
  417. if (cmd->advertising & (ADVERTISED_10000baseT_Full |
  418. ADVERTISED_10000baseKX4_Full |
  419. ADVERTISED_10000baseKR_Full))
  420. bp->link_params.speed_cap_mask[cfg_idx] |=
  421. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G;
  422. }
  423. } else { /* forced speed */
  424. /* advertise the requested speed and duplex if supported */
  425. switch (speed) {
  426. case SPEED_10:
  427. if (cmd->duplex == DUPLEX_FULL) {
  428. if (!(bp->port.supported[cfg_idx] &
  429. SUPPORTED_10baseT_Full)) {
  430. DP(BNX2X_MSG_ETHTOOL,
  431. "10M full not supported\n");
  432. return -EINVAL;
  433. }
  434. advertising = (ADVERTISED_10baseT_Full |
  435. ADVERTISED_TP);
  436. } else {
  437. if (!(bp->port.supported[cfg_idx] &
  438. SUPPORTED_10baseT_Half)) {
  439. DP(BNX2X_MSG_ETHTOOL,
  440. "10M half not supported\n");
  441. return -EINVAL;
  442. }
  443. advertising = (ADVERTISED_10baseT_Half |
  444. ADVERTISED_TP);
  445. }
  446. break;
  447. case SPEED_100:
  448. if (cmd->duplex == DUPLEX_FULL) {
  449. if (!(bp->port.supported[cfg_idx] &
  450. SUPPORTED_100baseT_Full)) {
  451. DP(BNX2X_MSG_ETHTOOL,
  452. "100M full not supported\n");
  453. return -EINVAL;
  454. }
  455. advertising = (ADVERTISED_100baseT_Full |
  456. ADVERTISED_TP);
  457. } else {
  458. if (!(bp->port.supported[cfg_idx] &
  459. SUPPORTED_100baseT_Half)) {
  460. DP(BNX2X_MSG_ETHTOOL,
  461. "100M half not supported\n");
  462. return -EINVAL;
  463. }
  464. advertising = (ADVERTISED_100baseT_Half |
  465. ADVERTISED_TP);
  466. }
  467. break;
  468. case SPEED_1000:
  469. if (cmd->duplex != DUPLEX_FULL) {
  470. DP(BNX2X_MSG_ETHTOOL,
  471. "1G half not supported\n");
  472. return -EINVAL;
  473. }
  474. if (!(bp->port.supported[cfg_idx] &
  475. SUPPORTED_1000baseT_Full)) {
  476. DP(BNX2X_MSG_ETHTOOL,
  477. "1G full not supported\n");
  478. return -EINVAL;
  479. }
  480. advertising = (ADVERTISED_1000baseT_Full |
  481. ADVERTISED_TP);
  482. break;
  483. case SPEED_2500:
  484. if (cmd->duplex != DUPLEX_FULL) {
  485. DP(BNX2X_MSG_ETHTOOL,
  486. "2.5G half not supported\n");
  487. return -EINVAL;
  488. }
  489. if (!(bp->port.supported[cfg_idx]
  490. & SUPPORTED_2500baseX_Full)) {
  491. DP(BNX2X_MSG_ETHTOOL,
  492. "2.5G full not supported\n");
  493. return -EINVAL;
  494. }
  495. advertising = (ADVERTISED_2500baseX_Full |
  496. ADVERTISED_TP);
  497. break;
  498. case SPEED_10000:
  499. if (cmd->duplex != DUPLEX_FULL) {
  500. DP(BNX2X_MSG_ETHTOOL,
  501. "10G half not supported\n");
  502. return -EINVAL;
  503. }
  504. phy_idx = bnx2x_get_cur_phy_idx(bp);
  505. if (!(bp->port.supported[cfg_idx]
  506. & SUPPORTED_10000baseT_Full) ||
  507. (bp->link_params.phy[phy_idx].media_type ==
  508. ETH_PHY_SFP_1G_FIBER)) {
  509. DP(BNX2X_MSG_ETHTOOL,
  510. "10G full not supported\n");
  511. return -EINVAL;
  512. }
  513. advertising = (ADVERTISED_10000baseT_Full |
  514. ADVERTISED_FIBRE);
  515. break;
  516. default:
  517. DP(BNX2X_MSG_ETHTOOL, "Unsupported speed %u\n", speed);
  518. return -EINVAL;
  519. }
  520. bp->link_params.req_line_speed[cfg_idx] = speed;
  521. bp->link_params.req_duplex[cfg_idx] = cmd->duplex;
  522. bp->port.advertising[cfg_idx] = advertising;
  523. }
  524. DP(BNX2X_MSG_ETHTOOL, "req_line_speed %d\n"
  525. " req_duplex %d advertising 0x%x\n",
  526. bp->link_params.req_line_speed[cfg_idx],
  527. bp->link_params.req_duplex[cfg_idx],
  528. bp->port.advertising[cfg_idx]);
  529. /* Set new config */
  530. bp->link_params.multi_phy_config = new_multi_phy_config;
  531. if (netif_running(dev)) {
  532. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  533. bnx2x_link_set(bp);
  534. }
  535. return 0;
  536. }
  537. #define IS_E1_ONLINE(info) (((info) & RI_E1_ONLINE) == RI_E1_ONLINE)
  538. #define IS_E1H_ONLINE(info) (((info) & RI_E1H_ONLINE) == RI_E1H_ONLINE)
  539. #define IS_E2_ONLINE(info) (((info) & RI_E2_ONLINE) == RI_E2_ONLINE)
  540. #define IS_E3_ONLINE(info) (((info) & RI_E3_ONLINE) == RI_E3_ONLINE)
  541. #define IS_E3B0_ONLINE(info) (((info) & RI_E3B0_ONLINE) == RI_E3B0_ONLINE)
  542. static bool bnx2x_is_reg_online(struct bnx2x *bp,
  543. const struct reg_addr *reg_info)
  544. {
  545. if (CHIP_IS_E1(bp))
  546. return IS_E1_ONLINE(reg_info->info);
  547. else if (CHIP_IS_E1H(bp))
  548. return IS_E1H_ONLINE(reg_info->info);
  549. else if (CHIP_IS_E2(bp))
  550. return IS_E2_ONLINE(reg_info->info);
  551. else if (CHIP_IS_E3A0(bp))
  552. return IS_E3_ONLINE(reg_info->info);
  553. else if (CHIP_IS_E3B0(bp))
  554. return IS_E3B0_ONLINE(reg_info->info);
  555. else
  556. return false;
  557. }
  558. /******* Paged registers info selectors ********/
  559. static const u32 *__bnx2x_get_page_addr_ar(struct bnx2x *bp)
  560. {
  561. if (CHIP_IS_E2(bp))
  562. return page_vals_e2;
  563. else if (CHIP_IS_E3(bp))
  564. return page_vals_e3;
  565. else
  566. return NULL;
  567. }
  568. static u32 __bnx2x_get_page_reg_num(struct bnx2x *bp)
  569. {
  570. if (CHIP_IS_E2(bp))
  571. return PAGE_MODE_VALUES_E2;
  572. else if (CHIP_IS_E3(bp))
  573. return PAGE_MODE_VALUES_E3;
  574. else
  575. return 0;
  576. }
  577. static const u32 *__bnx2x_get_page_write_ar(struct bnx2x *bp)
  578. {
  579. if (CHIP_IS_E2(bp))
  580. return page_write_regs_e2;
  581. else if (CHIP_IS_E3(bp))
  582. return page_write_regs_e3;
  583. else
  584. return NULL;
  585. }
  586. static u32 __bnx2x_get_page_write_num(struct bnx2x *bp)
  587. {
  588. if (CHIP_IS_E2(bp))
  589. return PAGE_WRITE_REGS_E2;
  590. else if (CHIP_IS_E3(bp))
  591. return PAGE_WRITE_REGS_E3;
  592. else
  593. return 0;
  594. }
  595. static const struct reg_addr *__bnx2x_get_page_read_ar(struct bnx2x *bp)
  596. {
  597. if (CHIP_IS_E2(bp))
  598. return page_read_regs_e2;
  599. else if (CHIP_IS_E3(bp))
  600. return page_read_regs_e3;
  601. else
  602. return NULL;
  603. }
  604. static u32 __bnx2x_get_page_read_num(struct bnx2x *bp)
  605. {
  606. if (CHIP_IS_E2(bp))
  607. return PAGE_READ_REGS_E2;
  608. else if (CHIP_IS_E3(bp))
  609. return PAGE_READ_REGS_E3;
  610. else
  611. return 0;
  612. }
  613. static int __bnx2x_get_regs_len(struct bnx2x *bp)
  614. {
  615. int num_pages = __bnx2x_get_page_reg_num(bp);
  616. int page_write_num = __bnx2x_get_page_write_num(bp);
  617. const struct reg_addr *page_read_addr = __bnx2x_get_page_read_ar(bp);
  618. int page_read_num = __bnx2x_get_page_read_num(bp);
  619. int regdump_len = 0;
  620. int i, j, k;
  621. for (i = 0; i < REGS_COUNT; i++)
  622. if (bnx2x_is_reg_online(bp, &reg_addrs[i]))
  623. regdump_len += reg_addrs[i].size;
  624. for (i = 0; i < num_pages; i++)
  625. for (j = 0; j < page_write_num; j++)
  626. for (k = 0; k < page_read_num; k++)
  627. if (bnx2x_is_reg_online(bp, &page_read_addr[k]))
  628. regdump_len += page_read_addr[k].size;
  629. return regdump_len;
  630. }
  631. static int bnx2x_get_regs_len(struct net_device *dev)
  632. {
  633. struct bnx2x *bp = netdev_priv(dev);
  634. int regdump_len = 0;
  635. regdump_len = __bnx2x_get_regs_len(bp);
  636. regdump_len *= 4;
  637. regdump_len += sizeof(struct dump_hdr);
  638. return regdump_len;
  639. }
  640. /**
  641. * bnx2x_read_pages_regs - read "paged" registers
  642. *
  643. * @bp device handle
  644. * @p output buffer
  645. *
  646. * Reads "paged" memories: memories that may only be read by first writing to a
  647. * specific address ("write address") and then reading from a specific address
  648. * ("read address"). There may be more than one write address per "page" and
  649. * more than one read address per write address.
  650. */
  651. static void bnx2x_read_pages_regs(struct bnx2x *bp, u32 *p)
  652. {
  653. u32 i, j, k, n;
  654. /* addresses of the paged registers */
  655. const u32 *page_addr = __bnx2x_get_page_addr_ar(bp);
  656. /* number of paged registers */
  657. int num_pages = __bnx2x_get_page_reg_num(bp);
  658. /* write addresses */
  659. const u32 *write_addr = __bnx2x_get_page_write_ar(bp);
  660. /* number of write addresses */
  661. int write_num = __bnx2x_get_page_write_num(bp);
  662. /* read addresses info */
  663. const struct reg_addr *read_addr = __bnx2x_get_page_read_ar(bp);
  664. /* number of read addresses */
  665. int read_num = __bnx2x_get_page_read_num(bp);
  666. for (i = 0; i < num_pages; i++) {
  667. for (j = 0; j < write_num; j++) {
  668. REG_WR(bp, write_addr[j], page_addr[i]);
  669. for (k = 0; k < read_num; k++)
  670. if (bnx2x_is_reg_online(bp, &read_addr[k]))
  671. for (n = 0; n <
  672. read_addr[k].size; n++)
  673. *p++ = REG_RD(bp,
  674. read_addr[k].addr + n*4);
  675. }
  676. }
  677. }
  678. static void __bnx2x_get_regs(struct bnx2x *bp, u32 *p)
  679. {
  680. u32 i, j;
  681. /* Read the regular registers */
  682. for (i = 0; i < REGS_COUNT; i++)
  683. if (bnx2x_is_reg_online(bp, &reg_addrs[i]))
  684. for (j = 0; j < reg_addrs[i].size; j++)
  685. *p++ = REG_RD(bp, reg_addrs[i].addr + j*4);
  686. /* Read "paged" registes */
  687. bnx2x_read_pages_regs(bp, p);
  688. }
  689. static void bnx2x_get_regs(struct net_device *dev,
  690. struct ethtool_regs *regs, void *_p)
  691. {
  692. u32 *p = _p;
  693. struct bnx2x *bp = netdev_priv(dev);
  694. struct dump_hdr dump_hdr = {0};
  695. regs->version = 1;
  696. memset(p, 0, regs->len);
  697. if (!netif_running(bp->dev))
  698. return;
  699. /* Disable parity attentions as long as following dump may
  700. * cause false alarms by reading never written registers. We
  701. * will re-enable parity attentions right after the dump.
  702. */
  703. bnx2x_disable_blocks_parity(bp);
  704. dump_hdr.hdr_size = (sizeof(struct dump_hdr) / 4) - 1;
  705. dump_hdr.dump_sign = dump_sign_all;
  706. dump_hdr.xstorm_waitp = REG_RD(bp, XSTORM_WAITP_ADDR);
  707. dump_hdr.tstorm_waitp = REG_RD(bp, TSTORM_WAITP_ADDR);
  708. dump_hdr.ustorm_waitp = REG_RD(bp, USTORM_WAITP_ADDR);
  709. dump_hdr.cstorm_waitp = REG_RD(bp, CSTORM_WAITP_ADDR);
  710. if (CHIP_IS_E1(bp))
  711. dump_hdr.info = RI_E1_ONLINE;
  712. else if (CHIP_IS_E1H(bp))
  713. dump_hdr.info = RI_E1H_ONLINE;
  714. else if (!CHIP_IS_E1x(bp))
  715. dump_hdr.info = RI_E2_ONLINE |
  716. (BP_PATH(bp) ? RI_PATH1_DUMP : RI_PATH0_DUMP);
  717. memcpy(p, &dump_hdr, sizeof(struct dump_hdr));
  718. p += dump_hdr.hdr_size + 1;
  719. /* Actually read the registers */
  720. __bnx2x_get_regs(bp, p);
  721. /* Re-enable parity attentions */
  722. bnx2x_clear_blocks_parity(bp);
  723. bnx2x_enable_blocks_parity(bp);
  724. }
  725. static void bnx2x_get_drvinfo(struct net_device *dev,
  726. struct ethtool_drvinfo *info)
  727. {
  728. struct bnx2x *bp = netdev_priv(dev);
  729. u8 phy_fw_ver[PHY_FW_VER_LEN];
  730. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  731. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  732. phy_fw_ver[0] = '\0';
  733. bnx2x_get_ext_phy_fw_version(&bp->link_params,
  734. phy_fw_ver, PHY_FW_VER_LEN);
  735. strlcpy(info->fw_version, bp->fw_ver, sizeof(info->fw_version));
  736. snprintf(info->fw_version + strlen(bp->fw_ver), 32 - strlen(bp->fw_ver),
  737. "bc %d.%d.%d%s%s",
  738. (bp->common.bc_ver & 0xff0000) >> 16,
  739. (bp->common.bc_ver & 0xff00) >> 8,
  740. (bp->common.bc_ver & 0xff),
  741. ((phy_fw_ver[0] != '\0') ? " phy " : ""), phy_fw_ver);
  742. strlcpy(info->bus_info, pci_name(bp->pdev), sizeof(info->bus_info));
  743. info->n_stats = BNX2X_NUM_STATS;
  744. info->testinfo_len = BNX2X_NUM_TESTS(bp);
  745. info->eedump_len = bp->common.flash_size;
  746. info->regdump_len = bnx2x_get_regs_len(dev);
  747. }
  748. static void bnx2x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  749. {
  750. struct bnx2x *bp = netdev_priv(dev);
  751. if (bp->flags & NO_WOL_FLAG) {
  752. wol->supported = 0;
  753. wol->wolopts = 0;
  754. } else {
  755. wol->supported = WAKE_MAGIC;
  756. if (bp->wol)
  757. wol->wolopts = WAKE_MAGIC;
  758. else
  759. wol->wolopts = 0;
  760. }
  761. memset(&wol->sopass, 0, sizeof(wol->sopass));
  762. }
  763. static int bnx2x_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  764. {
  765. struct bnx2x *bp = netdev_priv(dev);
  766. if (wol->wolopts & ~WAKE_MAGIC) {
  767. DP(BNX2X_MSG_ETHTOOL, "WOL not supproted\n");
  768. return -EINVAL;
  769. }
  770. if (wol->wolopts & WAKE_MAGIC) {
  771. if (bp->flags & NO_WOL_FLAG) {
  772. DP(BNX2X_MSG_ETHTOOL, "WOL not supproted\n");
  773. return -EINVAL;
  774. }
  775. bp->wol = 1;
  776. } else
  777. bp->wol = 0;
  778. return 0;
  779. }
  780. static u32 bnx2x_get_msglevel(struct net_device *dev)
  781. {
  782. struct bnx2x *bp = netdev_priv(dev);
  783. return bp->msg_enable;
  784. }
  785. static void bnx2x_set_msglevel(struct net_device *dev, u32 level)
  786. {
  787. struct bnx2x *bp = netdev_priv(dev);
  788. if (capable(CAP_NET_ADMIN)) {
  789. /* dump MCP trace */
  790. if (level & BNX2X_MSG_MCP)
  791. bnx2x_fw_dump_lvl(bp, KERN_INFO);
  792. bp->msg_enable = level;
  793. }
  794. }
  795. static int bnx2x_nway_reset(struct net_device *dev)
  796. {
  797. struct bnx2x *bp = netdev_priv(dev);
  798. if (!bp->port.pmf)
  799. return 0;
  800. if (netif_running(dev)) {
  801. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  802. bnx2x_force_link_reset(bp);
  803. bnx2x_link_set(bp);
  804. }
  805. return 0;
  806. }
  807. static u32 bnx2x_get_link(struct net_device *dev)
  808. {
  809. struct bnx2x *bp = netdev_priv(dev);
  810. if (bp->flags & MF_FUNC_DIS || (bp->state != BNX2X_STATE_OPEN))
  811. return 0;
  812. return bp->link_vars.link_up;
  813. }
  814. static int bnx2x_get_eeprom_len(struct net_device *dev)
  815. {
  816. struct bnx2x *bp = netdev_priv(dev);
  817. return bp->common.flash_size;
  818. }
  819. /* Per pf misc lock must be aquired before the per port mcp lock. Otherwise, had
  820. * we done things the other way around, if two pfs from the same port would
  821. * attempt to access nvram at the same time, we could run into a scenario such
  822. * as:
  823. * pf A takes the port lock.
  824. * pf B succeeds in taking the same lock since they are from the same port.
  825. * pf A takes the per pf misc lock. Performs eeprom access.
  826. * pf A finishes. Unlocks the per pf misc lock.
  827. * Pf B takes the lock and proceeds to perform it's own access.
  828. * pf A unlocks the per port lock, while pf B is still working (!).
  829. * mcp takes the per port lock and corrupts pf B's access (and/or has it's own
  830. * acess corrupted by pf B).*
  831. */
  832. static int bnx2x_acquire_nvram_lock(struct bnx2x *bp)
  833. {
  834. int port = BP_PORT(bp);
  835. int count, i;
  836. u32 val;
  837. /* acquire HW lock: protect against other PFs in PF Direct Assignment */
  838. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_NVRAM);
  839. /* adjust timeout for emulation/FPGA */
  840. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  841. if (CHIP_REV_IS_SLOW(bp))
  842. count *= 100;
  843. /* request access to nvram interface */
  844. REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
  845. (MCPR_NVM_SW_ARB_ARB_REQ_SET1 << port));
  846. for (i = 0; i < count*10; i++) {
  847. val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
  848. if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))
  849. break;
  850. udelay(5);
  851. }
  852. if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))) {
  853. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  854. "cannot get access to nvram interface\n");
  855. return -EBUSY;
  856. }
  857. return 0;
  858. }
  859. static int bnx2x_release_nvram_lock(struct bnx2x *bp)
  860. {
  861. int port = BP_PORT(bp);
  862. int count, i;
  863. u32 val;
  864. /* adjust timeout for emulation/FPGA */
  865. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  866. if (CHIP_REV_IS_SLOW(bp))
  867. count *= 100;
  868. /* relinquish nvram interface */
  869. REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
  870. (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << port));
  871. for (i = 0; i < count*10; i++) {
  872. val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
  873. if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)))
  874. break;
  875. udelay(5);
  876. }
  877. if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)) {
  878. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  879. "cannot free access to nvram interface\n");
  880. return -EBUSY;
  881. }
  882. /* release HW lock: protect against other PFs in PF Direct Assignment */
  883. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_NVRAM);
  884. return 0;
  885. }
  886. static void bnx2x_enable_nvram_access(struct bnx2x *bp)
  887. {
  888. u32 val;
  889. val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
  890. /* enable both bits, even on read */
  891. REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
  892. (val | MCPR_NVM_ACCESS_ENABLE_EN |
  893. MCPR_NVM_ACCESS_ENABLE_WR_EN));
  894. }
  895. static void bnx2x_disable_nvram_access(struct bnx2x *bp)
  896. {
  897. u32 val;
  898. val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
  899. /* disable both bits, even after read */
  900. REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
  901. (val & ~(MCPR_NVM_ACCESS_ENABLE_EN |
  902. MCPR_NVM_ACCESS_ENABLE_WR_EN)));
  903. }
  904. static int bnx2x_nvram_read_dword(struct bnx2x *bp, u32 offset, __be32 *ret_val,
  905. u32 cmd_flags)
  906. {
  907. int count, i, rc;
  908. u32 val;
  909. /* build the command word */
  910. cmd_flags |= MCPR_NVM_COMMAND_DOIT;
  911. /* need to clear DONE bit separately */
  912. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
  913. /* address of the NVRAM to read from */
  914. REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
  915. (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
  916. /* issue a read command */
  917. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
  918. /* adjust timeout for emulation/FPGA */
  919. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  920. if (CHIP_REV_IS_SLOW(bp))
  921. count *= 100;
  922. /* wait for completion */
  923. *ret_val = 0;
  924. rc = -EBUSY;
  925. for (i = 0; i < count; i++) {
  926. udelay(5);
  927. val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
  928. if (val & MCPR_NVM_COMMAND_DONE) {
  929. val = REG_RD(bp, MCP_REG_MCPR_NVM_READ);
  930. /* we read nvram data in cpu order
  931. * but ethtool sees it as an array of bytes
  932. * converting to big-endian will do the work */
  933. *ret_val = cpu_to_be32(val);
  934. rc = 0;
  935. break;
  936. }
  937. }
  938. if (rc == -EBUSY)
  939. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  940. "nvram read timeout expired\n");
  941. return rc;
  942. }
  943. static int bnx2x_nvram_read(struct bnx2x *bp, u32 offset, u8 *ret_buf,
  944. int buf_size)
  945. {
  946. int rc;
  947. u32 cmd_flags;
  948. __be32 val;
  949. if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
  950. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  951. "Invalid parameter: offset 0x%x buf_size 0x%x\n",
  952. offset, buf_size);
  953. return -EINVAL;
  954. }
  955. if (offset + buf_size > bp->common.flash_size) {
  956. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  957. "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
  958. offset, buf_size, bp->common.flash_size);
  959. return -EINVAL;
  960. }
  961. /* request access to nvram interface */
  962. rc = bnx2x_acquire_nvram_lock(bp);
  963. if (rc)
  964. return rc;
  965. /* enable access to nvram interface */
  966. bnx2x_enable_nvram_access(bp);
  967. /* read the first word(s) */
  968. cmd_flags = MCPR_NVM_COMMAND_FIRST;
  969. while ((buf_size > sizeof(u32)) && (rc == 0)) {
  970. rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
  971. memcpy(ret_buf, &val, 4);
  972. /* advance to the next dword */
  973. offset += sizeof(u32);
  974. ret_buf += sizeof(u32);
  975. buf_size -= sizeof(u32);
  976. cmd_flags = 0;
  977. }
  978. if (rc == 0) {
  979. cmd_flags |= MCPR_NVM_COMMAND_LAST;
  980. rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
  981. memcpy(ret_buf, &val, 4);
  982. }
  983. /* disable access to nvram interface */
  984. bnx2x_disable_nvram_access(bp);
  985. bnx2x_release_nvram_lock(bp);
  986. return rc;
  987. }
  988. static int bnx2x_get_eeprom(struct net_device *dev,
  989. struct ethtool_eeprom *eeprom, u8 *eebuf)
  990. {
  991. struct bnx2x *bp = netdev_priv(dev);
  992. int rc;
  993. if (!netif_running(dev)) {
  994. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  995. "cannot access eeprom when the interface is down\n");
  996. return -EAGAIN;
  997. }
  998. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
  999. " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
  1000. eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
  1001. eeprom->len, eeprom->len);
  1002. /* parameters already validated in ethtool_get_eeprom */
  1003. rc = bnx2x_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
  1004. return rc;
  1005. }
  1006. static int bnx2x_get_module_eeprom(struct net_device *dev,
  1007. struct ethtool_eeprom *ee,
  1008. u8 *data)
  1009. {
  1010. struct bnx2x *bp = netdev_priv(dev);
  1011. int rc = 0, phy_idx;
  1012. u8 *user_data = data;
  1013. int remaining_len = ee->len, xfer_size;
  1014. unsigned int page_off = ee->offset;
  1015. if (!netif_running(dev)) {
  1016. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1017. "cannot access eeprom when the interface is down\n");
  1018. return -EAGAIN;
  1019. }
  1020. phy_idx = bnx2x_get_cur_phy_idx(bp);
  1021. bnx2x_acquire_phy_lock(bp);
  1022. while (!rc && remaining_len > 0) {
  1023. xfer_size = (remaining_len > SFP_EEPROM_PAGE_SIZE) ?
  1024. SFP_EEPROM_PAGE_SIZE : remaining_len;
  1025. rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx],
  1026. &bp->link_params,
  1027. page_off,
  1028. xfer_size,
  1029. user_data);
  1030. remaining_len -= xfer_size;
  1031. user_data += xfer_size;
  1032. page_off += xfer_size;
  1033. }
  1034. bnx2x_release_phy_lock(bp);
  1035. return rc;
  1036. }
  1037. static int bnx2x_get_module_info(struct net_device *dev,
  1038. struct ethtool_modinfo *modinfo)
  1039. {
  1040. struct bnx2x *bp = netdev_priv(dev);
  1041. int phy_idx;
  1042. if (!netif_running(dev)) {
  1043. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1044. "cannot access eeprom when the interface is down\n");
  1045. return -EAGAIN;
  1046. }
  1047. phy_idx = bnx2x_get_cur_phy_idx(bp);
  1048. switch (bp->link_params.phy[phy_idx].media_type) {
  1049. case ETH_PHY_SFPP_10G_FIBER:
  1050. case ETH_PHY_SFP_1G_FIBER:
  1051. case ETH_PHY_DA_TWINAX:
  1052. modinfo->type = ETH_MODULE_SFF_8079;
  1053. modinfo->eeprom_len = ETH_MODULE_SFF_8079_LEN;
  1054. return 0;
  1055. default:
  1056. return -EOPNOTSUPP;
  1057. }
  1058. }
  1059. static int bnx2x_nvram_write_dword(struct bnx2x *bp, u32 offset, u32 val,
  1060. u32 cmd_flags)
  1061. {
  1062. int count, i, rc;
  1063. /* build the command word */
  1064. cmd_flags |= MCPR_NVM_COMMAND_DOIT | MCPR_NVM_COMMAND_WR;
  1065. /* need to clear DONE bit separately */
  1066. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
  1067. /* write the data */
  1068. REG_WR(bp, MCP_REG_MCPR_NVM_WRITE, val);
  1069. /* address of the NVRAM to write to */
  1070. REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
  1071. (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
  1072. /* issue the write command */
  1073. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
  1074. /* adjust timeout for emulation/FPGA */
  1075. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  1076. if (CHIP_REV_IS_SLOW(bp))
  1077. count *= 100;
  1078. /* wait for completion */
  1079. rc = -EBUSY;
  1080. for (i = 0; i < count; i++) {
  1081. udelay(5);
  1082. val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
  1083. if (val & MCPR_NVM_COMMAND_DONE) {
  1084. rc = 0;
  1085. break;
  1086. }
  1087. }
  1088. if (rc == -EBUSY)
  1089. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1090. "nvram write timeout expired\n");
  1091. return rc;
  1092. }
  1093. #define BYTE_OFFSET(offset) (8 * (offset & 0x03))
  1094. static int bnx2x_nvram_write1(struct bnx2x *bp, u32 offset, u8 *data_buf,
  1095. int buf_size)
  1096. {
  1097. int rc;
  1098. u32 cmd_flags;
  1099. u32 align_offset;
  1100. __be32 val;
  1101. if (offset + buf_size > bp->common.flash_size) {
  1102. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1103. "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
  1104. offset, buf_size, bp->common.flash_size);
  1105. return -EINVAL;
  1106. }
  1107. /* request access to nvram interface */
  1108. rc = bnx2x_acquire_nvram_lock(bp);
  1109. if (rc)
  1110. return rc;
  1111. /* enable access to nvram interface */
  1112. bnx2x_enable_nvram_access(bp);
  1113. cmd_flags = (MCPR_NVM_COMMAND_FIRST | MCPR_NVM_COMMAND_LAST);
  1114. align_offset = (offset & ~0x03);
  1115. rc = bnx2x_nvram_read_dword(bp, align_offset, &val, cmd_flags);
  1116. if (rc == 0) {
  1117. val &= ~(0xff << BYTE_OFFSET(offset));
  1118. val |= (*data_buf << BYTE_OFFSET(offset));
  1119. /* nvram data is returned as an array of bytes
  1120. * convert it back to cpu order */
  1121. val = be32_to_cpu(val);
  1122. rc = bnx2x_nvram_write_dword(bp, align_offset, val,
  1123. cmd_flags);
  1124. }
  1125. /* disable access to nvram interface */
  1126. bnx2x_disable_nvram_access(bp);
  1127. bnx2x_release_nvram_lock(bp);
  1128. return rc;
  1129. }
  1130. static int bnx2x_nvram_write(struct bnx2x *bp, u32 offset, u8 *data_buf,
  1131. int buf_size)
  1132. {
  1133. int rc;
  1134. u32 cmd_flags;
  1135. u32 val;
  1136. u32 written_so_far;
  1137. if (buf_size == 1) /* ethtool */
  1138. return bnx2x_nvram_write1(bp, offset, data_buf, buf_size);
  1139. if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
  1140. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1141. "Invalid parameter: offset 0x%x buf_size 0x%x\n",
  1142. offset, buf_size);
  1143. return -EINVAL;
  1144. }
  1145. if (offset + buf_size > bp->common.flash_size) {
  1146. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1147. "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
  1148. offset, buf_size, bp->common.flash_size);
  1149. return -EINVAL;
  1150. }
  1151. /* request access to nvram interface */
  1152. rc = bnx2x_acquire_nvram_lock(bp);
  1153. if (rc)
  1154. return rc;
  1155. /* enable access to nvram interface */
  1156. bnx2x_enable_nvram_access(bp);
  1157. written_so_far = 0;
  1158. cmd_flags = MCPR_NVM_COMMAND_FIRST;
  1159. while ((written_so_far < buf_size) && (rc == 0)) {
  1160. if (written_so_far == (buf_size - sizeof(u32)))
  1161. cmd_flags |= MCPR_NVM_COMMAND_LAST;
  1162. else if (((offset + 4) % BNX2X_NVRAM_PAGE_SIZE) == 0)
  1163. cmd_flags |= MCPR_NVM_COMMAND_LAST;
  1164. else if ((offset % BNX2X_NVRAM_PAGE_SIZE) == 0)
  1165. cmd_flags |= MCPR_NVM_COMMAND_FIRST;
  1166. memcpy(&val, data_buf, 4);
  1167. rc = bnx2x_nvram_write_dword(bp, offset, val, cmd_flags);
  1168. /* advance to the next dword */
  1169. offset += sizeof(u32);
  1170. data_buf += sizeof(u32);
  1171. written_so_far += sizeof(u32);
  1172. cmd_flags = 0;
  1173. }
  1174. /* disable access to nvram interface */
  1175. bnx2x_disable_nvram_access(bp);
  1176. bnx2x_release_nvram_lock(bp);
  1177. return rc;
  1178. }
  1179. static int bnx2x_set_eeprom(struct net_device *dev,
  1180. struct ethtool_eeprom *eeprom, u8 *eebuf)
  1181. {
  1182. struct bnx2x *bp = netdev_priv(dev);
  1183. int port = BP_PORT(bp);
  1184. int rc = 0;
  1185. u32 ext_phy_config;
  1186. if (!netif_running(dev)) {
  1187. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1188. "cannot access eeprom when the interface is down\n");
  1189. return -EAGAIN;
  1190. }
  1191. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
  1192. " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
  1193. eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
  1194. eeprom->len, eeprom->len);
  1195. /* parameters already validated in ethtool_set_eeprom */
  1196. /* PHY eeprom can be accessed only by the PMF */
  1197. if ((eeprom->magic >= 0x50485900) && (eeprom->magic <= 0x504859FF) &&
  1198. !bp->port.pmf) {
  1199. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1200. "wrong magic or interface is not pmf\n");
  1201. return -EINVAL;
  1202. }
  1203. ext_phy_config =
  1204. SHMEM_RD(bp,
  1205. dev_info.port_hw_config[port].external_phy_config);
  1206. if (eeprom->magic == 0x50485950) {
  1207. /* 'PHYP' (0x50485950): prepare phy for FW upgrade */
  1208. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  1209. bnx2x_acquire_phy_lock(bp);
  1210. rc |= bnx2x_link_reset(&bp->link_params,
  1211. &bp->link_vars, 0);
  1212. if (XGXS_EXT_PHY_TYPE(ext_phy_config) ==
  1213. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101)
  1214. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
  1215. MISC_REGISTERS_GPIO_HIGH, port);
  1216. bnx2x_release_phy_lock(bp);
  1217. bnx2x_link_report(bp);
  1218. } else if (eeprom->magic == 0x50485952) {
  1219. /* 'PHYR' (0x50485952): re-init link after FW upgrade */
  1220. if (bp->state == BNX2X_STATE_OPEN) {
  1221. bnx2x_acquire_phy_lock(bp);
  1222. rc |= bnx2x_link_reset(&bp->link_params,
  1223. &bp->link_vars, 1);
  1224. rc |= bnx2x_phy_init(&bp->link_params,
  1225. &bp->link_vars);
  1226. bnx2x_release_phy_lock(bp);
  1227. bnx2x_calc_fc_adv(bp);
  1228. }
  1229. } else if (eeprom->magic == 0x53985943) {
  1230. /* 'PHYC' (0x53985943): PHY FW upgrade completed */
  1231. if (XGXS_EXT_PHY_TYPE(ext_phy_config) ==
  1232. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101) {
  1233. /* DSP Remove Download Mode */
  1234. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
  1235. MISC_REGISTERS_GPIO_LOW, port);
  1236. bnx2x_acquire_phy_lock(bp);
  1237. bnx2x_sfx7101_sp_sw_reset(bp,
  1238. &bp->link_params.phy[EXT_PHY1]);
  1239. /* wait 0.5 sec to allow it to run */
  1240. msleep(500);
  1241. bnx2x_ext_phy_hw_reset(bp, port);
  1242. msleep(500);
  1243. bnx2x_release_phy_lock(bp);
  1244. }
  1245. } else
  1246. rc = bnx2x_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
  1247. return rc;
  1248. }
  1249. static int bnx2x_get_coalesce(struct net_device *dev,
  1250. struct ethtool_coalesce *coal)
  1251. {
  1252. struct bnx2x *bp = netdev_priv(dev);
  1253. memset(coal, 0, sizeof(struct ethtool_coalesce));
  1254. coal->rx_coalesce_usecs = bp->rx_ticks;
  1255. coal->tx_coalesce_usecs = bp->tx_ticks;
  1256. return 0;
  1257. }
  1258. static int bnx2x_set_coalesce(struct net_device *dev,
  1259. struct ethtool_coalesce *coal)
  1260. {
  1261. struct bnx2x *bp = netdev_priv(dev);
  1262. bp->rx_ticks = (u16)coal->rx_coalesce_usecs;
  1263. if (bp->rx_ticks > BNX2X_MAX_COALESCE_TOUT)
  1264. bp->rx_ticks = BNX2X_MAX_COALESCE_TOUT;
  1265. bp->tx_ticks = (u16)coal->tx_coalesce_usecs;
  1266. if (bp->tx_ticks > BNX2X_MAX_COALESCE_TOUT)
  1267. bp->tx_ticks = BNX2X_MAX_COALESCE_TOUT;
  1268. if (netif_running(dev))
  1269. bnx2x_update_coalesce(bp);
  1270. return 0;
  1271. }
  1272. static void bnx2x_get_ringparam(struct net_device *dev,
  1273. struct ethtool_ringparam *ering)
  1274. {
  1275. struct bnx2x *bp = netdev_priv(dev);
  1276. ering->rx_max_pending = MAX_RX_AVAIL;
  1277. if (bp->rx_ring_size)
  1278. ering->rx_pending = bp->rx_ring_size;
  1279. else
  1280. ering->rx_pending = MAX_RX_AVAIL;
  1281. ering->tx_max_pending = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL;
  1282. ering->tx_pending = bp->tx_ring_size;
  1283. }
  1284. static int bnx2x_set_ringparam(struct net_device *dev,
  1285. struct ethtool_ringparam *ering)
  1286. {
  1287. struct bnx2x *bp = netdev_priv(dev);
  1288. if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
  1289. DP(BNX2X_MSG_ETHTOOL,
  1290. "Handling parity error recovery. Try again later\n");
  1291. return -EAGAIN;
  1292. }
  1293. if ((ering->rx_pending > MAX_RX_AVAIL) ||
  1294. (ering->rx_pending < (bp->disable_tpa ? MIN_RX_SIZE_NONTPA :
  1295. MIN_RX_SIZE_TPA)) ||
  1296. (ering->tx_pending > (IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL)) ||
  1297. (ering->tx_pending <= MAX_SKB_FRAGS + 4)) {
  1298. DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
  1299. return -EINVAL;
  1300. }
  1301. bp->rx_ring_size = ering->rx_pending;
  1302. bp->tx_ring_size = ering->tx_pending;
  1303. return bnx2x_reload_if_running(dev);
  1304. }
  1305. static void bnx2x_get_pauseparam(struct net_device *dev,
  1306. struct ethtool_pauseparam *epause)
  1307. {
  1308. struct bnx2x *bp = netdev_priv(dev);
  1309. int cfg_idx = bnx2x_get_link_cfg_idx(bp);
  1310. int cfg_reg;
  1311. epause->autoneg = (bp->link_params.req_flow_ctrl[cfg_idx] ==
  1312. BNX2X_FLOW_CTRL_AUTO);
  1313. if (!epause->autoneg)
  1314. cfg_reg = bp->link_params.req_flow_ctrl[cfg_idx];
  1315. else
  1316. cfg_reg = bp->link_params.req_fc_auto_adv;
  1317. epause->rx_pause = ((cfg_reg & BNX2X_FLOW_CTRL_RX) ==
  1318. BNX2X_FLOW_CTRL_RX);
  1319. epause->tx_pause = ((cfg_reg & BNX2X_FLOW_CTRL_TX) ==
  1320. BNX2X_FLOW_CTRL_TX);
  1321. DP(BNX2X_MSG_ETHTOOL, "ethtool_pauseparam: cmd %d\n"
  1322. " autoneg %d rx_pause %d tx_pause %d\n",
  1323. epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
  1324. }
  1325. static int bnx2x_set_pauseparam(struct net_device *dev,
  1326. struct ethtool_pauseparam *epause)
  1327. {
  1328. struct bnx2x *bp = netdev_priv(dev);
  1329. u32 cfg_idx = bnx2x_get_link_cfg_idx(bp);
  1330. if (IS_MF(bp))
  1331. return 0;
  1332. DP(BNX2X_MSG_ETHTOOL, "ethtool_pauseparam: cmd %d\n"
  1333. " autoneg %d rx_pause %d tx_pause %d\n",
  1334. epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
  1335. bp->link_params.req_flow_ctrl[cfg_idx] = BNX2X_FLOW_CTRL_AUTO;
  1336. if (epause->rx_pause)
  1337. bp->link_params.req_flow_ctrl[cfg_idx] |= BNX2X_FLOW_CTRL_RX;
  1338. if (epause->tx_pause)
  1339. bp->link_params.req_flow_ctrl[cfg_idx] |= BNX2X_FLOW_CTRL_TX;
  1340. if (bp->link_params.req_flow_ctrl[cfg_idx] == BNX2X_FLOW_CTRL_AUTO)
  1341. bp->link_params.req_flow_ctrl[cfg_idx] = BNX2X_FLOW_CTRL_NONE;
  1342. if (epause->autoneg) {
  1343. if (!(bp->port.supported[cfg_idx] & SUPPORTED_Autoneg)) {
  1344. DP(BNX2X_MSG_ETHTOOL, "autoneg not supported\n");
  1345. return -EINVAL;
  1346. }
  1347. if (bp->link_params.req_line_speed[cfg_idx] == SPEED_AUTO_NEG) {
  1348. bp->link_params.req_flow_ctrl[cfg_idx] =
  1349. BNX2X_FLOW_CTRL_AUTO;
  1350. }
  1351. bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_NONE;
  1352. if (epause->rx_pause)
  1353. bp->link_params.req_fc_auto_adv |= BNX2X_FLOW_CTRL_RX;
  1354. if (epause->tx_pause)
  1355. bp->link_params.req_fc_auto_adv |= BNX2X_FLOW_CTRL_TX;
  1356. }
  1357. DP(BNX2X_MSG_ETHTOOL,
  1358. "req_flow_ctrl 0x%x\n", bp->link_params.req_flow_ctrl[cfg_idx]);
  1359. if (netif_running(dev)) {
  1360. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  1361. bnx2x_link_set(bp);
  1362. }
  1363. return 0;
  1364. }
  1365. static const char bnx2x_tests_str_arr[BNX2X_NUM_TESTS_SF][ETH_GSTRING_LEN] = {
  1366. "register_test (offline) ",
  1367. "memory_test (offline) ",
  1368. "int_loopback_test (offline)",
  1369. "ext_loopback_test (offline)",
  1370. "nvram_test (online) ",
  1371. "interrupt_test (online) ",
  1372. "link_test (online) "
  1373. };
  1374. static u32 bnx2x_eee_to_adv(u32 eee_adv)
  1375. {
  1376. u32 modes = 0;
  1377. if (eee_adv & SHMEM_EEE_100M_ADV)
  1378. modes |= ADVERTISED_100baseT_Full;
  1379. if (eee_adv & SHMEM_EEE_1G_ADV)
  1380. modes |= ADVERTISED_1000baseT_Full;
  1381. if (eee_adv & SHMEM_EEE_10G_ADV)
  1382. modes |= ADVERTISED_10000baseT_Full;
  1383. return modes;
  1384. }
  1385. static u32 bnx2x_adv_to_eee(u32 modes, u32 shift)
  1386. {
  1387. u32 eee_adv = 0;
  1388. if (modes & ADVERTISED_100baseT_Full)
  1389. eee_adv |= SHMEM_EEE_100M_ADV;
  1390. if (modes & ADVERTISED_1000baseT_Full)
  1391. eee_adv |= SHMEM_EEE_1G_ADV;
  1392. if (modes & ADVERTISED_10000baseT_Full)
  1393. eee_adv |= SHMEM_EEE_10G_ADV;
  1394. return eee_adv << shift;
  1395. }
  1396. static int bnx2x_get_eee(struct net_device *dev, struct ethtool_eee *edata)
  1397. {
  1398. struct bnx2x *bp = netdev_priv(dev);
  1399. u32 eee_cfg;
  1400. if (!SHMEM2_HAS(bp, eee_status[BP_PORT(bp)])) {
  1401. DP(BNX2X_MSG_ETHTOOL, "BC Version does not support EEE\n");
  1402. return -EOPNOTSUPP;
  1403. }
  1404. eee_cfg = bp->link_vars.eee_status;
  1405. edata->supported =
  1406. bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_SUPPORTED_MASK) >>
  1407. SHMEM_EEE_SUPPORTED_SHIFT);
  1408. edata->advertised =
  1409. bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_ADV_STATUS_MASK) >>
  1410. SHMEM_EEE_ADV_STATUS_SHIFT);
  1411. edata->lp_advertised =
  1412. bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_LP_ADV_STATUS_MASK) >>
  1413. SHMEM_EEE_LP_ADV_STATUS_SHIFT);
  1414. /* SHMEM value is in 16u units --> Convert to 1u units. */
  1415. edata->tx_lpi_timer = (eee_cfg & SHMEM_EEE_TIMER_MASK) << 4;
  1416. edata->eee_enabled = (eee_cfg & SHMEM_EEE_REQUESTED_BIT) ? 1 : 0;
  1417. edata->eee_active = (eee_cfg & SHMEM_EEE_ACTIVE_BIT) ? 1 : 0;
  1418. edata->tx_lpi_enabled = (eee_cfg & SHMEM_EEE_LPI_REQUESTED_BIT) ? 1 : 0;
  1419. return 0;
  1420. }
  1421. static int bnx2x_set_eee(struct net_device *dev, struct ethtool_eee *edata)
  1422. {
  1423. struct bnx2x *bp = netdev_priv(dev);
  1424. u32 eee_cfg;
  1425. u32 advertised;
  1426. if (IS_MF(bp))
  1427. return 0;
  1428. if (!SHMEM2_HAS(bp, eee_status[BP_PORT(bp)])) {
  1429. DP(BNX2X_MSG_ETHTOOL, "BC Version does not support EEE\n");
  1430. return -EOPNOTSUPP;
  1431. }
  1432. eee_cfg = bp->link_vars.eee_status;
  1433. if (!(eee_cfg & SHMEM_EEE_SUPPORTED_MASK)) {
  1434. DP(BNX2X_MSG_ETHTOOL, "Board does not support EEE!\n");
  1435. return -EOPNOTSUPP;
  1436. }
  1437. advertised = bnx2x_adv_to_eee(edata->advertised,
  1438. SHMEM_EEE_ADV_STATUS_SHIFT);
  1439. if ((advertised != (eee_cfg & SHMEM_EEE_ADV_STATUS_MASK))) {
  1440. DP(BNX2X_MSG_ETHTOOL,
  1441. "Direct manipulation of EEE advertisment is not supported\n");
  1442. return -EINVAL;
  1443. }
  1444. if (edata->tx_lpi_timer > EEE_MODE_TIMER_MASK) {
  1445. DP(BNX2X_MSG_ETHTOOL,
  1446. "Maximal Tx Lpi timer supported is %x(u)\n",
  1447. EEE_MODE_TIMER_MASK);
  1448. return -EINVAL;
  1449. }
  1450. if (edata->tx_lpi_enabled &&
  1451. (edata->tx_lpi_timer < EEE_MODE_NVRAM_AGGRESSIVE_TIME)) {
  1452. DP(BNX2X_MSG_ETHTOOL,
  1453. "Minimal Tx Lpi timer supported is %d(u)\n",
  1454. EEE_MODE_NVRAM_AGGRESSIVE_TIME);
  1455. return -EINVAL;
  1456. }
  1457. /* All is well; Apply changes*/
  1458. if (edata->eee_enabled)
  1459. bp->link_params.eee_mode |= EEE_MODE_ADV_LPI;
  1460. else
  1461. bp->link_params.eee_mode &= ~EEE_MODE_ADV_LPI;
  1462. if (edata->tx_lpi_enabled)
  1463. bp->link_params.eee_mode |= EEE_MODE_ENABLE_LPI;
  1464. else
  1465. bp->link_params.eee_mode &= ~EEE_MODE_ENABLE_LPI;
  1466. bp->link_params.eee_mode &= ~EEE_MODE_TIMER_MASK;
  1467. bp->link_params.eee_mode |= (edata->tx_lpi_timer &
  1468. EEE_MODE_TIMER_MASK) |
  1469. EEE_MODE_OVERRIDE_NVRAM |
  1470. EEE_MODE_OUTPUT_TIME;
  1471. /* Restart link to propogate changes */
  1472. if (netif_running(dev)) {
  1473. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  1474. bnx2x_force_link_reset(bp);
  1475. bnx2x_link_set(bp);
  1476. }
  1477. return 0;
  1478. }
  1479. enum {
  1480. BNX2X_CHIP_E1_OFST = 0,
  1481. BNX2X_CHIP_E1H_OFST,
  1482. BNX2X_CHIP_E2_OFST,
  1483. BNX2X_CHIP_E3_OFST,
  1484. BNX2X_CHIP_E3B0_OFST,
  1485. BNX2X_CHIP_MAX_OFST
  1486. };
  1487. #define BNX2X_CHIP_MASK_E1 (1 << BNX2X_CHIP_E1_OFST)
  1488. #define BNX2X_CHIP_MASK_E1H (1 << BNX2X_CHIP_E1H_OFST)
  1489. #define BNX2X_CHIP_MASK_E2 (1 << BNX2X_CHIP_E2_OFST)
  1490. #define BNX2X_CHIP_MASK_E3 (1 << BNX2X_CHIP_E3_OFST)
  1491. #define BNX2X_CHIP_MASK_E3B0 (1 << BNX2X_CHIP_E3B0_OFST)
  1492. #define BNX2X_CHIP_MASK_ALL ((1 << BNX2X_CHIP_MAX_OFST) - 1)
  1493. #define BNX2X_CHIP_MASK_E1X (BNX2X_CHIP_MASK_E1 | BNX2X_CHIP_MASK_E1H)
  1494. static int bnx2x_test_registers(struct bnx2x *bp)
  1495. {
  1496. int idx, i, rc = -ENODEV;
  1497. u32 wr_val = 0, hw;
  1498. int port = BP_PORT(bp);
  1499. static const struct {
  1500. u32 hw;
  1501. u32 offset0;
  1502. u32 offset1;
  1503. u32 mask;
  1504. } reg_tbl[] = {
  1505. /* 0 */ { BNX2X_CHIP_MASK_ALL,
  1506. BRB1_REG_PAUSE_LOW_THRESHOLD_0, 4, 0x000003ff },
  1507. { BNX2X_CHIP_MASK_ALL,
  1508. DORQ_REG_DB_ADDR0, 4, 0xffffffff },
  1509. { BNX2X_CHIP_MASK_E1X,
  1510. HC_REG_AGG_INT_0, 4, 0x000003ff },
  1511. { BNX2X_CHIP_MASK_ALL,
  1512. PBF_REG_MAC_IF0_ENABLE, 4, 0x00000001 },
  1513. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2 | BNX2X_CHIP_MASK_E3,
  1514. PBF_REG_P0_INIT_CRD, 4, 0x000007ff },
  1515. { BNX2X_CHIP_MASK_E3B0,
  1516. PBF_REG_INIT_CRD_Q0, 4, 0x000007ff },
  1517. { BNX2X_CHIP_MASK_ALL,
  1518. PRS_REG_CID_PORT_0, 4, 0x00ffffff },
  1519. { BNX2X_CHIP_MASK_ALL,
  1520. PXP2_REG_PSWRQ_CDU0_L2P, 4, 0x000fffff },
  1521. { BNX2X_CHIP_MASK_ALL,
  1522. PXP2_REG_RQ_CDU0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
  1523. { BNX2X_CHIP_MASK_ALL,
  1524. PXP2_REG_PSWRQ_TM0_L2P, 4, 0x000fffff },
  1525. /* 10 */ { BNX2X_CHIP_MASK_ALL,
  1526. PXP2_REG_RQ_USDM0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
  1527. { BNX2X_CHIP_MASK_ALL,
  1528. PXP2_REG_PSWRQ_TSDM0_L2P, 4, 0x000fffff },
  1529. { BNX2X_CHIP_MASK_ALL,
  1530. QM_REG_CONNNUM_0, 4, 0x000fffff },
  1531. { BNX2X_CHIP_MASK_ALL,
  1532. TM_REG_LIN0_MAX_ACTIVE_CID, 4, 0x0003ffff },
  1533. { BNX2X_CHIP_MASK_ALL,
  1534. SRC_REG_KEYRSS0_0, 40, 0xffffffff },
  1535. { BNX2X_CHIP_MASK_ALL,
  1536. SRC_REG_KEYRSS0_7, 40, 0xffffffff },
  1537. { BNX2X_CHIP_MASK_ALL,
  1538. XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD00, 4, 0x00000001 },
  1539. { BNX2X_CHIP_MASK_ALL,
  1540. XCM_REG_WU_DA_CNT_CMD00, 4, 0x00000003 },
  1541. { BNX2X_CHIP_MASK_ALL,
  1542. XCM_REG_GLB_DEL_ACK_MAX_CNT_0, 4, 0x000000ff },
  1543. { BNX2X_CHIP_MASK_ALL,
  1544. NIG_REG_LLH0_T_BIT, 4, 0x00000001 },
  1545. /* 20 */ { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1546. NIG_REG_EMAC0_IN_EN, 4, 0x00000001 },
  1547. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1548. NIG_REG_BMAC0_IN_EN, 4, 0x00000001 },
  1549. { BNX2X_CHIP_MASK_ALL,
  1550. NIG_REG_XCM0_OUT_EN, 4, 0x00000001 },
  1551. { BNX2X_CHIP_MASK_ALL,
  1552. NIG_REG_BRB0_OUT_EN, 4, 0x00000001 },
  1553. { BNX2X_CHIP_MASK_ALL,
  1554. NIG_REG_LLH0_XCM_MASK, 4, 0x00000007 },
  1555. { BNX2X_CHIP_MASK_ALL,
  1556. NIG_REG_LLH0_ACPI_PAT_6_LEN, 68, 0x000000ff },
  1557. { BNX2X_CHIP_MASK_ALL,
  1558. NIG_REG_LLH0_ACPI_PAT_0_CRC, 68, 0xffffffff },
  1559. { BNX2X_CHIP_MASK_ALL,
  1560. NIG_REG_LLH0_DEST_MAC_0_0, 160, 0xffffffff },
  1561. { BNX2X_CHIP_MASK_ALL,
  1562. NIG_REG_LLH0_DEST_IP_0_1, 160, 0xffffffff },
  1563. { BNX2X_CHIP_MASK_ALL,
  1564. NIG_REG_LLH0_IPV4_IPV6_0, 160, 0x00000001 },
  1565. /* 30 */ { BNX2X_CHIP_MASK_ALL,
  1566. NIG_REG_LLH0_DEST_UDP_0, 160, 0x0000ffff },
  1567. { BNX2X_CHIP_MASK_ALL,
  1568. NIG_REG_LLH0_DEST_TCP_0, 160, 0x0000ffff },
  1569. { BNX2X_CHIP_MASK_ALL,
  1570. NIG_REG_LLH0_VLAN_ID_0, 160, 0x00000fff },
  1571. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1572. NIG_REG_XGXS_SERDES0_MODE_SEL, 4, 0x00000001 },
  1573. { BNX2X_CHIP_MASK_ALL,
  1574. NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0, 4, 0x00000001},
  1575. { BNX2X_CHIP_MASK_ALL,
  1576. NIG_REG_STATUS_INTERRUPT_PORT0, 4, 0x07ffffff },
  1577. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1578. NIG_REG_XGXS0_CTRL_EXTREMOTEMDIOST, 24, 0x00000001 },
  1579. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1580. NIG_REG_SERDES0_CTRL_PHY_ADDR, 16, 0x0000001f },
  1581. { BNX2X_CHIP_MASK_ALL, 0xffffffff, 0, 0x00000000 }
  1582. };
  1583. if (!netif_running(bp->dev)) {
  1584. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1585. "cannot access eeprom when the interface is down\n");
  1586. return rc;
  1587. }
  1588. if (CHIP_IS_E1(bp))
  1589. hw = BNX2X_CHIP_MASK_E1;
  1590. else if (CHIP_IS_E1H(bp))
  1591. hw = BNX2X_CHIP_MASK_E1H;
  1592. else if (CHIP_IS_E2(bp))
  1593. hw = BNX2X_CHIP_MASK_E2;
  1594. else if (CHIP_IS_E3B0(bp))
  1595. hw = BNX2X_CHIP_MASK_E3B0;
  1596. else /* e3 A0 */
  1597. hw = BNX2X_CHIP_MASK_E3;
  1598. /* Repeat the test twice:
  1599. First by writing 0x00000000, second by writing 0xffffffff */
  1600. for (idx = 0; idx < 2; idx++) {
  1601. switch (idx) {
  1602. case 0:
  1603. wr_val = 0;
  1604. break;
  1605. case 1:
  1606. wr_val = 0xffffffff;
  1607. break;
  1608. }
  1609. for (i = 0; reg_tbl[i].offset0 != 0xffffffff; i++) {
  1610. u32 offset, mask, save_val, val;
  1611. if (!(hw & reg_tbl[i].hw))
  1612. continue;
  1613. offset = reg_tbl[i].offset0 + port*reg_tbl[i].offset1;
  1614. mask = reg_tbl[i].mask;
  1615. save_val = REG_RD(bp, offset);
  1616. REG_WR(bp, offset, wr_val & mask);
  1617. val = REG_RD(bp, offset);
  1618. /* Restore the original register's value */
  1619. REG_WR(bp, offset, save_val);
  1620. /* verify value is as expected */
  1621. if ((val & mask) != (wr_val & mask)) {
  1622. DP(BNX2X_MSG_ETHTOOL,
  1623. "offset 0x%x: val 0x%x != 0x%x mask 0x%x\n",
  1624. offset, val, wr_val, mask);
  1625. goto test_reg_exit;
  1626. }
  1627. }
  1628. }
  1629. rc = 0;
  1630. test_reg_exit:
  1631. return rc;
  1632. }
  1633. static int bnx2x_test_memory(struct bnx2x *bp)
  1634. {
  1635. int i, j, rc = -ENODEV;
  1636. u32 val, index;
  1637. static const struct {
  1638. u32 offset;
  1639. int size;
  1640. } mem_tbl[] = {
  1641. { CCM_REG_XX_DESCR_TABLE, CCM_REG_XX_DESCR_TABLE_SIZE },
  1642. { CFC_REG_ACTIVITY_COUNTER, CFC_REG_ACTIVITY_COUNTER_SIZE },
  1643. { CFC_REG_LINK_LIST, CFC_REG_LINK_LIST_SIZE },
  1644. { DMAE_REG_CMD_MEM, DMAE_REG_CMD_MEM_SIZE },
  1645. { TCM_REG_XX_DESCR_TABLE, TCM_REG_XX_DESCR_TABLE_SIZE },
  1646. { UCM_REG_XX_DESCR_TABLE, UCM_REG_XX_DESCR_TABLE_SIZE },
  1647. { XCM_REG_XX_DESCR_TABLE, XCM_REG_XX_DESCR_TABLE_SIZE },
  1648. { 0xffffffff, 0 }
  1649. };
  1650. static const struct {
  1651. char *name;
  1652. u32 offset;
  1653. u32 hw_mask[BNX2X_CHIP_MAX_OFST];
  1654. } prty_tbl[] = {
  1655. { "CCM_PRTY_STS", CCM_REG_CCM_PRTY_STS,
  1656. {0x3ffc0, 0, 0, 0} },
  1657. { "CFC_PRTY_STS", CFC_REG_CFC_PRTY_STS,
  1658. {0x2, 0x2, 0, 0} },
  1659. { "DMAE_PRTY_STS", DMAE_REG_DMAE_PRTY_STS,
  1660. {0, 0, 0, 0} },
  1661. { "TCM_PRTY_STS", TCM_REG_TCM_PRTY_STS,
  1662. {0x3ffc0, 0, 0, 0} },
  1663. { "UCM_PRTY_STS", UCM_REG_UCM_PRTY_STS,
  1664. {0x3ffc0, 0, 0, 0} },
  1665. { "XCM_PRTY_STS", XCM_REG_XCM_PRTY_STS,
  1666. {0x3ffc1, 0, 0, 0} },
  1667. { NULL, 0xffffffff, {0, 0, 0, 0} }
  1668. };
  1669. if (!netif_running(bp->dev)) {
  1670. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1671. "cannot access eeprom when the interface is down\n");
  1672. return rc;
  1673. }
  1674. if (CHIP_IS_E1(bp))
  1675. index = BNX2X_CHIP_E1_OFST;
  1676. else if (CHIP_IS_E1H(bp))
  1677. index = BNX2X_CHIP_E1H_OFST;
  1678. else if (CHIP_IS_E2(bp))
  1679. index = BNX2X_CHIP_E2_OFST;
  1680. else /* e3 */
  1681. index = BNX2X_CHIP_E3_OFST;
  1682. /* pre-Check the parity status */
  1683. for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
  1684. val = REG_RD(bp, prty_tbl[i].offset);
  1685. if (val & ~(prty_tbl[i].hw_mask[index])) {
  1686. DP(BNX2X_MSG_ETHTOOL,
  1687. "%s is 0x%x\n", prty_tbl[i].name, val);
  1688. goto test_mem_exit;
  1689. }
  1690. }
  1691. /* Go through all the memories */
  1692. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++)
  1693. for (j = 0; j < mem_tbl[i].size; j++)
  1694. REG_RD(bp, mem_tbl[i].offset + j*4);
  1695. /* Check the parity status */
  1696. for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
  1697. val = REG_RD(bp, prty_tbl[i].offset);
  1698. if (val & ~(prty_tbl[i].hw_mask[index])) {
  1699. DP(BNX2X_MSG_ETHTOOL,
  1700. "%s is 0x%x\n", prty_tbl[i].name, val);
  1701. goto test_mem_exit;
  1702. }
  1703. }
  1704. rc = 0;
  1705. test_mem_exit:
  1706. return rc;
  1707. }
  1708. static void bnx2x_wait_for_link(struct bnx2x *bp, u8 link_up, u8 is_serdes)
  1709. {
  1710. int cnt = 1400;
  1711. if (link_up) {
  1712. while (bnx2x_link_test(bp, is_serdes) && cnt--)
  1713. msleep(20);
  1714. if (cnt <= 0 && bnx2x_link_test(bp, is_serdes))
  1715. DP(BNX2X_MSG_ETHTOOL, "Timeout waiting for link up\n");
  1716. cnt = 1400;
  1717. while (!bp->link_vars.link_up && cnt--)
  1718. msleep(20);
  1719. if (cnt <= 0 && !bp->link_vars.link_up)
  1720. DP(BNX2X_MSG_ETHTOOL,
  1721. "Timeout waiting for link init\n");
  1722. }
  1723. }
  1724. static int bnx2x_run_loopback(struct bnx2x *bp, int loopback_mode)
  1725. {
  1726. unsigned int pkt_size, num_pkts, i;
  1727. struct sk_buff *skb;
  1728. unsigned char *packet;
  1729. struct bnx2x_fastpath *fp_rx = &bp->fp[0];
  1730. struct bnx2x_fastpath *fp_tx = &bp->fp[0];
  1731. struct bnx2x_fp_txdata *txdata = fp_tx->txdata_ptr[0];
  1732. u16 tx_start_idx, tx_idx;
  1733. u16 rx_start_idx, rx_idx;
  1734. u16 pkt_prod, bd_prod;
  1735. struct sw_tx_bd *tx_buf;
  1736. struct eth_tx_start_bd *tx_start_bd;
  1737. struct eth_tx_parse_bd_e1x *pbd_e1x = NULL;
  1738. struct eth_tx_parse_bd_e2 *pbd_e2 = NULL;
  1739. dma_addr_t mapping;
  1740. union eth_rx_cqe *cqe;
  1741. u8 cqe_fp_flags, cqe_fp_type;
  1742. struct sw_rx_bd *rx_buf;
  1743. u16 len;
  1744. int rc = -ENODEV;
  1745. u8 *data;
  1746. struct netdev_queue *txq = netdev_get_tx_queue(bp->dev,
  1747. txdata->txq_index);
  1748. /* check the loopback mode */
  1749. switch (loopback_mode) {
  1750. case BNX2X_PHY_LOOPBACK:
  1751. if (bp->link_params.loopback_mode != LOOPBACK_XGXS) {
  1752. DP(BNX2X_MSG_ETHTOOL, "PHY loopback not supported\n");
  1753. return -EINVAL;
  1754. }
  1755. break;
  1756. case BNX2X_MAC_LOOPBACK:
  1757. if (CHIP_IS_E3(bp)) {
  1758. int cfg_idx = bnx2x_get_link_cfg_idx(bp);
  1759. if (bp->port.supported[cfg_idx] &
  1760. (SUPPORTED_10000baseT_Full |
  1761. SUPPORTED_20000baseMLD2_Full |
  1762. SUPPORTED_20000baseKR2_Full))
  1763. bp->link_params.loopback_mode = LOOPBACK_XMAC;
  1764. else
  1765. bp->link_params.loopback_mode = LOOPBACK_UMAC;
  1766. } else
  1767. bp->link_params.loopback_mode = LOOPBACK_BMAC;
  1768. bnx2x_phy_init(&bp->link_params, &bp->link_vars);
  1769. break;
  1770. case BNX2X_EXT_LOOPBACK:
  1771. if (bp->link_params.loopback_mode != LOOPBACK_EXT) {
  1772. DP(BNX2X_MSG_ETHTOOL,
  1773. "Can't configure external loopback\n");
  1774. return -EINVAL;
  1775. }
  1776. break;
  1777. default:
  1778. DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
  1779. return -EINVAL;
  1780. }
  1781. /* prepare the loopback packet */
  1782. pkt_size = (((bp->dev->mtu < ETH_MAX_PACKET_SIZE) ?
  1783. bp->dev->mtu : ETH_MAX_PACKET_SIZE) + ETH_HLEN);
  1784. skb = netdev_alloc_skb(bp->dev, fp_rx->rx_buf_size);
  1785. if (!skb) {
  1786. DP(BNX2X_MSG_ETHTOOL, "Can't allocate skb\n");
  1787. rc = -ENOMEM;
  1788. goto test_loopback_exit;
  1789. }
  1790. packet = skb_put(skb, pkt_size);
  1791. memcpy(packet, bp->dev->dev_addr, ETH_ALEN);
  1792. memset(packet + ETH_ALEN, 0, ETH_ALEN);
  1793. memset(packet + 2*ETH_ALEN, 0x77, (ETH_HLEN - 2*ETH_ALEN));
  1794. for (i = ETH_HLEN; i < pkt_size; i++)
  1795. packet[i] = (unsigned char) (i & 0xff);
  1796. mapping = dma_map_single(&bp->pdev->dev, skb->data,
  1797. skb_headlen(skb), DMA_TO_DEVICE);
  1798. if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
  1799. rc = -ENOMEM;
  1800. dev_kfree_skb(skb);
  1801. DP(BNX2X_MSG_ETHTOOL, "Unable to map SKB\n");
  1802. goto test_loopback_exit;
  1803. }
  1804. /* send the loopback packet */
  1805. num_pkts = 0;
  1806. tx_start_idx = le16_to_cpu(*txdata->tx_cons_sb);
  1807. rx_start_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
  1808. netdev_tx_sent_queue(txq, skb->len);
  1809. pkt_prod = txdata->tx_pkt_prod++;
  1810. tx_buf = &txdata->tx_buf_ring[TX_BD(pkt_prod)];
  1811. tx_buf->first_bd = txdata->tx_bd_prod;
  1812. tx_buf->skb = skb;
  1813. tx_buf->flags = 0;
  1814. bd_prod = TX_BD(txdata->tx_bd_prod);
  1815. tx_start_bd = &txdata->tx_desc_ring[bd_prod].start_bd;
  1816. tx_start_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
  1817. tx_start_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
  1818. tx_start_bd->nbd = cpu_to_le16(2); /* start + pbd */
  1819. tx_start_bd->nbytes = cpu_to_le16(skb_headlen(skb));
  1820. tx_start_bd->vlan_or_ethertype = cpu_to_le16(pkt_prod);
  1821. tx_start_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_START_BD;
  1822. SET_FLAG(tx_start_bd->general_data,
  1823. ETH_TX_START_BD_ETH_ADDR_TYPE,
  1824. UNICAST_ADDRESS);
  1825. SET_FLAG(tx_start_bd->general_data,
  1826. ETH_TX_START_BD_HDR_NBDS,
  1827. 1);
  1828. /* turn on parsing and get a BD */
  1829. bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
  1830. pbd_e1x = &txdata->tx_desc_ring[bd_prod].parse_bd_e1x;
  1831. pbd_e2 = &txdata->tx_desc_ring[bd_prod].parse_bd_e2;
  1832. memset(pbd_e2, 0, sizeof(struct eth_tx_parse_bd_e2));
  1833. memset(pbd_e1x, 0, sizeof(struct eth_tx_parse_bd_e1x));
  1834. wmb();
  1835. txdata->tx_db.data.prod += 2;
  1836. barrier();
  1837. DOORBELL(bp, txdata->cid, txdata->tx_db.raw);
  1838. mmiowb();
  1839. barrier();
  1840. num_pkts++;
  1841. txdata->tx_bd_prod += 2; /* start + pbd */
  1842. udelay(100);
  1843. tx_idx = le16_to_cpu(*txdata->tx_cons_sb);
  1844. if (tx_idx != tx_start_idx + num_pkts)
  1845. goto test_loopback_exit;
  1846. /* Unlike HC IGU won't generate an interrupt for status block
  1847. * updates that have been performed while interrupts were
  1848. * disabled.
  1849. */
  1850. if (bp->common.int_block == INT_BLOCK_IGU) {
  1851. /* Disable local BHes to prevent a dead-lock situation between
  1852. * sch_direct_xmit() and bnx2x_run_loopback() (calling
  1853. * bnx2x_tx_int()), as both are taking netif_tx_lock().
  1854. */
  1855. local_bh_disable();
  1856. bnx2x_tx_int(bp, txdata);
  1857. local_bh_enable();
  1858. }
  1859. rx_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
  1860. if (rx_idx != rx_start_idx + num_pkts)
  1861. goto test_loopback_exit;
  1862. cqe = &fp_rx->rx_comp_ring[RCQ_BD(fp_rx->rx_comp_cons)];
  1863. cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
  1864. cqe_fp_type = cqe_fp_flags & ETH_FAST_PATH_RX_CQE_TYPE;
  1865. if (!CQE_TYPE_FAST(cqe_fp_type) || (cqe_fp_flags & ETH_RX_ERROR_FALGS))
  1866. goto test_loopback_rx_exit;
  1867. len = le16_to_cpu(cqe->fast_path_cqe.pkt_len_or_gro_seg_len);
  1868. if (len != pkt_size)
  1869. goto test_loopback_rx_exit;
  1870. rx_buf = &fp_rx->rx_buf_ring[RX_BD(fp_rx->rx_bd_cons)];
  1871. dma_sync_single_for_cpu(&bp->pdev->dev,
  1872. dma_unmap_addr(rx_buf, mapping),
  1873. fp_rx->rx_buf_size, DMA_FROM_DEVICE);
  1874. data = rx_buf->data + NET_SKB_PAD + cqe->fast_path_cqe.placement_offset;
  1875. for (i = ETH_HLEN; i < pkt_size; i++)
  1876. if (*(data + i) != (unsigned char) (i & 0xff))
  1877. goto test_loopback_rx_exit;
  1878. rc = 0;
  1879. test_loopback_rx_exit:
  1880. fp_rx->rx_bd_cons = NEXT_RX_IDX(fp_rx->rx_bd_cons);
  1881. fp_rx->rx_bd_prod = NEXT_RX_IDX(fp_rx->rx_bd_prod);
  1882. fp_rx->rx_comp_cons = NEXT_RCQ_IDX(fp_rx->rx_comp_cons);
  1883. fp_rx->rx_comp_prod = NEXT_RCQ_IDX(fp_rx->rx_comp_prod);
  1884. /* Update producers */
  1885. bnx2x_update_rx_prod(bp, fp_rx, fp_rx->rx_bd_prod, fp_rx->rx_comp_prod,
  1886. fp_rx->rx_sge_prod);
  1887. test_loopback_exit:
  1888. bp->link_params.loopback_mode = LOOPBACK_NONE;
  1889. return rc;
  1890. }
  1891. static int bnx2x_test_loopback(struct bnx2x *bp)
  1892. {
  1893. int rc = 0, res;
  1894. if (BP_NOMCP(bp))
  1895. return rc;
  1896. if (!netif_running(bp->dev))
  1897. return BNX2X_LOOPBACK_FAILED;
  1898. bnx2x_netif_stop(bp, 1);
  1899. bnx2x_acquire_phy_lock(bp);
  1900. res = bnx2x_run_loopback(bp, BNX2X_PHY_LOOPBACK);
  1901. if (res) {
  1902. DP(BNX2X_MSG_ETHTOOL, " PHY loopback failed (res %d)\n", res);
  1903. rc |= BNX2X_PHY_LOOPBACK_FAILED;
  1904. }
  1905. res = bnx2x_run_loopback(bp, BNX2X_MAC_LOOPBACK);
  1906. if (res) {
  1907. DP(BNX2X_MSG_ETHTOOL, " MAC loopback failed (res %d)\n", res);
  1908. rc |= BNX2X_MAC_LOOPBACK_FAILED;
  1909. }
  1910. bnx2x_release_phy_lock(bp);
  1911. bnx2x_netif_start(bp);
  1912. return rc;
  1913. }
  1914. static int bnx2x_test_ext_loopback(struct bnx2x *bp)
  1915. {
  1916. int rc;
  1917. u8 is_serdes =
  1918. (bp->link_vars.link_status & LINK_STATUS_SERDES_LINK) > 0;
  1919. if (BP_NOMCP(bp))
  1920. return -ENODEV;
  1921. if (!netif_running(bp->dev))
  1922. return BNX2X_EXT_LOOPBACK_FAILED;
  1923. bnx2x_nic_unload(bp, UNLOAD_NORMAL, false);
  1924. rc = bnx2x_nic_load(bp, LOAD_LOOPBACK_EXT);
  1925. if (rc) {
  1926. DP(BNX2X_MSG_ETHTOOL,
  1927. "Can't perform self-test, nic_load (for external lb) failed\n");
  1928. return -ENODEV;
  1929. }
  1930. bnx2x_wait_for_link(bp, 1, is_serdes);
  1931. bnx2x_netif_stop(bp, 1);
  1932. rc = bnx2x_run_loopback(bp, BNX2X_EXT_LOOPBACK);
  1933. if (rc)
  1934. DP(BNX2X_MSG_ETHTOOL, "EXT loopback failed (res %d)\n", rc);
  1935. bnx2x_netif_start(bp);
  1936. return rc;
  1937. }
  1938. #define CRC32_RESIDUAL 0xdebb20e3
  1939. static int bnx2x_test_nvram(struct bnx2x *bp)
  1940. {
  1941. static const struct {
  1942. int offset;
  1943. int size;
  1944. } nvram_tbl[] = {
  1945. { 0, 0x14 }, /* bootstrap */
  1946. { 0x14, 0xec }, /* dir */
  1947. { 0x100, 0x350 }, /* manuf_info */
  1948. { 0x450, 0xf0 }, /* feature_info */
  1949. { 0x640, 0x64 }, /* upgrade_key_info */
  1950. { 0x708, 0x70 }, /* manuf_key_info */
  1951. { 0, 0 }
  1952. };
  1953. __be32 *buf;
  1954. u8 *data;
  1955. int i, rc;
  1956. u32 magic, crc;
  1957. if (BP_NOMCP(bp))
  1958. return 0;
  1959. buf = kmalloc(0x350, GFP_KERNEL);
  1960. if (!buf) {
  1961. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "kmalloc failed\n");
  1962. rc = -ENOMEM;
  1963. goto test_nvram_exit;
  1964. }
  1965. data = (u8 *)buf;
  1966. rc = bnx2x_nvram_read(bp, 0, data, 4);
  1967. if (rc) {
  1968. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1969. "magic value read (rc %d)\n", rc);
  1970. goto test_nvram_exit;
  1971. }
  1972. magic = be32_to_cpu(buf[0]);
  1973. if (magic != 0x669955aa) {
  1974. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1975. "wrong magic value (0x%08x)\n", magic);
  1976. rc = -ENODEV;
  1977. goto test_nvram_exit;
  1978. }
  1979. for (i = 0; nvram_tbl[i].size; i++) {
  1980. rc = bnx2x_nvram_read(bp, nvram_tbl[i].offset, data,
  1981. nvram_tbl[i].size);
  1982. if (rc) {
  1983. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1984. "nvram_tbl[%d] read data (rc %d)\n", i, rc);
  1985. goto test_nvram_exit;
  1986. }
  1987. crc = ether_crc_le(nvram_tbl[i].size, data);
  1988. if (crc != CRC32_RESIDUAL) {
  1989. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1990. "nvram_tbl[%d] wrong crc value (0x%08x)\n", i, crc);
  1991. rc = -ENODEV;
  1992. goto test_nvram_exit;
  1993. }
  1994. }
  1995. test_nvram_exit:
  1996. kfree(buf);
  1997. return rc;
  1998. }
  1999. /* Send an EMPTY ramrod on the first queue */
  2000. static int bnx2x_test_intr(struct bnx2x *bp)
  2001. {
  2002. struct bnx2x_queue_state_params params = {NULL};
  2003. if (!netif_running(bp->dev)) {
  2004. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2005. "cannot access eeprom when the interface is down\n");
  2006. return -ENODEV;
  2007. }
  2008. params.q_obj = &bp->sp_objs->q_obj;
  2009. params.cmd = BNX2X_Q_CMD_EMPTY;
  2010. __set_bit(RAMROD_COMP_WAIT, &params.ramrod_flags);
  2011. return bnx2x_queue_state_change(bp, &params);
  2012. }
  2013. static void bnx2x_self_test(struct net_device *dev,
  2014. struct ethtool_test *etest, u64 *buf)
  2015. {
  2016. struct bnx2x *bp = netdev_priv(dev);
  2017. u8 is_serdes;
  2018. int rc;
  2019. if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
  2020. netdev_err(bp->dev,
  2021. "Handling parity error recovery. Try again later\n");
  2022. etest->flags |= ETH_TEST_FL_FAILED;
  2023. return;
  2024. }
  2025. DP(BNX2X_MSG_ETHTOOL,
  2026. "Self-test command parameters: offline = %d, external_lb = %d\n",
  2027. (etest->flags & ETH_TEST_FL_OFFLINE),
  2028. (etest->flags & ETH_TEST_FL_EXTERNAL_LB)>>2);
  2029. memset(buf, 0, sizeof(u64) * BNX2X_NUM_TESTS(bp));
  2030. if (!netif_running(dev)) {
  2031. DP(BNX2X_MSG_ETHTOOL,
  2032. "Can't perform self-test when interface is down\n");
  2033. return;
  2034. }
  2035. is_serdes = (bp->link_vars.link_status & LINK_STATUS_SERDES_LINK) > 0;
  2036. /* offline tests are not supported in MF mode */
  2037. if ((etest->flags & ETH_TEST_FL_OFFLINE) && !IS_MF(bp)) {
  2038. int port = BP_PORT(bp);
  2039. u32 val;
  2040. u8 link_up;
  2041. /* save current value of input enable for TX port IF */
  2042. val = REG_RD(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4);
  2043. /* disable input for TX port IF */
  2044. REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, 0);
  2045. link_up = bp->link_vars.link_up;
  2046. bnx2x_nic_unload(bp, UNLOAD_NORMAL, false);
  2047. rc = bnx2x_nic_load(bp, LOAD_DIAG);
  2048. if (rc) {
  2049. etest->flags |= ETH_TEST_FL_FAILED;
  2050. DP(BNX2X_MSG_ETHTOOL,
  2051. "Can't perform self-test, nic_load (for offline) failed\n");
  2052. return;
  2053. }
  2054. /* wait until link state is restored */
  2055. bnx2x_wait_for_link(bp, 1, is_serdes);
  2056. if (bnx2x_test_registers(bp) != 0) {
  2057. buf[0] = 1;
  2058. etest->flags |= ETH_TEST_FL_FAILED;
  2059. }
  2060. if (bnx2x_test_memory(bp) != 0) {
  2061. buf[1] = 1;
  2062. etest->flags |= ETH_TEST_FL_FAILED;
  2063. }
  2064. buf[2] = bnx2x_test_loopback(bp); /* internal LB */
  2065. if (buf[2] != 0)
  2066. etest->flags |= ETH_TEST_FL_FAILED;
  2067. if (etest->flags & ETH_TEST_FL_EXTERNAL_LB) {
  2068. buf[3] = bnx2x_test_ext_loopback(bp); /* external LB */
  2069. if (buf[3] != 0)
  2070. etest->flags |= ETH_TEST_FL_FAILED;
  2071. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  2072. }
  2073. bnx2x_nic_unload(bp, UNLOAD_NORMAL, false);
  2074. /* restore input for TX port IF */
  2075. REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, val);
  2076. rc = bnx2x_nic_load(bp, LOAD_NORMAL);
  2077. if (rc) {
  2078. etest->flags |= ETH_TEST_FL_FAILED;
  2079. DP(BNX2X_MSG_ETHTOOL,
  2080. "Can't perform self-test, nic_load (for online) failed\n");
  2081. return;
  2082. }
  2083. /* wait until link state is restored */
  2084. bnx2x_wait_for_link(bp, link_up, is_serdes);
  2085. }
  2086. if (bnx2x_test_nvram(bp) != 0) {
  2087. if (!IS_MF(bp))
  2088. buf[4] = 1;
  2089. else
  2090. buf[0] = 1;
  2091. etest->flags |= ETH_TEST_FL_FAILED;
  2092. }
  2093. if (bnx2x_test_intr(bp) != 0) {
  2094. if (!IS_MF(bp))
  2095. buf[5] = 1;
  2096. else
  2097. buf[1] = 1;
  2098. etest->flags |= ETH_TEST_FL_FAILED;
  2099. }
  2100. if (bnx2x_link_test(bp, is_serdes) != 0) {
  2101. if (!IS_MF(bp))
  2102. buf[6] = 1;
  2103. else
  2104. buf[2] = 1;
  2105. etest->flags |= ETH_TEST_FL_FAILED;
  2106. }
  2107. #ifdef BNX2X_EXTRA_DEBUG
  2108. bnx2x_panic_dump(bp);
  2109. #endif
  2110. }
  2111. #define IS_PORT_STAT(i) \
  2112. ((bnx2x_stats_arr[i].flags & STATS_FLAGS_BOTH) == STATS_FLAGS_PORT)
  2113. #define IS_FUNC_STAT(i) (bnx2x_stats_arr[i].flags & STATS_FLAGS_FUNC)
  2114. #define IS_MF_MODE_STAT(bp) \
  2115. (IS_MF(bp) && !(bp->msg_enable & BNX2X_MSG_STATS))
  2116. /* ethtool statistics are displayed for all regular ethernet queues and the
  2117. * fcoe L2 queue if not disabled
  2118. */
  2119. static int bnx2x_num_stat_queues(struct bnx2x *bp)
  2120. {
  2121. return BNX2X_NUM_ETH_QUEUES(bp);
  2122. }
  2123. static int bnx2x_get_sset_count(struct net_device *dev, int stringset)
  2124. {
  2125. struct bnx2x *bp = netdev_priv(dev);
  2126. int i, num_stats;
  2127. switch (stringset) {
  2128. case ETH_SS_STATS:
  2129. if (is_multi(bp)) {
  2130. num_stats = bnx2x_num_stat_queues(bp) *
  2131. BNX2X_NUM_Q_STATS;
  2132. } else
  2133. num_stats = 0;
  2134. if (IS_MF_MODE_STAT(bp)) {
  2135. for (i = 0; i < BNX2X_NUM_STATS; i++)
  2136. if (IS_FUNC_STAT(i))
  2137. num_stats++;
  2138. } else
  2139. num_stats += BNX2X_NUM_STATS;
  2140. return num_stats;
  2141. case ETH_SS_TEST:
  2142. return BNX2X_NUM_TESTS(bp);
  2143. default:
  2144. return -EINVAL;
  2145. }
  2146. }
  2147. static void bnx2x_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  2148. {
  2149. struct bnx2x *bp = netdev_priv(dev);
  2150. int i, j, k, start;
  2151. char queue_name[MAX_QUEUE_NAME_LEN+1];
  2152. switch (stringset) {
  2153. case ETH_SS_STATS:
  2154. k = 0;
  2155. if (is_multi(bp)) {
  2156. for_each_eth_queue(bp, i) {
  2157. memset(queue_name, 0, sizeof(queue_name));
  2158. sprintf(queue_name, "%d", i);
  2159. for (j = 0; j < BNX2X_NUM_Q_STATS; j++)
  2160. snprintf(buf + (k + j)*ETH_GSTRING_LEN,
  2161. ETH_GSTRING_LEN,
  2162. bnx2x_q_stats_arr[j].string,
  2163. queue_name);
  2164. k += BNX2X_NUM_Q_STATS;
  2165. }
  2166. }
  2167. for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
  2168. if (IS_MF_MODE_STAT(bp) && IS_PORT_STAT(i))
  2169. continue;
  2170. strcpy(buf + (k + j)*ETH_GSTRING_LEN,
  2171. bnx2x_stats_arr[i].string);
  2172. j++;
  2173. }
  2174. break;
  2175. case ETH_SS_TEST:
  2176. /* First 4 tests cannot be done in MF mode */
  2177. if (!IS_MF(bp))
  2178. start = 0;
  2179. else
  2180. start = 4;
  2181. memcpy(buf, bnx2x_tests_str_arr + start,
  2182. ETH_GSTRING_LEN * BNX2X_NUM_TESTS(bp));
  2183. }
  2184. }
  2185. static void bnx2x_get_ethtool_stats(struct net_device *dev,
  2186. struct ethtool_stats *stats, u64 *buf)
  2187. {
  2188. struct bnx2x *bp = netdev_priv(dev);
  2189. u32 *hw_stats, *offset;
  2190. int i, j, k = 0;
  2191. if (is_multi(bp)) {
  2192. for_each_eth_queue(bp, i) {
  2193. hw_stats = (u32 *)&bp->fp_stats[i].eth_q_stats;
  2194. for (j = 0; j < BNX2X_NUM_Q_STATS; j++) {
  2195. if (bnx2x_q_stats_arr[j].size == 0) {
  2196. /* skip this counter */
  2197. buf[k + j] = 0;
  2198. continue;
  2199. }
  2200. offset = (hw_stats +
  2201. bnx2x_q_stats_arr[j].offset);
  2202. if (bnx2x_q_stats_arr[j].size == 4) {
  2203. /* 4-byte counter */
  2204. buf[k + j] = (u64) *offset;
  2205. continue;
  2206. }
  2207. /* 8-byte counter */
  2208. buf[k + j] = HILO_U64(*offset, *(offset + 1));
  2209. }
  2210. k += BNX2X_NUM_Q_STATS;
  2211. }
  2212. }
  2213. hw_stats = (u32 *)&bp->eth_stats;
  2214. for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
  2215. if (IS_MF_MODE_STAT(bp) && IS_PORT_STAT(i))
  2216. continue;
  2217. if (bnx2x_stats_arr[i].size == 0) {
  2218. /* skip this counter */
  2219. buf[k + j] = 0;
  2220. j++;
  2221. continue;
  2222. }
  2223. offset = (hw_stats + bnx2x_stats_arr[i].offset);
  2224. if (bnx2x_stats_arr[i].size == 4) {
  2225. /* 4-byte counter */
  2226. buf[k + j] = (u64) *offset;
  2227. j++;
  2228. continue;
  2229. }
  2230. /* 8-byte counter */
  2231. buf[k + j] = HILO_U64(*offset, *(offset + 1));
  2232. j++;
  2233. }
  2234. }
  2235. static int bnx2x_set_phys_id(struct net_device *dev,
  2236. enum ethtool_phys_id_state state)
  2237. {
  2238. struct bnx2x *bp = netdev_priv(dev);
  2239. if (!netif_running(dev)) {
  2240. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2241. "cannot access eeprom when the interface is down\n");
  2242. return -EAGAIN;
  2243. }
  2244. if (!bp->port.pmf) {
  2245. DP(BNX2X_MSG_ETHTOOL, "Interface is not pmf\n");
  2246. return -EOPNOTSUPP;
  2247. }
  2248. switch (state) {
  2249. case ETHTOOL_ID_ACTIVE:
  2250. return 1; /* cycle on/off once per second */
  2251. case ETHTOOL_ID_ON:
  2252. bnx2x_set_led(&bp->link_params, &bp->link_vars,
  2253. LED_MODE_ON, SPEED_1000);
  2254. break;
  2255. case ETHTOOL_ID_OFF:
  2256. bnx2x_set_led(&bp->link_params, &bp->link_vars,
  2257. LED_MODE_FRONT_PANEL_OFF, 0);
  2258. break;
  2259. case ETHTOOL_ID_INACTIVE:
  2260. bnx2x_set_led(&bp->link_params, &bp->link_vars,
  2261. LED_MODE_OPER,
  2262. bp->link_vars.line_speed);
  2263. }
  2264. return 0;
  2265. }
  2266. static int bnx2x_get_rss_flags(struct bnx2x *bp, struct ethtool_rxnfc *info)
  2267. {
  2268. switch (info->flow_type) {
  2269. case TCP_V4_FLOW:
  2270. case TCP_V6_FLOW:
  2271. info->data = RXH_IP_SRC | RXH_IP_DST |
  2272. RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2273. break;
  2274. case UDP_V4_FLOW:
  2275. if (bp->rss_conf_obj.udp_rss_v4)
  2276. info->data = RXH_IP_SRC | RXH_IP_DST |
  2277. RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2278. else
  2279. info->data = RXH_IP_SRC | RXH_IP_DST;
  2280. break;
  2281. case UDP_V6_FLOW:
  2282. if (bp->rss_conf_obj.udp_rss_v6)
  2283. info->data = RXH_IP_SRC | RXH_IP_DST |
  2284. RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2285. else
  2286. info->data = RXH_IP_SRC | RXH_IP_DST;
  2287. break;
  2288. case IPV4_FLOW:
  2289. case IPV6_FLOW:
  2290. info->data = RXH_IP_SRC | RXH_IP_DST;
  2291. break;
  2292. default:
  2293. info->data = 0;
  2294. break;
  2295. }
  2296. return 0;
  2297. }
  2298. static int bnx2x_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  2299. u32 *rules __always_unused)
  2300. {
  2301. struct bnx2x *bp = netdev_priv(dev);
  2302. switch (info->cmd) {
  2303. case ETHTOOL_GRXRINGS:
  2304. info->data = BNX2X_NUM_ETH_QUEUES(bp);
  2305. return 0;
  2306. case ETHTOOL_GRXFH:
  2307. return bnx2x_get_rss_flags(bp, info);
  2308. default:
  2309. DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
  2310. return -EOPNOTSUPP;
  2311. }
  2312. }
  2313. static int bnx2x_set_rss_flags(struct bnx2x *bp, struct ethtool_rxnfc *info)
  2314. {
  2315. int udp_rss_requested;
  2316. DP(BNX2X_MSG_ETHTOOL,
  2317. "Set rss flags command parameters: flow type = %d, data = %llu\n",
  2318. info->flow_type, info->data);
  2319. switch (info->flow_type) {
  2320. case TCP_V4_FLOW:
  2321. case TCP_V6_FLOW:
  2322. /* For TCP only 4-tupple hash is supported */
  2323. if (info->data ^ (RXH_IP_SRC | RXH_IP_DST |
  2324. RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
  2325. DP(BNX2X_MSG_ETHTOOL,
  2326. "Command parameters not supported\n");
  2327. return -EINVAL;
  2328. } else {
  2329. return 0;
  2330. }
  2331. case UDP_V4_FLOW:
  2332. case UDP_V6_FLOW:
  2333. /* For UDP either 2-tupple hash or 4-tupple hash is supported */
  2334. if (info->data == (RXH_IP_SRC | RXH_IP_DST |
  2335. RXH_L4_B_0_1 | RXH_L4_B_2_3))
  2336. udp_rss_requested = 1;
  2337. else if (info->data == (RXH_IP_SRC | RXH_IP_DST))
  2338. udp_rss_requested = 0;
  2339. else
  2340. return -EINVAL;
  2341. if ((info->flow_type == UDP_V4_FLOW) &&
  2342. (bp->rss_conf_obj.udp_rss_v4 != udp_rss_requested)) {
  2343. bp->rss_conf_obj.udp_rss_v4 = udp_rss_requested;
  2344. DP(BNX2X_MSG_ETHTOOL,
  2345. "rss re-configured, UDP 4-tupple %s\n",
  2346. udp_rss_requested ? "enabled" : "disabled");
  2347. return bnx2x_config_rss_pf(bp, &bp->rss_conf_obj, 0);
  2348. } else if ((info->flow_type == UDP_V6_FLOW) &&
  2349. (bp->rss_conf_obj.udp_rss_v6 != udp_rss_requested)) {
  2350. bp->rss_conf_obj.udp_rss_v6 = udp_rss_requested;
  2351. return bnx2x_config_rss_pf(bp, &bp->rss_conf_obj, 0);
  2352. DP(BNX2X_MSG_ETHTOOL,
  2353. "rss re-configured, UDP 4-tupple %s\n",
  2354. udp_rss_requested ? "enabled" : "disabled");
  2355. } else {
  2356. return 0;
  2357. }
  2358. case IPV4_FLOW:
  2359. case IPV6_FLOW:
  2360. /* For IP only 2-tupple hash is supported */
  2361. if (info->data ^ (RXH_IP_SRC | RXH_IP_DST)) {
  2362. DP(BNX2X_MSG_ETHTOOL,
  2363. "Command parameters not supported\n");
  2364. return -EINVAL;
  2365. } else {
  2366. return 0;
  2367. }
  2368. case SCTP_V4_FLOW:
  2369. case AH_ESP_V4_FLOW:
  2370. case AH_V4_FLOW:
  2371. case ESP_V4_FLOW:
  2372. case SCTP_V6_FLOW:
  2373. case AH_ESP_V6_FLOW:
  2374. case AH_V6_FLOW:
  2375. case ESP_V6_FLOW:
  2376. case IP_USER_FLOW:
  2377. case ETHER_FLOW:
  2378. /* RSS is not supported for these protocols */
  2379. if (info->data) {
  2380. DP(BNX2X_MSG_ETHTOOL,
  2381. "Command parameters not supported\n");
  2382. return -EINVAL;
  2383. } else {
  2384. return 0;
  2385. }
  2386. default:
  2387. return -EINVAL;
  2388. }
  2389. }
  2390. static int bnx2x_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info)
  2391. {
  2392. struct bnx2x *bp = netdev_priv(dev);
  2393. switch (info->cmd) {
  2394. case ETHTOOL_SRXFH:
  2395. return bnx2x_set_rss_flags(bp, info);
  2396. default:
  2397. DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
  2398. return -EOPNOTSUPP;
  2399. }
  2400. }
  2401. static u32 bnx2x_get_rxfh_indir_size(struct net_device *dev)
  2402. {
  2403. return T_ETH_INDIRECTION_TABLE_SIZE;
  2404. }
  2405. static int bnx2x_get_rxfh_indir(struct net_device *dev, u32 *indir)
  2406. {
  2407. struct bnx2x *bp = netdev_priv(dev);
  2408. u8 ind_table[T_ETH_INDIRECTION_TABLE_SIZE] = {0};
  2409. size_t i;
  2410. /* Get the current configuration of the RSS indirection table */
  2411. bnx2x_get_rss_ind_table(&bp->rss_conf_obj, ind_table);
  2412. /*
  2413. * We can't use a memcpy() as an internal storage of an
  2414. * indirection table is a u8 array while indir->ring_index
  2415. * points to an array of u32.
  2416. *
  2417. * Indirection table contains the FW Client IDs, so we need to
  2418. * align the returned table to the Client ID of the leading RSS
  2419. * queue.
  2420. */
  2421. for (i = 0; i < T_ETH_INDIRECTION_TABLE_SIZE; i++)
  2422. indir[i] = ind_table[i] - bp->fp->cl_id;
  2423. return 0;
  2424. }
  2425. static int bnx2x_set_rxfh_indir(struct net_device *dev, const u32 *indir)
  2426. {
  2427. struct bnx2x *bp = netdev_priv(dev);
  2428. size_t i;
  2429. for (i = 0; i < T_ETH_INDIRECTION_TABLE_SIZE; i++) {
  2430. /*
  2431. * The same as in bnx2x_get_rxfh_indir: we can't use a memcpy()
  2432. * as an internal storage of an indirection table is a u8 array
  2433. * while indir->ring_index points to an array of u32.
  2434. *
  2435. * Indirection table contains the FW Client IDs, so we need to
  2436. * align the received table to the Client ID of the leading RSS
  2437. * queue
  2438. */
  2439. bp->rss_conf_obj.ind_table[i] = indir[i] + bp->fp->cl_id;
  2440. }
  2441. return bnx2x_config_rss_eth(bp, false);
  2442. }
  2443. /**
  2444. * bnx2x_get_channels - gets the number of RSS queues.
  2445. *
  2446. * @dev: net device
  2447. * @channels: returns the number of max / current queues
  2448. */
  2449. static void bnx2x_get_channels(struct net_device *dev,
  2450. struct ethtool_channels *channels)
  2451. {
  2452. struct bnx2x *bp = netdev_priv(dev);
  2453. channels->max_combined = BNX2X_MAX_RSS_COUNT(bp);
  2454. channels->combined_count = BNX2X_NUM_ETH_QUEUES(bp);
  2455. }
  2456. /**
  2457. * bnx2x_change_num_queues - change the number of RSS queues.
  2458. *
  2459. * @bp: bnx2x private structure
  2460. *
  2461. * Re-configure interrupt mode to get the new number of MSI-X
  2462. * vectors and re-add NAPI objects.
  2463. */
  2464. static void bnx2x_change_num_queues(struct bnx2x *bp, int num_rss)
  2465. {
  2466. bnx2x_disable_msi(bp);
  2467. BNX2X_NUM_QUEUES(bp) = num_rss + NON_ETH_CONTEXT_USE;
  2468. bnx2x_set_int_mode(bp);
  2469. }
  2470. /**
  2471. * bnx2x_set_channels - sets the number of RSS queues.
  2472. *
  2473. * @dev: net device
  2474. * @channels: includes the number of queues requested
  2475. */
  2476. static int bnx2x_set_channels(struct net_device *dev,
  2477. struct ethtool_channels *channels)
  2478. {
  2479. struct bnx2x *bp = netdev_priv(dev);
  2480. DP(BNX2X_MSG_ETHTOOL,
  2481. "set-channels command parameters: rx = %d, tx = %d, other = %d, combined = %d\n",
  2482. channels->rx_count, channels->tx_count, channels->other_count,
  2483. channels->combined_count);
  2484. /* We don't support separate rx / tx channels.
  2485. * We don't allow setting 'other' channels.
  2486. */
  2487. if (channels->rx_count || channels->tx_count || channels->other_count
  2488. || (channels->combined_count == 0) ||
  2489. (channels->combined_count > BNX2X_MAX_RSS_COUNT(bp))) {
  2490. DP(BNX2X_MSG_ETHTOOL, "command parameters not supported\n");
  2491. return -EINVAL;
  2492. }
  2493. /* Check if there was a change in the active parameters */
  2494. if (channels->combined_count == BNX2X_NUM_ETH_QUEUES(bp)) {
  2495. DP(BNX2X_MSG_ETHTOOL, "No change in active parameters\n");
  2496. return 0;
  2497. }
  2498. /* Set the requested number of queues in bp context.
  2499. * Note that the actual number of queues created during load may be
  2500. * less than requested if memory is low.
  2501. */
  2502. if (unlikely(!netif_running(dev))) {
  2503. bnx2x_change_num_queues(bp, channels->combined_count);
  2504. return 0;
  2505. }
  2506. bnx2x_nic_unload(bp, UNLOAD_NORMAL, true);
  2507. bnx2x_change_num_queues(bp, channels->combined_count);
  2508. return bnx2x_nic_load(bp, LOAD_NORMAL);
  2509. }
  2510. static const struct ethtool_ops bnx2x_ethtool_ops = {
  2511. .get_settings = bnx2x_get_settings,
  2512. .set_settings = bnx2x_set_settings,
  2513. .get_drvinfo = bnx2x_get_drvinfo,
  2514. .get_regs_len = bnx2x_get_regs_len,
  2515. .get_regs = bnx2x_get_regs,
  2516. .get_wol = bnx2x_get_wol,
  2517. .set_wol = bnx2x_set_wol,
  2518. .get_msglevel = bnx2x_get_msglevel,
  2519. .set_msglevel = bnx2x_set_msglevel,
  2520. .nway_reset = bnx2x_nway_reset,
  2521. .get_link = bnx2x_get_link,
  2522. .get_eeprom_len = bnx2x_get_eeprom_len,
  2523. .get_eeprom = bnx2x_get_eeprom,
  2524. .set_eeprom = bnx2x_set_eeprom,
  2525. .get_coalesce = bnx2x_get_coalesce,
  2526. .set_coalesce = bnx2x_set_coalesce,
  2527. .get_ringparam = bnx2x_get_ringparam,
  2528. .set_ringparam = bnx2x_set_ringparam,
  2529. .get_pauseparam = bnx2x_get_pauseparam,
  2530. .set_pauseparam = bnx2x_set_pauseparam,
  2531. .self_test = bnx2x_self_test,
  2532. .get_sset_count = bnx2x_get_sset_count,
  2533. .get_strings = bnx2x_get_strings,
  2534. .set_phys_id = bnx2x_set_phys_id,
  2535. .get_ethtool_stats = bnx2x_get_ethtool_stats,
  2536. .get_rxnfc = bnx2x_get_rxnfc,
  2537. .set_rxnfc = bnx2x_set_rxnfc,
  2538. .get_rxfh_indir_size = bnx2x_get_rxfh_indir_size,
  2539. .get_rxfh_indir = bnx2x_get_rxfh_indir,
  2540. .set_rxfh_indir = bnx2x_set_rxfh_indir,
  2541. .get_channels = bnx2x_get_channels,
  2542. .set_channels = bnx2x_set_channels,
  2543. .get_module_info = bnx2x_get_module_info,
  2544. .get_module_eeprom = bnx2x_get_module_eeprom,
  2545. .get_eee = bnx2x_get_eee,
  2546. .set_eee = bnx2x_set_eee,
  2547. .get_ts_info = ethtool_op_get_ts_info,
  2548. };
  2549. void bnx2x_set_ethtool_ops(struct net_device *netdev)
  2550. {
  2551. SET_ETHTOOL_OPS(netdev, &bnx2x_ethtool_ops);
  2552. }