qla_dbg.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2008 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #include "qla_def.h"
  8. #include <linux/delay.h>
  9. static inline void
  10. qla2xxx_prep_dump(scsi_qla_host_t *ha, struct qla2xxx_fw_dump *fw_dump)
  11. {
  12. fw_dump->fw_major_version = htonl(ha->fw_major_version);
  13. fw_dump->fw_minor_version = htonl(ha->fw_minor_version);
  14. fw_dump->fw_subminor_version = htonl(ha->fw_subminor_version);
  15. fw_dump->fw_attributes = htonl(ha->fw_attributes);
  16. fw_dump->vendor = htonl(ha->pdev->vendor);
  17. fw_dump->device = htonl(ha->pdev->device);
  18. fw_dump->subsystem_vendor = htonl(ha->pdev->subsystem_vendor);
  19. fw_dump->subsystem_device = htonl(ha->pdev->subsystem_device);
  20. }
  21. static inline void *
  22. qla2xxx_copy_queues(scsi_qla_host_t *ha, void *ptr)
  23. {
  24. /* Request queue. */
  25. memcpy(ptr, ha->request_ring, ha->request_q_length *
  26. sizeof(request_t));
  27. /* Response queue. */
  28. ptr += ha->request_q_length * sizeof(request_t);
  29. memcpy(ptr, ha->response_ring, ha->response_q_length *
  30. sizeof(response_t));
  31. return ptr + (ha->response_q_length * sizeof(response_t));
  32. }
  33. static int
  34. qla24xx_dump_memory(scsi_qla_host_t *ha, uint32_t *code_ram,
  35. uint32_t cram_size, uint32_t *ext_mem, void **nxt)
  36. {
  37. int rval;
  38. uint32_t cnt, stat, timer, risc_address, ext_mem_cnt;
  39. uint16_t mb[4];
  40. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  41. rval = QLA_SUCCESS;
  42. risc_address = ext_mem_cnt = 0;
  43. memset(mb, 0, sizeof(mb));
  44. /* Code RAM. */
  45. risc_address = 0x20000;
  46. WRT_REG_WORD(&reg->mailbox0, MBC_READ_RAM_EXTENDED);
  47. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  48. for (cnt = 0; cnt < cram_size / 4 && rval == QLA_SUCCESS;
  49. cnt++, risc_address++) {
  50. WRT_REG_WORD(&reg->mailbox1, LSW(risc_address));
  51. WRT_REG_WORD(&reg->mailbox8, MSW(risc_address));
  52. RD_REG_WORD(&reg->mailbox8);
  53. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  54. for (timer = 6000000; timer; timer--) {
  55. /* Check for pending interrupts. */
  56. stat = RD_REG_DWORD(&reg->host_status);
  57. if (stat & HSRX_RISC_INT) {
  58. stat &= 0xff;
  59. if (stat == 0x1 || stat == 0x2 ||
  60. stat == 0x10 || stat == 0x11) {
  61. set_bit(MBX_INTERRUPT,
  62. &ha->mbx_cmd_flags);
  63. mb[0] = RD_REG_WORD(&reg->mailbox0);
  64. mb[2] = RD_REG_WORD(&reg->mailbox2);
  65. mb[3] = RD_REG_WORD(&reg->mailbox3);
  66. WRT_REG_DWORD(&reg->hccr,
  67. HCCRX_CLR_RISC_INT);
  68. RD_REG_DWORD(&reg->hccr);
  69. break;
  70. }
  71. /* Clear this intr; it wasn't a mailbox intr */
  72. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  73. RD_REG_DWORD(&reg->hccr);
  74. }
  75. udelay(5);
  76. }
  77. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  78. rval = mb[0] & MBS_MASK;
  79. code_ram[cnt] = htonl((mb[3] << 16) | mb[2]);
  80. } else {
  81. rval = QLA_FUNCTION_FAILED;
  82. }
  83. }
  84. if (rval == QLA_SUCCESS) {
  85. /* External Memory. */
  86. risc_address = 0x100000;
  87. ext_mem_cnt = ha->fw_memory_size - 0x100000 + 1;
  88. WRT_REG_WORD(&reg->mailbox0, MBC_READ_RAM_EXTENDED);
  89. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  90. }
  91. for (cnt = 0; cnt < ext_mem_cnt && rval == QLA_SUCCESS;
  92. cnt++, risc_address++) {
  93. WRT_REG_WORD(&reg->mailbox1, LSW(risc_address));
  94. WRT_REG_WORD(&reg->mailbox8, MSW(risc_address));
  95. RD_REG_WORD(&reg->mailbox8);
  96. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  97. for (timer = 6000000; timer; timer--) {
  98. /* Check for pending interrupts. */
  99. stat = RD_REG_DWORD(&reg->host_status);
  100. if (stat & HSRX_RISC_INT) {
  101. stat &= 0xff;
  102. if (stat == 0x1 || stat == 0x2 ||
  103. stat == 0x10 || stat == 0x11) {
  104. set_bit(MBX_INTERRUPT,
  105. &ha->mbx_cmd_flags);
  106. mb[0] = RD_REG_WORD(&reg->mailbox0);
  107. mb[2] = RD_REG_WORD(&reg->mailbox2);
  108. mb[3] = RD_REG_WORD(&reg->mailbox3);
  109. WRT_REG_DWORD(&reg->hccr,
  110. HCCRX_CLR_RISC_INT);
  111. RD_REG_DWORD(&reg->hccr);
  112. break;
  113. }
  114. /* Clear this intr; it wasn't a mailbox intr */
  115. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  116. RD_REG_DWORD(&reg->hccr);
  117. }
  118. udelay(5);
  119. }
  120. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  121. rval = mb[0] & MBS_MASK;
  122. ext_mem[cnt] = htonl((mb[3] << 16) | mb[2]);
  123. } else {
  124. rval = QLA_FUNCTION_FAILED;
  125. }
  126. }
  127. *nxt = rval == QLA_SUCCESS ? &ext_mem[cnt]: NULL;
  128. return rval;
  129. }
  130. static uint32_t *
  131. qla24xx_read_window(struct device_reg_24xx __iomem *reg, uint32_t iobase,
  132. uint32_t count, uint32_t *buf)
  133. {
  134. uint32_t __iomem *dmp_reg;
  135. WRT_REG_DWORD(&reg->iobase_addr, iobase);
  136. dmp_reg = &reg->iobase_window;
  137. while (count--)
  138. *buf++ = htonl(RD_REG_DWORD(dmp_reg++));
  139. return buf;
  140. }
  141. static inline int
  142. qla24xx_pause_risc(struct device_reg_24xx __iomem *reg)
  143. {
  144. int rval = QLA_SUCCESS;
  145. uint32_t cnt;
  146. if (RD_REG_DWORD(&reg->hccr) & HCCRX_RISC_PAUSE)
  147. return rval;
  148. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_PAUSE);
  149. for (cnt = 30000; (RD_REG_DWORD(&reg->hccr) & HCCRX_RISC_PAUSE) == 0 &&
  150. rval == QLA_SUCCESS; cnt--) {
  151. if (cnt)
  152. udelay(100);
  153. else
  154. rval = QLA_FUNCTION_TIMEOUT;
  155. }
  156. return rval;
  157. }
  158. static int
  159. qla24xx_soft_reset(scsi_qla_host_t *ha)
  160. {
  161. int rval = QLA_SUCCESS;
  162. uint32_t cnt;
  163. uint16_t mb0, wd;
  164. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  165. /* Reset RISC. */
  166. WRT_REG_DWORD(&reg->ctrl_status, CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  167. for (cnt = 0; cnt < 30000; cnt++) {
  168. if ((RD_REG_DWORD(&reg->ctrl_status) & CSRX_DMA_ACTIVE) == 0)
  169. break;
  170. udelay(10);
  171. }
  172. WRT_REG_DWORD(&reg->ctrl_status,
  173. CSRX_ISP_SOFT_RESET|CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  174. pci_read_config_word(ha->pdev, PCI_COMMAND, &wd);
  175. udelay(100);
  176. /* Wait for firmware to complete NVRAM accesses. */
  177. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  178. for (cnt = 10000 ; cnt && mb0; cnt--) {
  179. udelay(5);
  180. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  181. barrier();
  182. }
  183. /* Wait for soft-reset to complete. */
  184. for (cnt = 0; cnt < 30000; cnt++) {
  185. if ((RD_REG_DWORD(&reg->ctrl_status) &
  186. CSRX_ISP_SOFT_RESET) == 0)
  187. break;
  188. udelay(10);
  189. }
  190. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  191. RD_REG_DWORD(&reg->hccr); /* PCI Posting. */
  192. for (cnt = 30000; RD_REG_WORD(&reg->mailbox0) != 0 &&
  193. rval == QLA_SUCCESS; cnt--) {
  194. if (cnt)
  195. udelay(100);
  196. else
  197. rval = QLA_FUNCTION_TIMEOUT;
  198. }
  199. return rval;
  200. }
  201. static inline void
  202. qla2xxx_read_window(struct device_reg_2xxx __iomem *reg, uint32_t count,
  203. uint16_t *buf)
  204. {
  205. uint16_t __iomem *dmp_reg = &reg->u.isp2300.fb_cmd;
  206. while (count--)
  207. *buf++ = htons(RD_REG_WORD(dmp_reg++));
  208. }
  209. /**
  210. * qla2300_fw_dump() - Dumps binary data from the 2300 firmware.
  211. * @ha: HA context
  212. * @hardware_locked: Called with the hardware_lock
  213. */
  214. void
  215. qla2300_fw_dump(scsi_qla_host_t *ha, int hardware_locked)
  216. {
  217. int rval;
  218. uint32_t cnt, timer;
  219. uint32_t risc_address;
  220. uint16_t mb0, mb2;
  221. uint32_t stat;
  222. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  223. uint16_t __iomem *dmp_reg;
  224. unsigned long flags;
  225. struct qla2300_fw_dump *fw;
  226. uint32_t data_ram_cnt;
  227. risc_address = data_ram_cnt = 0;
  228. mb0 = mb2 = 0;
  229. flags = 0;
  230. if (!hardware_locked)
  231. spin_lock_irqsave(&ha->hardware_lock, flags);
  232. if (!ha->fw_dump) {
  233. qla_printk(KERN_WARNING, ha,
  234. "No buffer available for dump!!!\n");
  235. goto qla2300_fw_dump_failed;
  236. }
  237. if (ha->fw_dumped) {
  238. qla_printk(KERN_WARNING, ha,
  239. "Firmware has been previously dumped (%p) -- ignoring "
  240. "request...\n", ha->fw_dump);
  241. goto qla2300_fw_dump_failed;
  242. }
  243. fw = &ha->fw_dump->isp.isp23;
  244. qla2xxx_prep_dump(ha, ha->fw_dump);
  245. rval = QLA_SUCCESS;
  246. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  247. /* Pause RISC. */
  248. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  249. if (IS_QLA2300(ha)) {
  250. for (cnt = 30000;
  251. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  252. rval == QLA_SUCCESS; cnt--) {
  253. if (cnt)
  254. udelay(100);
  255. else
  256. rval = QLA_FUNCTION_TIMEOUT;
  257. }
  258. } else {
  259. RD_REG_WORD(&reg->hccr); /* PCI Posting. */
  260. udelay(10);
  261. }
  262. if (rval == QLA_SUCCESS) {
  263. dmp_reg = &reg->flash_address;
  264. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  265. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  266. dmp_reg = &reg->u.isp2300.req_q_in;
  267. for (cnt = 0; cnt < sizeof(fw->risc_host_reg) / 2; cnt++)
  268. fw->risc_host_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  269. dmp_reg = &reg->u.isp2300.mailbox0;
  270. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  271. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  272. WRT_REG_WORD(&reg->ctrl_status, 0x40);
  273. qla2xxx_read_window(reg, 32, fw->resp_dma_reg);
  274. WRT_REG_WORD(&reg->ctrl_status, 0x50);
  275. qla2xxx_read_window(reg, 48, fw->dma_reg);
  276. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  277. dmp_reg = &reg->risc_hw;
  278. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  279. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  280. WRT_REG_WORD(&reg->pcr, 0x2000);
  281. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  282. WRT_REG_WORD(&reg->pcr, 0x2200);
  283. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  284. WRT_REG_WORD(&reg->pcr, 0x2400);
  285. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  286. WRT_REG_WORD(&reg->pcr, 0x2600);
  287. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  288. WRT_REG_WORD(&reg->pcr, 0x2800);
  289. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  290. WRT_REG_WORD(&reg->pcr, 0x2A00);
  291. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  292. WRT_REG_WORD(&reg->pcr, 0x2C00);
  293. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  294. WRT_REG_WORD(&reg->pcr, 0x2E00);
  295. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  296. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  297. qla2xxx_read_window(reg, 64, fw->frame_buf_hdw_reg);
  298. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  299. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  300. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  301. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  302. /* Reset RISC. */
  303. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  304. for (cnt = 0; cnt < 30000; cnt++) {
  305. if ((RD_REG_WORD(&reg->ctrl_status) &
  306. CSR_ISP_SOFT_RESET) == 0)
  307. break;
  308. udelay(10);
  309. }
  310. }
  311. if (!IS_QLA2300(ha)) {
  312. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  313. rval == QLA_SUCCESS; cnt--) {
  314. if (cnt)
  315. udelay(100);
  316. else
  317. rval = QLA_FUNCTION_TIMEOUT;
  318. }
  319. }
  320. if (rval == QLA_SUCCESS) {
  321. /* Get RISC SRAM. */
  322. risc_address = 0x800;
  323. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_WORD);
  324. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  325. }
  326. for (cnt = 0; cnt < sizeof(fw->risc_ram) / 2 && rval == QLA_SUCCESS;
  327. cnt++, risc_address++) {
  328. WRT_MAILBOX_REG(ha, reg, 1, (uint16_t)risc_address);
  329. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  330. for (timer = 6000000; timer; timer--) {
  331. /* Check for pending interrupts. */
  332. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  333. if (stat & HSR_RISC_INT) {
  334. stat &= 0xff;
  335. if (stat == 0x1 || stat == 0x2) {
  336. set_bit(MBX_INTERRUPT,
  337. &ha->mbx_cmd_flags);
  338. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  339. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  340. /* Release mailbox registers. */
  341. WRT_REG_WORD(&reg->semaphore, 0);
  342. WRT_REG_WORD(&reg->hccr,
  343. HCCR_CLR_RISC_INT);
  344. RD_REG_WORD(&reg->hccr);
  345. break;
  346. } else if (stat == 0x10 || stat == 0x11) {
  347. set_bit(MBX_INTERRUPT,
  348. &ha->mbx_cmd_flags);
  349. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  350. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  351. WRT_REG_WORD(&reg->hccr,
  352. HCCR_CLR_RISC_INT);
  353. RD_REG_WORD(&reg->hccr);
  354. break;
  355. }
  356. /* clear this intr; it wasn't a mailbox intr */
  357. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  358. RD_REG_WORD(&reg->hccr);
  359. }
  360. udelay(5);
  361. }
  362. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  363. rval = mb0 & MBS_MASK;
  364. fw->risc_ram[cnt] = htons(mb2);
  365. } else {
  366. rval = QLA_FUNCTION_FAILED;
  367. }
  368. }
  369. if (rval == QLA_SUCCESS) {
  370. /* Get stack SRAM. */
  371. risc_address = 0x10000;
  372. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_EXTENDED);
  373. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  374. }
  375. for (cnt = 0; cnt < sizeof(fw->stack_ram) / 2 && rval == QLA_SUCCESS;
  376. cnt++, risc_address++) {
  377. WRT_MAILBOX_REG(ha, reg, 1, LSW(risc_address));
  378. WRT_MAILBOX_REG(ha, reg, 8, MSW(risc_address));
  379. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  380. for (timer = 6000000; timer; timer--) {
  381. /* Check for pending interrupts. */
  382. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  383. if (stat & HSR_RISC_INT) {
  384. stat &= 0xff;
  385. if (stat == 0x1 || stat == 0x2) {
  386. set_bit(MBX_INTERRUPT,
  387. &ha->mbx_cmd_flags);
  388. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  389. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  390. /* Release mailbox registers. */
  391. WRT_REG_WORD(&reg->semaphore, 0);
  392. WRT_REG_WORD(&reg->hccr,
  393. HCCR_CLR_RISC_INT);
  394. RD_REG_WORD(&reg->hccr);
  395. break;
  396. } else if (stat == 0x10 || stat == 0x11) {
  397. set_bit(MBX_INTERRUPT,
  398. &ha->mbx_cmd_flags);
  399. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  400. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  401. WRT_REG_WORD(&reg->hccr,
  402. HCCR_CLR_RISC_INT);
  403. RD_REG_WORD(&reg->hccr);
  404. break;
  405. }
  406. /* clear this intr; it wasn't a mailbox intr */
  407. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  408. RD_REG_WORD(&reg->hccr);
  409. }
  410. udelay(5);
  411. }
  412. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  413. rval = mb0 & MBS_MASK;
  414. fw->stack_ram[cnt] = htons(mb2);
  415. } else {
  416. rval = QLA_FUNCTION_FAILED;
  417. }
  418. }
  419. if (rval == QLA_SUCCESS) {
  420. /* Get data SRAM. */
  421. risc_address = 0x11000;
  422. data_ram_cnt = ha->fw_memory_size - risc_address + 1;
  423. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_EXTENDED);
  424. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  425. }
  426. for (cnt = 0; cnt < data_ram_cnt && rval == QLA_SUCCESS;
  427. cnt++, risc_address++) {
  428. WRT_MAILBOX_REG(ha, reg, 1, LSW(risc_address));
  429. WRT_MAILBOX_REG(ha, reg, 8, MSW(risc_address));
  430. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  431. for (timer = 6000000; timer; timer--) {
  432. /* Check for pending interrupts. */
  433. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  434. if (stat & HSR_RISC_INT) {
  435. stat &= 0xff;
  436. if (stat == 0x1 || stat == 0x2) {
  437. set_bit(MBX_INTERRUPT,
  438. &ha->mbx_cmd_flags);
  439. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  440. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  441. /* Release mailbox registers. */
  442. WRT_REG_WORD(&reg->semaphore, 0);
  443. WRT_REG_WORD(&reg->hccr,
  444. HCCR_CLR_RISC_INT);
  445. RD_REG_WORD(&reg->hccr);
  446. break;
  447. } else if (stat == 0x10 || stat == 0x11) {
  448. set_bit(MBX_INTERRUPT,
  449. &ha->mbx_cmd_flags);
  450. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  451. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  452. WRT_REG_WORD(&reg->hccr,
  453. HCCR_CLR_RISC_INT);
  454. RD_REG_WORD(&reg->hccr);
  455. break;
  456. }
  457. /* clear this intr; it wasn't a mailbox intr */
  458. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  459. RD_REG_WORD(&reg->hccr);
  460. }
  461. udelay(5);
  462. }
  463. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  464. rval = mb0 & MBS_MASK;
  465. fw->data_ram[cnt] = htons(mb2);
  466. } else {
  467. rval = QLA_FUNCTION_FAILED;
  468. }
  469. }
  470. if (rval == QLA_SUCCESS)
  471. qla2xxx_copy_queues(ha, &fw->data_ram[cnt]);
  472. if (rval != QLA_SUCCESS) {
  473. qla_printk(KERN_WARNING, ha,
  474. "Failed to dump firmware (%x)!!!\n", rval);
  475. ha->fw_dumped = 0;
  476. } else {
  477. qla_printk(KERN_INFO, ha,
  478. "Firmware dump saved to temp buffer (%ld/%p).\n",
  479. ha->host_no, ha->fw_dump);
  480. ha->fw_dumped = 1;
  481. }
  482. qla2300_fw_dump_failed:
  483. if (!hardware_locked)
  484. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  485. }
  486. /**
  487. * qla2100_fw_dump() - Dumps binary data from the 2100/2200 firmware.
  488. * @ha: HA context
  489. * @hardware_locked: Called with the hardware_lock
  490. */
  491. void
  492. qla2100_fw_dump(scsi_qla_host_t *ha, int hardware_locked)
  493. {
  494. int rval;
  495. uint32_t cnt, timer;
  496. uint16_t risc_address;
  497. uint16_t mb0, mb2;
  498. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  499. uint16_t __iomem *dmp_reg;
  500. unsigned long flags;
  501. struct qla2100_fw_dump *fw;
  502. risc_address = 0;
  503. mb0 = mb2 = 0;
  504. flags = 0;
  505. if (!hardware_locked)
  506. spin_lock_irqsave(&ha->hardware_lock, flags);
  507. if (!ha->fw_dump) {
  508. qla_printk(KERN_WARNING, ha,
  509. "No buffer available for dump!!!\n");
  510. goto qla2100_fw_dump_failed;
  511. }
  512. if (ha->fw_dumped) {
  513. qla_printk(KERN_WARNING, ha,
  514. "Firmware has been previously dumped (%p) -- ignoring "
  515. "request...\n", ha->fw_dump);
  516. goto qla2100_fw_dump_failed;
  517. }
  518. fw = &ha->fw_dump->isp.isp21;
  519. qla2xxx_prep_dump(ha, ha->fw_dump);
  520. rval = QLA_SUCCESS;
  521. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  522. /* Pause RISC. */
  523. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  524. for (cnt = 30000; (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  525. rval == QLA_SUCCESS; cnt--) {
  526. if (cnt)
  527. udelay(100);
  528. else
  529. rval = QLA_FUNCTION_TIMEOUT;
  530. }
  531. if (rval == QLA_SUCCESS) {
  532. dmp_reg = &reg->flash_address;
  533. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  534. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  535. dmp_reg = &reg->u.isp2100.mailbox0;
  536. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  537. if (cnt == 8)
  538. dmp_reg = &reg->u_end.isp2200.mailbox8;
  539. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  540. }
  541. dmp_reg = &reg->u.isp2100.unused_2[0];
  542. for (cnt = 0; cnt < sizeof(fw->dma_reg) / 2; cnt++)
  543. fw->dma_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  544. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  545. dmp_reg = &reg->risc_hw;
  546. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  547. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  548. WRT_REG_WORD(&reg->pcr, 0x2000);
  549. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  550. WRT_REG_WORD(&reg->pcr, 0x2100);
  551. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  552. WRT_REG_WORD(&reg->pcr, 0x2200);
  553. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  554. WRT_REG_WORD(&reg->pcr, 0x2300);
  555. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  556. WRT_REG_WORD(&reg->pcr, 0x2400);
  557. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  558. WRT_REG_WORD(&reg->pcr, 0x2500);
  559. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  560. WRT_REG_WORD(&reg->pcr, 0x2600);
  561. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  562. WRT_REG_WORD(&reg->pcr, 0x2700);
  563. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  564. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  565. qla2xxx_read_window(reg, 16, fw->frame_buf_hdw_reg);
  566. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  567. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  568. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  569. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  570. /* Reset the ISP. */
  571. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  572. }
  573. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  574. rval == QLA_SUCCESS; cnt--) {
  575. if (cnt)
  576. udelay(100);
  577. else
  578. rval = QLA_FUNCTION_TIMEOUT;
  579. }
  580. /* Pause RISC. */
  581. if (rval == QLA_SUCCESS && (IS_QLA2200(ha) || (IS_QLA2100(ha) &&
  582. (RD_REG_WORD(&reg->mctr) & (BIT_1 | BIT_0)) != 0))) {
  583. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  584. for (cnt = 30000;
  585. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  586. rval == QLA_SUCCESS; cnt--) {
  587. if (cnt)
  588. udelay(100);
  589. else
  590. rval = QLA_FUNCTION_TIMEOUT;
  591. }
  592. if (rval == QLA_SUCCESS) {
  593. /* Set memory configuration and timing. */
  594. if (IS_QLA2100(ha))
  595. WRT_REG_WORD(&reg->mctr, 0xf1);
  596. else
  597. WRT_REG_WORD(&reg->mctr, 0xf2);
  598. RD_REG_WORD(&reg->mctr); /* PCI Posting. */
  599. /* Release RISC. */
  600. WRT_REG_WORD(&reg->hccr, HCCR_RELEASE_RISC);
  601. }
  602. }
  603. if (rval == QLA_SUCCESS) {
  604. /* Get RISC SRAM. */
  605. risc_address = 0x1000;
  606. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_WORD);
  607. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  608. }
  609. for (cnt = 0; cnt < sizeof(fw->risc_ram) / 2 && rval == QLA_SUCCESS;
  610. cnt++, risc_address++) {
  611. WRT_MAILBOX_REG(ha, reg, 1, risc_address);
  612. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  613. for (timer = 6000000; timer != 0; timer--) {
  614. /* Check for pending interrupts. */
  615. if (RD_REG_WORD(&reg->istatus) & ISR_RISC_INT) {
  616. if (RD_REG_WORD(&reg->semaphore) & BIT_0) {
  617. set_bit(MBX_INTERRUPT,
  618. &ha->mbx_cmd_flags);
  619. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  620. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  621. WRT_REG_WORD(&reg->semaphore, 0);
  622. WRT_REG_WORD(&reg->hccr,
  623. HCCR_CLR_RISC_INT);
  624. RD_REG_WORD(&reg->hccr);
  625. break;
  626. }
  627. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  628. RD_REG_WORD(&reg->hccr);
  629. }
  630. udelay(5);
  631. }
  632. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  633. rval = mb0 & MBS_MASK;
  634. fw->risc_ram[cnt] = htons(mb2);
  635. } else {
  636. rval = QLA_FUNCTION_FAILED;
  637. }
  638. }
  639. if (rval == QLA_SUCCESS)
  640. qla2xxx_copy_queues(ha, &fw->risc_ram[cnt]);
  641. if (rval != QLA_SUCCESS) {
  642. qla_printk(KERN_WARNING, ha,
  643. "Failed to dump firmware (%x)!!!\n", rval);
  644. ha->fw_dumped = 0;
  645. } else {
  646. qla_printk(KERN_INFO, ha,
  647. "Firmware dump saved to temp buffer (%ld/%p).\n",
  648. ha->host_no, ha->fw_dump);
  649. ha->fw_dumped = 1;
  650. }
  651. qla2100_fw_dump_failed:
  652. if (!hardware_locked)
  653. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  654. }
  655. void
  656. qla24xx_fw_dump(scsi_qla_host_t *ha, int hardware_locked)
  657. {
  658. int rval;
  659. uint32_t cnt;
  660. uint32_t risc_address;
  661. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  662. uint32_t __iomem *dmp_reg;
  663. uint32_t *iter_reg;
  664. uint16_t __iomem *mbx_reg;
  665. unsigned long flags;
  666. struct qla24xx_fw_dump *fw;
  667. uint32_t ext_mem_cnt;
  668. void *nxt;
  669. risc_address = ext_mem_cnt = 0;
  670. flags = 0;
  671. if (!hardware_locked)
  672. spin_lock_irqsave(&ha->hardware_lock, flags);
  673. if (!ha->fw_dump) {
  674. qla_printk(KERN_WARNING, ha,
  675. "No buffer available for dump!!!\n");
  676. goto qla24xx_fw_dump_failed;
  677. }
  678. if (ha->fw_dumped) {
  679. qla_printk(KERN_WARNING, ha,
  680. "Firmware has been previously dumped (%p) -- ignoring "
  681. "request...\n", ha->fw_dump);
  682. goto qla24xx_fw_dump_failed;
  683. }
  684. fw = &ha->fw_dump->isp.isp24;
  685. qla2xxx_prep_dump(ha, ha->fw_dump);
  686. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  687. /* Pause RISC. */
  688. rval = qla24xx_pause_risc(reg);
  689. if (rval != QLA_SUCCESS)
  690. goto qla24xx_fw_dump_failed_0;
  691. /* Host interface registers. */
  692. dmp_reg = &reg->flash_addr;
  693. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  694. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  695. /* Disable interrupts. */
  696. WRT_REG_DWORD(&reg->ictrl, 0);
  697. RD_REG_DWORD(&reg->ictrl);
  698. /* Shadow registers. */
  699. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  700. RD_REG_DWORD(&reg->iobase_addr);
  701. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  702. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  703. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  704. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  705. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  706. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  707. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  708. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  709. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  710. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  711. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  712. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  713. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  714. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  715. /* Mailbox registers. */
  716. mbx_reg = &reg->mailbox0;
  717. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  718. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  719. /* Transfer sequence registers. */
  720. iter_reg = fw->xseq_gp_reg;
  721. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  722. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  723. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  724. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  725. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  726. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  727. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  728. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  729. qla24xx_read_window(reg, 0xBFE0, 16, fw->xseq_0_reg);
  730. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  731. /* Receive sequence registers. */
  732. iter_reg = fw->rseq_gp_reg;
  733. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  734. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  735. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  736. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  737. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  738. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  739. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  740. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  741. qla24xx_read_window(reg, 0xFFD0, 16, fw->rseq_0_reg);
  742. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  743. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  744. /* Command DMA registers. */
  745. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  746. /* Queues. */
  747. iter_reg = fw->req0_dma_reg;
  748. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  749. dmp_reg = &reg->iobase_q;
  750. for (cnt = 0; cnt < 7; cnt++)
  751. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  752. iter_reg = fw->resp0_dma_reg;
  753. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  754. dmp_reg = &reg->iobase_q;
  755. for (cnt = 0; cnt < 7; cnt++)
  756. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  757. iter_reg = fw->req1_dma_reg;
  758. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  759. dmp_reg = &reg->iobase_q;
  760. for (cnt = 0; cnt < 7; cnt++)
  761. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  762. /* Transmit DMA registers. */
  763. iter_reg = fw->xmt0_dma_reg;
  764. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  765. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  766. iter_reg = fw->xmt1_dma_reg;
  767. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  768. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  769. iter_reg = fw->xmt2_dma_reg;
  770. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  771. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  772. iter_reg = fw->xmt3_dma_reg;
  773. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  774. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  775. iter_reg = fw->xmt4_dma_reg;
  776. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  777. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  778. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  779. /* Receive DMA registers. */
  780. iter_reg = fw->rcvt0_data_dma_reg;
  781. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  782. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  783. iter_reg = fw->rcvt1_data_dma_reg;
  784. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  785. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  786. /* RISC registers. */
  787. iter_reg = fw->risc_gp_reg;
  788. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  789. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  790. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  791. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  792. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  793. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  794. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  795. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  796. /* Local memory controller registers. */
  797. iter_reg = fw->lmc_reg;
  798. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  799. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  800. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  801. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  802. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  803. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  804. qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  805. /* Fibre Protocol Module registers. */
  806. iter_reg = fw->fpm_hdw_reg;
  807. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  808. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  809. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  810. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  811. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  812. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  813. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  814. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  815. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  816. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  817. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  818. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  819. /* Frame Buffer registers. */
  820. iter_reg = fw->fb_hdw_reg;
  821. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  822. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  823. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  824. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  825. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  826. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  827. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  828. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  829. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  830. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  831. qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  832. rval = qla24xx_soft_reset(ha);
  833. if (rval != QLA_SUCCESS)
  834. goto qla24xx_fw_dump_failed_0;
  835. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  836. fw->ext_mem, &nxt);
  837. if (rval != QLA_SUCCESS)
  838. goto qla24xx_fw_dump_failed_0;
  839. nxt = qla2xxx_copy_queues(ha, nxt);
  840. if (ha->eft)
  841. memcpy(nxt, ha->eft, ntohl(ha->fw_dump->eft_size));
  842. qla24xx_fw_dump_failed_0:
  843. if (rval != QLA_SUCCESS) {
  844. qla_printk(KERN_WARNING, ha,
  845. "Failed to dump firmware (%x)!!!\n", rval);
  846. ha->fw_dumped = 0;
  847. } else {
  848. qla_printk(KERN_INFO, ha,
  849. "Firmware dump saved to temp buffer (%ld/%p).\n",
  850. ha->host_no, ha->fw_dump);
  851. ha->fw_dumped = 1;
  852. }
  853. qla24xx_fw_dump_failed:
  854. if (!hardware_locked)
  855. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  856. }
  857. void
  858. qla25xx_fw_dump(scsi_qla_host_t *ha, int hardware_locked)
  859. {
  860. int rval;
  861. uint32_t cnt;
  862. uint32_t risc_address;
  863. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  864. uint32_t __iomem *dmp_reg;
  865. uint32_t *iter_reg;
  866. uint16_t __iomem *mbx_reg;
  867. unsigned long flags;
  868. struct qla25xx_fw_dump *fw;
  869. uint32_t ext_mem_cnt;
  870. void *nxt;
  871. struct qla2xxx_fce_chain *fcec;
  872. risc_address = ext_mem_cnt = 0;
  873. flags = 0;
  874. if (!hardware_locked)
  875. spin_lock_irqsave(&ha->hardware_lock, flags);
  876. if (!ha->fw_dump) {
  877. qla_printk(KERN_WARNING, ha,
  878. "No buffer available for dump!!!\n");
  879. goto qla25xx_fw_dump_failed;
  880. }
  881. if (ha->fw_dumped) {
  882. qla_printk(KERN_WARNING, ha,
  883. "Firmware has been previously dumped (%p) -- ignoring "
  884. "request...\n", ha->fw_dump);
  885. goto qla25xx_fw_dump_failed;
  886. }
  887. fw = &ha->fw_dump->isp.isp25;
  888. qla2xxx_prep_dump(ha, ha->fw_dump);
  889. ha->fw_dump->version = __constant_htonl(2);
  890. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  891. /* Pause RISC. */
  892. rval = qla24xx_pause_risc(reg);
  893. if (rval != QLA_SUCCESS)
  894. goto qla25xx_fw_dump_failed_0;
  895. /* Host/Risc registers. */
  896. iter_reg = fw->host_risc_reg;
  897. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  898. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  899. /* PCIe registers. */
  900. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  901. RD_REG_DWORD(&reg->iobase_addr);
  902. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  903. dmp_reg = &reg->iobase_c4;
  904. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  905. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  906. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  907. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  908. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  909. RD_REG_DWORD(&reg->iobase_window);
  910. /* Host interface registers. */
  911. dmp_reg = &reg->flash_addr;
  912. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  913. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  914. /* Disable interrupts. */
  915. WRT_REG_DWORD(&reg->ictrl, 0);
  916. RD_REG_DWORD(&reg->ictrl);
  917. /* Shadow registers. */
  918. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  919. RD_REG_DWORD(&reg->iobase_addr);
  920. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  921. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  922. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  923. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  924. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  925. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  926. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  927. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  928. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  929. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  930. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  931. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  932. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  933. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  934. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  935. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  936. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  937. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  938. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  939. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  940. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  941. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  942. /* RISC I/O register. */
  943. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  944. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  945. /* Mailbox registers. */
  946. mbx_reg = &reg->mailbox0;
  947. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  948. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  949. /* Transfer sequence registers. */
  950. iter_reg = fw->xseq_gp_reg;
  951. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  952. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  953. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  954. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  955. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  956. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  957. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  958. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  959. iter_reg = fw->xseq_0_reg;
  960. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  961. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  962. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  963. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  964. /* Receive sequence registers. */
  965. iter_reg = fw->rseq_gp_reg;
  966. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  967. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  968. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  969. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  970. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  971. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  972. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  973. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  974. iter_reg = fw->rseq_0_reg;
  975. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  976. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  977. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  978. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  979. /* Auxiliary sequence registers. */
  980. iter_reg = fw->aseq_gp_reg;
  981. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  982. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  983. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  984. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  985. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  986. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  987. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  988. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  989. iter_reg = fw->aseq_0_reg;
  990. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  991. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  992. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  993. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  994. /* Command DMA registers. */
  995. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  996. /* Queues. */
  997. iter_reg = fw->req0_dma_reg;
  998. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  999. dmp_reg = &reg->iobase_q;
  1000. for (cnt = 0; cnt < 7; cnt++)
  1001. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1002. iter_reg = fw->resp0_dma_reg;
  1003. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1004. dmp_reg = &reg->iobase_q;
  1005. for (cnt = 0; cnt < 7; cnt++)
  1006. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1007. iter_reg = fw->req1_dma_reg;
  1008. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1009. dmp_reg = &reg->iobase_q;
  1010. for (cnt = 0; cnt < 7; cnt++)
  1011. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1012. /* Transmit DMA registers. */
  1013. iter_reg = fw->xmt0_dma_reg;
  1014. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1015. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1016. iter_reg = fw->xmt1_dma_reg;
  1017. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1018. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1019. iter_reg = fw->xmt2_dma_reg;
  1020. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1021. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1022. iter_reg = fw->xmt3_dma_reg;
  1023. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1024. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1025. iter_reg = fw->xmt4_dma_reg;
  1026. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1027. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1028. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1029. /* Receive DMA registers. */
  1030. iter_reg = fw->rcvt0_data_dma_reg;
  1031. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1032. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1033. iter_reg = fw->rcvt1_data_dma_reg;
  1034. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1035. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1036. /* RISC registers. */
  1037. iter_reg = fw->risc_gp_reg;
  1038. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1039. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1040. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1041. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1042. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1043. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1044. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1045. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1046. /* Local memory controller registers. */
  1047. iter_reg = fw->lmc_reg;
  1048. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1049. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1050. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1051. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1052. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1053. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1054. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1055. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1056. /* Fibre Protocol Module registers. */
  1057. iter_reg = fw->fpm_hdw_reg;
  1058. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1059. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1060. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1061. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1062. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1063. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1064. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1065. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1066. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1067. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1068. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1069. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1070. /* Frame Buffer registers. */
  1071. iter_reg = fw->fb_hdw_reg;
  1072. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1073. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1074. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1075. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1076. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1077. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1078. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1079. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1080. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1081. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1082. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1083. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1084. rval = qla24xx_soft_reset(ha);
  1085. if (rval != QLA_SUCCESS)
  1086. goto qla25xx_fw_dump_failed_0;
  1087. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1088. fw->ext_mem, &nxt);
  1089. if (rval != QLA_SUCCESS)
  1090. goto qla25xx_fw_dump_failed_0;
  1091. /* Fibre Channel Trace Buffer. */
  1092. nxt = qla2xxx_copy_queues(ha, nxt);
  1093. if (ha->eft)
  1094. memcpy(nxt, ha->eft, ntohl(ha->fw_dump->eft_size));
  1095. /* Fibre Channel Event Buffer. */
  1096. if (!ha->fce)
  1097. goto qla25xx_fw_dump_failed_0;
  1098. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1099. fcec = nxt + ntohl(ha->fw_dump->eft_size);
  1100. fcec->type = __constant_htonl(DUMP_CHAIN_FCE | DUMP_CHAIN_LAST);
  1101. fcec->chain_size = htonl(sizeof(struct qla2xxx_fce_chain) +
  1102. fce_calc_size(ha->fce_bufs));
  1103. fcec->size = htonl(fce_calc_size(ha->fce_bufs));
  1104. fcec->addr_l = htonl(LSD(ha->fce_dma));
  1105. fcec->addr_h = htonl(MSD(ha->fce_dma));
  1106. iter_reg = fcec->eregs;
  1107. for (cnt = 0; cnt < 8; cnt++)
  1108. *iter_reg++ = htonl(ha->fce_mb[cnt]);
  1109. memcpy(iter_reg, ha->fce, ntohl(fcec->size));
  1110. qla25xx_fw_dump_failed_0:
  1111. if (rval != QLA_SUCCESS) {
  1112. qla_printk(KERN_WARNING, ha,
  1113. "Failed to dump firmware (%x)!!!\n", rval);
  1114. ha->fw_dumped = 0;
  1115. } else {
  1116. qla_printk(KERN_INFO, ha,
  1117. "Firmware dump saved to temp buffer (%ld/%p).\n",
  1118. ha->host_no, ha->fw_dump);
  1119. ha->fw_dumped = 1;
  1120. }
  1121. qla25xx_fw_dump_failed:
  1122. if (!hardware_locked)
  1123. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1124. }
  1125. /****************************************************************************/
  1126. /* Driver Debug Functions. */
  1127. /****************************************************************************/
  1128. void
  1129. qla2x00_dump_regs(scsi_qla_host_t *ha)
  1130. {
  1131. int i;
  1132. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  1133. struct device_reg_24xx __iomem *reg24 = &ha->iobase->isp24;
  1134. uint16_t __iomem *mbx_reg;
  1135. mbx_reg = IS_FWI2_CAPABLE(ha) ? &reg24->mailbox0:
  1136. MAILBOX_REG(ha, reg, 0);
  1137. printk("Mailbox registers:\n");
  1138. for (i = 0; i < 6; i++)
  1139. printk("scsi(%ld): mbox %d 0x%04x \n", ha->host_no, i,
  1140. RD_REG_WORD(mbx_reg++));
  1141. }
  1142. void
  1143. qla2x00_dump_buffer(uint8_t * b, uint32_t size)
  1144. {
  1145. uint32_t cnt;
  1146. uint8_t c;
  1147. printk(" 0 1 2 3 4 5 6 7 8 9 "
  1148. "Ah Bh Ch Dh Eh Fh\n");
  1149. printk("----------------------------------------"
  1150. "----------------------\n");
  1151. for (cnt = 0; cnt < size;) {
  1152. c = *b++;
  1153. printk("%02x",(uint32_t) c);
  1154. cnt++;
  1155. if (!(cnt % 16))
  1156. printk("\n");
  1157. else
  1158. printk(" ");
  1159. }
  1160. if (cnt % 16)
  1161. printk("\n");
  1162. }