clock.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508
  1. /* linux/arch/arm/mach-s5pv210/clock.c
  2. *
  3. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com/
  5. *
  6. * S5PV210 - Clock support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/list.h>
  16. #include <linux/errno.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <linux/sysdev.h>
  20. #include <linux/io.h>
  21. #include <mach/map.h>
  22. #include <plat/cpu-freq.h>
  23. #include <mach/regs-clock.h>
  24. #include <plat/clock.h>
  25. #include <plat/cpu.h>
  26. #include <plat/pll.h>
  27. #include <plat/s5p-clock.h>
  28. #include <plat/clock-clksrc.h>
  29. #include <plat/s5pv210.h>
  30. static struct clksrc_clk clk_mout_apll = {
  31. .clk = {
  32. .name = "mout_apll",
  33. .id = -1,
  34. },
  35. .sources = &clk_src_apll,
  36. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 0, .size = 1 },
  37. };
  38. static struct clksrc_clk clk_mout_epll = {
  39. .clk = {
  40. .name = "mout_epll",
  41. .id = -1,
  42. },
  43. .sources = &clk_src_epll,
  44. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 8, .size = 1 },
  45. };
  46. static struct clksrc_clk clk_mout_mpll = {
  47. .clk = {
  48. .name = "mout_mpll",
  49. .id = -1,
  50. },
  51. .sources = &clk_src_mpll,
  52. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 4, .size = 1 },
  53. };
  54. static struct clk *clkset_armclk_list[] = {
  55. [0] = &clk_mout_apll.clk,
  56. [1] = &clk_mout_mpll.clk,
  57. };
  58. static struct clksrc_sources clkset_armclk = {
  59. .sources = clkset_armclk_list,
  60. .nr_sources = ARRAY_SIZE(clkset_armclk_list),
  61. };
  62. static struct clksrc_clk clk_armclk = {
  63. .clk = {
  64. .name = "armclk",
  65. .id = -1,
  66. },
  67. .sources = &clkset_armclk,
  68. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 16, .size = 1 },
  69. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 0, .size = 3 },
  70. };
  71. static struct clksrc_clk clk_hclk_msys = {
  72. .clk = {
  73. .name = "hclk_msys",
  74. .id = -1,
  75. .parent = &clk_armclk.clk,
  76. },
  77. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 8, .size = 3 },
  78. };
  79. static struct clksrc_clk clk_pclk_msys = {
  80. .clk = {
  81. .name = "pclk_msys",
  82. .id = -1,
  83. .parent = &clk_hclk_msys.clk,
  84. },
  85. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 12, .size = 3 },
  86. };
  87. static struct clksrc_clk clk_sclk_a2m = {
  88. .clk = {
  89. .name = "sclk_a2m",
  90. .id = -1,
  91. .parent = &clk_mout_apll.clk,
  92. },
  93. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 4, .size = 3 },
  94. };
  95. static struct clk *clkset_hclk_sys_list[] = {
  96. [0] = &clk_mout_mpll.clk,
  97. [1] = &clk_sclk_a2m.clk,
  98. };
  99. static struct clksrc_sources clkset_hclk_sys = {
  100. .sources = clkset_hclk_sys_list,
  101. .nr_sources = ARRAY_SIZE(clkset_hclk_sys_list),
  102. };
  103. static struct clksrc_clk clk_hclk_dsys = {
  104. .clk = {
  105. .name = "hclk_dsys",
  106. .id = -1,
  107. },
  108. .sources = &clkset_hclk_sys,
  109. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 20, .size = 1 },
  110. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 16, .size = 4 },
  111. };
  112. static struct clksrc_clk clk_pclk_dsys = {
  113. .clk = {
  114. .name = "pclk_dsys",
  115. .id = -1,
  116. .parent = &clk_hclk_dsys.clk,
  117. },
  118. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 20, .size = 3 },
  119. };
  120. static struct clksrc_clk clk_hclk_psys = {
  121. .clk = {
  122. .name = "hclk_psys",
  123. .id = -1,
  124. },
  125. .sources = &clkset_hclk_sys,
  126. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 24, .size = 1 },
  127. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 24, .size = 4 },
  128. };
  129. static int s5pv210_clk_ip0_ctrl(struct clk *clk, int enable)
  130. {
  131. return s5p_gatectrl(S5P_CLKGATE_IP0, clk, enable);
  132. }
  133. static int s5pv210_clk_ip1_ctrl(struct clk *clk, int enable)
  134. {
  135. return s5p_gatectrl(S5P_CLKGATE_IP1, clk, enable);
  136. }
  137. static int s5pv210_clk_ip2_ctrl(struct clk *clk, int enable)
  138. {
  139. return s5p_gatectrl(S5P_CLKGATE_IP2, clk, enable);
  140. }
  141. static int s5pv210_clk_ip3_ctrl(struct clk *clk, int enable)
  142. {
  143. return s5p_gatectrl(S5P_CLKGATE_IP3, clk, enable);
  144. }
  145. static struct clk clk_p66 = {
  146. .name = "pclk66",
  147. .id = -1,
  148. };
  149. static struct clk *sys_clks[] = {
  150. &clk_p66
  151. };
  152. static unsigned long s5pv210_clk_imem_get_rate(struct clk *clk)
  153. {
  154. return clk_get_rate(clk->parent) / 2;
  155. }
  156. static struct clk_ops clk_hclk_imem_ops = {
  157. .get_rate = s5pv210_clk_imem_get_rate,
  158. };
  159. static struct clk init_clocks_disable[] = {
  160. {
  161. .name = "rot",
  162. .id = -1,
  163. .parent = &clk_hclk_dsys.clk,
  164. .enable = s5pv210_clk_ip0_ctrl,
  165. .ctrlbit = (1<<29),
  166. }, {
  167. .name = "otg",
  168. .id = -1,
  169. .parent = &clk_hclk_psys.clk,
  170. .enable = s5pv210_clk_ip1_ctrl,
  171. .ctrlbit = (1<<16),
  172. }, {
  173. .name = "usb-host",
  174. .id = -1,
  175. .parent = &clk_hclk_psys.clk,
  176. .enable = s5pv210_clk_ip1_ctrl,
  177. .ctrlbit = (1<<17),
  178. }, {
  179. .name = "lcd",
  180. .id = -1,
  181. .parent = &clk_hclk_dsys.clk,
  182. .enable = s5pv210_clk_ip1_ctrl,
  183. .ctrlbit = (1<<0),
  184. }, {
  185. .name = "cfcon",
  186. .id = 0,
  187. .parent = &clk_hclk_psys.clk,
  188. .enable = s5pv210_clk_ip1_ctrl,
  189. .ctrlbit = (1<<25),
  190. }, {
  191. .name = "hsmmc",
  192. .id = 0,
  193. .parent = &clk_hclk_psys.clk,
  194. .enable = s5pv210_clk_ip2_ctrl,
  195. .ctrlbit = (1<<16),
  196. }, {
  197. .name = "hsmmc",
  198. .id = 1,
  199. .parent = &clk_hclk_psys.clk,
  200. .enable = s5pv210_clk_ip2_ctrl,
  201. .ctrlbit = (1<<17),
  202. }, {
  203. .name = "hsmmc",
  204. .id = 2,
  205. .parent = &clk_hclk_psys.clk,
  206. .enable = s5pv210_clk_ip2_ctrl,
  207. .ctrlbit = (1<<18),
  208. }, {
  209. .name = "hsmmc",
  210. .id = 3,
  211. .parent = &clk_hclk_psys.clk,
  212. .enable = s5pv210_clk_ip2_ctrl,
  213. .ctrlbit = (1<<19),
  214. }, {
  215. .name = "systimer",
  216. .id = -1,
  217. .parent = &clk_p66,
  218. .enable = s5pv210_clk_ip3_ctrl,
  219. .ctrlbit = (1<<16),
  220. }, {
  221. .name = "watchdog",
  222. .id = -1,
  223. .parent = &clk_p66,
  224. .enable = s5pv210_clk_ip3_ctrl,
  225. .ctrlbit = (1<<22),
  226. }, {
  227. .name = "rtc",
  228. .id = -1,
  229. .parent = &clk_p66,
  230. .enable = s5pv210_clk_ip3_ctrl,
  231. .ctrlbit = (1<<15),
  232. }, {
  233. .name = "i2c",
  234. .id = 0,
  235. .parent = &clk_p66,
  236. .enable = s5pv210_clk_ip3_ctrl,
  237. .ctrlbit = (1<<7),
  238. }, {
  239. .name = "i2c",
  240. .id = 1,
  241. .parent = &clk_p66,
  242. .enable = s5pv210_clk_ip3_ctrl,
  243. .ctrlbit = (1<<8),
  244. }, {
  245. .name = "i2c",
  246. .id = 2,
  247. .parent = &clk_p66,
  248. .enable = s5pv210_clk_ip3_ctrl,
  249. .ctrlbit = (1<<9),
  250. }, {
  251. .name = "spi",
  252. .id = 0,
  253. .parent = &clk_p66,
  254. .enable = s5pv210_clk_ip3_ctrl,
  255. .ctrlbit = (1<<12),
  256. }, {
  257. .name = "spi",
  258. .id = 1,
  259. .parent = &clk_p66,
  260. .enable = s5pv210_clk_ip3_ctrl,
  261. .ctrlbit = (1<<13),
  262. }, {
  263. .name = "spi",
  264. .id = 2,
  265. .parent = &clk_p66,
  266. .enable = s5pv210_clk_ip3_ctrl,
  267. .ctrlbit = (1<<14),
  268. }, {
  269. .name = "timers",
  270. .id = -1,
  271. .parent = &clk_p66,
  272. .enable = s5pv210_clk_ip3_ctrl,
  273. .ctrlbit = (1<<23),
  274. }, {
  275. .name = "adc",
  276. .id = -1,
  277. .parent = &clk_p66,
  278. .enable = s5pv210_clk_ip3_ctrl,
  279. .ctrlbit = (1<<24),
  280. }, {
  281. .name = "keypad",
  282. .id = -1,
  283. .parent = &clk_p66,
  284. .enable = s5pv210_clk_ip3_ctrl,
  285. .ctrlbit = (1<<21),
  286. }, {
  287. .name = "i2s_v50",
  288. .id = 0,
  289. .parent = &clk_p,
  290. .enable = s5pv210_clk_ip3_ctrl,
  291. .ctrlbit = (1<<4),
  292. }, {
  293. .name = "i2s_v32",
  294. .id = 0,
  295. .parent = &clk_p,
  296. .enable = s5pv210_clk_ip3_ctrl,
  297. .ctrlbit = (1<<4),
  298. }, {
  299. .name = "i2s_v32",
  300. .id = 1,
  301. .parent = &clk_p,
  302. .enable = s5pv210_clk_ip3_ctrl,
  303. .ctrlbit = (1<<4),
  304. }
  305. };
  306. static struct clk init_clocks[] = {
  307. {
  308. .name = "hclk_imem",
  309. .id = -1,
  310. .parent = &clk_hclk_msys.clk,
  311. .ctrlbit = (1 << 5),
  312. .enable = s5pv210_clk_ip0_ctrl,
  313. .ops = &clk_hclk_imem_ops,
  314. }, {
  315. .name = "uart",
  316. .id = 0,
  317. .parent = &clk_p66,
  318. .enable = s5pv210_clk_ip3_ctrl,
  319. .ctrlbit = (1<<7),
  320. }, {
  321. .name = "uart",
  322. .id = 1,
  323. .parent = &clk_p66,
  324. .enable = s5pv210_clk_ip3_ctrl,
  325. .ctrlbit = (1<<8),
  326. }, {
  327. .name = "uart",
  328. .id = 2,
  329. .parent = &clk_p66,
  330. .enable = s5pv210_clk_ip3_ctrl,
  331. .ctrlbit = (1<<9),
  332. }, {
  333. .name = "uart",
  334. .id = 3,
  335. .parent = &clk_p66,
  336. .enable = s5pv210_clk_ip3_ctrl,
  337. .ctrlbit = (1<<10),
  338. },
  339. };
  340. static struct clk *clkset_uart_list[] = {
  341. [6] = &clk_mout_mpll.clk,
  342. [7] = &clk_mout_epll.clk,
  343. };
  344. static struct clksrc_sources clkset_uart = {
  345. .sources = clkset_uart_list,
  346. .nr_sources = ARRAY_SIZE(clkset_uart_list),
  347. };
  348. static struct clksrc_clk clksrcs[] = {
  349. {
  350. .clk = {
  351. .name = "uclk1",
  352. .id = -1,
  353. .ctrlbit = (1<<17),
  354. .enable = s5pv210_clk_ip3_ctrl,
  355. },
  356. .sources = &clkset_uart,
  357. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 16, .size = 4 },
  358. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 16, .size = 4 },
  359. }
  360. };
  361. /* Clock initialisation code */
  362. static struct clksrc_clk *sysclks[] = {
  363. &clk_mout_apll,
  364. &clk_mout_epll,
  365. &clk_mout_mpll,
  366. &clk_armclk,
  367. &clk_hclk_msys,
  368. &clk_sclk_a2m,
  369. &clk_hclk_dsys,
  370. &clk_hclk_psys,
  371. &clk_pclk_msys,
  372. &clk_pclk_dsys,
  373. };
  374. #define GET_DIV(clk, field) ((((clk) & field##_MASK) >> field##_SHIFT) + 1)
  375. void __init_or_cpufreq s5pv210_setup_clocks(void)
  376. {
  377. struct clk *xtal_clk;
  378. unsigned long xtal;
  379. unsigned long armclk;
  380. unsigned long hclk_msys;
  381. unsigned long hclk_dsys;
  382. unsigned long hclk_psys;
  383. unsigned long pclk_msys;
  384. unsigned long pclk_dsys;
  385. unsigned long pclk66;
  386. unsigned long apll;
  387. unsigned long mpll;
  388. unsigned long epll;
  389. unsigned int ptr;
  390. u32 clkdiv0, clkdiv1;
  391. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  392. clkdiv0 = __raw_readl(S5P_CLK_DIV0);
  393. clkdiv1 = __raw_readl(S5P_CLK_DIV1);
  394. printk(KERN_DEBUG "%s: clkdiv0 = %08x, clkdiv1 = %08x\n",
  395. __func__, clkdiv0, clkdiv1);
  396. xtal_clk = clk_get(NULL, "xtal");
  397. BUG_ON(IS_ERR(xtal_clk));
  398. xtal = clk_get_rate(xtal_clk);
  399. clk_put(xtal_clk);
  400. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  401. apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON), pll_4508);
  402. mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON), pll_4502);
  403. epll = s5p_get_pll45xx(xtal, __raw_readl(S5P_EPLL_CON), pll_4500);
  404. clk_fout_apll.rate = apll;
  405. clk_fout_mpll.rate = mpll;
  406. clk_fout_epll.rate = epll;
  407. printk(KERN_INFO "S5PV210: PLL settings, A=%ld, M=%ld, E=%ld",
  408. apll, mpll, epll);
  409. armclk = clk_get_rate(&clk_armclk.clk);
  410. hclk_msys = clk_get_rate(&clk_hclk_msys.clk);
  411. hclk_dsys = clk_get_rate(&clk_hclk_dsys.clk);
  412. hclk_psys = clk_get_rate(&clk_hclk_psys.clk);
  413. pclk_msys = clk_get_rate(&clk_pclk_msys.clk);
  414. pclk_dsys = clk_get_rate(&clk_pclk_dsys.clk);
  415. pclk66 = hclk_psys / GET_DIV(clkdiv0, S5P_CLKDIV0_PCLK66);
  416. printk(KERN_INFO "S5PV210: ARMCLK=%ld, HCLKM=%ld, HCLKD=%ld\n"
  417. "HCLKP=%ld, PCLKM=%ld, PCLKD=%ld, PCLKP=%ld\n",
  418. armclk, hclk_msys, hclk_dsys, hclk_psys,
  419. pclk_msys, pclk_dsys, pclk66);
  420. clk_f.rate = armclk;
  421. clk_h.rate = hclk_psys;
  422. clk_p.rate = pclk66;
  423. clk_p66.rate = pclk66;
  424. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  425. s3c_set_clksrc(&clksrcs[ptr], true);
  426. }
  427. static struct clk *clks[] __initdata = {
  428. };
  429. void __init s5pv210_register_clocks(void)
  430. {
  431. struct clk *clkp;
  432. int ret;
  433. int ptr;
  434. ret = s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  435. if (ret > 0)
  436. printk(KERN_ERR "Failed to register %u clocks\n", ret);
  437. for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
  438. s3c_register_clksrc(sysclks[ptr], 1);
  439. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  440. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  441. ret = s3c24xx_register_clocks(sys_clks, ARRAY_SIZE(sys_clks));
  442. if (ret > 0)
  443. printk(KERN_ERR "Failed to register system clocks\n");
  444. clkp = init_clocks_disable;
  445. for (ptr = 0; ptr < ARRAY_SIZE(init_clocks_disable); ptr++, clkp++) {
  446. ret = s3c24xx_register_clock(clkp);
  447. if (ret < 0) {
  448. printk(KERN_ERR "Failed to register clock %s (%d)\n",
  449. clkp->name, ret);
  450. }
  451. (clkp->enable)(clkp, 0);
  452. }
  453. s3c_pwmclk_init();
  454. }