radeon_pm.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542
  1. /*
  2. * Permission is hereby granted, free of charge, to any person obtaining a
  3. * copy of this software and associated documentation files (the "Software"),
  4. * to deal in the Software without restriction, including without limitation
  5. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  6. * and/or sell copies of the Software, and to permit persons to whom the
  7. * Software is furnished to do so, subject to the following conditions:
  8. *
  9. * The above copyright notice and this permission notice shall be included in
  10. * all copies or substantial portions of the Software.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  16. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  17. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  18. * OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * Authors: Rafał Miłecki <zajec5@gmail.com>
  21. * Alex Deucher <alexdeucher@gmail.com>
  22. */
  23. #include "drmP.h"
  24. #include "radeon.h"
  25. #include "avivod.h"
  26. #define RADEON_IDLE_LOOP_MS 100
  27. #define RADEON_RECLOCK_DELAY_MS 200
  28. #define RADEON_WAIT_VBLANK_TIMEOUT 200
  29. #define RADEON_WAIT_IDLE_TIMEOUT 200
  30. static void radeon_pm_idle_work_handler(struct work_struct *work);
  31. static int radeon_debugfs_pm_init(struct radeon_device *rdev);
  32. static void radeon_unmap_vram_bos(struct radeon_device *rdev)
  33. {
  34. struct radeon_bo *bo, *n;
  35. if (list_empty(&rdev->gem.objects))
  36. return;
  37. list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
  38. if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
  39. ttm_bo_unmap_virtual(&bo->tbo);
  40. }
  41. if (rdev->gart.table.vram.robj)
  42. ttm_bo_unmap_virtual(&rdev->gart.table.vram.robj->tbo);
  43. if (rdev->stollen_vga_memory)
  44. ttm_bo_unmap_virtual(&rdev->stollen_vga_memory->tbo);
  45. if (rdev->r600_blit.shader_obj)
  46. ttm_bo_unmap_virtual(&rdev->r600_blit.shader_obj->tbo);
  47. }
  48. static void radeon_pm_set_clocks(struct radeon_device *rdev, int static_switch)
  49. {
  50. int i;
  51. mutex_lock(&rdev->cp.mutex);
  52. /* wait for GPU idle */
  53. rdev->pm.gui_idle = false;
  54. rdev->irq.gui_idle = true;
  55. radeon_irq_set(rdev);
  56. wait_event_interruptible_timeout(
  57. rdev->irq.idle_queue, rdev->pm.gui_idle,
  58. msecs_to_jiffies(RADEON_WAIT_IDLE_TIMEOUT));
  59. rdev->irq.gui_idle = false;
  60. radeon_irq_set(rdev);
  61. mutex_lock(&rdev->vram_mutex);
  62. radeon_unmap_vram_bos(rdev);
  63. if (!static_switch) {
  64. for (i = 0; i < rdev->num_crtc; i++) {
  65. if (rdev->pm.active_crtcs & (1 << i)) {
  66. rdev->pm.req_vblank |= (1 << i);
  67. drm_vblank_get(rdev->ddev, i);
  68. }
  69. }
  70. }
  71. radeon_set_power_state(rdev, static_switch);
  72. if (!static_switch) {
  73. for (i = 0; i < rdev->num_crtc; i++) {
  74. if (rdev->pm.req_vblank & (1 << i)) {
  75. rdev->pm.req_vblank &= ~(1 << i);
  76. drm_vblank_put(rdev->ddev, i);
  77. }
  78. }
  79. }
  80. mutex_unlock(&rdev->vram_mutex);
  81. /* update display watermarks based on new power state */
  82. radeon_update_bandwidth_info(rdev);
  83. if (rdev->pm.active_crtc_count)
  84. radeon_bandwidth_update(rdev);
  85. rdev->pm.planned_action = PM_ACTION_NONE;
  86. mutex_unlock(&rdev->cp.mutex);
  87. }
  88. static ssize_t radeon_get_power_state_static(struct device *dev,
  89. struct device_attribute *attr,
  90. char *buf)
  91. {
  92. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  93. struct radeon_device *rdev = ddev->dev_private;
  94. return snprintf(buf, PAGE_SIZE, "%d.%d\n", rdev->pm.current_power_state_index,
  95. rdev->pm.current_clock_mode_index);
  96. }
  97. static ssize_t radeon_set_power_state_static(struct device *dev,
  98. struct device_attribute *attr,
  99. const char *buf,
  100. size_t count)
  101. {
  102. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  103. struct radeon_device *rdev = ddev->dev_private;
  104. int ps, cm;
  105. if (sscanf(buf, "%u.%u", &ps, &cm) != 2) {
  106. DRM_ERROR("Invalid power state!\n");
  107. return count;
  108. }
  109. mutex_lock(&rdev->pm.mutex);
  110. if ((ps >= 0) && (ps < rdev->pm.num_power_states) &&
  111. (cm >= 0) && (cm < rdev->pm.power_state[ps].num_clock_modes)) {
  112. if ((rdev->pm.active_crtc_count > 1) &&
  113. (rdev->pm.power_state[ps].flags & RADEON_PM_SINGLE_DISPLAY_ONLY)) {
  114. DRM_ERROR("Invalid power state for multi-head: %d.%d\n", ps, cm);
  115. } else {
  116. /* disable dynpm */
  117. rdev->pm.state = PM_STATE_DISABLED;
  118. rdev->pm.planned_action = PM_ACTION_NONE;
  119. rdev->pm.requested_power_state_index = ps;
  120. rdev->pm.requested_clock_mode_index = cm;
  121. radeon_pm_set_clocks(rdev, true);
  122. }
  123. } else
  124. DRM_ERROR("Invalid power state: %d.%d\n\n", ps, cm);
  125. mutex_unlock(&rdev->pm.mutex);
  126. return count;
  127. }
  128. static ssize_t radeon_get_dynpm(struct device *dev,
  129. struct device_attribute *attr,
  130. char *buf)
  131. {
  132. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  133. struct radeon_device *rdev = ddev->dev_private;
  134. return snprintf(buf, PAGE_SIZE, "%s\n",
  135. (rdev->pm.state == PM_STATE_DISABLED) ? "disabled" : "enabled");
  136. }
  137. static ssize_t radeon_set_dynpm(struct device *dev,
  138. struct device_attribute *attr,
  139. const char *buf,
  140. size_t count)
  141. {
  142. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  143. struct radeon_device *rdev = ddev->dev_private;
  144. int tmp = simple_strtoul(buf, NULL, 10);
  145. if (tmp == 0) {
  146. /* update power mode info */
  147. radeon_pm_compute_clocks(rdev);
  148. /* disable dynpm */
  149. mutex_lock(&rdev->pm.mutex);
  150. rdev->pm.state = PM_STATE_DISABLED;
  151. rdev->pm.planned_action = PM_ACTION_NONE;
  152. mutex_unlock(&rdev->pm.mutex);
  153. DRM_INFO("radeon: dynamic power management disabled\n");
  154. } else if (tmp == 1) {
  155. if (rdev->pm.num_power_states > 1) {
  156. /* enable dynpm */
  157. mutex_lock(&rdev->pm.mutex);
  158. rdev->pm.state = PM_STATE_PAUSED;
  159. rdev->pm.planned_action = PM_ACTION_DEFAULT;
  160. radeon_get_power_state(rdev, rdev->pm.planned_action);
  161. mutex_unlock(&rdev->pm.mutex);
  162. /* update power mode info */
  163. radeon_pm_compute_clocks(rdev);
  164. DRM_INFO("radeon: dynamic power management enabled\n");
  165. } else
  166. DRM_ERROR("dynpm not valid on this system\n");
  167. } else
  168. DRM_ERROR("Invalid setting: %d\n", tmp);
  169. return count;
  170. }
  171. static DEVICE_ATTR(power_state, S_IRUGO | S_IWUSR, radeon_get_power_state_static, radeon_set_power_state_static);
  172. static DEVICE_ATTR(dynpm, S_IRUGO | S_IWUSR, radeon_get_dynpm, radeon_set_dynpm);
  173. static const char *pm_state_names[4] = {
  174. "PM_STATE_DISABLED",
  175. "PM_STATE_MINIMUM",
  176. "PM_STATE_PAUSED",
  177. "PM_STATE_ACTIVE"
  178. };
  179. static const char *pm_state_types[5] = {
  180. "",
  181. "Powersave",
  182. "Battery",
  183. "Balanced",
  184. "Performance",
  185. };
  186. static void radeon_print_power_mode_info(struct radeon_device *rdev)
  187. {
  188. int i, j;
  189. bool is_default;
  190. DRM_INFO("%d Power State(s)\n", rdev->pm.num_power_states);
  191. for (i = 0; i < rdev->pm.num_power_states; i++) {
  192. if (rdev->pm.default_power_state_index == i)
  193. is_default = true;
  194. else
  195. is_default = false;
  196. DRM_INFO("State %d %s %s\n", i,
  197. pm_state_types[rdev->pm.power_state[i].type],
  198. is_default ? "(default)" : "");
  199. if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
  200. DRM_INFO("\t%d PCIE Lanes\n", rdev->pm.power_state[i].pcie_lanes);
  201. if (rdev->pm.power_state[i].flags & RADEON_PM_SINGLE_DISPLAY_ONLY)
  202. DRM_INFO("\tSingle display only\n");
  203. DRM_INFO("\t%d Clock Mode(s)\n", rdev->pm.power_state[i].num_clock_modes);
  204. for (j = 0; j < rdev->pm.power_state[i].num_clock_modes; j++) {
  205. if (rdev->flags & RADEON_IS_IGP)
  206. DRM_INFO("\t\t%d engine: %d\n",
  207. j,
  208. rdev->pm.power_state[i].clock_info[j].sclk * 10);
  209. else
  210. DRM_INFO("\t\t%d engine/memory: %d/%d\n",
  211. j,
  212. rdev->pm.power_state[i].clock_info[j].sclk * 10,
  213. rdev->pm.power_state[i].clock_info[j].mclk * 10);
  214. }
  215. }
  216. }
  217. void radeon_sync_with_vblank(struct radeon_device *rdev)
  218. {
  219. if (rdev->pm.active_crtcs) {
  220. rdev->pm.vblank_sync = false;
  221. wait_event_timeout(
  222. rdev->irq.vblank_queue, rdev->pm.vblank_sync,
  223. msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
  224. }
  225. }
  226. int radeon_pm_init(struct radeon_device *rdev)
  227. {
  228. rdev->pm.state = PM_STATE_DISABLED;
  229. rdev->pm.planned_action = PM_ACTION_NONE;
  230. rdev->pm.can_upclock = true;
  231. rdev->pm.can_downclock = true;
  232. if (rdev->bios) {
  233. if (rdev->is_atom_bios)
  234. radeon_atombios_get_power_modes(rdev);
  235. else
  236. radeon_combios_get_power_modes(rdev);
  237. radeon_print_power_mode_info(rdev);
  238. }
  239. if (radeon_debugfs_pm_init(rdev)) {
  240. DRM_ERROR("Failed to register debugfs file for PM!\n");
  241. }
  242. /* where's the best place to put this? */
  243. device_create_file(rdev->dev, &dev_attr_power_state);
  244. device_create_file(rdev->dev, &dev_attr_dynpm);
  245. INIT_DELAYED_WORK(&rdev->pm.idle_work, radeon_pm_idle_work_handler);
  246. if ((radeon_dynpm != -1 && radeon_dynpm) && (rdev->pm.num_power_states > 1)) {
  247. rdev->pm.state = PM_STATE_PAUSED;
  248. DRM_INFO("radeon: dynamic power management enabled\n");
  249. }
  250. DRM_INFO("radeon: power management initialized\n");
  251. return 0;
  252. }
  253. void radeon_pm_fini(struct radeon_device *rdev)
  254. {
  255. if (rdev->pm.state != PM_STATE_DISABLED) {
  256. /* cancel work */
  257. cancel_delayed_work_sync(&rdev->pm.idle_work);
  258. /* reset default clocks */
  259. rdev->pm.state = PM_STATE_DISABLED;
  260. rdev->pm.planned_action = PM_ACTION_DEFAULT;
  261. radeon_pm_set_clocks(rdev, false);
  262. } else if ((rdev->pm.current_power_state_index !=
  263. rdev->pm.default_power_state_index) ||
  264. (rdev->pm.current_clock_mode_index != 0)) {
  265. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  266. rdev->pm.requested_clock_mode_index = 0;
  267. mutex_lock(&rdev->pm.mutex);
  268. radeon_pm_set_clocks(rdev, true);
  269. mutex_unlock(&rdev->pm.mutex);
  270. }
  271. device_remove_file(rdev->dev, &dev_attr_power_state);
  272. device_remove_file(rdev->dev, &dev_attr_dynpm);
  273. if (rdev->pm.i2c_bus)
  274. radeon_i2c_destroy(rdev->pm.i2c_bus);
  275. }
  276. void radeon_pm_compute_clocks(struct radeon_device *rdev)
  277. {
  278. struct drm_device *ddev = rdev->ddev;
  279. struct drm_crtc *crtc;
  280. struct radeon_crtc *radeon_crtc;
  281. if (rdev->pm.state == PM_STATE_DISABLED)
  282. return;
  283. mutex_lock(&rdev->pm.mutex);
  284. rdev->pm.active_crtcs = 0;
  285. rdev->pm.active_crtc_count = 0;
  286. list_for_each_entry(crtc,
  287. &ddev->mode_config.crtc_list, head) {
  288. radeon_crtc = to_radeon_crtc(crtc);
  289. if (radeon_crtc->enabled) {
  290. rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
  291. rdev->pm.active_crtc_count++;
  292. }
  293. }
  294. if (rdev->pm.active_crtc_count > 1) {
  295. if (rdev->pm.state == PM_STATE_ACTIVE) {
  296. cancel_delayed_work(&rdev->pm.idle_work);
  297. rdev->pm.state = PM_STATE_PAUSED;
  298. rdev->pm.planned_action = PM_ACTION_UPCLOCK;
  299. radeon_pm_set_clocks(rdev, false);
  300. DRM_DEBUG("radeon: dynamic power management deactivated\n");
  301. }
  302. } else if (rdev->pm.active_crtc_count == 1) {
  303. /* TODO: Increase clocks if needed for current mode */
  304. if (rdev->pm.state == PM_STATE_MINIMUM) {
  305. rdev->pm.state = PM_STATE_ACTIVE;
  306. rdev->pm.planned_action = PM_ACTION_UPCLOCK;
  307. radeon_pm_set_clocks(rdev, false);
  308. queue_delayed_work(rdev->wq, &rdev->pm.idle_work,
  309. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  310. } else if (rdev->pm.state == PM_STATE_PAUSED) {
  311. rdev->pm.state = PM_STATE_ACTIVE;
  312. queue_delayed_work(rdev->wq, &rdev->pm.idle_work,
  313. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  314. DRM_DEBUG("radeon: dynamic power management activated\n");
  315. }
  316. } else { /* count == 0 */
  317. if (rdev->pm.state != PM_STATE_MINIMUM) {
  318. cancel_delayed_work(&rdev->pm.idle_work);
  319. rdev->pm.state = PM_STATE_MINIMUM;
  320. rdev->pm.planned_action = PM_ACTION_MINIMUM;
  321. radeon_pm_set_clocks(rdev, false);
  322. }
  323. }
  324. mutex_unlock(&rdev->pm.mutex);
  325. }
  326. bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
  327. {
  328. u32 stat_crtc = 0;
  329. bool in_vbl = true;
  330. if (ASIC_IS_DCE4(rdev)) {
  331. if (rdev->pm.active_crtcs & (1 << 0)) {
  332. stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  333. if (!(stat_crtc & 1))
  334. in_vbl = false;
  335. }
  336. if (rdev->pm.active_crtcs & (1 << 1)) {
  337. stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  338. if (!(stat_crtc & 1))
  339. in_vbl = false;
  340. }
  341. if (rdev->pm.active_crtcs & (1 << 2)) {
  342. stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  343. if (!(stat_crtc & 1))
  344. in_vbl = false;
  345. }
  346. if (rdev->pm.active_crtcs & (1 << 3)) {
  347. stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  348. if (!(stat_crtc & 1))
  349. in_vbl = false;
  350. }
  351. if (rdev->pm.active_crtcs & (1 << 4)) {
  352. stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  353. if (!(stat_crtc & 1))
  354. in_vbl = false;
  355. }
  356. if (rdev->pm.active_crtcs & (1 << 5)) {
  357. stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  358. if (!(stat_crtc & 1))
  359. in_vbl = false;
  360. }
  361. } else if (ASIC_IS_AVIVO(rdev)) {
  362. if (rdev->pm.active_crtcs & (1 << 0)) {
  363. stat_crtc = RREG32(D1CRTC_STATUS);
  364. if (!(stat_crtc & 1))
  365. in_vbl = false;
  366. }
  367. if (rdev->pm.active_crtcs & (1 << 1)) {
  368. stat_crtc = RREG32(D2CRTC_STATUS);
  369. if (!(stat_crtc & 1))
  370. in_vbl = false;
  371. }
  372. } else {
  373. if (rdev->pm.active_crtcs & (1 << 0)) {
  374. stat_crtc = RREG32(RADEON_CRTC_STATUS);
  375. if (!(stat_crtc & 1))
  376. in_vbl = false;
  377. }
  378. if (rdev->pm.active_crtcs & (1 << 1)) {
  379. stat_crtc = RREG32(RADEON_CRTC2_STATUS);
  380. if (!(stat_crtc & 1))
  381. in_vbl = false;
  382. }
  383. }
  384. if (in_vbl == false)
  385. DRM_INFO("not in vbl for pm change %08x at %s\n", stat_crtc,
  386. finish ? "exit" : "entry");
  387. return in_vbl;
  388. }
  389. static void radeon_pm_idle_work_handler(struct work_struct *work)
  390. {
  391. struct radeon_device *rdev;
  392. rdev = container_of(work, struct radeon_device,
  393. pm.idle_work.work);
  394. mutex_lock(&rdev->pm.mutex);
  395. if (rdev->pm.state == PM_STATE_ACTIVE) {
  396. unsigned long irq_flags;
  397. int not_processed = 0;
  398. read_lock_irqsave(&rdev->fence_drv.lock, irq_flags);
  399. if (!list_empty(&rdev->fence_drv.emited)) {
  400. struct list_head *ptr;
  401. list_for_each(ptr, &rdev->fence_drv.emited) {
  402. /* count up to 3, that's enought info */
  403. if (++not_processed >= 3)
  404. break;
  405. }
  406. }
  407. read_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags);
  408. if (not_processed >= 3) { /* should upclock */
  409. if (rdev->pm.planned_action == PM_ACTION_DOWNCLOCK) {
  410. rdev->pm.planned_action = PM_ACTION_NONE;
  411. } else if (rdev->pm.planned_action == PM_ACTION_NONE &&
  412. rdev->pm.can_upclock) {
  413. rdev->pm.planned_action =
  414. PM_ACTION_UPCLOCK;
  415. rdev->pm.action_timeout = jiffies +
  416. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  417. }
  418. } else if (not_processed == 0) { /* should downclock */
  419. if (rdev->pm.planned_action == PM_ACTION_UPCLOCK) {
  420. rdev->pm.planned_action = PM_ACTION_NONE;
  421. } else if (rdev->pm.planned_action == PM_ACTION_NONE &&
  422. rdev->pm.can_downclock) {
  423. rdev->pm.planned_action =
  424. PM_ACTION_DOWNCLOCK;
  425. rdev->pm.action_timeout = jiffies +
  426. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  427. }
  428. }
  429. if (rdev->pm.planned_action != PM_ACTION_NONE &&
  430. jiffies > rdev->pm.action_timeout) {
  431. radeon_pm_set_clocks(rdev, false);
  432. }
  433. }
  434. mutex_unlock(&rdev->pm.mutex);
  435. queue_delayed_work(rdev->wq, &rdev->pm.idle_work,
  436. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  437. }
  438. /*
  439. * Debugfs info
  440. */
  441. #if defined(CONFIG_DEBUG_FS)
  442. static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
  443. {
  444. struct drm_info_node *node = (struct drm_info_node *) m->private;
  445. struct drm_device *dev = node->minor->dev;
  446. struct radeon_device *rdev = dev->dev_private;
  447. seq_printf(m, "state: %s\n", pm_state_names[rdev->pm.state]);
  448. seq_printf(m, "default engine clock: %u0 kHz\n", rdev->clock.default_sclk);
  449. seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
  450. seq_printf(m, "default memory clock: %u0 kHz\n", rdev->clock.default_mclk);
  451. if (rdev->asic->get_memory_clock)
  452. seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
  453. if (rdev->asic->get_pcie_lanes)
  454. seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
  455. return 0;
  456. }
  457. static struct drm_info_list radeon_pm_info_list[] = {
  458. {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
  459. };
  460. #endif
  461. static int radeon_debugfs_pm_init(struct radeon_device *rdev)
  462. {
  463. #if defined(CONFIG_DEBUG_FS)
  464. return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
  465. #else
  466. return 0;
  467. #endif
  468. }