netxen_nic.h 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589
  1. /*
  2. * Copyright (C) 2003 - 2006 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen,
  26. * 3965 Freedom Circle, Fourth floor,
  27. * Santa Clara, CA 95054
  28. */
  29. #ifndef _NETXEN_NIC_H_
  30. #define _NETXEN_NIC_H_
  31. #include <linux/module.h>
  32. #include <linux/kernel.h>
  33. #include <linux/types.h>
  34. #include <linux/compiler.h>
  35. #include <linux/slab.h>
  36. #include <linux/delay.h>
  37. #include <linux/init.h>
  38. #include <linux/ioport.h>
  39. #include <linux/pci.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/etherdevice.h>
  42. #include <linux/ip.h>
  43. #include <linux/in.h>
  44. #include <linux/tcp.h>
  45. #include <linux/skbuff.h>
  46. #include <linux/version.h>
  47. #include <linux/ethtool.h>
  48. #include <linux/mii.h>
  49. #include <linux/interrupt.h>
  50. #include <linux/timer.h>
  51. #include <linux/mm.h>
  52. #include <linux/mman.h>
  53. #include <asm/system.h>
  54. #include <asm/io.h>
  55. #include <asm/byteorder.h>
  56. #include <asm/uaccess.h>
  57. #include <asm/pgtable.h>
  58. #include "netxen_nic_hw.h"
  59. #define _NETXEN_NIC_LINUX_MAJOR 4
  60. #define _NETXEN_NIC_LINUX_MINOR 0
  61. #define _NETXEN_NIC_LINUX_SUBVERSION 0
  62. #define NETXEN_NIC_LINUX_VERSIONID "4.0.0"
  63. #define NETXEN_VERSION_CODE(a, b, c) (((a) << 16) + ((b) << 8) + (c))
  64. #define NETXEN_NUM_FLASH_SECTORS (64)
  65. #define NETXEN_FLASH_SECTOR_SIZE (64 * 1024)
  66. #define NETXEN_FLASH_TOTAL_SIZE (NETXEN_NUM_FLASH_SECTORS \
  67. * NETXEN_FLASH_SECTOR_SIZE)
  68. #define PHAN_VENDOR_ID 0x4040
  69. #define RCV_DESC_RINGSIZE \
  70. (sizeof(struct rcv_desc) * adapter->max_rx_desc_count)
  71. #define STATUS_DESC_RINGSIZE \
  72. (sizeof(struct status_desc)* adapter->max_rx_desc_count)
  73. #define LRO_DESC_RINGSIZE \
  74. (sizeof(rcvDesc_t) * adapter->max_lro_rx_desc_count)
  75. #define TX_RINGSIZE \
  76. (sizeof(struct netxen_cmd_buffer) * adapter->max_tx_desc_count)
  77. #define RCV_BUFFSIZE \
  78. (sizeof(struct netxen_rx_buffer) * rds_ring->max_rx_desc_count)
  79. #define find_diff_among(a,b,range) ((a)<(b)?((b)-(a)):((b)+(range)-(a)))
  80. #define NETXEN_NETDEV_STATUS 0x1
  81. #define NETXEN_RCV_PRODUCER_OFFSET 0
  82. #define NETXEN_RCV_PEG_DB_ID 2
  83. #define NETXEN_HOST_DUMMY_DMA_SIZE 1024
  84. #define FLASH_SUCCESS 0
  85. #define ADDR_IN_WINDOW1(off) \
  86. ((off > NETXEN_CRB_PCIX_HOST2) && (off < NETXEN_CRB_MAX)) ? 1 : 0
  87. /*
  88. * normalize a 64MB crb address to 32MB PCI window
  89. * To use NETXEN_CRB_NORMALIZE, window _must_ be set to 1
  90. */
  91. #define NETXEN_CRB_NORMAL(reg) \
  92. ((reg) - NETXEN_CRB_PCIX_HOST2 + NETXEN_CRB_PCIX_HOST)
  93. #define NETXEN_CRB_NORMALIZE(adapter, reg) \
  94. pci_base_offset(adapter, NETXEN_CRB_NORMAL(reg))
  95. #define DB_NORMALIZE(adapter, off) \
  96. (adapter->ahw.db_base + (off))
  97. #define NX_P2_C0 0x24
  98. #define NX_P2_C1 0x25
  99. #define NX_P3_A0 0x30
  100. #define NX_P3_A2 0x30
  101. #define NX_P3_B0 0x40
  102. #define NX_P3_B1 0x41
  103. #define NX_IS_REVISION_P2(REVISION) (REVISION <= NX_P2_C1)
  104. #define NX_IS_REVISION_P3(REVISION) (REVISION >= NX_P3_A0)
  105. #define FIRST_PAGE_GROUP_START 0
  106. #define FIRST_PAGE_GROUP_END 0x100000
  107. #define SECOND_PAGE_GROUP_START 0x6000000
  108. #define SECOND_PAGE_GROUP_END 0x68BC000
  109. #define THIRD_PAGE_GROUP_START 0x70E4000
  110. #define THIRD_PAGE_GROUP_END 0x8000000
  111. #define FIRST_PAGE_GROUP_SIZE FIRST_PAGE_GROUP_END - FIRST_PAGE_GROUP_START
  112. #define SECOND_PAGE_GROUP_SIZE SECOND_PAGE_GROUP_END - SECOND_PAGE_GROUP_START
  113. #define THIRD_PAGE_GROUP_SIZE THIRD_PAGE_GROUP_END - THIRD_PAGE_GROUP_START
  114. #define P2_MAX_MTU (8000)
  115. #define P3_MAX_MTU (9600)
  116. #define NX_ETHERMTU 1500
  117. #define NX_MAX_ETHERHDR 32 /* This contains some padding */
  118. #define NX_RX_NORMAL_BUF_MAX_LEN (NX_MAX_ETHERHDR + NX_ETHERMTU)
  119. #define NX_P2_RX_JUMBO_BUF_MAX_LEN (NX_MAX_ETHERHDR + P2_MAX_MTU)
  120. #define NX_P3_RX_JUMBO_BUF_MAX_LEN (NX_MAX_ETHERHDR + P3_MAX_MTU)
  121. #define NX_CT_DEFAULT_RX_BUF_LEN 2048
  122. #define MAX_RX_BUFFER_LENGTH 1760
  123. #define MAX_RX_JUMBO_BUFFER_LENGTH 8062
  124. #define MAX_RX_LRO_BUFFER_LENGTH ((48*1024)-512)
  125. #define RX_DMA_MAP_LEN (MAX_RX_BUFFER_LENGTH - 2)
  126. #define RX_JUMBO_DMA_MAP_LEN \
  127. (MAX_RX_JUMBO_BUFFER_LENGTH - 2)
  128. #define RX_LRO_DMA_MAP_LEN (MAX_RX_LRO_BUFFER_LENGTH - 2)
  129. /*
  130. * Maximum number of ring contexts
  131. */
  132. #define MAX_RING_CTX 1
  133. /* Opcodes to be used with the commands */
  134. #define TX_ETHER_PKT 0x01
  135. #define TX_TCP_PKT 0x02
  136. #define TX_UDP_PKT 0x03
  137. #define TX_IP_PKT 0x04
  138. #define TX_TCP_LSO 0x05
  139. #define TX_TCP_LSO6 0x06
  140. #define TX_IPSEC 0x07
  141. #define TX_IPSEC_CMD 0x0a
  142. #define TX_TCPV6_PKT 0x0b
  143. #define TX_UDPV6_PKT 0x0c
  144. /* The following opcodes are for internal consumption. */
  145. #define NETXEN_CONTROL_OP 0x10
  146. #define PEGNET_REQUEST 0x11
  147. #define MAX_NUM_CARDS 4
  148. #define MAX_BUFFERS_PER_CMD 32
  149. /*
  150. * Following are the states of the Phantom. Phantom will set them and
  151. * Host will read to check if the fields are correct.
  152. */
  153. #define PHAN_INITIALIZE_START 0xff00
  154. #define PHAN_INITIALIZE_FAILED 0xffff
  155. #define PHAN_INITIALIZE_COMPLETE 0xff01
  156. /* Host writes the following to notify that it has done the init-handshake */
  157. #define PHAN_INITIALIZE_ACK 0xf00f
  158. #define NUM_RCV_DESC_RINGS 3 /* No of Rcv Descriptor contexts */
  159. /* descriptor types */
  160. #define RCV_DESC_NORMAL 0x01
  161. #define RCV_DESC_JUMBO 0x02
  162. #define RCV_DESC_LRO 0x04
  163. #define RCV_DESC_NORMAL_CTXID 0
  164. #define RCV_DESC_JUMBO_CTXID 1
  165. #define RCV_DESC_LRO_CTXID 2
  166. #define RCV_DESC_TYPE(ID) \
  167. ((ID == RCV_DESC_JUMBO_CTXID) \
  168. ? RCV_DESC_JUMBO \
  169. : ((ID == RCV_DESC_LRO_CTXID) \
  170. ? RCV_DESC_LRO : \
  171. (RCV_DESC_NORMAL)))
  172. #define MAX_CMD_DESCRIPTORS 4096
  173. #define MAX_RCV_DESCRIPTORS 16384
  174. #define MAX_CMD_DESCRIPTORS_HOST (MAX_CMD_DESCRIPTORS / 4)
  175. #define MAX_RCV_DESCRIPTORS_1G (MAX_RCV_DESCRIPTORS / 4)
  176. #define MAX_RCV_DESCRIPTORS_10G 8192
  177. #define MAX_JUMBO_RCV_DESCRIPTORS 1024
  178. #define MAX_LRO_RCV_DESCRIPTORS 64
  179. #define MAX_RCVSTATUS_DESCRIPTORS MAX_RCV_DESCRIPTORS
  180. #define MAX_JUMBO_RCV_DESC MAX_JUMBO_RCV_DESCRIPTORS
  181. #define MAX_RCV_DESC MAX_RCV_DESCRIPTORS
  182. #define MAX_RCVSTATUS_DESC MAX_RCV_DESCRIPTORS
  183. #define MAX_EPG_DESCRIPTORS (MAX_CMD_DESCRIPTORS * 8)
  184. #define NUM_RCV_DESC (MAX_RCV_DESC + MAX_JUMBO_RCV_DESCRIPTORS + \
  185. MAX_LRO_RCV_DESCRIPTORS)
  186. #define MIN_TX_COUNT 4096
  187. #define MIN_RX_COUNT 4096
  188. #define NETXEN_CTX_SIGNATURE 0xdee0
  189. #define NETXEN_RCV_PRODUCER(ringid) (ringid)
  190. #define MAX_FRAME_SIZE 0x10000 /* 64K MAX size for LSO */
  191. #define PHAN_PEG_RCV_INITIALIZED 0xff01
  192. #define PHAN_PEG_RCV_START_INITIALIZE 0xff00
  193. #define get_next_index(index, length) \
  194. (((index) + 1) & ((length) - 1))
  195. #define get_index_range(index,length,count) \
  196. (((index) + (count)) & ((length) - 1))
  197. #define MPORT_SINGLE_FUNCTION_MODE 0x1111
  198. #define MPORT_MULTI_FUNCTION_MODE 0x2222
  199. #include "netxen_nic_phan_reg.h"
  200. /*
  201. * NetXen host-peg signal message structure
  202. *
  203. * Bit 0-1 : peg_id => 0x2 for tx and 01 for rx
  204. * Bit 2 : priv_id => must be 1
  205. * Bit 3-17 : count => for doorbell
  206. * Bit 18-27 : ctx_id => Context id
  207. * Bit 28-31 : opcode
  208. */
  209. typedef u32 netxen_ctx_msg;
  210. #define netxen_set_msg_peg_id(config_word, val) \
  211. ((config_word) &= ~3, (config_word) |= val & 3)
  212. #define netxen_set_msg_privid(config_word) \
  213. ((config_word) |= 1 << 2)
  214. #define netxen_set_msg_count(config_word, val) \
  215. ((config_word) &= ~(0x7fff<<3), (config_word) |= (val & 0x7fff) << 3)
  216. #define netxen_set_msg_ctxid(config_word, val) \
  217. ((config_word) &= ~(0x3ff<<18), (config_word) |= (val & 0x3ff) << 18)
  218. #define netxen_set_msg_opcode(config_word, val) \
  219. ((config_word) &= ~(0xf<<28), (config_word) |= (val & 0xf) << 28)
  220. struct netxen_rcv_context {
  221. __le64 rcv_ring_addr;
  222. __le32 rcv_ring_size;
  223. __le32 rsrvd;
  224. };
  225. struct netxen_ring_ctx {
  226. /* one command ring */
  227. __le64 cmd_consumer_offset;
  228. __le64 cmd_ring_addr;
  229. __le32 cmd_ring_size;
  230. __le32 rsrvd;
  231. /* three receive rings */
  232. struct netxen_rcv_context rcv_ctx[3];
  233. /* one status ring */
  234. __le64 sts_ring_addr;
  235. __le32 sts_ring_size;
  236. __le32 ctx_id;
  237. } __attribute__ ((aligned(64)));
  238. /*
  239. * Following data structures describe the descriptors that will be used.
  240. * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
  241. * we are doing LSO (above the 1500 size packet) only.
  242. */
  243. /*
  244. * The size of reference handle been changed to 16 bits to pass the MSS fields
  245. * for the LSO packet
  246. */
  247. #define FLAGS_CHECKSUM_ENABLED 0x01
  248. #define FLAGS_LSO_ENABLED 0x02
  249. #define FLAGS_IPSEC_SA_ADD 0x04
  250. #define FLAGS_IPSEC_SA_DELETE 0x08
  251. #define FLAGS_VLAN_TAGGED 0x10
  252. #define netxen_set_cmd_desc_port(cmd_desc, var) \
  253. ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
  254. #define netxen_set_cmd_desc_ctxid(cmd_desc, var) \
  255. ((cmd_desc)->port_ctxid |= ((var) << 4 & 0xF0))
  256. #define netxen_set_cmd_desc_flags(cmd_desc, val) \
  257. (cmd_desc)->flags_opcode = ((cmd_desc)->flags_opcode & \
  258. ~cpu_to_le16(0x7f)) | cpu_to_le16((val) & 0x7f)
  259. #define netxen_set_cmd_desc_opcode(cmd_desc, val) \
  260. (cmd_desc)->flags_opcode = ((cmd_desc)->flags_opcode & \
  261. ~cpu_to_le16((u16)0x3f << 7)) | cpu_to_le16(((val) & 0x3f) << 7)
  262. #define netxen_set_cmd_desc_num_of_buff(cmd_desc, val) \
  263. (cmd_desc)->num_of_buffers_total_length = \
  264. ((cmd_desc)->num_of_buffers_total_length & \
  265. ~cpu_to_le32(0xff)) | cpu_to_le32((val) & 0xff)
  266. #define netxen_set_cmd_desc_totallength(cmd_desc, val) \
  267. (cmd_desc)->num_of_buffers_total_length = \
  268. ((cmd_desc)->num_of_buffers_total_length & \
  269. ~cpu_to_le32((u32)0xffffff << 8)) | \
  270. cpu_to_le32(((val) & 0xffffff) << 8)
  271. #define netxen_get_cmd_desc_opcode(cmd_desc) \
  272. ((le16_to_cpu((cmd_desc)->flags_opcode) >> 7) & 0x003f)
  273. #define netxen_get_cmd_desc_totallength(cmd_desc) \
  274. ((le32_to_cpu((cmd_desc)->num_of_buffers_total_length) >> 8) & 0xffffff)
  275. struct cmd_desc_type0 {
  276. u8 tcp_hdr_offset; /* For LSO only */
  277. u8 ip_hdr_offset; /* For LSO only */
  278. /* Bit pattern: 0-6 flags, 7-12 opcode, 13-15 unused */
  279. __le16 flags_opcode;
  280. /* Bit pattern: 0-7 total number of segments,
  281. 8-31 Total size of the packet */
  282. __le32 num_of_buffers_total_length;
  283. union {
  284. struct {
  285. __le32 addr_low_part2;
  286. __le32 addr_high_part2;
  287. };
  288. __le64 addr_buffer2;
  289. };
  290. __le16 reference_handle; /* changed to u16 to add mss */
  291. __le16 mss; /* passed by NDIS_PACKET for LSO */
  292. /* Bit pattern 0-3 port, 0-3 ctx id */
  293. u8 port_ctxid;
  294. u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
  295. __le16 conn_id; /* IPSec offoad only */
  296. union {
  297. struct {
  298. __le32 addr_low_part3;
  299. __le32 addr_high_part3;
  300. };
  301. __le64 addr_buffer3;
  302. };
  303. union {
  304. struct {
  305. __le32 addr_low_part1;
  306. __le32 addr_high_part1;
  307. };
  308. __le64 addr_buffer1;
  309. };
  310. __le16 buffer1_length;
  311. __le16 buffer2_length;
  312. __le16 buffer3_length;
  313. __le16 buffer4_length;
  314. union {
  315. struct {
  316. __le32 addr_low_part4;
  317. __le32 addr_high_part4;
  318. };
  319. __le64 addr_buffer4;
  320. };
  321. __le64 unused;
  322. } __attribute__ ((aligned(64)));
  323. /* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
  324. struct rcv_desc {
  325. __le16 reference_handle;
  326. __le16 reserved;
  327. __le32 buffer_length; /* allocated buffer length (usually 2K) */
  328. __le64 addr_buffer;
  329. };
  330. /* opcode field in status_desc */
  331. #define NETXEN_NIC_RXPKT_DESC 0x04
  332. #define NETXEN_OLD_RXPKT_DESC 0x3f
  333. /* for status field in status_desc */
  334. #define STATUS_NEED_CKSUM (1)
  335. #define STATUS_CKSUM_OK (2)
  336. /* owner bits of status_desc */
  337. #define STATUS_OWNER_HOST (0x1)
  338. #define STATUS_OWNER_PHANTOM (0x2)
  339. #define NETXEN_PROT_IP (1)
  340. #define NETXEN_PROT_UNKNOWN (0)
  341. /* Note: sizeof(status_desc) should always be a mutliple of 2 */
  342. #define netxen_get_sts_desc_lro_cnt(status_desc) \
  343. ((status_desc)->lro & 0x7F)
  344. #define netxen_get_sts_desc_lro_last_frag(status_desc) \
  345. (((status_desc)->lro & 0x80) >> 7)
  346. #define netxen_get_sts_port(sts_data) \
  347. ((sts_data) & 0x0F)
  348. #define netxen_get_sts_status(sts_data) \
  349. (((sts_data) >> 4) & 0x0F)
  350. #define netxen_get_sts_type(sts_data) \
  351. (((sts_data) >> 8) & 0x0F)
  352. #define netxen_get_sts_totallength(sts_data) \
  353. (((sts_data) >> 12) & 0xFFFF)
  354. #define netxen_get_sts_refhandle(sts_data) \
  355. (((sts_data) >> 28) & 0xFFFF)
  356. #define netxen_get_sts_prot(sts_data) \
  357. (((sts_data) >> 44) & 0x0F)
  358. #define netxen_get_sts_pkt_offset(sts_data) \
  359. (((sts_data) >> 48) & 0x1F)
  360. #define netxen_get_sts_opcode(sts_data) \
  361. (((sts_data) >> 58) & 0x03F)
  362. #define netxen_get_sts_owner(status_desc) \
  363. ((le64_to_cpu((status_desc)->status_desc_data) >> 56) & 0x03)
  364. #define netxen_set_sts_owner(status_desc, val) { \
  365. (status_desc)->status_desc_data = \
  366. ((status_desc)->status_desc_data & \
  367. ~cpu_to_le64(0x3ULL << 56)) | \
  368. cpu_to_le64((u64)((val) & 0x3) << 56); \
  369. }
  370. struct status_desc {
  371. /* Bit pattern: 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
  372. 28-43 reference_handle, 44-47 protocol, 48-52 pkt_offset
  373. 53-55 desc_cnt, 56-57 owner, 58-63 opcode
  374. */
  375. __le64 status_desc_data;
  376. union {
  377. struct {
  378. __le32 hash_value;
  379. u8 hash_type;
  380. u8 msg_type;
  381. u8 unused;
  382. union {
  383. /* Bit pattern: 0-6 lro_count indicates frag
  384. * sequence, 7 last_frag indicates last frag
  385. */
  386. u8 lro;
  387. /* chained buffers */
  388. u8 nr_frags;
  389. };
  390. };
  391. struct {
  392. __le16 frag_handles[4];
  393. };
  394. };
  395. } __attribute__ ((aligned(16)));
  396. enum {
  397. NETXEN_RCV_PEG_0 = 0,
  398. NETXEN_RCV_PEG_1
  399. };
  400. /* The version of the main data structure */
  401. #define NETXEN_BDINFO_VERSION 1
  402. /* Magic number to let user know flash is programmed */
  403. #define NETXEN_BDINFO_MAGIC 0x12345678
  404. /* Max number of Gig ports on a Phantom board */
  405. #define NETXEN_MAX_PORTS 4
  406. typedef enum {
  407. NETXEN_BRDTYPE_P1_BD = 0x0000,
  408. NETXEN_BRDTYPE_P1_SB = 0x0001,
  409. NETXEN_BRDTYPE_P1_SMAX = 0x0002,
  410. NETXEN_BRDTYPE_P1_SOCK = 0x0003,
  411. NETXEN_BRDTYPE_P2_SOCK_31 = 0x0008,
  412. NETXEN_BRDTYPE_P2_SOCK_35 = 0x0009,
  413. NETXEN_BRDTYPE_P2_SB35_4G = 0x000a,
  414. NETXEN_BRDTYPE_P2_SB31_10G = 0x000b,
  415. NETXEN_BRDTYPE_P2_SB31_2G = 0x000c,
  416. NETXEN_BRDTYPE_P2_SB31_10G_IMEZ = 0x000d,
  417. NETXEN_BRDTYPE_P2_SB31_10G_HMEZ = 0x000e,
  418. NETXEN_BRDTYPE_P2_SB31_10G_CX4 = 0x000f,
  419. NETXEN_BRDTYPE_P3_REF_QG = 0x0021,
  420. NETXEN_BRDTYPE_P3_HMEZ = 0x0022,
  421. NETXEN_BRDTYPE_P3_10G_CX4_LP = 0x0023,
  422. NETXEN_BRDTYPE_P3_4_GB = 0x0024,
  423. NETXEN_BRDTYPE_P3_IMEZ = 0x0025,
  424. NETXEN_BRDTYPE_P3_10G_SFP_PLUS = 0x0026,
  425. NETXEN_BRDTYPE_P3_10000_BASE_T = 0x0027,
  426. NETXEN_BRDTYPE_P3_XG_LOM = 0x0028,
  427. NETXEN_BRDTYPE_P3_4_GB_MM = 0x0029,
  428. NETXEN_BRDTYPE_P3_10G_CX4 = 0x0031,
  429. NETXEN_BRDTYPE_P3_10G_XFP = 0x0032
  430. } netxen_brdtype_t;
  431. typedef enum {
  432. NETXEN_BRDMFG_INVENTEC = 1
  433. } netxen_brdmfg;
  434. typedef enum {
  435. MEM_ORG_128Mbx4 = 0x0, /* DDR1 only */
  436. MEM_ORG_128Mbx8 = 0x1, /* DDR1 only */
  437. MEM_ORG_128Mbx16 = 0x2, /* DDR1 only */
  438. MEM_ORG_256Mbx4 = 0x3,
  439. MEM_ORG_256Mbx8 = 0x4,
  440. MEM_ORG_256Mbx16 = 0x5,
  441. MEM_ORG_512Mbx4 = 0x6,
  442. MEM_ORG_512Mbx8 = 0x7,
  443. MEM_ORG_512Mbx16 = 0x8,
  444. MEM_ORG_1Gbx4 = 0x9,
  445. MEM_ORG_1Gbx8 = 0xa,
  446. MEM_ORG_1Gbx16 = 0xb,
  447. MEM_ORG_2Gbx4 = 0xc,
  448. MEM_ORG_2Gbx8 = 0xd,
  449. MEM_ORG_2Gbx16 = 0xe,
  450. MEM_ORG_128Mbx32 = 0x10002, /* GDDR only */
  451. MEM_ORG_256Mbx32 = 0x10005 /* GDDR only */
  452. } netxen_mn_mem_org_t;
  453. typedef enum {
  454. MEM_ORG_512Kx36 = 0x0,
  455. MEM_ORG_1Mx36 = 0x1,
  456. MEM_ORG_2Mx36 = 0x2
  457. } netxen_sn_mem_org_t;
  458. typedef enum {
  459. MEM_DEPTH_4MB = 0x1,
  460. MEM_DEPTH_8MB = 0x2,
  461. MEM_DEPTH_16MB = 0x3,
  462. MEM_DEPTH_32MB = 0x4,
  463. MEM_DEPTH_64MB = 0x5,
  464. MEM_DEPTH_128MB = 0x6,
  465. MEM_DEPTH_256MB = 0x7,
  466. MEM_DEPTH_512MB = 0x8,
  467. MEM_DEPTH_1GB = 0x9,
  468. MEM_DEPTH_2GB = 0xa,
  469. MEM_DEPTH_4GB = 0xb,
  470. MEM_DEPTH_8GB = 0xc,
  471. MEM_DEPTH_16GB = 0xd,
  472. MEM_DEPTH_32GB = 0xe
  473. } netxen_mem_depth_t;
  474. struct netxen_board_info {
  475. u32 header_version;
  476. u32 board_mfg;
  477. u32 board_type;
  478. u32 board_num;
  479. u32 chip_id;
  480. u32 chip_minor;
  481. u32 chip_major;
  482. u32 chip_pkg;
  483. u32 chip_lot;
  484. u32 port_mask; /* available niu ports */
  485. u32 peg_mask; /* available pegs */
  486. u32 icache_ok; /* can we run with icache? */
  487. u32 dcache_ok; /* can we run with dcache? */
  488. u32 casper_ok;
  489. u32 mac_addr_lo_0;
  490. u32 mac_addr_lo_1;
  491. u32 mac_addr_lo_2;
  492. u32 mac_addr_lo_3;
  493. /* MN-related config */
  494. u32 mn_sync_mode; /* enable/ sync shift cclk/ sync shift mclk */
  495. u32 mn_sync_shift_cclk;
  496. u32 mn_sync_shift_mclk;
  497. u32 mn_wb_en;
  498. u32 mn_crystal_freq; /* in MHz */
  499. u32 mn_speed; /* in MHz */
  500. u32 mn_org;
  501. u32 mn_depth;
  502. u32 mn_ranks_0; /* ranks per slot */
  503. u32 mn_ranks_1; /* ranks per slot */
  504. u32 mn_rd_latency_0;
  505. u32 mn_rd_latency_1;
  506. u32 mn_rd_latency_2;
  507. u32 mn_rd_latency_3;
  508. u32 mn_rd_latency_4;
  509. u32 mn_rd_latency_5;
  510. u32 mn_rd_latency_6;
  511. u32 mn_rd_latency_7;
  512. u32 mn_rd_latency_8;
  513. u32 mn_dll_val[18];
  514. u32 mn_mode_reg; /* MIU DDR Mode Register */
  515. u32 mn_ext_mode_reg; /* MIU DDR Extended Mode Register */
  516. u32 mn_timing_0; /* MIU Memory Control Timing Rgister */
  517. u32 mn_timing_1; /* MIU Extended Memory Ctrl Timing Register */
  518. u32 mn_timing_2; /* MIU Extended Memory Ctrl Timing2 Register */
  519. /* SN-related config */
  520. u32 sn_sync_mode; /* enable/ sync shift cclk / sync shift mclk */
  521. u32 sn_pt_mode; /* pass through mode */
  522. u32 sn_ecc_en;
  523. u32 sn_wb_en;
  524. u32 sn_crystal_freq;
  525. u32 sn_speed;
  526. u32 sn_org;
  527. u32 sn_depth;
  528. u32 sn_dll_tap;
  529. u32 sn_rd_latency;
  530. u32 mac_addr_hi_0;
  531. u32 mac_addr_hi_1;
  532. u32 mac_addr_hi_2;
  533. u32 mac_addr_hi_3;
  534. u32 magic; /* indicates flash has been initialized */
  535. u32 mn_rdimm;
  536. u32 mn_dll_override;
  537. };
  538. #define FLASH_NUM_PORTS (4)
  539. struct netxen_flash_mac_addr {
  540. u32 flash_addr[32];
  541. };
  542. struct netxen_user_old_info {
  543. u8 flash_md5[16];
  544. u8 crbinit_md5[16];
  545. u8 brdcfg_md5[16];
  546. /* bootloader */
  547. u32 bootld_version;
  548. u32 bootld_size;
  549. u8 bootld_md5[16];
  550. /* image */
  551. u32 image_version;
  552. u32 image_size;
  553. u8 image_md5[16];
  554. /* primary image status */
  555. u32 primary_status;
  556. u32 secondary_present;
  557. /* MAC address , 4 ports */
  558. struct netxen_flash_mac_addr mac_addr[FLASH_NUM_PORTS];
  559. };
  560. #define FLASH_NUM_MAC_PER_PORT 32
  561. struct netxen_user_info {
  562. u8 flash_md5[16 * 64];
  563. /* bootloader */
  564. u32 bootld_version;
  565. u32 bootld_size;
  566. /* image */
  567. u32 image_version;
  568. u32 image_size;
  569. /* primary image status */
  570. u32 primary_status;
  571. u32 secondary_present;
  572. /* MAC address , 4 ports, 32 address per port */
  573. u64 mac_addr[FLASH_NUM_PORTS * FLASH_NUM_MAC_PER_PORT];
  574. u32 sub_sys_id;
  575. u8 serial_num[32];
  576. /* Any user defined data */
  577. };
  578. /*
  579. * Flash Layout - new format.
  580. */
  581. struct netxen_new_user_info {
  582. u8 flash_md5[16 * 64];
  583. /* bootloader */
  584. u32 bootld_version;
  585. u32 bootld_size;
  586. /* image */
  587. u32 image_version;
  588. u32 image_size;
  589. /* primary image status */
  590. u32 primary_status;
  591. u32 secondary_present;
  592. /* MAC address , 4 ports, 32 address per port */
  593. u64 mac_addr[FLASH_NUM_PORTS * FLASH_NUM_MAC_PER_PORT];
  594. u32 sub_sys_id;
  595. u8 serial_num[32];
  596. /* Any user defined data */
  597. };
  598. #define SECONDARY_IMAGE_PRESENT 0xb3b4b5b6
  599. #define SECONDARY_IMAGE_ABSENT 0xffffffff
  600. #define PRIMARY_IMAGE_GOOD 0x5a5a5a5a
  601. #define PRIMARY_IMAGE_BAD 0xffffffff
  602. /* Flash memory map */
  603. typedef enum {
  604. NETXEN_CRBINIT_START = 0, /* Crbinit section */
  605. NETXEN_BRDCFG_START = 0x4000, /* board config */
  606. NETXEN_INITCODE_START = 0x6000, /* pegtune code */
  607. NETXEN_BOOTLD_START = 0x10000, /* bootld */
  608. NETXEN_IMAGE_START = 0x43000, /* compressed image */
  609. NETXEN_SECONDARY_START = 0x200000, /* backup images */
  610. NETXEN_PXE_START = 0x3E0000, /* user defined region */
  611. NETXEN_USER_START = 0x3E8000, /* User defined region for new boards */
  612. NETXEN_FIXED_START = 0x3F0000 /* backup of crbinit */
  613. } netxen_flash_map_t;
  614. #define NETXEN_USER_START_OLD NETXEN_PXE_START /* for backward compatibility */
  615. #define NETXEN_FLASH_START (NETXEN_CRBINIT_START)
  616. #define NETXEN_INIT_SECTOR (0)
  617. #define NETXEN_PRIMARY_START (NETXEN_BOOTLD_START)
  618. #define NETXEN_FLASH_CRBINIT_SIZE (0x4000)
  619. #define NETXEN_FLASH_BRDCFG_SIZE (sizeof(struct netxen_board_info))
  620. #define NETXEN_FLASH_USER_SIZE (sizeof(struct netxen_user_info)/sizeof(u32))
  621. #define NETXEN_FLASH_SECONDARY_SIZE (NETXEN_USER_START-NETXEN_SECONDARY_START)
  622. #define NETXEN_NUM_PRIMARY_SECTORS (0x20)
  623. #define NETXEN_NUM_CONFIG_SECTORS (1)
  624. #define PFX "NetXen: "
  625. extern char netxen_nic_driver_name[];
  626. /* Note: Make sure to not call this before adapter->port is valid */
  627. #if !defined(NETXEN_DEBUG)
  628. #define DPRINTK(klevel, fmt, args...) do { \
  629. } while (0)
  630. #else
  631. #define DPRINTK(klevel, fmt, args...) do { \
  632. printk(KERN_##klevel PFX "%s: %s: " fmt, __FUNCTION__,\
  633. (adapter != NULL && adapter->netdev != NULL) ? \
  634. adapter->netdev->name : NULL, \
  635. ## args); } while(0)
  636. #endif
  637. /* Number of status descriptors to handle per interrupt */
  638. #define MAX_STATUS_HANDLE (128)
  639. /*
  640. * netxen_skb_frag{} is to contain mapping info for each SG list. This
  641. * has to be freed when DMA is complete. This is part of netxen_tx_buffer{}.
  642. */
  643. struct netxen_skb_frag {
  644. u64 dma;
  645. u32 length;
  646. };
  647. #define _netxen_set_bits(config_word, start, bits, val) {\
  648. unsigned long long __tmask = (((1ULL << (bits)) - 1) << (start));\
  649. unsigned long long __tvalue = (val); \
  650. (config_word) &= ~__tmask; \
  651. (config_word) |= (((__tvalue) << (start)) & __tmask); \
  652. }
  653. #define _netxen_clear_bits(config_word, start, bits) {\
  654. unsigned long long __tmask = (((1ULL << (bits)) - 1) << (start)); \
  655. (config_word) &= ~__tmask; \
  656. }
  657. /* Following defines are for the state of the buffers */
  658. #define NETXEN_BUFFER_FREE 0
  659. #define NETXEN_BUFFER_BUSY 1
  660. /*
  661. * There will be one netxen_buffer per skb packet. These will be
  662. * used to save the dma info for pci_unmap_page()
  663. */
  664. struct netxen_cmd_buffer {
  665. struct sk_buff *skb;
  666. struct netxen_skb_frag frag_array[MAX_BUFFERS_PER_CMD + 1];
  667. u32 total_length;
  668. u32 mss;
  669. u16 port;
  670. u8 cmd;
  671. u8 frag_count;
  672. unsigned long time_stamp;
  673. u32 state;
  674. };
  675. /* In rx_buffer, we do not need multiple fragments as is a single buffer */
  676. struct netxen_rx_buffer {
  677. struct list_head list;
  678. struct sk_buff *skb;
  679. u64 dma;
  680. u16 ref_handle;
  681. u16 state;
  682. u32 lro_expected_frags;
  683. u32 lro_current_frags;
  684. u32 lro_length;
  685. };
  686. /* Board types */
  687. #define NETXEN_NIC_GBE 0x01
  688. #define NETXEN_NIC_XGBE 0x02
  689. /*
  690. * One hardware_context{} per adapter
  691. * contains interrupt info as well shared hardware info.
  692. */
  693. struct netxen_hardware_context {
  694. void __iomem *pci_base0;
  695. void __iomem *pci_base1;
  696. void __iomem *pci_base2;
  697. unsigned long first_page_group_end;
  698. unsigned long first_page_group_start;
  699. void __iomem *db_base;
  700. unsigned long db_len;
  701. unsigned long pci_len0;
  702. u8 cut_through;
  703. int qdr_sn_window;
  704. int ddr_mn_window;
  705. unsigned long mn_win_crb;
  706. unsigned long ms_win_crb;
  707. u8 revision_id;
  708. u16 board_type;
  709. struct netxen_board_info boardcfg;
  710. u32 linkup;
  711. /* Address of cmd ring in Phantom */
  712. struct cmd_desc_type0 *cmd_desc_head;
  713. dma_addr_t cmd_desc_phys_addr;
  714. struct netxen_adapter *adapter;
  715. int pci_func;
  716. };
  717. #define RCV_RING_LRO RCV_DESC_LRO
  718. #define MINIMUM_ETHERNET_FRAME_SIZE 64 /* With FCS */
  719. #define ETHERNET_FCS_SIZE 4
  720. struct netxen_adapter_stats {
  721. u64 rcvdbadskb;
  722. u64 xmitcalled;
  723. u64 xmitedframes;
  724. u64 xmitfinished;
  725. u64 badskblen;
  726. u64 nocmddescriptor;
  727. u64 polled;
  728. u64 rxdropped;
  729. u64 txdropped;
  730. u64 csummed;
  731. u64 no_rcv;
  732. u64 rxbytes;
  733. u64 txbytes;
  734. u64 ints;
  735. };
  736. /*
  737. * Rcv Descriptor Context. One such per Rcv Descriptor. There may
  738. * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
  739. */
  740. struct nx_host_rds_ring {
  741. u32 flags;
  742. u32 producer;
  743. dma_addr_t phys_addr;
  744. u32 crb_rcv_producer; /* reg offset */
  745. struct rcv_desc *desc_head; /* address of rx ring in Phantom */
  746. u32 max_rx_desc_count;
  747. u32 dma_size;
  748. u32 skb_size;
  749. struct netxen_rx_buffer *rx_buf_arr; /* rx buffers for receive */
  750. struct list_head free_list;
  751. int begin_alloc;
  752. };
  753. /*
  754. * Receive context. There is one such structure per instance of the
  755. * receive processing. Any state information that is relevant to
  756. * the receive, and is must be in this structure. The global data may be
  757. * present elsewhere.
  758. */
  759. struct netxen_recv_context {
  760. u32 state;
  761. u16 context_id;
  762. u16 virt_port;
  763. struct nx_host_rds_ring rds_rings[NUM_RCV_DESC_RINGS];
  764. u32 status_rx_consumer;
  765. u32 crb_sts_consumer; /* reg offset */
  766. dma_addr_t rcv_status_desc_phys_addr;
  767. struct status_desc *rcv_status_desc_head;
  768. };
  769. /* New HW context creation */
  770. #define NX_OS_CRB_RETRY_COUNT 4000
  771. #define NX_CDRP_SIGNATURE_MAKE(pcifn, version) \
  772. (((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16))
  773. #define NX_CDRP_CLEAR 0x00000000
  774. #define NX_CDRP_CMD_BIT 0x80000000
  775. /*
  776. * All responses must have the NX_CDRP_CMD_BIT cleared
  777. * in the crb NX_CDRP_CRB_OFFSET.
  778. */
  779. #define NX_CDRP_FORM_RSP(rsp) (rsp)
  780. #define NX_CDRP_IS_RSP(rsp) (((rsp) & NX_CDRP_CMD_BIT) == 0)
  781. #define NX_CDRP_RSP_OK 0x00000001
  782. #define NX_CDRP_RSP_FAIL 0x00000002
  783. #define NX_CDRP_RSP_TIMEOUT 0x00000003
  784. /*
  785. * All commands must have the NX_CDRP_CMD_BIT set in
  786. * the crb NX_CDRP_CRB_OFFSET.
  787. */
  788. #define NX_CDRP_FORM_CMD(cmd) (NX_CDRP_CMD_BIT | (cmd))
  789. #define NX_CDRP_IS_CMD(cmd) (((cmd) & NX_CDRP_CMD_BIT) != 0)
  790. #define NX_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
  791. #define NX_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
  792. #define NX_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
  793. #define NX_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
  794. #define NX_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
  795. #define NX_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
  796. #define NX_CDRP_CMD_CREATE_RX_CTX 0x00000007
  797. #define NX_CDRP_CMD_DESTROY_RX_CTX 0x00000008
  798. #define NX_CDRP_CMD_CREATE_TX_CTX 0x00000009
  799. #define NX_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
  800. #define NX_CDRP_CMD_SETUP_STATISTICS 0x0000000e
  801. #define NX_CDRP_CMD_GET_STATISTICS 0x0000000f
  802. #define NX_CDRP_CMD_DELETE_STATISTICS 0x00000010
  803. #define NX_CDRP_CMD_SET_MTU 0x00000012
  804. #define NX_CDRP_CMD_MAX 0x00000013
  805. #define NX_RCODE_SUCCESS 0
  806. #define NX_RCODE_NO_HOST_MEM 1
  807. #define NX_RCODE_NO_HOST_RESOURCE 2
  808. #define NX_RCODE_NO_CARD_CRB 3
  809. #define NX_RCODE_NO_CARD_MEM 4
  810. #define NX_RCODE_NO_CARD_RESOURCE 5
  811. #define NX_RCODE_INVALID_ARGS 6
  812. #define NX_RCODE_INVALID_ACTION 7
  813. #define NX_RCODE_INVALID_STATE 8
  814. #define NX_RCODE_NOT_SUPPORTED 9
  815. #define NX_RCODE_NOT_PERMITTED 10
  816. #define NX_RCODE_NOT_READY 11
  817. #define NX_RCODE_DOES_NOT_EXIST 12
  818. #define NX_RCODE_ALREADY_EXISTS 13
  819. #define NX_RCODE_BAD_SIGNATURE 14
  820. #define NX_RCODE_CMD_NOT_IMPL 15
  821. #define NX_RCODE_CMD_INVALID 16
  822. #define NX_RCODE_TIMEOUT 17
  823. #define NX_RCODE_CMD_FAILED 18
  824. #define NX_RCODE_MAX_EXCEEDED 19
  825. #define NX_RCODE_MAX 20
  826. #define NX_DESTROY_CTX_RESET 0
  827. #define NX_DESTROY_CTX_D3_RESET 1
  828. #define NX_DESTROY_CTX_MAX 2
  829. /*
  830. * Capabilities
  831. */
  832. #define NX_CAP_BIT(class, bit) (1 << bit)
  833. #define NX_CAP0_LEGACY_CONTEXT NX_CAP_BIT(0, 0)
  834. #define NX_CAP0_MULTI_CONTEXT NX_CAP_BIT(0, 1)
  835. #define NX_CAP0_LEGACY_MN NX_CAP_BIT(0, 2)
  836. #define NX_CAP0_LEGACY_MS NX_CAP_BIT(0, 3)
  837. #define NX_CAP0_CUT_THROUGH NX_CAP_BIT(0, 4)
  838. #define NX_CAP0_LRO NX_CAP_BIT(0, 5)
  839. #define NX_CAP0_LSO NX_CAP_BIT(0, 6)
  840. #define NX_CAP0_JUMBO_CONTIGUOUS NX_CAP_BIT(0, 7)
  841. #define NX_CAP0_LRO_CONTIGUOUS NX_CAP_BIT(0, 8)
  842. /*
  843. * Context state
  844. */
  845. #define NX_HOST_CTX_STATE_FREED 0
  846. #define NX_HOST_CTX_STATE_ALLOCATED 1
  847. #define NX_HOST_CTX_STATE_ACTIVE 2
  848. #define NX_HOST_CTX_STATE_DISABLED 3
  849. #define NX_HOST_CTX_STATE_QUIESCED 4
  850. #define NX_HOST_CTX_STATE_MAX 5
  851. /*
  852. * Rx context
  853. */
  854. typedef struct {
  855. u64 host_phys_addr; /* Ring base addr */
  856. u32 ring_size; /* Ring entries */
  857. u16 msi_index;
  858. u16 rsvd; /* Padding */
  859. } nx_hostrq_sds_ring_t;
  860. typedef struct {
  861. u64 host_phys_addr; /* Ring base addr */
  862. u64 buff_size; /* Packet buffer size */
  863. u32 ring_size; /* Ring entries */
  864. u32 ring_kind; /* Class of ring */
  865. } nx_hostrq_rds_ring_t;
  866. typedef struct {
  867. u64 host_rsp_dma_addr; /* Response dma'd here */
  868. u32 capabilities[4]; /* Flag bit vector */
  869. u32 host_int_crb_mode; /* Interrupt crb usage */
  870. u32 host_rds_crb_mode; /* RDS crb usage */
  871. /* These ring offsets are relative to data[0] below */
  872. u32 rds_ring_offset; /* Offset to RDS config */
  873. u32 sds_ring_offset; /* Offset to SDS config */
  874. u16 num_rds_rings; /* Count of RDS rings */
  875. u16 num_sds_rings; /* Count of SDS rings */
  876. u16 rsvd1; /* Padding */
  877. u16 rsvd2; /* Padding */
  878. u8 reserved[128]; /* reserve space for future expansion*/
  879. /* MUST BE 64-bit aligned.
  880. The following is packed:
  881. - N hostrq_rds_rings
  882. - N hostrq_sds_rings */
  883. char data[0];
  884. } nx_hostrq_rx_ctx_t;
  885. typedef struct {
  886. u32 host_producer_crb; /* Crb to use */
  887. u32 rsvd1; /* Padding */
  888. } nx_cardrsp_rds_ring_t;
  889. typedef struct {
  890. u32 host_consumer_crb; /* Crb to use */
  891. u32 interrupt_crb; /* Crb to use */
  892. } nx_cardrsp_sds_ring_t;
  893. typedef struct {
  894. /* These ring offsets are relative to data[0] below */
  895. u32 rds_ring_offset; /* Offset to RDS config */
  896. u32 sds_ring_offset; /* Offset to SDS config */
  897. u32 host_ctx_state; /* Starting State */
  898. u32 num_fn_per_port; /* How many PCI fn share the port */
  899. u16 num_rds_rings; /* Count of RDS rings */
  900. u16 num_sds_rings; /* Count of SDS rings */
  901. u16 context_id; /* Handle for context */
  902. u8 phys_port; /* Physical id of port */
  903. u8 virt_port; /* Virtual/Logical id of port */
  904. u8 reserved[128]; /* save space for future expansion */
  905. /* MUST BE 64-bit aligned.
  906. The following is packed:
  907. - N cardrsp_rds_rings
  908. - N cardrs_sds_rings */
  909. char data[0];
  910. } nx_cardrsp_rx_ctx_t;
  911. #define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
  912. (sizeof(HOSTRQ_RX) + \
  913. (rds_rings)*(sizeof(nx_hostrq_rds_ring_t)) + \
  914. (sds_rings)*(sizeof(nx_hostrq_sds_ring_t)))
  915. #define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
  916. (sizeof(CARDRSP_RX) + \
  917. (rds_rings)*(sizeof(nx_cardrsp_rds_ring_t)) + \
  918. (sds_rings)*(sizeof(nx_cardrsp_sds_ring_t)))
  919. /*
  920. * Tx context
  921. */
  922. typedef struct {
  923. u64 host_phys_addr; /* Ring base addr */
  924. u32 ring_size; /* Ring entries */
  925. u32 rsvd; /* Padding */
  926. } nx_hostrq_cds_ring_t;
  927. typedef struct {
  928. u64 host_rsp_dma_addr; /* Response dma'd here */
  929. u64 cmd_cons_dma_addr; /* */
  930. u64 dummy_dma_addr; /* */
  931. u32 capabilities[4]; /* Flag bit vector */
  932. u32 host_int_crb_mode; /* Interrupt crb usage */
  933. u32 rsvd1; /* Padding */
  934. u16 rsvd2; /* Padding */
  935. u16 interrupt_ctl;
  936. u16 msi_index;
  937. u16 rsvd3; /* Padding */
  938. nx_hostrq_cds_ring_t cds_ring; /* Desc of cds ring */
  939. u8 reserved[128]; /* future expansion */
  940. } nx_hostrq_tx_ctx_t;
  941. typedef struct {
  942. u32 host_producer_crb; /* Crb to use */
  943. u32 interrupt_crb; /* Crb to use */
  944. } nx_cardrsp_cds_ring_t;
  945. typedef struct {
  946. u32 host_ctx_state; /* Starting state */
  947. u16 context_id; /* Handle for context */
  948. u8 phys_port; /* Physical id of port */
  949. u8 virt_port; /* Virtual/Logical id of port */
  950. nx_cardrsp_cds_ring_t cds_ring; /* Card cds settings */
  951. u8 reserved[128]; /* future expansion */
  952. } nx_cardrsp_tx_ctx_t;
  953. #define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
  954. #define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
  955. /* CRB */
  956. #define NX_HOST_RDS_CRB_MODE_UNIQUE 0
  957. #define NX_HOST_RDS_CRB_MODE_SHARED 1
  958. #define NX_HOST_RDS_CRB_MODE_CUSTOM 2
  959. #define NX_HOST_RDS_CRB_MODE_MAX 3
  960. #define NX_HOST_INT_CRB_MODE_UNIQUE 0
  961. #define NX_HOST_INT_CRB_MODE_SHARED 1
  962. #define NX_HOST_INT_CRB_MODE_NORX 2
  963. #define NX_HOST_INT_CRB_MODE_NOTX 3
  964. #define NX_HOST_INT_CRB_MODE_NORXTX 4
  965. /* MAC */
  966. #define MC_COUNT_P2 16
  967. #define MC_COUNT_P3 38
  968. #define NETXEN_MAC_NOOP 0
  969. #define NETXEN_MAC_ADD 1
  970. #define NETXEN_MAC_DEL 2
  971. typedef struct nx_mac_list_s {
  972. struct nx_mac_list_s *next;
  973. uint8_t mac_addr[MAX_ADDR_LEN];
  974. } nx_mac_list_t;
  975. /*
  976. * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
  977. * adjusted based on configured MTU.
  978. */
  979. #define NETXEN_DEFAULT_INTR_COALESCE_RX_TIME_US 3
  980. #define NETXEN_DEFAULT_INTR_COALESCE_RX_PACKETS 256
  981. #define NETXEN_DEFAULT_INTR_COALESCE_TX_PACKETS 64
  982. #define NETXEN_DEFAULT_INTR_COALESCE_TX_TIME_US 4
  983. #define NETXEN_NIC_INTR_DEFAULT 0x04
  984. typedef union {
  985. struct {
  986. uint16_t rx_packets;
  987. uint16_t rx_time_us;
  988. uint16_t tx_packets;
  989. uint16_t tx_time_us;
  990. } data;
  991. uint64_t word;
  992. } nx_nic_intr_coalesce_data_t;
  993. typedef struct {
  994. uint16_t stats_time_us;
  995. uint16_t rate_sample_time;
  996. uint16_t flags;
  997. uint16_t rsvd_1;
  998. uint32_t low_threshold;
  999. uint32_t high_threshold;
  1000. nx_nic_intr_coalesce_data_t normal;
  1001. nx_nic_intr_coalesce_data_t low;
  1002. nx_nic_intr_coalesce_data_t high;
  1003. nx_nic_intr_coalesce_data_t irq;
  1004. } nx_nic_intr_coalesce_t;
  1005. typedef struct {
  1006. u64 qhdr;
  1007. u64 req_hdr;
  1008. u64 words[6];
  1009. } nx_nic_req_t;
  1010. typedef struct {
  1011. u8 op;
  1012. u8 tag;
  1013. u8 mac_addr[6];
  1014. } nx_mac_req_t;
  1015. #define MAX_PENDING_DESC_BLOCK_SIZE 64
  1016. #define NETXEN_NIC_MSI_ENABLED 0x02
  1017. #define NETXEN_NIC_MSIX_ENABLED 0x04
  1018. #define NETXEN_IS_MSI_FAMILY(adapter) \
  1019. ((adapter)->flags & (NETXEN_NIC_MSI_ENABLED | NETXEN_NIC_MSIX_ENABLED))
  1020. #define MSIX_ENTRIES_PER_ADAPTER 8
  1021. #define NETXEN_MSIX_TBL_SPACE 8192
  1022. #define NETXEN_PCI_REG_MSIX_TBL 0x44
  1023. #define NETXEN_DB_MAPSIZE_BYTES 0x1000
  1024. #define NETXEN_NETDEV_WEIGHT 120
  1025. #define NETXEN_ADAPTER_UP_MAGIC 777
  1026. #define NETXEN_NIC_PEG_TUNE 0
  1027. struct netxen_dummy_dma {
  1028. void *addr;
  1029. dma_addr_t phys_addr;
  1030. };
  1031. struct netxen_adapter {
  1032. struct netxen_hardware_context ahw;
  1033. struct net_device *netdev;
  1034. struct pci_dev *pdev;
  1035. int pci_using_dac;
  1036. struct napi_struct napi;
  1037. struct net_device_stats net_stats;
  1038. int mtu;
  1039. int portnum;
  1040. u8 physical_port;
  1041. u16 tx_context_id;
  1042. uint8_t mc_enabled;
  1043. uint8_t max_mc_count;
  1044. nx_mac_list_t *mac_list;
  1045. struct netxen_legacy_intr_set legacy_intr;
  1046. u32 crb_intr_mask;
  1047. struct work_struct watchdog_task;
  1048. struct timer_list watchdog_timer;
  1049. struct work_struct tx_timeout_task;
  1050. u32 curr_window;
  1051. u32 crb_win;
  1052. rwlock_t adapter_lock;
  1053. uint64_t dma_mask;
  1054. u32 cmd_producer;
  1055. __le32 *cmd_consumer;
  1056. u32 last_cmd_consumer;
  1057. u32 crb_addr_cmd_producer;
  1058. u32 crb_addr_cmd_consumer;
  1059. u32 max_tx_desc_count;
  1060. u32 max_rx_desc_count;
  1061. u32 max_jumbo_rx_desc_count;
  1062. u32 max_lro_rx_desc_count;
  1063. int max_rds_rings;
  1064. u32 flags;
  1065. u32 irq;
  1066. int driver_mismatch;
  1067. u32 temp;
  1068. u32 fw_major;
  1069. u8 msix_supported;
  1070. u8 max_possible_rss_rings;
  1071. struct msix_entry msix_entries[MSIX_ENTRIES_PER_ADAPTER];
  1072. struct netxen_adapter_stats stats;
  1073. u16 link_speed;
  1074. u16 link_duplex;
  1075. u16 state;
  1076. u16 link_autoneg;
  1077. int rx_csum;
  1078. int status;
  1079. struct netxen_cmd_buffer *cmd_buf_arr; /* Command buffers for xmit */
  1080. /*
  1081. * Receive instances. These can be either one per port,
  1082. * or one per peg, etc.
  1083. */
  1084. struct netxen_recv_context recv_ctx[MAX_RCV_CTX];
  1085. int is_up;
  1086. struct netxen_dummy_dma dummy_dma;
  1087. nx_nic_intr_coalesce_t coal;
  1088. /* Context interface shared between card and host */
  1089. struct netxen_ring_ctx *ctx_desc;
  1090. dma_addr_t ctx_desc_phys_addr;
  1091. int intr_scheme;
  1092. int msi_mode;
  1093. int (*enable_phy_interrupts) (struct netxen_adapter *);
  1094. int (*disable_phy_interrupts) (struct netxen_adapter *);
  1095. int (*macaddr_set) (struct netxen_adapter *, netxen_ethernet_macaddr_t);
  1096. int (*set_mtu) (struct netxen_adapter *, int);
  1097. int (*set_promisc) (struct netxen_adapter *, netxen_niu_prom_mode_t);
  1098. int (*phy_read) (struct netxen_adapter *, long reg, u32 *);
  1099. int (*phy_write) (struct netxen_adapter *, long reg, u32 val);
  1100. int (*init_port) (struct netxen_adapter *, int);
  1101. int (*stop_port) (struct netxen_adapter *);
  1102. int (*hw_read_wx)(struct netxen_adapter *, ulong, void *, int);
  1103. int (*hw_write_wx)(struct netxen_adapter *, ulong, void *, int);
  1104. int (*pci_mem_read)(struct netxen_adapter *, u64, void *, int);
  1105. int (*pci_mem_write)(struct netxen_adapter *, u64, void *, int);
  1106. int (*pci_write_immediate)(struct netxen_adapter *, u64, u32);
  1107. u32 (*pci_read_immediate)(struct netxen_adapter *, u64);
  1108. void (*pci_write_normalize)(struct netxen_adapter *, u64, u32);
  1109. u32 (*pci_read_normalize)(struct netxen_adapter *, u64);
  1110. unsigned long (*pci_set_window)(struct netxen_adapter *,
  1111. unsigned long long);
  1112. }; /* netxen_adapter structure */
  1113. /*
  1114. * NetXen dma watchdog control structure
  1115. *
  1116. * Bit 0 : enabled => R/O: 1 watchdog active, 0 inactive
  1117. * Bit 1 : disable_request => 1 req disable dma watchdog
  1118. * Bit 2 : enable_request => 1 req enable dma watchdog
  1119. * Bit 3-31 : unused
  1120. */
  1121. #define netxen_set_dma_watchdog_disable_req(config_word) \
  1122. _netxen_set_bits(config_word, 1, 1, 1)
  1123. #define netxen_set_dma_watchdog_enable_req(config_word) \
  1124. _netxen_set_bits(config_word, 2, 1, 1)
  1125. #define netxen_get_dma_watchdog_enabled(config_word) \
  1126. ((config_word) & 0x1)
  1127. #define netxen_get_dma_watchdog_disabled(config_word) \
  1128. (((config_word) >> 1) & 0x1)
  1129. /* Max number of xmit producer threads that can run simultaneously */
  1130. #define MAX_XMIT_PRODUCERS 16
  1131. #define PCI_OFFSET_FIRST_RANGE(adapter, off) \
  1132. ((adapter)->ahw.pci_base0 + (off))
  1133. #define PCI_OFFSET_SECOND_RANGE(adapter, off) \
  1134. ((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
  1135. #define PCI_OFFSET_THIRD_RANGE(adapter, off) \
  1136. ((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)
  1137. static inline void __iomem *pci_base_offset(struct netxen_adapter *adapter,
  1138. unsigned long off)
  1139. {
  1140. if ((off < FIRST_PAGE_GROUP_END) && (off >= FIRST_PAGE_GROUP_START)) {
  1141. return (adapter->ahw.pci_base0 + off);
  1142. } else if ((off < SECOND_PAGE_GROUP_END) &&
  1143. (off >= SECOND_PAGE_GROUP_START)) {
  1144. return (adapter->ahw.pci_base1 + off - SECOND_PAGE_GROUP_START);
  1145. } else if ((off < THIRD_PAGE_GROUP_END) &&
  1146. (off >= THIRD_PAGE_GROUP_START)) {
  1147. return (adapter->ahw.pci_base2 + off - THIRD_PAGE_GROUP_START);
  1148. }
  1149. return NULL;
  1150. }
  1151. static inline void __iomem *pci_base(struct netxen_adapter *adapter,
  1152. unsigned long off)
  1153. {
  1154. if ((off < FIRST_PAGE_GROUP_END) && (off >= FIRST_PAGE_GROUP_START)) {
  1155. return adapter->ahw.pci_base0;
  1156. } else if ((off < SECOND_PAGE_GROUP_END) &&
  1157. (off >= SECOND_PAGE_GROUP_START)) {
  1158. return adapter->ahw.pci_base1;
  1159. } else if ((off < THIRD_PAGE_GROUP_END) &&
  1160. (off >= THIRD_PAGE_GROUP_START)) {
  1161. return adapter->ahw.pci_base2;
  1162. }
  1163. return NULL;
  1164. }
  1165. int netxen_niu_xgbe_enable_phy_interrupts(struct netxen_adapter *adapter);
  1166. int netxen_niu_gbe_enable_phy_interrupts(struct netxen_adapter *adapter);
  1167. int netxen_niu_xgbe_disable_phy_interrupts(struct netxen_adapter *adapter);
  1168. int netxen_niu_gbe_disable_phy_interrupts(struct netxen_adapter *adapter);
  1169. int netxen_niu_gbe_phy_read(struct netxen_adapter *adapter, long reg,
  1170. __u32 * readval);
  1171. int netxen_niu_gbe_phy_write(struct netxen_adapter *adapter,
  1172. long reg, __u32 val);
  1173. /* Functions available from netxen_nic_hw.c */
  1174. int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu);
  1175. int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu);
  1176. void netxen_nic_reg_write(struct netxen_adapter *adapter, u64 off, u32 val);
  1177. int netxen_nic_reg_read(struct netxen_adapter *adapter, u64 off);
  1178. void netxen_nic_write_w0(struct netxen_adapter *adapter, u32 index, u32 value);
  1179. void netxen_nic_read_w0(struct netxen_adapter *adapter, u32 index, u32 *value);
  1180. void netxen_nic_write_w1(struct netxen_adapter *adapter, u32 index, u32 value);
  1181. void netxen_nic_read_w1(struct netxen_adapter *adapter, u32 index, u32 *value);
  1182. int netxen_nic_get_board_info(struct netxen_adapter *adapter);
  1183. int netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter,
  1184. ulong off, void *data, int len);
  1185. int netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter,
  1186. ulong off, void *data, int len);
  1187. int netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
  1188. u64 off, void *data, int size);
  1189. int netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
  1190. u64 off, void *data, int size);
  1191. int netxen_nic_pci_write_immediate_128M(struct netxen_adapter *adapter,
  1192. u64 off, u32 data);
  1193. u32 netxen_nic_pci_read_immediate_128M(struct netxen_adapter *adapter, u64 off);
  1194. void netxen_nic_pci_write_normalize_128M(struct netxen_adapter *adapter,
  1195. u64 off, u32 data);
  1196. u32 netxen_nic_pci_read_normalize_128M(struct netxen_adapter *adapter, u64 off);
  1197. unsigned long netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
  1198. unsigned long long addr);
  1199. void netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter,
  1200. u32 wndw);
  1201. int netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter,
  1202. ulong off, void *data, int len);
  1203. int netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter,
  1204. ulong off, void *data, int len);
  1205. int netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
  1206. u64 off, void *data, int size);
  1207. int netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
  1208. u64 off, void *data, int size);
  1209. void netxen_crb_writelit_adapter(struct netxen_adapter *adapter,
  1210. unsigned long off, int data);
  1211. int netxen_nic_pci_write_immediate_2M(struct netxen_adapter *adapter,
  1212. u64 off, u32 data);
  1213. u32 netxen_nic_pci_read_immediate_2M(struct netxen_adapter *adapter, u64 off);
  1214. void netxen_nic_pci_write_normalize_2M(struct netxen_adapter *adapter,
  1215. u64 off, u32 data);
  1216. u32 netxen_nic_pci_read_normalize_2M(struct netxen_adapter *adapter, u64 off);
  1217. unsigned long netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
  1218. unsigned long long addr);
  1219. /* Functions from netxen_nic_init.c */
  1220. void netxen_free_adapter_offload(struct netxen_adapter *adapter);
  1221. int netxen_initialize_adapter_offload(struct netxen_adapter *adapter);
  1222. int netxen_phantom_init(struct netxen_adapter *adapter, int pegtune_val);
  1223. int netxen_receive_peg_ready(struct netxen_adapter *adapter);
  1224. int netxen_load_firmware(struct netxen_adapter *adapter);
  1225. int netxen_pinit_from_rom(struct netxen_adapter *adapter, int verbose);
  1226. int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr, int *valp);
  1227. int netxen_rom_fast_read_words(struct netxen_adapter *adapter, int addr,
  1228. u8 *bytes, size_t size);
  1229. int netxen_rom_fast_write_words(struct netxen_adapter *adapter, int addr,
  1230. u8 *bytes, size_t size);
  1231. int netxen_flash_unlock(struct netxen_adapter *adapter);
  1232. int netxen_backup_crbinit(struct netxen_adapter *adapter);
  1233. int netxen_flash_erase_secondary(struct netxen_adapter *adapter);
  1234. int netxen_flash_erase_primary(struct netxen_adapter *adapter);
  1235. void netxen_halt_pegs(struct netxen_adapter *adapter);
  1236. int netxen_rom_se(struct netxen_adapter *adapter, int addr);
  1237. int netxen_alloc_sw_resources(struct netxen_adapter *adapter);
  1238. void netxen_free_sw_resources(struct netxen_adapter *adapter);
  1239. int netxen_alloc_hw_resources(struct netxen_adapter *adapter);
  1240. void netxen_free_hw_resources(struct netxen_adapter *adapter);
  1241. void netxen_release_rx_buffers(struct netxen_adapter *adapter);
  1242. void netxen_release_tx_buffers(struct netxen_adapter *adapter);
  1243. void netxen_initialize_adapter_ops(struct netxen_adapter *adapter);
  1244. int netxen_init_firmware(struct netxen_adapter *adapter);
  1245. void netxen_tso_check(struct netxen_adapter *adapter,
  1246. struct cmd_desc_type0 *desc, struct sk_buff *skb);
  1247. void netxen_nic_clear_stats(struct netxen_adapter *adapter);
  1248. void netxen_watchdog_task(struct work_struct *work);
  1249. void netxen_post_rx_buffers(struct netxen_adapter *adapter, u32 ctx,
  1250. u32 ringid);
  1251. int netxen_process_cmd_ring(struct netxen_adapter *adapter);
  1252. u32 netxen_process_rcv_ring(struct netxen_adapter *adapter, int ctx, int max);
  1253. void netxen_p2_nic_set_multi(struct net_device *netdev);
  1254. void netxen_p3_nic_set_multi(struct net_device *netdev);
  1255. int netxen_config_intr_coalesce(struct netxen_adapter *adapter);
  1256. u32 nx_fw_cmd_set_mtu(struct netxen_adapter *adapter, u32 mtu);
  1257. int netxen_nic_change_mtu(struct net_device *netdev, int new_mtu);
  1258. int netxen_nic_set_mac(struct net_device *netdev, void *p);
  1259. struct net_device_stats *netxen_nic_get_stats(struct net_device *netdev);
  1260. void netxen_nic_update_cmd_producer(struct netxen_adapter *adapter,
  1261. uint32_t crb_producer);
  1262. /*
  1263. * NetXen Board information
  1264. */
  1265. #define NETXEN_MAX_SHORT_NAME 32
  1266. struct netxen_brdinfo {
  1267. netxen_brdtype_t brdtype; /* type of board */
  1268. long ports; /* max no of physical ports */
  1269. char short_name[NETXEN_MAX_SHORT_NAME];
  1270. };
  1271. static const struct netxen_brdinfo netxen_boards[] = {
  1272. {NETXEN_BRDTYPE_P2_SB31_10G_CX4, 1, "XGb CX4"},
  1273. {NETXEN_BRDTYPE_P2_SB31_10G_HMEZ, 1, "XGb HMEZ"},
  1274. {NETXEN_BRDTYPE_P2_SB31_10G_IMEZ, 2, "XGb IMEZ"},
  1275. {NETXEN_BRDTYPE_P2_SB31_10G, 1, "XGb XFP"},
  1276. {NETXEN_BRDTYPE_P2_SB35_4G, 4, "Quad Gb"},
  1277. {NETXEN_BRDTYPE_P2_SB31_2G, 2, "Dual Gb"},
  1278. {NETXEN_BRDTYPE_P3_REF_QG, 4, "Reference Quad Gig "},
  1279. {NETXEN_BRDTYPE_P3_HMEZ, 2, "Dual XGb HMEZ"},
  1280. {NETXEN_BRDTYPE_P3_10G_CX4_LP, 2, "Dual XGb CX4 LP"},
  1281. {NETXEN_BRDTYPE_P3_4_GB, 4, "Quad Gig LP"},
  1282. {NETXEN_BRDTYPE_P3_IMEZ, 2, "Dual XGb IMEZ"},
  1283. {NETXEN_BRDTYPE_P3_10G_SFP_PLUS, 2, "Dual XGb SFP+ LP"},
  1284. {NETXEN_BRDTYPE_P3_10000_BASE_T, 1, "XGB 10G BaseT LP"},
  1285. {NETXEN_BRDTYPE_P3_XG_LOM, 2, "Dual XGb LOM"},
  1286. {NETXEN_BRDTYPE_P3_4_GB_MM, 4, "Quad GB - March Madness"},
  1287. {NETXEN_BRDTYPE_P3_10G_CX4, 2, "Reference Dual CX4 Option"},
  1288. {NETXEN_BRDTYPE_P3_10G_XFP, 1, "Reference Single XFP Option"}
  1289. };
  1290. #define NUM_SUPPORTED_BOARDS ARRAY_SIZE(netxen_boards)
  1291. static inline void get_brd_name_by_type(u32 type, char *name)
  1292. {
  1293. int i, found = 0;
  1294. for (i = 0; i < NUM_SUPPORTED_BOARDS; ++i) {
  1295. if (netxen_boards[i].brdtype == type) {
  1296. strcpy(name, netxen_boards[i].short_name);
  1297. found = 1;
  1298. break;
  1299. }
  1300. }
  1301. if (!found)
  1302. name = "Unknown";
  1303. }
  1304. static inline int
  1305. dma_watchdog_shutdown_request(struct netxen_adapter *adapter)
  1306. {
  1307. u32 ctrl;
  1308. /* check if already inactive */
  1309. if (adapter->hw_read_wx(adapter,
  1310. NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), &ctrl, 4))
  1311. printk(KERN_ERR "failed to read dma watchdog status\n");
  1312. if (netxen_get_dma_watchdog_enabled(ctrl) == 0)
  1313. return 1;
  1314. /* Send the disable request */
  1315. netxen_set_dma_watchdog_disable_req(ctrl);
  1316. netxen_crb_writelit_adapter(adapter,
  1317. NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), ctrl);
  1318. return 0;
  1319. }
  1320. static inline int
  1321. dma_watchdog_shutdown_poll_result(struct netxen_adapter *adapter)
  1322. {
  1323. u32 ctrl;
  1324. if (adapter->hw_read_wx(adapter,
  1325. NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), &ctrl, 4))
  1326. printk(KERN_ERR "failed to read dma watchdog status\n");
  1327. return (netxen_get_dma_watchdog_enabled(ctrl) == 0);
  1328. }
  1329. static inline int
  1330. dma_watchdog_wakeup(struct netxen_adapter *adapter)
  1331. {
  1332. u32 ctrl;
  1333. if (adapter->hw_read_wx(adapter,
  1334. NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), &ctrl, 4))
  1335. printk(KERN_ERR "failed to read dma watchdog status\n");
  1336. if (netxen_get_dma_watchdog_enabled(ctrl))
  1337. return 1;
  1338. /* send the wakeup request */
  1339. netxen_set_dma_watchdog_enable_req(ctrl);
  1340. netxen_crb_writelit_adapter(adapter,
  1341. NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), ctrl);
  1342. return 0;
  1343. }
  1344. int netxen_is_flash_supported(struct netxen_adapter *adapter);
  1345. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 mac[]);
  1346. extern void netxen_change_ringparam(struct netxen_adapter *adapter);
  1347. extern int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr,
  1348. int *valp);
  1349. extern struct ethtool_ops netxen_nic_ethtool_ops;
  1350. #endif /* __NETXEN_NIC_H_ */