coretemp.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875
  1. /*
  2. * coretemp.c - Linux kernel module for hardware monitoring
  3. *
  4. * Copyright (C) 2007 Rudolf Marek <r.marek@assembler.cz>
  5. *
  6. * Inspired from many hwmon drivers
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; version 2 of the License.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
  20. * 02110-1301 USA.
  21. */
  22. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  23. #include <linux/module.h>
  24. #include <linux/init.h>
  25. #include <linux/slab.h>
  26. #include <linux/jiffies.h>
  27. #include <linux/hwmon.h>
  28. #include <linux/sysfs.h>
  29. #include <linux/hwmon-sysfs.h>
  30. #include <linux/err.h>
  31. #include <linux/mutex.h>
  32. #include <linux/list.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/cpu.h>
  35. #include <linux/pci.h>
  36. #include <linux/smp.h>
  37. #include <asm/msr.h>
  38. #include <asm/processor.h>
  39. #define DRVNAME "coretemp"
  40. #define BASE_SYSFS_ATTR_NO 2 /* Sysfs Base attr no for coretemp */
  41. #define NUM_REAL_CORES 16 /* Number of Real cores per cpu */
  42. #define CORETEMP_NAME_LENGTH 17 /* String Length of attrs */
  43. #define MAX_ATTRS 5 /* Maximum no of per-core attrs */
  44. #define MAX_CORE_DATA (NUM_REAL_CORES + BASE_SYSFS_ATTR_NO)
  45. #ifdef CONFIG_SMP
  46. #define TO_PHYS_ID(cpu) cpu_data(cpu).phys_proc_id
  47. #define TO_CORE_ID(cpu) cpu_data(cpu).cpu_core_id
  48. #define TO_ATTR_NO(cpu) (TO_CORE_ID(cpu) + BASE_SYSFS_ATTR_NO)
  49. #define for_each_sibling(i, cpu) for_each_cpu(i, cpu_sibling_mask(cpu))
  50. #else
  51. #define TO_PHYS_ID(cpu) (cpu)
  52. #define TO_CORE_ID(cpu) (cpu)
  53. #define TO_ATTR_NO(cpu) (cpu)
  54. #define for_each_sibling(i, cpu) for (i = 0; false; )
  55. #endif
  56. /*
  57. * Per-Core Temperature Data
  58. * @last_updated: The time when the current temperature value was updated
  59. * earlier (in jiffies).
  60. * @cpu_core_id: The CPU Core from which temperature values should be read
  61. * This value is passed as "id" field to rdmsr/wrmsr functions.
  62. * @status_reg: One of IA32_THERM_STATUS or IA32_PACKAGE_THERM_STATUS,
  63. * from where the temperature values should be read.
  64. * @is_pkg_data: If this is 1, the temp_data holds pkgtemp data.
  65. * Otherwise, temp_data holds coretemp data.
  66. * @valid: If this is 1, the current temperature is valid.
  67. */
  68. struct temp_data {
  69. int temp;
  70. int ttarget;
  71. int tjmax;
  72. unsigned long last_updated;
  73. unsigned int cpu;
  74. u32 cpu_core_id;
  75. u32 status_reg;
  76. bool is_pkg_data;
  77. bool valid;
  78. struct sensor_device_attribute sd_attrs[MAX_ATTRS];
  79. char attr_name[MAX_ATTRS][CORETEMP_NAME_LENGTH];
  80. struct mutex update_lock;
  81. };
  82. /* Platform Data per Physical CPU */
  83. struct platform_data {
  84. struct device *hwmon_dev;
  85. u16 phys_proc_id;
  86. struct temp_data *core_data[MAX_CORE_DATA];
  87. struct device_attribute name_attr;
  88. };
  89. struct pdev_entry {
  90. struct list_head list;
  91. struct platform_device *pdev;
  92. unsigned int cpu;
  93. u16 phys_proc_id;
  94. u16 cpu_core_id;
  95. };
  96. static LIST_HEAD(pdev_list);
  97. static DEFINE_MUTEX(pdev_list_mutex);
  98. static ssize_t show_name(struct device *dev,
  99. struct device_attribute *devattr, char *buf)
  100. {
  101. return sprintf(buf, "%s\n", DRVNAME);
  102. }
  103. static ssize_t show_label(struct device *dev,
  104. struct device_attribute *devattr, char *buf)
  105. {
  106. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  107. struct platform_data *pdata = dev_get_drvdata(dev);
  108. struct temp_data *tdata = pdata->core_data[attr->index];
  109. if (tdata->is_pkg_data)
  110. return sprintf(buf, "Physical id %u\n", pdata->phys_proc_id);
  111. return sprintf(buf, "Core %u\n", tdata->cpu_core_id);
  112. }
  113. static ssize_t show_crit_alarm(struct device *dev,
  114. struct device_attribute *devattr, char *buf)
  115. {
  116. u32 eax, edx;
  117. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  118. struct platform_data *pdata = dev_get_drvdata(dev);
  119. struct temp_data *tdata = pdata->core_data[attr->index];
  120. rdmsr_on_cpu(tdata->cpu, tdata->status_reg, &eax, &edx);
  121. return sprintf(buf, "%d\n", (eax >> 5) & 1);
  122. }
  123. static ssize_t show_tjmax(struct device *dev,
  124. struct device_attribute *devattr, char *buf)
  125. {
  126. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  127. struct platform_data *pdata = dev_get_drvdata(dev);
  128. return sprintf(buf, "%d\n", pdata->core_data[attr->index]->tjmax);
  129. }
  130. static ssize_t show_ttarget(struct device *dev,
  131. struct device_attribute *devattr, char *buf)
  132. {
  133. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  134. struct platform_data *pdata = dev_get_drvdata(dev);
  135. return sprintf(buf, "%d\n", pdata->core_data[attr->index]->ttarget);
  136. }
  137. static ssize_t show_temp(struct device *dev,
  138. struct device_attribute *devattr, char *buf)
  139. {
  140. u32 eax, edx;
  141. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  142. struct platform_data *pdata = dev_get_drvdata(dev);
  143. struct temp_data *tdata = pdata->core_data[attr->index];
  144. mutex_lock(&tdata->update_lock);
  145. /* Check whether the time interval has elapsed */
  146. if (!tdata->valid || time_after(jiffies, tdata->last_updated + HZ)) {
  147. rdmsr_on_cpu(tdata->cpu, tdata->status_reg, &eax, &edx);
  148. tdata->valid = 0;
  149. /* Check whether the data is valid */
  150. if (eax & 0x80000000) {
  151. tdata->temp = tdata->tjmax -
  152. ((eax >> 16) & 0x7f) * 1000;
  153. tdata->valid = 1;
  154. }
  155. tdata->last_updated = jiffies;
  156. }
  157. mutex_unlock(&tdata->update_lock);
  158. return tdata->valid ? sprintf(buf, "%d\n", tdata->temp) : -EAGAIN;
  159. }
  160. static int adjust_tjmax(struct cpuinfo_x86 *c, u32 id, struct device *dev)
  161. {
  162. /* The 100C is default for both mobile and non mobile CPUs */
  163. int tjmax = 100000;
  164. int tjmax_ee = 85000;
  165. int usemsr_ee = 1;
  166. int err;
  167. u32 eax, edx;
  168. struct pci_dev *host_bridge;
  169. /* Early chips have no MSR for TjMax */
  170. if (c->x86_model == 0xf && c->x86_mask < 4)
  171. usemsr_ee = 0;
  172. /* Atom CPUs */
  173. if (c->x86_model == 0x1c) {
  174. usemsr_ee = 0;
  175. host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  176. if (host_bridge && host_bridge->vendor == PCI_VENDOR_ID_INTEL
  177. && (host_bridge->device == 0xa000 /* NM10 based nettop */
  178. || host_bridge->device == 0xa010)) /* NM10 based netbook */
  179. tjmax = 100000;
  180. else
  181. tjmax = 90000;
  182. pci_dev_put(host_bridge);
  183. }
  184. if (c->x86_model > 0xe && usemsr_ee) {
  185. u8 platform_id;
  186. /*
  187. * Now we can detect the mobile CPU using Intel provided table
  188. * http://softwarecommunity.intel.com/Wiki/Mobility/720.htm
  189. * For Core2 cores, check MSR 0x17, bit 28 1 = Mobile CPU
  190. */
  191. err = rdmsr_safe_on_cpu(id, 0x17, &eax, &edx);
  192. if (err) {
  193. dev_warn(dev,
  194. "Unable to access MSR 0x17, assuming desktop"
  195. " CPU\n");
  196. usemsr_ee = 0;
  197. } else if (c->x86_model < 0x17 && !(eax & 0x10000000)) {
  198. /*
  199. * Trust bit 28 up to Penryn, I could not find any
  200. * documentation on that; if you happen to know
  201. * someone at Intel please ask
  202. */
  203. usemsr_ee = 0;
  204. } else {
  205. /* Platform ID bits 52:50 (EDX starts at bit 32) */
  206. platform_id = (edx >> 18) & 0x7;
  207. /*
  208. * Mobile Penryn CPU seems to be platform ID 7 or 5
  209. * (guesswork)
  210. */
  211. if (c->x86_model == 0x17 &&
  212. (platform_id == 5 || platform_id == 7)) {
  213. /*
  214. * If MSR EE bit is set, set it to 90 degrees C,
  215. * otherwise 105 degrees C
  216. */
  217. tjmax_ee = 90000;
  218. tjmax = 105000;
  219. }
  220. }
  221. }
  222. if (usemsr_ee) {
  223. err = rdmsr_safe_on_cpu(id, 0xee, &eax, &edx);
  224. if (err) {
  225. dev_warn(dev,
  226. "Unable to access MSR 0xEE, for Tjmax, left"
  227. " at default\n");
  228. } else if (eax & 0x40000000) {
  229. tjmax = tjmax_ee;
  230. }
  231. } else if (tjmax == 100000) {
  232. /*
  233. * If we don't use msr EE it means we are desktop CPU
  234. * (with exeception of Atom)
  235. */
  236. dev_warn(dev, "Using relative temperature scale!\n");
  237. }
  238. return tjmax;
  239. }
  240. static int get_tjmax(struct cpuinfo_x86 *c, u32 id, struct device *dev)
  241. {
  242. /* The 100C is default for both mobile and non mobile CPUs */
  243. int err;
  244. u32 eax, edx;
  245. u32 val;
  246. /*
  247. * A new feature of current Intel(R) processors, the
  248. * IA32_TEMPERATURE_TARGET contains the TjMax value
  249. */
  250. err = rdmsr_safe_on_cpu(id, MSR_IA32_TEMPERATURE_TARGET, &eax, &edx);
  251. if (err) {
  252. dev_warn(dev, "Unable to read TjMax from CPU.\n");
  253. } else {
  254. val = (eax >> 16) & 0xff;
  255. /*
  256. * If the TjMax is not plausible, an assumption
  257. * will be used
  258. */
  259. if (val > 80 && val < 120) {
  260. dev_info(dev, "TjMax is %d C.\n", val);
  261. return val * 1000;
  262. }
  263. }
  264. /*
  265. * An assumption is made for early CPUs and unreadable MSR.
  266. * NOTE: the given value may not be correct.
  267. */
  268. switch (c->x86_model) {
  269. case 0xe:
  270. case 0xf:
  271. case 0x16:
  272. case 0x1a:
  273. dev_warn(dev, "TjMax is assumed as 100 C!\n");
  274. return 100000;
  275. case 0x17:
  276. case 0x1c: /* Atom CPUs */
  277. return adjust_tjmax(c, id, dev);
  278. default:
  279. dev_warn(dev, "CPU (model=0x%x) is not supported yet,"
  280. " using default TjMax of 100C.\n", c->x86_model);
  281. return 100000;
  282. }
  283. }
  284. static void __devinit get_ucode_rev_on_cpu(void *edx)
  285. {
  286. u32 eax;
  287. wrmsr(MSR_IA32_UCODE_REV, 0, 0);
  288. sync_core();
  289. rdmsr(MSR_IA32_UCODE_REV, eax, *(u32 *)edx);
  290. }
  291. static int get_pkg_tjmax(unsigned int cpu, struct device *dev)
  292. {
  293. int err;
  294. u32 eax, edx, val;
  295. err = rdmsr_safe_on_cpu(cpu, MSR_IA32_TEMPERATURE_TARGET, &eax, &edx);
  296. if (!err) {
  297. val = (eax >> 16) & 0xff;
  298. if (val > 80 && val < 120)
  299. return val * 1000;
  300. }
  301. dev_warn(dev, "Unable to read Pkg-TjMax from CPU:%u\n", cpu);
  302. return 100000; /* Default TjMax: 100 degree celsius */
  303. }
  304. static int create_name_attr(struct platform_data *pdata, struct device *dev)
  305. {
  306. sysfs_attr_init(&pdata->name_attr.attr);
  307. pdata->name_attr.attr.name = "name";
  308. pdata->name_attr.attr.mode = S_IRUGO;
  309. pdata->name_attr.show = show_name;
  310. return device_create_file(dev, &pdata->name_attr);
  311. }
  312. static int create_core_attrs(struct temp_data *tdata, struct device *dev,
  313. int attr_no)
  314. {
  315. int err, i;
  316. static ssize_t (*rd_ptr[MAX_ATTRS]) (struct device *dev,
  317. struct device_attribute *devattr, char *buf) = {
  318. show_label, show_crit_alarm, show_ttarget,
  319. show_temp, show_tjmax };
  320. static const char *names[MAX_ATTRS] = {
  321. "temp%d_label", "temp%d_crit_alarm",
  322. "temp%d_max", "temp%d_input",
  323. "temp%d_crit" };
  324. for (i = 0; i < MAX_ATTRS; i++) {
  325. snprintf(tdata->attr_name[i], CORETEMP_NAME_LENGTH, names[i],
  326. attr_no);
  327. sysfs_attr_init(&tdata->sd_attrs[i].dev_attr.attr);
  328. tdata->sd_attrs[i].dev_attr.attr.name = tdata->attr_name[i];
  329. tdata->sd_attrs[i].dev_attr.attr.mode = S_IRUGO;
  330. tdata->sd_attrs[i].dev_attr.show = rd_ptr[i];
  331. tdata->sd_attrs[i].dev_attr.store = NULL;
  332. tdata->sd_attrs[i].index = attr_no;
  333. err = device_create_file(dev, &tdata->sd_attrs[i].dev_attr);
  334. if (err)
  335. goto exit_free;
  336. }
  337. return 0;
  338. exit_free:
  339. while (--i >= 0)
  340. device_remove_file(dev, &tdata->sd_attrs[i].dev_attr);
  341. return err;
  342. }
  343. static void update_ttarget(__u8 cpu_model, struct temp_data *tdata,
  344. struct device *dev)
  345. {
  346. int err;
  347. u32 eax, edx;
  348. /*
  349. * Initialize ttarget value. Eventually this will be
  350. * initialized with the value from MSR_IA32_THERM_INTERRUPT
  351. * register. If IA32_TEMPERATURE_TARGET is supported, this
  352. * value will be over written below.
  353. * To Do: Patch to initialize ttarget from MSR_IA32_THERM_INTERRUPT
  354. */
  355. tdata->ttarget = tdata->tjmax - 20000;
  356. /*
  357. * Read the still undocumented IA32_TEMPERATURE_TARGET. It exists
  358. * on older CPUs but not in this register,
  359. * Atoms don't have it either.
  360. */
  361. if (cpu_model > 0xe && cpu_model != 0x1c) {
  362. err = rdmsr_safe_on_cpu(tdata->cpu,
  363. MSR_IA32_TEMPERATURE_TARGET, &eax, &edx);
  364. if (err) {
  365. dev_warn(dev,
  366. "Unable to read IA32_TEMPERATURE_TARGET MSR\n");
  367. } else {
  368. tdata->ttarget = tdata->tjmax -
  369. ((eax >> 8) & 0xff) * 1000;
  370. }
  371. }
  372. }
  373. static int __devinit chk_ucode_version(struct platform_device *pdev)
  374. {
  375. struct cpuinfo_x86 *c = &cpu_data(pdev->id);
  376. int err;
  377. u32 edx;
  378. /*
  379. * Check if we have problem with errata AE18 of Core processors:
  380. * Readings might stop update when processor visited too deep sleep,
  381. * fixed for stepping D0 (6EC).
  382. */
  383. if (c->x86_model == 0xe && c->x86_mask < 0xc) {
  384. /* check for microcode update */
  385. err = smp_call_function_single(pdev->id, get_ucode_rev_on_cpu,
  386. &edx, 1);
  387. if (err) {
  388. dev_err(&pdev->dev,
  389. "Cannot determine microcode revision of "
  390. "CPU#%u (%d)!\n", pdev->id, err);
  391. return -ENODEV;
  392. } else if (edx < 0x39) {
  393. dev_err(&pdev->dev,
  394. "Errata AE18 not fixed, update BIOS or "
  395. "microcode of the CPU!\n");
  396. return -ENODEV;
  397. }
  398. }
  399. return 0;
  400. }
  401. static struct platform_device *coretemp_get_pdev(unsigned int cpu)
  402. {
  403. u16 phys_proc_id = TO_PHYS_ID(cpu);
  404. struct pdev_entry *p;
  405. mutex_lock(&pdev_list_mutex);
  406. list_for_each_entry(p, &pdev_list, list)
  407. if (p->phys_proc_id == phys_proc_id) {
  408. mutex_unlock(&pdev_list_mutex);
  409. return p->pdev;
  410. }
  411. mutex_unlock(&pdev_list_mutex);
  412. return NULL;
  413. }
  414. static struct temp_data *init_temp_data(unsigned int cpu, int pkg_flag)
  415. {
  416. struct temp_data *tdata;
  417. tdata = kzalloc(sizeof(struct temp_data), GFP_KERNEL);
  418. if (!tdata)
  419. return NULL;
  420. tdata->status_reg = pkg_flag ? MSR_IA32_PACKAGE_THERM_STATUS :
  421. MSR_IA32_THERM_STATUS;
  422. tdata->is_pkg_data = pkg_flag;
  423. tdata->cpu = cpu;
  424. tdata->cpu_core_id = TO_CORE_ID(cpu);
  425. mutex_init(&tdata->update_lock);
  426. return tdata;
  427. }
  428. static int create_core_data(struct platform_data *pdata,
  429. struct platform_device *pdev,
  430. unsigned int cpu, int pkg_flag)
  431. {
  432. struct temp_data *tdata;
  433. struct cpuinfo_x86 *c = &cpu_data(cpu);
  434. u32 eax, edx;
  435. int err, attr_no;
  436. /*
  437. * Find attr number for sysfs:
  438. * We map the attr number to core id of the CPU
  439. * The attr number is always core id + 2
  440. * The Pkgtemp will always show up as temp1_*, if available
  441. */
  442. attr_no = pkg_flag ? 1 : TO_ATTR_NO(cpu);
  443. if (attr_no > MAX_CORE_DATA - 1)
  444. return -ERANGE;
  445. /*
  446. * Provide a single set of attributes for all HT siblings of a core
  447. * to avoid duplicate sensors (the processor ID and core ID of all
  448. * HT siblings of a core are the same).
  449. * Skip if a HT sibling of this core is already registered.
  450. * This is not an error.
  451. */
  452. if (pdata->core_data[attr_no] != NULL)
  453. return 0;
  454. tdata = init_temp_data(cpu, pkg_flag);
  455. if (!tdata)
  456. return -ENOMEM;
  457. /* Test if we can access the status register */
  458. err = rdmsr_safe_on_cpu(cpu, tdata->status_reg, &eax, &edx);
  459. if (err)
  460. goto exit_free;
  461. /* We can access status register. Get Critical Temperature */
  462. if (pkg_flag)
  463. tdata->tjmax = get_pkg_tjmax(pdev->id, &pdev->dev);
  464. else
  465. tdata->tjmax = get_tjmax(c, cpu, &pdev->dev);
  466. update_ttarget(c->x86_model, tdata, &pdev->dev);
  467. pdata->core_data[attr_no] = tdata;
  468. /* Create sysfs interfaces */
  469. err = create_core_attrs(tdata, &pdev->dev, attr_no);
  470. if (err)
  471. goto exit_free;
  472. return 0;
  473. exit_free:
  474. kfree(tdata);
  475. return err;
  476. }
  477. static void coretemp_add_core(unsigned int cpu, int pkg_flag)
  478. {
  479. struct platform_data *pdata;
  480. struct platform_device *pdev = coretemp_get_pdev(cpu);
  481. int err;
  482. if (!pdev)
  483. return;
  484. pdata = platform_get_drvdata(pdev);
  485. err = create_core_data(pdata, pdev, cpu, pkg_flag);
  486. if (err)
  487. dev_err(&pdev->dev, "Adding Core %u failed\n", cpu);
  488. }
  489. static void coretemp_remove_core(struct platform_data *pdata,
  490. struct device *dev, int indx)
  491. {
  492. int i;
  493. struct temp_data *tdata = pdata->core_data[indx];
  494. /* Remove the sysfs attributes */
  495. for (i = 0; i < MAX_ATTRS; i++)
  496. device_remove_file(dev, &tdata->sd_attrs[i].dev_attr);
  497. kfree(pdata->core_data[indx]);
  498. pdata->core_data[indx] = NULL;
  499. }
  500. static int __devinit coretemp_probe(struct platform_device *pdev)
  501. {
  502. struct platform_data *pdata;
  503. int err;
  504. /* Check the microcode version of the CPU */
  505. err = chk_ucode_version(pdev);
  506. if (err)
  507. return err;
  508. /* Initialize the per-package data structures */
  509. pdata = kzalloc(sizeof(struct platform_data), GFP_KERNEL);
  510. if (!pdata)
  511. return -ENOMEM;
  512. err = create_name_attr(pdata, &pdev->dev);
  513. if (err)
  514. goto exit_free;
  515. pdata->phys_proc_id = TO_PHYS_ID(pdev->id);
  516. platform_set_drvdata(pdev, pdata);
  517. pdata->hwmon_dev = hwmon_device_register(&pdev->dev);
  518. if (IS_ERR(pdata->hwmon_dev)) {
  519. err = PTR_ERR(pdata->hwmon_dev);
  520. dev_err(&pdev->dev, "Class registration failed (%d)\n", err);
  521. goto exit_name;
  522. }
  523. return 0;
  524. exit_name:
  525. device_remove_file(&pdev->dev, &pdata->name_attr);
  526. platform_set_drvdata(pdev, NULL);
  527. exit_free:
  528. kfree(pdata);
  529. return err;
  530. }
  531. static int __devexit coretemp_remove(struct platform_device *pdev)
  532. {
  533. struct platform_data *pdata = platform_get_drvdata(pdev);
  534. int i;
  535. for (i = MAX_CORE_DATA - 1; i >= 0; --i)
  536. if (pdata->core_data[i])
  537. coretemp_remove_core(pdata, &pdev->dev, i);
  538. device_remove_file(&pdev->dev, &pdata->name_attr);
  539. hwmon_device_unregister(pdata->hwmon_dev);
  540. platform_set_drvdata(pdev, NULL);
  541. kfree(pdata);
  542. return 0;
  543. }
  544. static struct platform_driver coretemp_driver = {
  545. .driver = {
  546. .owner = THIS_MODULE,
  547. .name = DRVNAME,
  548. },
  549. .probe = coretemp_probe,
  550. .remove = __devexit_p(coretemp_remove),
  551. };
  552. static int __cpuinit coretemp_device_add(unsigned int cpu)
  553. {
  554. int err;
  555. struct platform_device *pdev;
  556. struct pdev_entry *pdev_entry;
  557. mutex_lock(&pdev_list_mutex);
  558. pdev = platform_device_alloc(DRVNAME, cpu);
  559. if (!pdev) {
  560. err = -ENOMEM;
  561. pr_err("Device allocation failed\n");
  562. goto exit;
  563. }
  564. pdev_entry = kzalloc(sizeof(struct pdev_entry), GFP_KERNEL);
  565. if (!pdev_entry) {
  566. err = -ENOMEM;
  567. goto exit_device_put;
  568. }
  569. err = platform_device_add(pdev);
  570. if (err) {
  571. pr_err("Device addition failed (%d)\n", err);
  572. goto exit_device_free;
  573. }
  574. pdev_entry->pdev = pdev;
  575. pdev_entry->cpu = cpu;
  576. pdev_entry->phys_proc_id = TO_PHYS_ID(cpu);
  577. pdev_entry->cpu_core_id = TO_CORE_ID(cpu);
  578. list_add_tail(&pdev_entry->list, &pdev_list);
  579. mutex_unlock(&pdev_list_mutex);
  580. return 0;
  581. exit_device_free:
  582. kfree(pdev_entry);
  583. exit_device_put:
  584. platform_device_put(pdev);
  585. exit:
  586. mutex_unlock(&pdev_list_mutex);
  587. return err;
  588. }
  589. static void coretemp_device_remove(unsigned int cpu)
  590. {
  591. struct pdev_entry *p, *n;
  592. u16 phys_proc_id = TO_PHYS_ID(cpu);
  593. mutex_lock(&pdev_list_mutex);
  594. list_for_each_entry_safe(p, n, &pdev_list, list) {
  595. if (p->phys_proc_id != phys_proc_id)
  596. continue;
  597. platform_device_unregister(p->pdev);
  598. list_del(&p->list);
  599. kfree(p);
  600. }
  601. mutex_unlock(&pdev_list_mutex);
  602. }
  603. static bool is_any_core_online(struct platform_data *pdata)
  604. {
  605. int i;
  606. /* Find online cores, except pkgtemp data */
  607. for (i = MAX_CORE_DATA - 1; i >= 0; --i) {
  608. if (pdata->core_data[i] &&
  609. !pdata->core_data[i]->is_pkg_data) {
  610. return true;
  611. }
  612. }
  613. return false;
  614. }
  615. static void __cpuinit get_core_online(unsigned int cpu)
  616. {
  617. struct cpuinfo_x86 *c = &cpu_data(cpu);
  618. struct platform_device *pdev = coretemp_get_pdev(cpu);
  619. int err;
  620. /*
  621. * CPUID.06H.EAX[0] indicates whether the CPU has thermal
  622. * sensors. We check this bit only, all the early CPUs
  623. * without thermal sensors will be filtered out.
  624. */
  625. if (!cpu_has(c, X86_FEATURE_DTS))
  626. return;
  627. if (!pdev) {
  628. /*
  629. * Alright, we have DTS support.
  630. * We are bringing the _first_ core in this pkg
  631. * online. So, initialize per-pkg data structures and
  632. * then bring this core online.
  633. */
  634. err = coretemp_device_add(cpu);
  635. if (err)
  636. return;
  637. /*
  638. * Check whether pkgtemp support is available.
  639. * If so, add interfaces for pkgtemp.
  640. */
  641. if (cpu_has(c, X86_FEATURE_PTS))
  642. coretemp_add_core(cpu, 1);
  643. }
  644. /*
  645. * Physical CPU device already exists.
  646. * So, just add interfaces for this core.
  647. */
  648. coretemp_add_core(cpu, 0);
  649. }
  650. static void __cpuinit put_core_offline(unsigned int cpu)
  651. {
  652. int i, indx;
  653. struct platform_data *pdata;
  654. struct platform_device *pdev = coretemp_get_pdev(cpu);
  655. /* If the physical CPU device does not exist, just return */
  656. if (!pdev)
  657. return;
  658. pdata = platform_get_drvdata(pdev);
  659. indx = TO_ATTR_NO(cpu);
  660. if (pdata->core_data[indx] && pdata->core_data[indx]->cpu == cpu)
  661. coretemp_remove_core(pdata, &pdev->dev, indx);
  662. /*
  663. * If a HT sibling of a core is taken offline, but another HT sibling
  664. * of the same core is still online, register the alternate sibling.
  665. * This ensures that exactly one set of attributes is provided as long
  666. * as at least one HT sibling of a core is online.
  667. */
  668. for_each_sibling(i, cpu) {
  669. if (i != cpu) {
  670. get_core_online(i);
  671. /*
  672. * Display temperature sensor data for one HT sibling
  673. * per core only, so abort the loop after one such
  674. * sibling has been found.
  675. */
  676. break;
  677. }
  678. }
  679. /*
  680. * If all cores in this pkg are offline, remove the device.
  681. * coretemp_device_remove calls unregister_platform_device,
  682. * which in turn calls coretemp_remove. This removes the
  683. * pkgtemp entry and does other clean ups.
  684. */
  685. if (!is_any_core_online(pdata))
  686. coretemp_device_remove(cpu);
  687. }
  688. static int __cpuinit coretemp_cpu_callback(struct notifier_block *nfb,
  689. unsigned long action, void *hcpu)
  690. {
  691. unsigned int cpu = (unsigned long) hcpu;
  692. switch (action) {
  693. case CPU_ONLINE:
  694. case CPU_DOWN_FAILED:
  695. get_core_online(cpu);
  696. break;
  697. case CPU_DOWN_PREPARE:
  698. put_core_offline(cpu);
  699. break;
  700. }
  701. return NOTIFY_OK;
  702. }
  703. static struct notifier_block coretemp_cpu_notifier __refdata = {
  704. .notifier_call = coretemp_cpu_callback,
  705. };
  706. static int __init coretemp_init(void)
  707. {
  708. int i, err = -ENODEV;
  709. /* quick check if we run Intel */
  710. if (cpu_data(0).x86_vendor != X86_VENDOR_INTEL)
  711. goto exit;
  712. err = platform_driver_register(&coretemp_driver);
  713. if (err)
  714. goto exit;
  715. for_each_online_cpu(i)
  716. get_core_online(i);
  717. #ifndef CONFIG_HOTPLUG_CPU
  718. if (list_empty(&pdev_list)) {
  719. err = -ENODEV;
  720. goto exit_driver_unreg;
  721. }
  722. #endif
  723. register_hotcpu_notifier(&coretemp_cpu_notifier);
  724. return 0;
  725. #ifndef CONFIG_HOTPLUG_CPU
  726. exit_driver_unreg:
  727. platform_driver_unregister(&coretemp_driver);
  728. #endif
  729. exit:
  730. return err;
  731. }
  732. static void __exit coretemp_exit(void)
  733. {
  734. struct pdev_entry *p, *n;
  735. unregister_hotcpu_notifier(&coretemp_cpu_notifier);
  736. mutex_lock(&pdev_list_mutex);
  737. list_for_each_entry_safe(p, n, &pdev_list, list) {
  738. platform_device_unregister(p->pdev);
  739. list_del(&p->list);
  740. kfree(p);
  741. }
  742. mutex_unlock(&pdev_list_mutex);
  743. platform_driver_unregister(&coretemp_driver);
  744. }
  745. MODULE_AUTHOR("Rudolf Marek <r.marek@assembler.cz>");
  746. MODULE_DESCRIPTION("Intel Core temperature monitor");
  747. MODULE_LICENSE("GPL");
  748. module_init(coretemp_init)
  749. module_exit(coretemp_exit)