forcedeth.c 193 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330
  1. /*
  2. * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
  3. *
  4. * Note: This driver is a cleanroom reimplementation based on reverse
  5. * engineered documentation written by Carl-Daniel Hailfinger
  6. * and Andrew de Quincey.
  7. *
  8. * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
  9. * trademarks of NVIDIA Corporation in the United States and other
  10. * countries.
  11. *
  12. * Copyright (C) 2003,4,5 Manfred Spraul
  13. * Copyright (C) 2004 Andrew de Quincey (wol support)
  14. * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
  15. * IRQ rate fixes, bigendian fixes, cleanups, verification)
  16. * Copyright (c) 2004,2005,2006,2007,2008,2009 NVIDIA Corporation
  17. *
  18. * This program is free software; you can redistribute it and/or modify
  19. * it under the terms of the GNU General Public License as published by
  20. * the Free Software Foundation; either version 2 of the License, or
  21. * (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  31. *
  32. * Known bugs:
  33. * We suspect that on some hardware no TX done interrupts are generated.
  34. * This means recovery from netif_stop_queue only happens if the hw timer
  35. * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
  36. * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
  37. * If your hardware reliably generates tx done interrupts, then you can remove
  38. * DEV_NEED_TIMERIRQ from the driver_data flags.
  39. * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
  40. * superfluous timer interrupts from the nic.
  41. */
  42. #define FORCEDETH_VERSION "0.63"
  43. #define DRV_NAME "forcedeth"
  44. #include <linux/module.h>
  45. #include <linux/types.h>
  46. #include <linux/pci.h>
  47. #include <linux/interrupt.h>
  48. #include <linux/netdevice.h>
  49. #include <linux/etherdevice.h>
  50. #include <linux/delay.h>
  51. #include <linux/spinlock.h>
  52. #include <linux/ethtool.h>
  53. #include <linux/timer.h>
  54. #include <linux/skbuff.h>
  55. #include <linux/mii.h>
  56. #include <linux/random.h>
  57. #include <linux/init.h>
  58. #include <linux/if_vlan.h>
  59. #include <linux/dma-mapping.h>
  60. #include <asm/irq.h>
  61. #include <asm/io.h>
  62. #include <asm/uaccess.h>
  63. #include <asm/system.h>
  64. #if 0
  65. #define dprintk printk
  66. #else
  67. #define dprintk(x...) do { } while (0)
  68. #endif
  69. #define TX_WORK_PER_LOOP 64
  70. #define RX_WORK_PER_LOOP 64
  71. /*
  72. * Hardware access:
  73. */
  74. #define DEV_NEED_TIMERIRQ 0x000001 /* set the timer irq flag in the irq mask */
  75. #define DEV_NEED_LINKTIMER 0x000002 /* poll link settings. Relies on the timer irq */
  76. #define DEV_HAS_LARGEDESC 0x000004 /* device supports jumbo frames and needs packet format 2 */
  77. #define DEV_HAS_HIGH_DMA 0x000008 /* device supports 64bit dma */
  78. #define DEV_HAS_CHECKSUM 0x000010 /* device supports tx and rx checksum offloads */
  79. #define DEV_HAS_VLAN 0x000020 /* device supports vlan tagging and striping */
  80. #define DEV_HAS_MSI 0x000040 /* device supports MSI */
  81. #define DEV_HAS_MSI_X 0x000080 /* device supports MSI-X */
  82. #define DEV_HAS_POWER_CNTRL 0x000100 /* device supports power savings */
  83. #define DEV_HAS_STATISTICS_V1 0x000200 /* device supports hw statistics version 1 */
  84. #define DEV_HAS_STATISTICS_V2 0x000600 /* device supports hw statistics version 2 */
  85. #define DEV_HAS_STATISTICS_V3 0x000e00 /* device supports hw statistics version 3 */
  86. #define DEV_HAS_TEST_EXTENDED 0x001000 /* device supports extended diagnostic test */
  87. #define DEV_HAS_MGMT_UNIT 0x002000 /* device supports management unit */
  88. #define DEV_HAS_CORRECT_MACADDR 0x004000 /* device supports correct mac address order */
  89. #define DEV_HAS_COLLISION_FIX 0x008000 /* device supports tx collision fix */
  90. #define DEV_HAS_PAUSEFRAME_TX_V1 0x010000 /* device supports tx pause frames version 1 */
  91. #define DEV_HAS_PAUSEFRAME_TX_V2 0x020000 /* device supports tx pause frames version 2 */
  92. #define DEV_HAS_PAUSEFRAME_TX_V3 0x040000 /* device supports tx pause frames version 3 */
  93. #define DEV_NEED_TX_LIMIT 0x080000 /* device needs to limit tx */
  94. #define DEV_HAS_GEAR_MODE 0x100000 /* device supports gear mode */
  95. enum {
  96. NvRegIrqStatus = 0x000,
  97. #define NVREG_IRQSTAT_MIIEVENT 0x040
  98. #define NVREG_IRQSTAT_MASK 0x83ff
  99. NvRegIrqMask = 0x004,
  100. #define NVREG_IRQ_RX_ERROR 0x0001
  101. #define NVREG_IRQ_RX 0x0002
  102. #define NVREG_IRQ_RX_NOBUF 0x0004
  103. #define NVREG_IRQ_TX_ERR 0x0008
  104. #define NVREG_IRQ_TX_OK 0x0010
  105. #define NVREG_IRQ_TIMER 0x0020
  106. #define NVREG_IRQ_LINK 0x0040
  107. #define NVREG_IRQ_RX_FORCED 0x0080
  108. #define NVREG_IRQ_TX_FORCED 0x0100
  109. #define NVREG_IRQ_RECOVER_ERROR 0x8200
  110. #define NVREG_IRQMASK_THROUGHPUT 0x00df
  111. #define NVREG_IRQMASK_CPU 0x0060
  112. #define NVREG_IRQ_TX_ALL (NVREG_IRQ_TX_ERR|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_FORCED)
  113. #define NVREG_IRQ_RX_ALL (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_RX_FORCED)
  114. #define NVREG_IRQ_OTHER (NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RECOVER_ERROR)
  115. #define NVREG_IRQ_UNKNOWN (~(NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_TX_ERR| \
  116. NVREG_IRQ_TX_OK|NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RX_FORCED| \
  117. NVREG_IRQ_TX_FORCED|NVREG_IRQ_RECOVER_ERROR))
  118. NvRegUnknownSetupReg6 = 0x008,
  119. #define NVREG_UNKSETUP6_VAL 3
  120. /*
  121. * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
  122. * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
  123. */
  124. NvRegPollingInterval = 0x00c,
  125. #define NVREG_POLL_DEFAULT_THROUGHPUT 970 /* backup tx cleanup if loop max reached */
  126. #define NVREG_POLL_DEFAULT_CPU 13
  127. NvRegMSIMap0 = 0x020,
  128. NvRegMSIMap1 = 0x024,
  129. NvRegMSIIrqMask = 0x030,
  130. #define NVREG_MSI_VECTOR_0_ENABLED 0x01
  131. NvRegMisc1 = 0x080,
  132. #define NVREG_MISC1_PAUSE_TX 0x01
  133. #define NVREG_MISC1_HD 0x02
  134. #define NVREG_MISC1_FORCE 0x3b0f3c
  135. NvRegMacReset = 0x34,
  136. #define NVREG_MAC_RESET_ASSERT 0x0F3
  137. NvRegTransmitterControl = 0x084,
  138. #define NVREG_XMITCTL_START 0x01
  139. #define NVREG_XMITCTL_MGMT_ST 0x40000000
  140. #define NVREG_XMITCTL_SYNC_MASK 0x000f0000
  141. #define NVREG_XMITCTL_SYNC_NOT_READY 0x0
  142. #define NVREG_XMITCTL_SYNC_PHY_INIT 0x00040000
  143. #define NVREG_XMITCTL_MGMT_SEMA_MASK 0x00000f00
  144. #define NVREG_XMITCTL_MGMT_SEMA_FREE 0x0
  145. #define NVREG_XMITCTL_HOST_SEMA_MASK 0x0000f000
  146. #define NVREG_XMITCTL_HOST_SEMA_ACQ 0x0000f000
  147. #define NVREG_XMITCTL_HOST_LOADED 0x00004000
  148. #define NVREG_XMITCTL_TX_PATH_EN 0x01000000
  149. #define NVREG_XMITCTL_DATA_START 0x00100000
  150. #define NVREG_XMITCTL_DATA_READY 0x00010000
  151. #define NVREG_XMITCTL_DATA_ERROR 0x00020000
  152. NvRegTransmitterStatus = 0x088,
  153. #define NVREG_XMITSTAT_BUSY 0x01
  154. NvRegPacketFilterFlags = 0x8c,
  155. #define NVREG_PFF_PAUSE_RX 0x08
  156. #define NVREG_PFF_ALWAYS 0x7F0000
  157. #define NVREG_PFF_PROMISC 0x80
  158. #define NVREG_PFF_MYADDR 0x20
  159. #define NVREG_PFF_LOOPBACK 0x10
  160. NvRegOffloadConfig = 0x90,
  161. #define NVREG_OFFLOAD_HOMEPHY 0x601
  162. #define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
  163. NvRegReceiverControl = 0x094,
  164. #define NVREG_RCVCTL_START 0x01
  165. #define NVREG_RCVCTL_RX_PATH_EN 0x01000000
  166. NvRegReceiverStatus = 0x98,
  167. #define NVREG_RCVSTAT_BUSY 0x01
  168. NvRegSlotTime = 0x9c,
  169. #define NVREG_SLOTTIME_LEGBF_ENABLED 0x80000000
  170. #define NVREG_SLOTTIME_10_100_FULL 0x00007f00
  171. #define NVREG_SLOTTIME_1000_FULL 0x0003ff00
  172. #define NVREG_SLOTTIME_HALF 0x0000ff00
  173. #define NVREG_SLOTTIME_DEFAULT 0x00007f00
  174. #define NVREG_SLOTTIME_MASK 0x000000ff
  175. NvRegTxDeferral = 0xA0,
  176. #define NVREG_TX_DEFERRAL_DEFAULT 0x15050f
  177. #define NVREG_TX_DEFERRAL_RGMII_10_100 0x16070f
  178. #define NVREG_TX_DEFERRAL_RGMII_1000 0x14050f
  179. #define NVREG_TX_DEFERRAL_RGMII_STRETCH_10 0x16190f
  180. #define NVREG_TX_DEFERRAL_RGMII_STRETCH_100 0x16300f
  181. #define NVREG_TX_DEFERRAL_MII_STRETCH 0x152000
  182. NvRegRxDeferral = 0xA4,
  183. #define NVREG_RX_DEFERRAL_DEFAULT 0x16
  184. NvRegMacAddrA = 0xA8,
  185. NvRegMacAddrB = 0xAC,
  186. NvRegMulticastAddrA = 0xB0,
  187. #define NVREG_MCASTADDRA_FORCE 0x01
  188. NvRegMulticastAddrB = 0xB4,
  189. NvRegMulticastMaskA = 0xB8,
  190. #define NVREG_MCASTMASKA_NONE 0xffffffff
  191. NvRegMulticastMaskB = 0xBC,
  192. #define NVREG_MCASTMASKB_NONE 0xffff
  193. NvRegPhyInterface = 0xC0,
  194. #define PHY_RGMII 0x10000000
  195. NvRegBackOffControl = 0xC4,
  196. #define NVREG_BKOFFCTRL_DEFAULT 0x70000000
  197. #define NVREG_BKOFFCTRL_SEED_MASK 0x000003ff
  198. #define NVREG_BKOFFCTRL_SELECT 24
  199. #define NVREG_BKOFFCTRL_GEAR 12
  200. NvRegTxRingPhysAddr = 0x100,
  201. NvRegRxRingPhysAddr = 0x104,
  202. NvRegRingSizes = 0x108,
  203. #define NVREG_RINGSZ_TXSHIFT 0
  204. #define NVREG_RINGSZ_RXSHIFT 16
  205. NvRegTransmitPoll = 0x10c,
  206. #define NVREG_TRANSMITPOLL_MAC_ADDR_REV 0x00008000
  207. NvRegLinkSpeed = 0x110,
  208. #define NVREG_LINKSPEED_FORCE 0x10000
  209. #define NVREG_LINKSPEED_10 1000
  210. #define NVREG_LINKSPEED_100 100
  211. #define NVREG_LINKSPEED_1000 50
  212. #define NVREG_LINKSPEED_MASK (0xFFF)
  213. NvRegUnknownSetupReg5 = 0x130,
  214. #define NVREG_UNKSETUP5_BIT31 (1<<31)
  215. NvRegTxWatermark = 0x13c,
  216. #define NVREG_TX_WM_DESC1_DEFAULT 0x0200010
  217. #define NVREG_TX_WM_DESC2_3_DEFAULT 0x1e08000
  218. #define NVREG_TX_WM_DESC2_3_1000 0xfe08000
  219. NvRegTxRxControl = 0x144,
  220. #define NVREG_TXRXCTL_KICK 0x0001
  221. #define NVREG_TXRXCTL_BIT1 0x0002
  222. #define NVREG_TXRXCTL_BIT2 0x0004
  223. #define NVREG_TXRXCTL_IDLE 0x0008
  224. #define NVREG_TXRXCTL_RESET 0x0010
  225. #define NVREG_TXRXCTL_RXCHECK 0x0400
  226. #define NVREG_TXRXCTL_DESC_1 0
  227. #define NVREG_TXRXCTL_DESC_2 0x002100
  228. #define NVREG_TXRXCTL_DESC_3 0xc02200
  229. #define NVREG_TXRXCTL_VLANSTRIP 0x00040
  230. #define NVREG_TXRXCTL_VLANINS 0x00080
  231. NvRegTxRingPhysAddrHigh = 0x148,
  232. NvRegRxRingPhysAddrHigh = 0x14C,
  233. NvRegTxPauseFrame = 0x170,
  234. #define NVREG_TX_PAUSEFRAME_DISABLE 0x0fff0080
  235. #define NVREG_TX_PAUSEFRAME_ENABLE_V1 0x01800010
  236. #define NVREG_TX_PAUSEFRAME_ENABLE_V2 0x056003f0
  237. #define NVREG_TX_PAUSEFRAME_ENABLE_V3 0x09f00880
  238. NvRegTxPauseFrameLimit = 0x174,
  239. #define NVREG_TX_PAUSEFRAMELIMIT_ENABLE 0x00010000
  240. NvRegMIIStatus = 0x180,
  241. #define NVREG_MIISTAT_ERROR 0x0001
  242. #define NVREG_MIISTAT_LINKCHANGE 0x0008
  243. #define NVREG_MIISTAT_MASK_RW 0x0007
  244. #define NVREG_MIISTAT_MASK_ALL 0x000f
  245. NvRegMIIMask = 0x184,
  246. #define NVREG_MII_LINKCHANGE 0x0008
  247. NvRegAdapterControl = 0x188,
  248. #define NVREG_ADAPTCTL_START 0x02
  249. #define NVREG_ADAPTCTL_LINKUP 0x04
  250. #define NVREG_ADAPTCTL_PHYVALID 0x40000
  251. #define NVREG_ADAPTCTL_RUNNING 0x100000
  252. #define NVREG_ADAPTCTL_PHYSHIFT 24
  253. NvRegMIISpeed = 0x18c,
  254. #define NVREG_MIISPEED_BIT8 (1<<8)
  255. #define NVREG_MIIDELAY 5
  256. NvRegMIIControl = 0x190,
  257. #define NVREG_MIICTL_INUSE 0x08000
  258. #define NVREG_MIICTL_WRITE 0x00400
  259. #define NVREG_MIICTL_ADDRSHIFT 5
  260. NvRegMIIData = 0x194,
  261. NvRegTxUnicast = 0x1a0,
  262. NvRegTxMulticast = 0x1a4,
  263. NvRegTxBroadcast = 0x1a8,
  264. NvRegWakeUpFlags = 0x200,
  265. #define NVREG_WAKEUPFLAGS_VAL 0x7770
  266. #define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
  267. #define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
  268. #define NVREG_WAKEUPFLAGS_D3SHIFT 12
  269. #define NVREG_WAKEUPFLAGS_D2SHIFT 8
  270. #define NVREG_WAKEUPFLAGS_D1SHIFT 4
  271. #define NVREG_WAKEUPFLAGS_D0SHIFT 0
  272. #define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
  273. #define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
  274. #define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
  275. #define NVREG_WAKEUPFLAGS_ENABLE 0x1111
  276. NvRegMgmtUnitGetVersion = 0x204,
  277. #define NVREG_MGMTUNITGETVERSION 0x01
  278. NvRegMgmtUnitVersion = 0x208,
  279. #define NVREG_MGMTUNITVERSION 0x08
  280. NvRegPowerCap = 0x268,
  281. #define NVREG_POWERCAP_D3SUPP (1<<30)
  282. #define NVREG_POWERCAP_D2SUPP (1<<26)
  283. #define NVREG_POWERCAP_D1SUPP (1<<25)
  284. NvRegPowerState = 0x26c,
  285. #define NVREG_POWERSTATE_POWEREDUP 0x8000
  286. #define NVREG_POWERSTATE_VALID 0x0100
  287. #define NVREG_POWERSTATE_MASK 0x0003
  288. #define NVREG_POWERSTATE_D0 0x0000
  289. #define NVREG_POWERSTATE_D1 0x0001
  290. #define NVREG_POWERSTATE_D2 0x0002
  291. #define NVREG_POWERSTATE_D3 0x0003
  292. NvRegMgmtUnitControl = 0x278,
  293. #define NVREG_MGMTUNITCONTROL_INUSE 0x20000
  294. NvRegTxCnt = 0x280,
  295. NvRegTxZeroReXmt = 0x284,
  296. NvRegTxOneReXmt = 0x288,
  297. NvRegTxManyReXmt = 0x28c,
  298. NvRegTxLateCol = 0x290,
  299. NvRegTxUnderflow = 0x294,
  300. NvRegTxLossCarrier = 0x298,
  301. NvRegTxExcessDef = 0x29c,
  302. NvRegTxRetryErr = 0x2a0,
  303. NvRegRxFrameErr = 0x2a4,
  304. NvRegRxExtraByte = 0x2a8,
  305. NvRegRxLateCol = 0x2ac,
  306. NvRegRxRunt = 0x2b0,
  307. NvRegRxFrameTooLong = 0x2b4,
  308. NvRegRxOverflow = 0x2b8,
  309. NvRegRxFCSErr = 0x2bc,
  310. NvRegRxFrameAlignErr = 0x2c0,
  311. NvRegRxLenErr = 0x2c4,
  312. NvRegRxUnicast = 0x2c8,
  313. NvRegRxMulticast = 0x2cc,
  314. NvRegRxBroadcast = 0x2d0,
  315. NvRegTxDef = 0x2d4,
  316. NvRegTxFrame = 0x2d8,
  317. NvRegRxCnt = 0x2dc,
  318. NvRegTxPause = 0x2e0,
  319. NvRegRxPause = 0x2e4,
  320. NvRegRxDropFrame = 0x2e8,
  321. NvRegVlanControl = 0x300,
  322. #define NVREG_VLANCONTROL_ENABLE 0x2000
  323. NvRegMSIXMap0 = 0x3e0,
  324. NvRegMSIXMap1 = 0x3e4,
  325. NvRegMSIXIrqStatus = 0x3f0,
  326. NvRegPowerState2 = 0x600,
  327. #define NVREG_POWERSTATE2_POWERUP_MASK 0x0F15
  328. #define NVREG_POWERSTATE2_POWERUP_REV_A3 0x0001
  329. #define NVREG_POWERSTATE2_PHY_RESET 0x0004
  330. };
  331. /* Big endian: should work, but is untested */
  332. struct ring_desc {
  333. __le32 buf;
  334. __le32 flaglen;
  335. };
  336. struct ring_desc_ex {
  337. __le32 bufhigh;
  338. __le32 buflow;
  339. __le32 txvlan;
  340. __le32 flaglen;
  341. };
  342. union ring_type {
  343. struct ring_desc* orig;
  344. struct ring_desc_ex* ex;
  345. };
  346. #define FLAG_MASK_V1 0xffff0000
  347. #define FLAG_MASK_V2 0xffffc000
  348. #define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
  349. #define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
  350. #define NV_TX_LASTPACKET (1<<16)
  351. #define NV_TX_RETRYERROR (1<<19)
  352. #define NV_TX_RETRYCOUNT_MASK (0xF<<20)
  353. #define NV_TX_FORCED_INTERRUPT (1<<24)
  354. #define NV_TX_DEFERRED (1<<26)
  355. #define NV_TX_CARRIERLOST (1<<27)
  356. #define NV_TX_LATECOLLISION (1<<28)
  357. #define NV_TX_UNDERFLOW (1<<29)
  358. #define NV_TX_ERROR (1<<30)
  359. #define NV_TX_VALID (1<<31)
  360. #define NV_TX2_LASTPACKET (1<<29)
  361. #define NV_TX2_RETRYERROR (1<<18)
  362. #define NV_TX2_RETRYCOUNT_MASK (0xF<<19)
  363. #define NV_TX2_FORCED_INTERRUPT (1<<30)
  364. #define NV_TX2_DEFERRED (1<<25)
  365. #define NV_TX2_CARRIERLOST (1<<26)
  366. #define NV_TX2_LATECOLLISION (1<<27)
  367. #define NV_TX2_UNDERFLOW (1<<28)
  368. /* error and valid are the same for both */
  369. #define NV_TX2_ERROR (1<<30)
  370. #define NV_TX2_VALID (1<<31)
  371. #define NV_TX2_TSO (1<<28)
  372. #define NV_TX2_TSO_SHIFT 14
  373. #define NV_TX2_TSO_MAX_SHIFT 14
  374. #define NV_TX2_TSO_MAX_SIZE (1<<NV_TX2_TSO_MAX_SHIFT)
  375. #define NV_TX2_CHECKSUM_L3 (1<<27)
  376. #define NV_TX2_CHECKSUM_L4 (1<<26)
  377. #define NV_TX3_VLAN_TAG_PRESENT (1<<18)
  378. #define NV_RX_DESCRIPTORVALID (1<<16)
  379. #define NV_RX_MISSEDFRAME (1<<17)
  380. #define NV_RX_SUBSTRACT1 (1<<18)
  381. #define NV_RX_ERROR1 (1<<23)
  382. #define NV_RX_ERROR2 (1<<24)
  383. #define NV_RX_ERROR3 (1<<25)
  384. #define NV_RX_ERROR4 (1<<26)
  385. #define NV_RX_CRCERR (1<<27)
  386. #define NV_RX_OVERFLOW (1<<28)
  387. #define NV_RX_FRAMINGERR (1<<29)
  388. #define NV_RX_ERROR (1<<30)
  389. #define NV_RX_AVAIL (1<<31)
  390. #define NV_RX_ERROR_MASK (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3|NV_RX_ERROR4|NV_RX_CRCERR|NV_RX_OVERFLOW|NV_RX_FRAMINGERR)
  391. #define NV_RX2_CHECKSUMMASK (0x1C000000)
  392. #define NV_RX2_CHECKSUM_IP (0x10000000)
  393. #define NV_RX2_CHECKSUM_IP_TCP (0x14000000)
  394. #define NV_RX2_CHECKSUM_IP_UDP (0x18000000)
  395. #define NV_RX2_DESCRIPTORVALID (1<<29)
  396. #define NV_RX2_SUBSTRACT1 (1<<25)
  397. #define NV_RX2_ERROR1 (1<<18)
  398. #define NV_RX2_ERROR2 (1<<19)
  399. #define NV_RX2_ERROR3 (1<<20)
  400. #define NV_RX2_ERROR4 (1<<21)
  401. #define NV_RX2_CRCERR (1<<22)
  402. #define NV_RX2_OVERFLOW (1<<23)
  403. #define NV_RX2_FRAMINGERR (1<<24)
  404. /* error and avail are the same for both */
  405. #define NV_RX2_ERROR (1<<30)
  406. #define NV_RX2_AVAIL (1<<31)
  407. #define NV_RX2_ERROR_MASK (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3|NV_RX2_ERROR4|NV_RX2_CRCERR|NV_RX2_OVERFLOW|NV_RX2_FRAMINGERR)
  408. #define NV_RX3_VLAN_TAG_PRESENT (1<<16)
  409. #define NV_RX3_VLAN_TAG_MASK (0x0000FFFF)
  410. /* Miscelaneous hardware related defines: */
  411. #define NV_PCI_REGSZ_VER1 0x270
  412. #define NV_PCI_REGSZ_VER2 0x2d4
  413. #define NV_PCI_REGSZ_VER3 0x604
  414. #define NV_PCI_REGSZ_MAX 0x604
  415. /* various timeout delays: all in usec */
  416. #define NV_TXRX_RESET_DELAY 4
  417. #define NV_TXSTOP_DELAY1 10
  418. #define NV_TXSTOP_DELAY1MAX 500000
  419. #define NV_TXSTOP_DELAY2 100
  420. #define NV_RXSTOP_DELAY1 10
  421. #define NV_RXSTOP_DELAY1MAX 500000
  422. #define NV_RXSTOP_DELAY2 100
  423. #define NV_SETUP5_DELAY 5
  424. #define NV_SETUP5_DELAYMAX 50000
  425. #define NV_POWERUP_DELAY 5
  426. #define NV_POWERUP_DELAYMAX 5000
  427. #define NV_MIIBUSY_DELAY 50
  428. #define NV_MIIPHY_DELAY 10
  429. #define NV_MIIPHY_DELAYMAX 10000
  430. #define NV_MAC_RESET_DELAY 64
  431. #define NV_WAKEUPPATTERNS 5
  432. #define NV_WAKEUPMASKENTRIES 4
  433. /* General driver defaults */
  434. #define NV_WATCHDOG_TIMEO (5*HZ)
  435. #define RX_RING_DEFAULT 128
  436. #define TX_RING_DEFAULT 256
  437. #define RX_RING_MIN 128
  438. #define TX_RING_MIN 64
  439. #define RING_MAX_DESC_VER_1 1024
  440. #define RING_MAX_DESC_VER_2_3 16384
  441. /* rx/tx mac addr + type + vlan + align + slack*/
  442. #define NV_RX_HEADERS (64)
  443. /* even more slack. */
  444. #define NV_RX_ALLOC_PAD (64)
  445. /* maximum mtu size */
  446. #define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
  447. #define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
  448. #define OOM_REFILL (1+HZ/20)
  449. #define POLL_WAIT (1+HZ/100)
  450. #define LINK_TIMEOUT (3*HZ)
  451. #define STATS_INTERVAL (10*HZ)
  452. /*
  453. * desc_ver values:
  454. * The nic supports three different descriptor types:
  455. * - DESC_VER_1: Original
  456. * - DESC_VER_2: support for jumbo frames.
  457. * - DESC_VER_3: 64-bit format.
  458. */
  459. #define DESC_VER_1 1
  460. #define DESC_VER_2 2
  461. #define DESC_VER_3 3
  462. /* PHY defines */
  463. #define PHY_OUI_MARVELL 0x5043
  464. #define PHY_OUI_CICADA 0x03f1
  465. #define PHY_OUI_VITESSE 0x01c1
  466. #define PHY_OUI_REALTEK 0x0732
  467. #define PHY_OUI_REALTEK2 0x0020
  468. #define PHYID1_OUI_MASK 0x03ff
  469. #define PHYID1_OUI_SHFT 6
  470. #define PHYID2_OUI_MASK 0xfc00
  471. #define PHYID2_OUI_SHFT 10
  472. #define PHYID2_MODEL_MASK 0x03f0
  473. #define PHY_MODEL_REALTEK_8211 0x0110
  474. #define PHY_REV_MASK 0x0001
  475. #define PHY_REV_REALTEK_8211B 0x0000
  476. #define PHY_REV_REALTEK_8211C 0x0001
  477. #define PHY_MODEL_REALTEK_8201 0x0200
  478. #define PHY_MODEL_MARVELL_E3016 0x0220
  479. #define PHY_MARVELL_E3016_INITMASK 0x0300
  480. #define PHY_CICADA_INIT1 0x0f000
  481. #define PHY_CICADA_INIT2 0x0e00
  482. #define PHY_CICADA_INIT3 0x01000
  483. #define PHY_CICADA_INIT4 0x0200
  484. #define PHY_CICADA_INIT5 0x0004
  485. #define PHY_CICADA_INIT6 0x02000
  486. #define PHY_VITESSE_INIT_REG1 0x1f
  487. #define PHY_VITESSE_INIT_REG2 0x10
  488. #define PHY_VITESSE_INIT_REG3 0x11
  489. #define PHY_VITESSE_INIT_REG4 0x12
  490. #define PHY_VITESSE_INIT_MSK1 0xc
  491. #define PHY_VITESSE_INIT_MSK2 0x0180
  492. #define PHY_VITESSE_INIT1 0x52b5
  493. #define PHY_VITESSE_INIT2 0xaf8a
  494. #define PHY_VITESSE_INIT3 0x8
  495. #define PHY_VITESSE_INIT4 0x8f8a
  496. #define PHY_VITESSE_INIT5 0xaf86
  497. #define PHY_VITESSE_INIT6 0x8f86
  498. #define PHY_VITESSE_INIT7 0xaf82
  499. #define PHY_VITESSE_INIT8 0x0100
  500. #define PHY_VITESSE_INIT9 0x8f82
  501. #define PHY_VITESSE_INIT10 0x0
  502. #define PHY_REALTEK_INIT_REG1 0x1f
  503. #define PHY_REALTEK_INIT_REG2 0x19
  504. #define PHY_REALTEK_INIT_REG3 0x13
  505. #define PHY_REALTEK_INIT_REG4 0x14
  506. #define PHY_REALTEK_INIT_REG5 0x18
  507. #define PHY_REALTEK_INIT_REG6 0x11
  508. #define PHY_REALTEK_INIT_REG7 0x01
  509. #define PHY_REALTEK_INIT1 0x0000
  510. #define PHY_REALTEK_INIT2 0x8e00
  511. #define PHY_REALTEK_INIT3 0x0001
  512. #define PHY_REALTEK_INIT4 0xad17
  513. #define PHY_REALTEK_INIT5 0xfb54
  514. #define PHY_REALTEK_INIT6 0xf5c7
  515. #define PHY_REALTEK_INIT7 0x1000
  516. #define PHY_REALTEK_INIT8 0x0003
  517. #define PHY_REALTEK_INIT9 0x0008
  518. #define PHY_REALTEK_INIT10 0x0005
  519. #define PHY_REALTEK_INIT11 0x0200
  520. #define PHY_REALTEK_INIT_MSK1 0x0003
  521. #define PHY_GIGABIT 0x0100
  522. #define PHY_TIMEOUT 0x1
  523. #define PHY_ERROR 0x2
  524. #define PHY_100 0x1
  525. #define PHY_1000 0x2
  526. #define PHY_HALF 0x100
  527. #define NV_PAUSEFRAME_RX_CAPABLE 0x0001
  528. #define NV_PAUSEFRAME_TX_CAPABLE 0x0002
  529. #define NV_PAUSEFRAME_RX_ENABLE 0x0004
  530. #define NV_PAUSEFRAME_TX_ENABLE 0x0008
  531. #define NV_PAUSEFRAME_RX_REQ 0x0010
  532. #define NV_PAUSEFRAME_TX_REQ 0x0020
  533. #define NV_PAUSEFRAME_AUTONEG 0x0040
  534. /* MSI/MSI-X defines */
  535. #define NV_MSI_X_MAX_VECTORS 8
  536. #define NV_MSI_X_VECTORS_MASK 0x000f
  537. #define NV_MSI_CAPABLE 0x0010
  538. #define NV_MSI_X_CAPABLE 0x0020
  539. #define NV_MSI_ENABLED 0x0040
  540. #define NV_MSI_X_ENABLED 0x0080
  541. #define NV_MSI_X_VECTOR_ALL 0x0
  542. #define NV_MSI_X_VECTOR_RX 0x0
  543. #define NV_MSI_X_VECTOR_TX 0x1
  544. #define NV_MSI_X_VECTOR_OTHER 0x2
  545. #define NV_MSI_PRIV_OFFSET 0x68
  546. #define NV_MSI_PRIV_VALUE 0xffffffff
  547. #define NV_RESTART_TX 0x1
  548. #define NV_RESTART_RX 0x2
  549. #define NV_TX_LIMIT_COUNT 16
  550. /* statistics */
  551. struct nv_ethtool_str {
  552. char name[ETH_GSTRING_LEN];
  553. };
  554. static const struct nv_ethtool_str nv_estats_str[] = {
  555. { "tx_bytes" },
  556. { "tx_zero_rexmt" },
  557. { "tx_one_rexmt" },
  558. { "tx_many_rexmt" },
  559. { "tx_late_collision" },
  560. { "tx_fifo_errors" },
  561. { "tx_carrier_errors" },
  562. { "tx_excess_deferral" },
  563. { "tx_retry_error" },
  564. { "rx_frame_error" },
  565. { "rx_extra_byte" },
  566. { "rx_late_collision" },
  567. { "rx_runt" },
  568. { "rx_frame_too_long" },
  569. { "rx_over_errors" },
  570. { "rx_crc_errors" },
  571. { "rx_frame_align_error" },
  572. { "rx_length_error" },
  573. { "rx_unicast" },
  574. { "rx_multicast" },
  575. { "rx_broadcast" },
  576. { "rx_packets" },
  577. { "rx_errors_total" },
  578. { "tx_errors_total" },
  579. /* version 2 stats */
  580. { "tx_deferral" },
  581. { "tx_packets" },
  582. { "rx_bytes" },
  583. { "tx_pause" },
  584. { "rx_pause" },
  585. { "rx_drop_frame" },
  586. /* version 3 stats */
  587. { "tx_unicast" },
  588. { "tx_multicast" },
  589. { "tx_broadcast" }
  590. };
  591. struct nv_ethtool_stats {
  592. u64 tx_bytes;
  593. u64 tx_zero_rexmt;
  594. u64 tx_one_rexmt;
  595. u64 tx_many_rexmt;
  596. u64 tx_late_collision;
  597. u64 tx_fifo_errors;
  598. u64 tx_carrier_errors;
  599. u64 tx_excess_deferral;
  600. u64 tx_retry_error;
  601. u64 rx_frame_error;
  602. u64 rx_extra_byte;
  603. u64 rx_late_collision;
  604. u64 rx_runt;
  605. u64 rx_frame_too_long;
  606. u64 rx_over_errors;
  607. u64 rx_crc_errors;
  608. u64 rx_frame_align_error;
  609. u64 rx_length_error;
  610. u64 rx_unicast;
  611. u64 rx_multicast;
  612. u64 rx_broadcast;
  613. u64 rx_packets;
  614. u64 rx_errors_total;
  615. u64 tx_errors_total;
  616. /* version 2 stats */
  617. u64 tx_deferral;
  618. u64 tx_packets;
  619. u64 rx_bytes;
  620. u64 tx_pause;
  621. u64 rx_pause;
  622. u64 rx_drop_frame;
  623. /* version 3 stats */
  624. u64 tx_unicast;
  625. u64 tx_multicast;
  626. u64 tx_broadcast;
  627. };
  628. #define NV_DEV_STATISTICS_V3_COUNT (sizeof(struct nv_ethtool_stats)/sizeof(u64))
  629. #define NV_DEV_STATISTICS_V2_COUNT (NV_DEV_STATISTICS_V3_COUNT - 3)
  630. #define NV_DEV_STATISTICS_V1_COUNT (NV_DEV_STATISTICS_V2_COUNT - 6)
  631. /* diagnostics */
  632. #define NV_TEST_COUNT_BASE 3
  633. #define NV_TEST_COUNT_EXTENDED 4
  634. static const struct nv_ethtool_str nv_etests_str[] = {
  635. { "link (online/offline)" },
  636. { "register (offline) " },
  637. { "interrupt (offline) " },
  638. { "loopback (offline) " }
  639. };
  640. struct register_test {
  641. __u32 reg;
  642. __u32 mask;
  643. };
  644. static const struct register_test nv_registers_test[] = {
  645. { NvRegUnknownSetupReg6, 0x01 },
  646. { NvRegMisc1, 0x03c },
  647. { NvRegOffloadConfig, 0x03ff },
  648. { NvRegMulticastAddrA, 0xffffffff },
  649. { NvRegTxWatermark, 0x0ff },
  650. { NvRegWakeUpFlags, 0x07777 },
  651. { 0,0 }
  652. };
  653. struct nv_skb_map {
  654. struct sk_buff *skb;
  655. dma_addr_t dma;
  656. unsigned int dma_len;
  657. struct ring_desc_ex *first_tx_desc;
  658. struct nv_skb_map *next_tx_ctx;
  659. };
  660. /*
  661. * SMP locking:
  662. * All hardware access under netdev_priv(dev)->lock, except the performance
  663. * critical parts:
  664. * - rx is (pseudo-) lockless: it relies on the single-threading provided
  665. * by the arch code for interrupts.
  666. * - tx setup is lockless: it relies on netif_tx_lock. Actual submission
  667. * needs netdev_priv(dev)->lock :-(
  668. * - set_multicast_list: preparation lockless, relies on netif_tx_lock.
  669. */
  670. /* in dev: base, irq */
  671. struct fe_priv {
  672. spinlock_t lock;
  673. struct net_device *dev;
  674. struct napi_struct napi;
  675. /* General data:
  676. * Locking: spin_lock(&np->lock); */
  677. struct nv_ethtool_stats estats;
  678. int in_shutdown;
  679. u32 linkspeed;
  680. int duplex;
  681. int autoneg;
  682. int fixed_mode;
  683. int phyaddr;
  684. int wolenabled;
  685. unsigned int phy_oui;
  686. unsigned int phy_model;
  687. unsigned int phy_rev;
  688. u16 gigabit;
  689. int intr_test;
  690. int recover_error;
  691. /* General data: RO fields */
  692. dma_addr_t ring_addr;
  693. struct pci_dev *pci_dev;
  694. u32 orig_mac[2];
  695. u32 events;
  696. u32 irqmask;
  697. u32 desc_ver;
  698. u32 txrxctl_bits;
  699. u32 vlanctl_bits;
  700. u32 driver_data;
  701. u32 device_id;
  702. u32 register_size;
  703. int rx_csum;
  704. u32 mac_in_use;
  705. int mgmt_version;
  706. int mgmt_sema;
  707. void __iomem *base;
  708. /* rx specific fields.
  709. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  710. */
  711. union ring_type get_rx, put_rx, first_rx, last_rx;
  712. struct nv_skb_map *get_rx_ctx, *put_rx_ctx;
  713. struct nv_skb_map *first_rx_ctx, *last_rx_ctx;
  714. struct nv_skb_map *rx_skb;
  715. union ring_type rx_ring;
  716. unsigned int rx_buf_sz;
  717. unsigned int pkt_limit;
  718. struct timer_list oom_kick;
  719. struct timer_list nic_poll;
  720. struct timer_list stats_poll;
  721. u32 nic_poll_irq;
  722. int rx_ring_size;
  723. /* media detection workaround.
  724. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  725. */
  726. int need_linktimer;
  727. unsigned long link_timeout;
  728. /*
  729. * tx specific fields.
  730. */
  731. union ring_type get_tx, put_tx, first_tx, last_tx;
  732. struct nv_skb_map *get_tx_ctx, *put_tx_ctx;
  733. struct nv_skb_map *first_tx_ctx, *last_tx_ctx;
  734. struct nv_skb_map *tx_skb;
  735. union ring_type tx_ring;
  736. u32 tx_flags;
  737. int tx_ring_size;
  738. int tx_limit;
  739. u32 tx_pkts_in_progress;
  740. struct nv_skb_map *tx_change_owner;
  741. struct nv_skb_map *tx_end_flip;
  742. int tx_stop;
  743. /* vlan fields */
  744. struct vlan_group *vlangrp;
  745. /* msi/msi-x fields */
  746. u32 msi_flags;
  747. struct msix_entry msi_x_entry[NV_MSI_X_MAX_VECTORS];
  748. /* flow control */
  749. u32 pause_flags;
  750. /* power saved state */
  751. u32 saved_config_space[NV_PCI_REGSZ_MAX/4];
  752. /* for different msi-x irq type */
  753. char name_rx[IFNAMSIZ + 3]; /* -rx */
  754. char name_tx[IFNAMSIZ + 3]; /* -tx */
  755. char name_other[IFNAMSIZ + 6]; /* -other */
  756. };
  757. /*
  758. * Maximum number of loops until we assume that a bit in the irq mask
  759. * is stuck. Overridable with module param.
  760. */
  761. static int max_interrupt_work = 15;
  762. /*
  763. * Optimization can be either throuput mode or cpu mode
  764. *
  765. * Throughput Mode: Every tx and rx packet will generate an interrupt.
  766. * CPU Mode: Interrupts are controlled by a timer.
  767. */
  768. enum {
  769. NV_OPTIMIZATION_MODE_THROUGHPUT,
  770. NV_OPTIMIZATION_MODE_CPU
  771. };
  772. static int optimization_mode = NV_OPTIMIZATION_MODE_THROUGHPUT;
  773. /*
  774. * Poll interval for timer irq
  775. *
  776. * This interval determines how frequent an interrupt is generated.
  777. * The is value is determined by [(time_in_micro_secs * 100) / (2^10)]
  778. * Min = 0, and Max = 65535
  779. */
  780. static int poll_interval = -1;
  781. /*
  782. * MSI interrupts
  783. */
  784. enum {
  785. NV_MSI_INT_DISABLED,
  786. NV_MSI_INT_ENABLED
  787. };
  788. static int msi = NV_MSI_INT_ENABLED;
  789. /*
  790. * MSIX interrupts
  791. */
  792. enum {
  793. NV_MSIX_INT_DISABLED,
  794. NV_MSIX_INT_ENABLED
  795. };
  796. static int msix = NV_MSIX_INT_ENABLED;
  797. /*
  798. * DMA 64bit
  799. */
  800. enum {
  801. NV_DMA_64BIT_DISABLED,
  802. NV_DMA_64BIT_ENABLED
  803. };
  804. static int dma_64bit = NV_DMA_64BIT_ENABLED;
  805. /*
  806. * Crossover Detection
  807. * Realtek 8201 phy + some OEM boards do not work properly.
  808. */
  809. enum {
  810. NV_CROSSOVER_DETECTION_DISABLED,
  811. NV_CROSSOVER_DETECTION_ENABLED
  812. };
  813. static int phy_cross = NV_CROSSOVER_DETECTION_DISABLED;
  814. static inline struct fe_priv *get_nvpriv(struct net_device *dev)
  815. {
  816. return netdev_priv(dev);
  817. }
  818. static inline u8 __iomem *get_hwbase(struct net_device *dev)
  819. {
  820. return ((struct fe_priv *)netdev_priv(dev))->base;
  821. }
  822. static inline void pci_push(u8 __iomem *base)
  823. {
  824. /* force out pending posted writes */
  825. readl(base);
  826. }
  827. static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
  828. {
  829. return le32_to_cpu(prd->flaglen)
  830. & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
  831. }
  832. static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
  833. {
  834. return le32_to_cpu(prd->flaglen) & LEN_MASK_V2;
  835. }
  836. static bool nv_optimized(struct fe_priv *np)
  837. {
  838. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  839. return false;
  840. return true;
  841. }
  842. static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
  843. int delay, int delaymax, const char *msg)
  844. {
  845. u8 __iomem *base = get_hwbase(dev);
  846. pci_push(base);
  847. do {
  848. udelay(delay);
  849. delaymax -= delay;
  850. if (delaymax < 0) {
  851. if (msg)
  852. printk("%s", msg);
  853. return 1;
  854. }
  855. } while ((readl(base + offset) & mask) != target);
  856. return 0;
  857. }
  858. #define NV_SETUP_RX_RING 0x01
  859. #define NV_SETUP_TX_RING 0x02
  860. static inline u32 dma_low(dma_addr_t addr)
  861. {
  862. return addr;
  863. }
  864. static inline u32 dma_high(dma_addr_t addr)
  865. {
  866. return addr>>31>>1; /* 0 if 32bit, shift down by 32 if 64bit */
  867. }
  868. static void setup_hw_rings(struct net_device *dev, int rxtx_flags)
  869. {
  870. struct fe_priv *np = get_nvpriv(dev);
  871. u8 __iomem *base = get_hwbase(dev);
  872. if (!nv_optimized(np)) {
  873. if (rxtx_flags & NV_SETUP_RX_RING) {
  874. writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
  875. }
  876. if (rxtx_flags & NV_SETUP_TX_RING) {
  877. writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
  878. }
  879. } else {
  880. if (rxtx_flags & NV_SETUP_RX_RING) {
  881. writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
  882. writel(dma_high(np->ring_addr), base + NvRegRxRingPhysAddrHigh);
  883. }
  884. if (rxtx_flags & NV_SETUP_TX_RING) {
  885. writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
  886. writel(dma_high(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddrHigh);
  887. }
  888. }
  889. }
  890. static void free_rings(struct net_device *dev)
  891. {
  892. struct fe_priv *np = get_nvpriv(dev);
  893. if (!nv_optimized(np)) {
  894. if (np->rx_ring.orig)
  895. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
  896. np->rx_ring.orig, np->ring_addr);
  897. } else {
  898. if (np->rx_ring.ex)
  899. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
  900. np->rx_ring.ex, np->ring_addr);
  901. }
  902. if (np->rx_skb)
  903. kfree(np->rx_skb);
  904. if (np->tx_skb)
  905. kfree(np->tx_skb);
  906. }
  907. static int using_multi_irqs(struct net_device *dev)
  908. {
  909. struct fe_priv *np = get_nvpriv(dev);
  910. if (!(np->msi_flags & NV_MSI_X_ENABLED) ||
  911. ((np->msi_flags & NV_MSI_X_ENABLED) &&
  912. ((np->msi_flags & NV_MSI_X_VECTORS_MASK) == 0x1)))
  913. return 0;
  914. else
  915. return 1;
  916. }
  917. static void nv_enable_irq(struct net_device *dev)
  918. {
  919. struct fe_priv *np = get_nvpriv(dev);
  920. if (!using_multi_irqs(dev)) {
  921. if (np->msi_flags & NV_MSI_X_ENABLED)
  922. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  923. else
  924. enable_irq(np->pci_dev->irq);
  925. } else {
  926. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  927. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  928. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  929. }
  930. }
  931. static void nv_disable_irq(struct net_device *dev)
  932. {
  933. struct fe_priv *np = get_nvpriv(dev);
  934. if (!using_multi_irqs(dev)) {
  935. if (np->msi_flags & NV_MSI_X_ENABLED)
  936. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  937. else
  938. disable_irq(np->pci_dev->irq);
  939. } else {
  940. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  941. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  942. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  943. }
  944. }
  945. /* In MSIX mode, a write to irqmask behaves as XOR */
  946. static void nv_enable_hw_interrupts(struct net_device *dev, u32 mask)
  947. {
  948. u8 __iomem *base = get_hwbase(dev);
  949. writel(mask, base + NvRegIrqMask);
  950. }
  951. static void nv_disable_hw_interrupts(struct net_device *dev, u32 mask)
  952. {
  953. struct fe_priv *np = get_nvpriv(dev);
  954. u8 __iomem *base = get_hwbase(dev);
  955. if (np->msi_flags & NV_MSI_X_ENABLED) {
  956. writel(mask, base + NvRegIrqMask);
  957. } else {
  958. if (np->msi_flags & NV_MSI_ENABLED)
  959. writel(0, base + NvRegMSIIrqMask);
  960. writel(0, base + NvRegIrqMask);
  961. }
  962. }
  963. static void nv_napi_enable(struct net_device *dev)
  964. {
  965. #ifdef CONFIG_FORCEDETH_NAPI
  966. struct fe_priv *np = get_nvpriv(dev);
  967. napi_enable(&np->napi);
  968. #endif
  969. }
  970. static void nv_napi_disable(struct net_device *dev)
  971. {
  972. #ifdef CONFIG_FORCEDETH_NAPI
  973. struct fe_priv *np = get_nvpriv(dev);
  974. napi_disable(&np->napi);
  975. #endif
  976. }
  977. #define MII_READ (-1)
  978. /* mii_rw: read/write a register on the PHY.
  979. *
  980. * Caller must guarantee serialization
  981. */
  982. static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
  983. {
  984. u8 __iomem *base = get_hwbase(dev);
  985. u32 reg;
  986. int retval;
  987. writel(NVREG_MIISTAT_MASK_RW, base + NvRegMIIStatus);
  988. reg = readl(base + NvRegMIIControl);
  989. if (reg & NVREG_MIICTL_INUSE) {
  990. writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
  991. udelay(NV_MIIBUSY_DELAY);
  992. }
  993. reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
  994. if (value != MII_READ) {
  995. writel(value, base + NvRegMIIData);
  996. reg |= NVREG_MIICTL_WRITE;
  997. }
  998. writel(reg, base + NvRegMIIControl);
  999. if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
  1000. NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX, NULL)) {
  1001. dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d timed out.\n",
  1002. dev->name, miireg, addr);
  1003. retval = -1;
  1004. } else if (value != MII_READ) {
  1005. /* it was a write operation - fewer failures are detectable */
  1006. dprintk(KERN_DEBUG "%s: mii_rw wrote 0x%x to reg %d at PHY %d\n",
  1007. dev->name, value, miireg, addr);
  1008. retval = 0;
  1009. } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
  1010. dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d failed.\n",
  1011. dev->name, miireg, addr);
  1012. retval = -1;
  1013. } else {
  1014. retval = readl(base + NvRegMIIData);
  1015. dprintk(KERN_DEBUG "%s: mii_rw read from reg %d at PHY %d: 0x%x.\n",
  1016. dev->name, miireg, addr, retval);
  1017. }
  1018. return retval;
  1019. }
  1020. static int phy_reset(struct net_device *dev, u32 bmcr_setup)
  1021. {
  1022. struct fe_priv *np = netdev_priv(dev);
  1023. u32 miicontrol;
  1024. unsigned int tries = 0;
  1025. miicontrol = BMCR_RESET | bmcr_setup;
  1026. if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol)) {
  1027. return -1;
  1028. }
  1029. /* wait for 500ms */
  1030. msleep(500);
  1031. /* must wait till reset is deasserted */
  1032. while (miicontrol & BMCR_RESET) {
  1033. msleep(10);
  1034. miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1035. /* FIXME: 100 tries seem excessive */
  1036. if (tries++ > 100)
  1037. return -1;
  1038. }
  1039. return 0;
  1040. }
  1041. static int phy_init(struct net_device *dev)
  1042. {
  1043. struct fe_priv *np = get_nvpriv(dev);
  1044. u8 __iomem *base = get_hwbase(dev);
  1045. u32 phyinterface, phy_reserved, mii_status, mii_control, mii_control_1000,reg;
  1046. /* phy errata for E3016 phy */
  1047. if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
  1048. reg = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
  1049. reg &= ~PHY_MARVELL_E3016_INITMASK;
  1050. if (mii_rw(dev, np->phyaddr, MII_NCONFIG, reg)) {
  1051. printk(KERN_INFO "%s: phy write to errata reg failed.\n", pci_name(np->pci_dev));
  1052. return PHY_ERROR;
  1053. }
  1054. }
  1055. if (np->phy_oui == PHY_OUI_REALTEK) {
  1056. if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
  1057. np->phy_rev == PHY_REV_REALTEK_8211B) {
  1058. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
  1059. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1060. return PHY_ERROR;
  1061. }
  1062. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2)) {
  1063. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1064. return PHY_ERROR;
  1065. }
  1066. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3)) {
  1067. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1068. return PHY_ERROR;
  1069. }
  1070. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4)) {
  1071. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1072. return PHY_ERROR;
  1073. }
  1074. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5)) {
  1075. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1076. return PHY_ERROR;
  1077. }
  1078. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6)) {
  1079. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1080. return PHY_ERROR;
  1081. }
  1082. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
  1083. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1084. return PHY_ERROR;
  1085. }
  1086. }
  1087. if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
  1088. np->phy_rev == PHY_REV_REALTEK_8211C) {
  1089. u32 powerstate = readl(base + NvRegPowerState2);
  1090. /* need to perform hw phy reset */
  1091. powerstate |= NVREG_POWERSTATE2_PHY_RESET;
  1092. writel(powerstate, base + NvRegPowerState2);
  1093. msleep(25);
  1094. powerstate &= ~NVREG_POWERSTATE2_PHY_RESET;
  1095. writel(powerstate, base + NvRegPowerState2);
  1096. msleep(25);
  1097. reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
  1098. reg |= PHY_REALTEK_INIT9;
  1099. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, reg)) {
  1100. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1101. return PHY_ERROR;
  1102. }
  1103. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT10)) {
  1104. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1105. return PHY_ERROR;
  1106. }
  1107. reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, MII_READ);
  1108. if (!(reg & PHY_REALTEK_INIT11)) {
  1109. reg |= PHY_REALTEK_INIT11;
  1110. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, reg)) {
  1111. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1112. return PHY_ERROR;
  1113. }
  1114. }
  1115. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
  1116. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1117. return PHY_ERROR;
  1118. }
  1119. }
  1120. if (np->phy_model == PHY_MODEL_REALTEK_8201) {
  1121. if (np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_32 ||
  1122. np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_33 ||
  1123. np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_34 ||
  1124. np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_35 ||
  1125. np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_36 ||
  1126. np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_37 ||
  1127. np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_38 ||
  1128. np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_39) {
  1129. phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
  1130. phy_reserved |= PHY_REALTEK_INIT7;
  1131. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, phy_reserved)) {
  1132. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1133. return PHY_ERROR;
  1134. }
  1135. }
  1136. }
  1137. }
  1138. /* set advertise register */
  1139. reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1140. reg |= (ADVERTISE_10HALF|ADVERTISE_10FULL|ADVERTISE_100HALF|ADVERTISE_100FULL|ADVERTISE_PAUSE_ASYM|ADVERTISE_PAUSE_CAP);
  1141. if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
  1142. printk(KERN_INFO "%s: phy write to advertise failed.\n", pci_name(np->pci_dev));
  1143. return PHY_ERROR;
  1144. }
  1145. /* get phy interface type */
  1146. phyinterface = readl(base + NvRegPhyInterface);
  1147. /* see if gigabit phy */
  1148. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  1149. if (mii_status & PHY_GIGABIT) {
  1150. np->gigabit = PHY_GIGABIT;
  1151. mii_control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  1152. mii_control_1000 &= ~ADVERTISE_1000HALF;
  1153. if (phyinterface & PHY_RGMII)
  1154. mii_control_1000 |= ADVERTISE_1000FULL;
  1155. else
  1156. mii_control_1000 &= ~ADVERTISE_1000FULL;
  1157. if (mii_rw(dev, np->phyaddr, MII_CTRL1000, mii_control_1000)) {
  1158. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1159. return PHY_ERROR;
  1160. }
  1161. }
  1162. else
  1163. np->gigabit = 0;
  1164. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1165. mii_control |= BMCR_ANENABLE;
  1166. if (np->phy_oui == PHY_OUI_REALTEK &&
  1167. np->phy_model == PHY_MODEL_REALTEK_8211 &&
  1168. np->phy_rev == PHY_REV_REALTEK_8211C) {
  1169. /* start autoneg since we already performed hw reset above */
  1170. mii_control |= BMCR_ANRESTART;
  1171. if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
  1172. printk(KERN_INFO "%s: phy init failed\n", pci_name(np->pci_dev));
  1173. return PHY_ERROR;
  1174. }
  1175. } else {
  1176. /* reset the phy
  1177. * (certain phys need bmcr to be setup with reset)
  1178. */
  1179. if (phy_reset(dev, mii_control)) {
  1180. printk(KERN_INFO "%s: phy reset failed\n", pci_name(np->pci_dev));
  1181. return PHY_ERROR;
  1182. }
  1183. }
  1184. /* phy vendor specific configuration */
  1185. if ((np->phy_oui == PHY_OUI_CICADA) && (phyinterface & PHY_RGMII) ) {
  1186. phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
  1187. phy_reserved &= ~(PHY_CICADA_INIT1 | PHY_CICADA_INIT2);
  1188. phy_reserved |= (PHY_CICADA_INIT3 | PHY_CICADA_INIT4);
  1189. if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved)) {
  1190. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1191. return PHY_ERROR;
  1192. }
  1193. phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
  1194. phy_reserved |= PHY_CICADA_INIT5;
  1195. if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved)) {
  1196. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1197. return PHY_ERROR;
  1198. }
  1199. }
  1200. if (np->phy_oui == PHY_OUI_CICADA) {
  1201. phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
  1202. phy_reserved |= PHY_CICADA_INIT6;
  1203. if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved)) {
  1204. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1205. return PHY_ERROR;
  1206. }
  1207. }
  1208. if (np->phy_oui == PHY_OUI_VITESSE) {
  1209. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT1)) {
  1210. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1211. return PHY_ERROR;
  1212. }
  1213. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT2)) {
  1214. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1215. return PHY_ERROR;
  1216. }
  1217. phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, MII_READ);
  1218. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved)) {
  1219. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1220. return PHY_ERROR;
  1221. }
  1222. phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, MII_READ);
  1223. phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
  1224. phy_reserved |= PHY_VITESSE_INIT3;
  1225. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved)) {
  1226. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1227. return PHY_ERROR;
  1228. }
  1229. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT4)) {
  1230. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1231. return PHY_ERROR;
  1232. }
  1233. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT5)) {
  1234. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1235. return PHY_ERROR;
  1236. }
  1237. phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, MII_READ);
  1238. phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
  1239. phy_reserved |= PHY_VITESSE_INIT3;
  1240. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved)) {
  1241. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1242. return PHY_ERROR;
  1243. }
  1244. phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, MII_READ);
  1245. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved)) {
  1246. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1247. return PHY_ERROR;
  1248. }
  1249. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT6)) {
  1250. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1251. return PHY_ERROR;
  1252. }
  1253. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT7)) {
  1254. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1255. return PHY_ERROR;
  1256. }
  1257. phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, MII_READ);
  1258. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved)) {
  1259. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1260. return PHY_ERROR;
  1261. }
  1262. phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, MII_READ);
  1263. phy_reserved &= ~PHY_VITESSE_INIT_MSK2;
  1264. phy_reserved |= PHY_VITESSE_INIT8;
  1265. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved)) {
  1266. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1267. return PHY_ERROR;
  1268. }
  1269. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT9)) {
  1270. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1271. return PHY_ERROR;
  1272. }
  1273. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT10)) {
  1274. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1275. return PHY_ERROR;
  1276. }
  1277. }
  1278. if (np->phy_oui == PHY_OUI_REALTEK) {
  1279. if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
  1280. np->phy_rev == PHY_REV_REALTEK_8211B) {
  1281. /* reset could have cleared these out, set them back */
  1282. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
  1283. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1284. return PHY_ERROR;
  1285. }
  1286. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2)) {
  1287. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1288. return PHY_ERROR;
  1289. }
  1290. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3)) {
  1291. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1292. return PHY_ERROR;
  1293. }
  1294. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4)) {
  1295. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1296. return PHY_ERROR;
  1297. }
  1298. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5)) {
  1299. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1300. return PHY_ERROR;
  1301. }
  1302. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6)) {
  1303. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1304. return PHY_ERROR;
  1305. }
  1306. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
  1307. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1308. return PHY_ERROR;
  1309. }
  1310. }
  1311. if (np->phy_model == PHY_MODEL_REALTEK_8201) {
  1312. if (np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_32 ||
  1313. np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_33 ||
  1314. np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_34 ||
  1315. np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_35 ||
  1316. np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_36 ||
  1317. np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_37 ||
  1318. np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_38 ||
  1319. np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_39) {
  1320. phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
  1321. phy_reserved |= PHY_REALTEK_INIT7;
  1322. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, phy_reserved)) {
  1323. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1324. return PHY_ERROR;
  1325. }
  1326. }
  1327. if (phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
  1328. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3)) {
  1329. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1330. return PHY_ERROR;
  1331. }
  1332. phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, MII_READ);
  1333. phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
  1334. phy_reserved |= PHY_REALTEK_INIT3;
  1335. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, phy_reserved)) {
  1336. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1337. return PHY_ERROR;
  1338. }
  1339. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
  1340. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  1341. return PHY_ERROR;
  1342. }
  1343. }
  1344. }
  1345. }
  1346. /* some phys clear out pause advertisment on reset, set it back */
  1347. mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg);
  1348. /* restart auto negotiation, power down phy */
  1349. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1350. mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE | BMCR_PDOWN);
  1351. if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
  1352. return PHY_ERROR;
  1353. }
  1354. return 0;
  1355. }
  1356. static void nv_start_rx(struct net_device *dev)
  1357. {
  1358. struct fe_priv *np = netdev_priv(dev);
  1359. u8 __iomem *base = get_hwbase(dev);
  1360. u32 rx_ctrl = readl(base + NvRegReceiverControl);
  1361. dprintk(KERN_DEBUG "%s: nv_start_rx\n", dev->name);
  1362. /* Already running? Stop it. */
  1363. if ((readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) && !np->mac_in_use) {
  1364. rx_ctrl &= ~NVREG_RCVCTL_START;
  1365. writel(rx_ctrl, base + NvRegReceiverControl);
  1366. pci_push(base);
  1367. }
  1368. writel(np->linkspeed, base + NvRegLinkSpeed);
  1369. pci_push(base);
  1370. rx_ctrl |= NVREG_RCVCTL_START;
  1371. if (np->mac_in_use)
  1372. rx_ctrl &= ~NVREG_RCVCTL_RX_PATH_EN;
  1373. writel(rx_ctrl, base + NvRegReceiverControl);
  1374. dprintk(KERN_DEBUG "%s: nv_start_rx to duplex %d, speed 0x%08x.\n",
  1375. dev->name, np->duplex, np->linkspeed);
  1376. pci_push(base);
  1377. }
  1378. static void nv_stop_rx(struct net_device *dev)
  1379. {
  1380. struct fe_priv *np = netdev_priv(dev);
  1381. u8 __iomem *base = get_hwbase(dev);
  1382. u32 rx_ctrl = readl(base + NvRegReceiverControl);
  1383. dprintk(KERN_DEBUG "%s: nv_stop_rx\n", dev->name);
  1384. if (!np->mac_in_use)
  1385. rx_ctrl &= ~NVREG_RCVCTL_START;
  1386. else
  1387. rx_ctrl |= NVREG_RCVCTL_RX_PATH_EN;
  1388. writel(rx_ctrl, base + NvRegReceiverControl);
  1389. reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
  1390. NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX,
  1391. KERN_INFO "nv_stop_rx: ReceiverStatus remained busy");
  1392. udelay(NV_RXSTOP_DELAY2);
  1393. if (!np->mac_in_use)
  1394. writel(0, base + NvRegLinkSpeed);
  1395. }
  1396. static void nv_start_tx(struct net_device *dev)
  1397. {
  1398. struct fe_priv *np = netdev_priv(dev);
  1399. u8 __iomem *base = get_hwbase(dev);
  1400. u32 tx_ctrl = readl(base + NvRegTransmitterControl);
  1401. dprintk(KERN_DEBUG "%s: nv_start_tx\n", dev->name);
  1402. tx_ctrl |= NVREG_XMITCTL_START;
  1403. if (np->mac_in_use)
  1404. tx_ctrl &= ~NVREG_XMITCTL_TX_PATH_EN;
  1405. writel(tx_ctrl, base + NvRegTransmitterControl);
  1406. pci_push(base);
  1407. }
  1408. static void nv_stop_tx(struct net_device *dev)
  1409. {
  1410. struct fe_priv *np = netdev_priv(dev);
  1411. u8 __iomem *base = get_hwbase(dev);
  1412. u32 tx_ctrl = readl(base + NvRegTransmitterControl);
  1413. dprintk(KERN_DEBUG "%s: nv_stop_tx\n", dev->name);
  1414. if (!np->mac_in_use)
  1415. tx_ctrl &= ~NVREG_XMITCTL_START;
  1416. else
  1417. tx_ctrl |= NVREG_XMITCTL_TX_PATH_EN;
  1418. writel(tx_ctrl, base + NvRegTransmitterControl);
  1419. reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
  1420. NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX,
  1421. KERN_INFO "nv_stop_tx: TransmitterStatus remained busy");
  1422. udelay(NV_TXSTOP_DELAY2);
  1423. if (!np->mac_in_use)
  1424. writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV,
  1425. base + NvRegTransmitPoll);
  1426. }
  1427. static void nv_start_rxtx(struct net_device *dev)
  1428. {
  1429. nv_start_rx(dev);
  1430. nv_start_tx(dev);
  1431. }
  1432. static void nv_stop_rxtx(struct net_device *dev)
  1433. {
  1434. nv_stop_rx(dev);
  1435. nv_stop_tx(dev);
  1436. }
  1437. static void nv_txrx_reset(struct net_device *dev)
  1438. {
  1439. struct fe_priv *np = netdev_priv(dev);
  1440. u8 __iomem *base = get_hwbase(dev);
  1441. dprintk(KERN_DEBUG "%s: nv_txrx_reset\n", dev->name);
  1442. writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
  1443. pci_push(base);
  1444. udelay(NV_TXRX_RESET_DELAY);
  1445. writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
  1446. pci_push(base);
  1447. }
  1448. static void nv_mac_reset(struct net_device *dev)
  1449. {
  1450. struct fe_priv *np = netdev_priv(dev);
  1451. u8 __iomem *base = get_hwbase(dev);
  1452. u32 temp1, temp2, temp3;
  1453. dprintk(KERN_DEBUG "%s: nv_mac_reset\n", dev->name);
  1454. writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
  1455. pci_push(base);
  1456. /* save registers since they will be cleared on reset */
  1457. temp1 = readl(base + NvRegMacAddrA);
  1458. temp2 = readl(base + NvRegMacAddrB);
  1459. temp3 = readl(base + NvRegTransmitPoll);
  1460. writel(NVREG_MAC_RESET_ASSERT, base + NvRegMacReset);
  1461. pci_push(base);
  1462. udelay(NV_MAC_RESET_DELAY);
  1463. writel(0, base + NvRegMacReset);
  1464. pci_push(base);
  1465. udelay(NV_MAC_RESET_DELAY);
  1466. /* restore saved registers */
  1467. writel(temp1, base + NvRegMacAddrA);
  1468. writel(temp2, base + NvRegMacAddrB);
  1469. writel(temp3, base + NvRegTransmitPoll);
  1470. writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
  1471. pci_push(base);
  1472. }
  1473. static void nv_get_hw_stats(struct net_device *dev)
  1474. {
  1475. struct fe_priv *np = netdev_priv(dev);
  1476. u8 __iomem *base = get_hwbase(dev);
  1477. np->estats.tx_bytes += readl(base + NvRegTxCnt);
  1478. np->estats.tx_zero_rexmt += readl(base + NvRegTxZeroReXmt);
  1479. np->estats.tx_one_rexmt += readl(base + NvRegTxOneReXmt);
  1480. np->estats.tx_many_rexmt += readl(base + NvRegTxManyReXmt);
  1481. np->estats.tx_late_collision += readl(base + NvRegTxLateCol);
  1482. np->estats.tx_fifo_errors += readl(base + NvRegTxUnderflow);
  1483. np->estats.tx_carrier_errors += readl(base + NvRegTxLossCarrier);
  1484. np->estats.tx_excess_deferral += readl(base + NvRegTxExcessDef);
  1485. np->estats.tx_retry_error += readl(base + NvRegTxRetryErr);
  1486. np->estats.rx_frame_error += readl(base + NvRegRxFrameErr);
  1487. np->estats.rx_extra_byte += readl(base + NvRegRxExtraByte);
  1488. np->estats.rx_late_collision += readl(base + NvRegRxLateCol);
  1489. np->estats.rx_runt += readl(base + NvRegRxRunt);
  1490. np->estats.rx_frame_too_long += readl(base + NvRegRxFrameTooLong);
  1491. np->estats.rx_over_errors += readl(base + NvRegRxOverflow);
  1492. np->estats.rx_crc_errors += readl(base + NvRegRxFCSErr);
  1493. np->estats.rx_frame_align_error += readl(base + NvRegRxFrameAlignErr);
  1494. np->estats.rx_length_error += readl(base + NvRegRxLenErr);
  1495. np->estats.rx_unicast += readl(base + NvRegRxUnicast);
  1496. np->estats.rx_multicast += readl(base + NvRegRxMulticast);
  1497. np->estats.rx_broadcast += readl(base + NvRegRxBroadcast);
  1498. np->estats.rx_packets =
  1499. np->estats.rx_unicast +
  1500. np->estats.rx_multicast +
  1501. np->estats.rx_broadcast;
  1502. np->estats.rx_errors_total =
  1503. np->estats.rx_crc_errors +
  1504. np->estats.rx_over_errors +
  1505. np->estats.rx_frame_error +
  1506. (np->estats.rx_frame_align_error - np->estats.rx_extra_byte) +
  1507. np->estats.rx_late_collision +
  1508. np->estats.rx_runt +
  1509. np->estats.rx_frame_too_long;
  1510. np->estats.tx_errors_total =
  1511. np->estats.tx_late_collision +
  1512. np->estats.tx_fifo_errors +
  1513. np->estats.tx_carrier_errors +
  1514. np->estats.tx_excess_deferral +
  1515. np->estats.tx_retry_error;
  1516. if (np->driver_data & DEV_HAS_STATISTICS_V2) {
  1517. np->estats.tx_deferral += readl(base + NvRegTxDef);
  1518. np->estats.tx_packets += readl(base + NvRegTxFrame);
  1519. np->estats.rx_bytes += readl(base + NvRegRxCnt);
  1520. np->estats.tx_pause += readl(base + NvRegTxPause);
  1521. np->estats.rx_pause += readl(base + NvRegRxPause);
  1522. np->estats.rx_drop_frame += readl(base + NvRegRxDropFrame);
  1523. }
  1524. if (np->driver_data & DEV_HAS_STATISTICS_V3) {
  1525. np->estats.tx_unicast += readl(base + NvRegTxUnicast);
  1526. np->estats.tx_multicast += readl(base + NvRegTxMulticast);
  1527. np->estats.tx_broadcast += readl(base + NvRegTxBroadcast);
  1528. }
  1529. }
  1530. /*
  1531. * nv_get_stats: dev->get_stats function
  1532. * Get latest stats value from the nic.
  1533. * Called with read_lock(&dev_base_lock) held for read -
  1534. * only synchronized against unregister_netdevice.
  1535. */
  1536. static struct net_device_stats *nv_get_stats(struct net_device *dev)
  1537. {
  1538. struct fe_priv *np = netdev_priv(dev);
  1539. /* If the nic supports hw counters then retrieve latest values */
  1540. if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3)) {
  1541. nv_get_hw_stats(dev);
  1542. /* copy to net_device stats */
  1543. dev->stats.tx_bytes = np->estats.tx_bytes;
  1544. dev->stats.tx_fifo_errors = np->estats.tx_fifo_errors;
  1545. dev->stats.tx_carrier_errors = np->estats.tx_carrier_errors;
  1546. dev->stats.rx_crc_errors = np->estats.rx_crc_errors;
  1547. dev->stats.rx_over_errors = np->estats.rx_over_errors;
  1548. dev->stats.rx_errors = np->estats.rx_errors_total;
  1549. dev->stats.tx_errors = np->estats.tx_errors_total;
  1550. }
  1551. return &dev->stats;
  1552. }
  1553. /*
  1554. * nv_alloc_rx: fill rx ring entries.
  1555. * Return 1 if the allocations for the skbs failed and the
  1556. * rx engine is without Available descriptors
  1557. */
  1558. static int nv_alloc_rx(struct net_device *dev)
  1559. {
  1560. struct fe_priv *np = netdev_priv(dev);
  1561. struct ring_desc* less_rx;
  1562. less_rx = np->get_rx.orig;
  1563. if (less_rx-- == np->first_rx.orig)
  1564. less_rx = np->last_rx.orig;
  1565. while (np->put_rx.orig != less_rx) {
  1566. struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
  1567. if (skb) {
  1568. np->put_rx_ctx->skb = skb;
  1569. np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
  1570. skb->data,
  1571. skb_tailroom(skb),
  1572. PCI_DMA_FROMDEVICE);
  1573. np->put_rx_ctx->dma_len = skb_tailroom(skb);
  1574. np->put_rx.orig->buf = cpu_to_le32(np->put_rx_ctx->dma);
  1575. wmb();
  1576. np->put_rx.orig->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
  1577. if (unlikely(np->put_rx.orig++ == np->last_rx.orig))
  1578. np->put_rx.orig = np->first_rx.orig;
  1579. if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
  1580. np->put_rx_ctx = np->first_rx_ctx;
  1581. } else {
  1582. return 1;
  1583. }
  1584. }
  1585. return 0;
  1586. }
  1587. static int nv_alloc_rx_optimized(struct net_device *dev)
  1588. {
  1589. struct fe_priv *np = netdev_priv(dev);
  1590. struct ring_desc_ex* less_rx;
  1591. less_rx = np->get_rx.ex;
  1592. if (less_rx-- == np->first_rx.ex)
  1593. less_rx = np->last_rx.ex;
  1594. while (np->put_rx.ex != less_rx) {
  1595. struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
  1596. if (skb) {
  1597. np->put_rx_ctx->skb = skb;
  1598. np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
  1599. skb->data,
  1600. skb_tailroom(skb),
  1601. PCI_DMA_FROMDEVICE);
  1602. np->put_rx_ctx->dma_len = skb_tailroom(skb);
  1603. np->put_rx.ex->bufhigh = cpu_to_le32(dma_high(np->put_rx_ctx->dma));
  1604. np->put_rx.ex->buflow = cpu_to_le32(dma_low(np->put_rx_ctx->dma));
  1605. wmb();
  1606. np->put_rx.ex->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
  1607. if (unlikely(np->put_rx.ex++ == np->last_rx.ex))
  1608. np->put_rx.ex = np->first_rx.ex;
  1609. if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
  1610. np->put_rx_ctx = np->first_rx_ctx;
  1611. } else {
  1612. return 1;
  1613. }
  1614. }
  1615. return 0;
  1616. }
  1617. /* If rx bufs are exhausted called after 50ms to attempt to refresh */
  1618. #ifdef CONFIG_FORCEDETH_NAPI
  1619. static void nv_do_rx_refill(unsigned long data)
  1620. {
  1621. struct net_device *dev = (struct net_device *) data;
  1622. struct fe_priv *np = netdev_priv(dev);
  1623. /* Just reschedule NAPI rx processing */
  1624. napi_schedule(&np->napi);
  1625. }
  1626. #else
  1627. static void nv_do_rx_refill(unsigned long data)
  1628. {
  1629. struct net_device *dev = (struct net_device *) data;
  1630. struct fe_priv *np = netdev_priv(dev);
  1631. int retcode;
  1632. if (!using_multi_irqs(dev)) {
  1633. if (np->msi_flags & NV_MSI_X_ENABLED)
  1634. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  1635. else
  1636. disable_irq(np->pci_dev->irq);
  1637. } else {
  1638. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  1639. }
  1640. if (!nv_optimized(np))
  1641. retcode = nv_alloc_rx(dev);
  1642. else
  1643. retcode = nv_alloc_rx_optimized(dev);
  1644. if (retcode) {
  1645. spin_lock_irq(&np->lock);
  1646. if (!np->in_shutdown)
  1647. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  1648. spin_unlock_irq(&np->lock);
  1649. }
  1650. if (!using_multi_irqs(dev)) {
  1651. if (np->msi_flags & NV_MSI_X_ENABLED)
  1652. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  1653. else
  1654. enable_irq(np->pci_dev->irq);
  1655. } else {
  1656. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  1657. }
  1658. }
  1659. #endif
  1660. static void nv_init_rx(struct net_device *dev)
  1661. {
  1662. struct fe_priv *np = netdev_priv(dev);
  1663. int i;
  1664. np->get_rx = np->put_rx = np->first_rx = np->rx_ring;
  1665. if (!nv_optimized(np))
  1666. np->last_rx.orig = &np->rx_ring.orig[np->rx_ring_size-1];
  1667. else
  1668. np->last_rx.ex = &np->rx_ring.ex[np->rx_ring_size-1];
  1669. np->get_rx_ctx = np->put_rx_ctx = np->first_rx_ctx = np->rx_skb;
  1670. np->last_rx_ctx = &np->rx_skb[np->rx_ring_size-1];
  1671. for (i = 0; i < np->rx_ring_size; i++) {
  1672. if (!nv_optimized(np)) {
  1673. np->rx_ring.orig[i].flaglen = 0;
  1674. np->rx_ring.orig[i].buf = 0;
  1675. } else {
  1676. np->rx_ring.ex[i].flaglen = 0;
  1677. np->rx_ring.ex[i].txvlan = 0;
  1678. np->rx_ring.ex[i].bufhigh = 0;
  1679. np->rx_ring.ex[i].buflow = 0;
  1680. }
  1681. np->rx_skb[i].skb = NULL;
  1682. np->rx_skb[i].dma = 0;
  1683. }
  1684. }
  1685. static void nv_init_tx(struct net_device *dev)
  1686. {
  1687. struct fe_priv *np = netdev_priv(dev);
  1688. int i;
  1689. np->get_tx = np->put_tx = np->first_tx = np->tx_ring;
  1690. if (!nv_optimized(np))
  1691. np->last_tx.orig = &np->tx_ring.orig[np->tx_ring_size-1];
  1692. else
  1693. np->last_tx.ex = &np->tx_ring.ex[np->tx_ring_size-1];
  1694. np->get_tx_ctx = np->put_tx_ctx = np->first_tx_ctx = np->tx_skb;
  1695. np->last_tx_ctx = &np->tx_skb[np->tx_ring_size-1];
  1696. np->tx_pkts_in_progress = 0;
  1697. np->tx_change_owner = NULL;
  1698. np->tx_end_flip = NULL;
  1699. for (i = 0; i < np->tx_ring_size; i++) {
  1700. if (!nv_optimized(np)) {
  1701. np->tx_ring.orig[i].flaglen = 0;
  1702. np->tx_ring.orig[i].buf = 0;
  1703. } else {
  1704. np->tx_ring.ex[i].flaglen = 0;
  1705. np->tx_ring.ex[i].txvlan = 0;
  1706. np->tx_ring.ex[i].bufhigh = 0;
  1707. np->tx_ring.ex[i].buflow = 0;
  1708. }
  1709. np->tx_skb[i].skb = NULL;
  1710. np->tx_skb[i].dma = 0;
  1711. np->tx_skb[i].dma_len = 0;
  1712. np->tx_skb[i].first_tx_desc = NULL;
  1713. np->tx_skb[i].next_tx_ctx = NULL;
  1714. }
  1715. }
  1716. static int nv_init_ring(struct net_device *dev)
  1717. {
  1718. struct fe_priv *np = netdev_priv(dev);
  1719. nv_init_tx(dev);
  1720. nv_init_rx(dev);
  1721. if (!nv_optimized(np))
  1722. return nv_alloc_rx(dev);
  1723. else
  1724. return nv_alloc_rx_optimized(dev);
  1725. }
  1726. static int nv_release_txskb(struct net_device *dev, struct nv_skb_map* tx_skb)
  1727. {
  1728. struct fe_priv *np = netdev_priv(dev);
  1729. if (tx_skb->dma) {
  1730. pci_unmap_page(np->pci_dev, tx_skb->dma,
  1731. tx_skb->dma_len,
  1732. PCI_DMA_TODEVICE);
  1733. tx_skb->dma = 0;
  1734. }
  1735. if (tx_skb->skb) {
  1736. dev_kfree_skb_any(tx_skb->skb);
  1737. tx_skb->skb = NULL;
  1738. return 1;
  1739. } else {
  1740. return 0;
  1741. }
  1742. }
  1743. static void nv_drain_tx(struct net_device *dev)
  1744. {
  1745. struct fe_priv *np = netdev_priv(dev);
  1746. unsigned int i;
  1747. for (i = 0; i < np->tx_ring_size; i++) {
  1748. if (!nv_optimized(np)) {
  1749. np->tx_ring.orig[i].flaglen = 0;
  1750. np->tx_ring.orig[i].buf = 0;
  1751. } else {
  1752. np->tx_ring.ex[i].flaglen = 0;
  1753. np->tx_ring.ex[i].txvlan = 0;
  1754. np->tx_ring.ex[i].bufhigh = 0;
  1755. np->tx_ring.ex[i].buflow = 0;
  1756. }
  1757. if (nv_release_txskb(dev, &np->tx_skb[i]))
  1758. dev->stats.tx_dropped++;
  1759. np->tx_skb[i].dma = 0;
  1760. np->tx_skb[i].dma_len = 0;
  1761. np->tx_skb[i].first_tx_desc = NULL;
  1762. np->tx_skb[i].next_tx_ctx = NULL;
  1763. }
  1764. np->tx_pkts_in_progress = 0;
  1765. np->tx_change_owner = NULL;
  1766. np->tx_end_flip = NULL;
  1767. }
  1768. static void nv_drain_rx(struct net_device *dev)
  1769. {
  1770. struct fe_priv *np = netdev_priv(dev);
  1771. int i;
  1772. for (i = 0; i < np->rx_ring_size; i++) {
  1773. if (!nv_optimized(np)) {
  1774. np->rx_ring.orig[i].flaglen = 0;
  1775. np->rx_ring.orig[i].buf = 0;
  1776. } else {
  1777. np->rx_ring.ex[i].flaglen = 0;
  1778. np->rx_ring.ex[i].txvlan = 0;
  1779. np->rx_ring.ex[i].bufhigh = 0;
  1780. np->rx_ring.ex[i].buflow = 0;
  1781. }
  1782. wmb();
  1783. if (np->rx_skb[i].skb) {
  1784. pci_unmap_single(np->pci_dev, np->rx_skb[i].dma,
  1785. (skb_end_pointer(np->rx_skb[i].skb) -
  1786. np->rx_skb[i].skb->data),
  1787. PCI_DMA_FROMDEVICE);
  1788. dev_kfree_skb(np->rx_skb[i].skb);
  1789. np->rx_skb[i].skb = NULL;
  1790. }
  1791. }
  1792. }
  1793. static void nv_drain_rxtx(struct net_device *dev)
  1794. {
  1795. nv_drain_tx(dev);
  1796. nv_drain_rx(dev);
  1797. }
  1798. static inline u32 nv_get_empty_tx_slots(struct fe_priv *np)
  1799. {
  1800. return (u32)(np->tx_ring_size - ((np->tx_ring_size + (np->put_tx_ctx - np->get_tx_ctx)) % np->tx_ring_size));
  1801. }
  1802. static void nv_legacybackoff_reseed(struct net_device *dev)
  1803. {
  1804. u8 __iomem *base = get_hwbase(dev);
  1805. u32 reg;
  1806. u32 low;
  1807. int tx_status = 0;
  1808. reg = readl(base + NvRegSlotTime) & ~NVREG_SLOTTIME_MASK;
  1809. get_random_bytes(&low, sizeof(low));
  1810. reg |= low & NVREG_SLOTTIME_MASK;
  1811. /* Need to stop tx before change takes effect.
  1812. * Caller has already gained np->lock.
  1813. */
  1814. tx_status = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START;
  1815. if (tx_status)
  1816. nv_stop_tx(dev);
  1817. nv_stop_rx(dev);
  1818. writel(reg, base + NvRegSlotTime);
  1819. if (tx_status)
  1820. nv_start_tx(dev);
  1821. nv_start_rx(dev);
  1822. }
  1823. /* Gear Backoff Seeds */
  1824. #define BACKOFF_SEEDSET_ROWS 8
  1825. #define BACKOFF_SEEDSET_LFSRS 15
  1826. /* Known Good seed sets */
  1827. static const u32 main_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
  1828. {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
  1829. {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 385, 761, 790, 974},
  1830. {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
  1831. {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 386, 761, 790, 974},
  1832. {266, 265, 276, 585, 397, 208, 345, 355, 365, 376, 385, 396, 771, 700, 984},
  1833. {266, 265, 276, 586, 397, 208, 346, 355, 365, 376, 285, 396, 771, 700, 984},
  1834. {366, 365, 376, 686, 497, 308, 447, 455, 466, 476, 485, 496, 871, 800, 84},
  1835. {466, 465, 476, 786, 597, 408, 547, 555, 566, 576, 585, 597, 971, 900, 184}};
  1836. static const u32 gear_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
  1837. {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
  1838. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
  1839. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 397},
  1840. {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
  1841. {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
  1842. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
  1843. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
  1844. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395}};
  1845. static void nv_gear_backoff_reseed(struct net_device *dev)
  1846. {
  1847. u8 __iomem *base = get_hwbase(dev);
  1848. u32 miniseed1, miniseed2, miniseed2_reversed, miniseed3, miniseed3_reversed;
  1849. u32 temp, seedset, combinedSeed;
  1850. int i;
  1851. /* Setup seed for free running LFSR */
  1852. /* We are going to read the time stamp counter 3 times
  1853. and swizzle bits around to increase randomness */
  1854. get_random_bytes(&miniseed1, sizeof(miniseed1));
  1855. miniseed1 &= 0x0fff;
  1856. if (miniseed1 == 0)
  1857. miniseed1 = 0xabc;
  1858. get_random_bytes(&miniseed2, sizeof(miniseed2));
  1859. miniseed2 &= 0x0fff;
  1860. if (miniseed2 == 0)
  1861. miniseed2 = 0xabc;
  1862. miniseed2_reversed =
  1863. ((miniseed2 & 0xF00) >> 8) |
  1864. (miniseed2 & 0x0F0) |
  1865. ((miniseed2 & 0x00F) << 8);
  1866. get_random_bytes(&miniseed3, sizeof(miniseed3));
  1867. miniseed3 &= 0x0fff;
  1868. if (miniseed3 == 0)
  1869. miniseed3 = 0xabc;
  1870. miniseed3_reversed =
  1871. ((miniseed3 & 0xF00) >> 8) |
  1872. (miniseed3 & 0x0F0) |
  1873. ((miniseed3 & 0x00F) << 8);
  1874. combinedSeed = ((miniseed1 ^ miniseed2_reversed) << 12) |
  1875. (miniseed2 ^ miniseed3_reversed);
  1876. /* Seeds can not be zero */
  1877. if ((combinedSeed & NVREG_BKOFFCTRL_SEED_MASK) == 0)
  1878. combinedSeed |= 0x08;
  1879. if ((combinedSeed & (NVREG_BKOFFCTRL_SEED_MASK << NVREG_BKOFFCTRL_GEAR)) == 0)
  1880. combinedSeed |= 0x8000;
  1881. /* No need to disable tx here */
  1882. temp = NVREG_BKOFFCTRL_DEFAULT | (0 << NVREG_BKOFFCTRL_SELECT);
  1883. temp |= combinedSeed & NVREG_BKOFFCTRL_SEED_MASK;
  1884. temp |= combinedSeed >> NVREG_BKOFFCTRL_GEAR;
  1885. writel(temp,base + NvRegBackOffControl);
  1886. /* Setup seeds for all gear LFSRs. */
  1887. get_random_bytes(&seedset, sizeof(seedset));
  1888. seedset = seedset % BACKOFF_SEEDSET_ROWS;
  1889. for (i = 1; i <= BACKOFF_SEEDSET_LFSRS; i++)
  1890. {
  1891. temp = NVREG_BKOFFCTRL_DEFAULT | (i << NVREG_BKOFFCTRL_SELECT);
  1892. temp |= main_seedset[seedset][i-1] & 0x3ff;
  1893. temp |= ((gear_seedset[seedset][i-1] & 0x3ff) << NVREG_BKOFFCTRL_GEAR);
  1894. writel(temp, base + NvRegBackOffControl);
  1895. }
  1896. }
  1897. /*
  1898. * nv_start_xmit: dev->hard_start_xmit function
  1899. * Called with netif_tx_lock held.
  1900. */
  1901. static int nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
  1902. {
  1903. struct fe_priv *np = netdev_priv(dev);
  1904. u32 tx_flags = 0;
  1905. u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
  1906. unsigned int fragments = skb_shinfo(skb)->nr_frags;
  1907. unsigned int i;
  1908. u32 offset = 0;
  1909. u32 bcnt;
  1910. u32 size = skb->len-skb->data_len;
  1911. u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  1912. u32 empty_slots;
  1913. struct ring_desc* put_tx;
  1914. struct ring_desc* start_tx;
  1915. struct ring_desc* prev_tx;
  1916. struct nv_skb_map* prev_tx_ctx;
  1917. unsigned long flags;
  1918. /* add fragments to entries count */
  1919. for (i = 0; i < fragments; i++) {
  1920. entries += (skb_shinfo(skb)->frags[i].size >> NV_TX2_TSO_MAX_SHIFT) +
  1921. ((skb_shinfo(skb)->frags[i].size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  1922. }
  1923. spin_lock_irqsave(&np->lock, flags);
  1924. empty_slots = nv_get_empty_tx_slots(np);
  1925. if (unlikely(empty_slots <= entries)) {
  1926. netif_stop_queue(dev);
  1927. np->tx_stop = 1;
  1928. spin_unlock_irqrestore(&np->lock, flags);
  1929. return NETDEV_TX_BUSY;
  1930. }
  1931. spin_unlock_irqrestore(&np->lock, flags);
  1932. start_tx = put_tx = np->put_tx.orig;
  1933. /* setup the header buffer */
  1934. do {
  1935. prev_tx = put_tx;
  1936. prev_tx_ctx = np->put_tx_ctx;
  1937. bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
  1938. np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
  1939. PCI_DMA_TODEVICE);
  1940. np->put_tx_ctx->dma_len = bcnt;
  1941. put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
  1942. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  1943. tx_flags = np->tx_flags;
  1944. offset += bcnt;
  1945. size -= bcnt;
  1946. if (unlikely(put_tx++ == np->last_tx.orig))
  1947. put_tx = np->first_tx.orig;
  1948. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  1949. np->put_tx_ctx = np->first_tx_ctx;
  1950. } while (size);
  1951. /* setup the fragments */
  1952. for (i = 0; i < fragments; i++) {
  1953. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1954. u32 size = frag->size;
  1955. offset = 0;
  1956. do {
  1957. prev_tx = put_tx;
  1958. prev_tx_ctx = np->put_tx_ctx;
  1959. bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
  1960. np->put_tx_ctx->dma = pci_map_page(np->pci_dev, frag->page, frag->page_offset+offset, bcnt,
  1961. PCI_DMA_TODEVICE);
  1962. np->put_tx_ctx->dma_len = bcnt;
  1963. put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
  1964. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  1965. offset += bcnt;
  1966. size -= bcnt;
  1967. if (unlikely(put_tx++ == np->last_tx.orig))
  1968. put_tx = np->first_tx.orig;
  1969. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  1970. np->put_tx_ctx = np->first_tx_ctx;
  1971. } while (size);
  1972. }
  1973. /* set last fragment flag */
  1974. prev_tx->flaglen |= cpu_to_le32(tx_flags_extra);
  1975. /* save skb in this slot's context area */
  1976. prev_tx_ctx->skb = skb;
  1977. if (skb_is_gso(skb))
  1978. tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
  1979. else
  1980. tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
  1981. NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
  1982. spin_lock_irqsave(&np->lock, flags);
  1983. /* set tx flags */
  1984. start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
  1985. np->put_tx.orig = put_tx;
  1986. spin_unlock_irqrestore(&np->lock, flags);
  1987. dprintk(KERN_DEBUG "%s: nv_start_xmit: entries %d queued for transmission. tx_flags_extra: %x\n",
  1988. dev->name, entries, tx_flags_extra);
  1989. {
  1990. int j;
  1991. for (j=0; j<64; j++) {
  1992. if ((j%16) == 0)
  1993. dprintk("\n%03x:", j);
  1994. dprintk(" %02x", ((unsigned char*)skb->data)[j]);
  1995. }
  1996. dprintk("\n");
  1997. }
  1998. dev->trans_start = jiffies;
  1999. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  2000. return NETDEV_TX_OK;
  2001. }
  2002. static int nv_start_xmit_optimized(struct sk_buff *skb, struct net_device *dev)
  2003. {
  2004. struct fe_priv *np = netdev_priv(dev);
  2005. u32 tx_flags = 0;
  2006. u32 tx_flags_extra;
  2007. unsigned int fragments = skb_shinfo(skb)->nr_frags;
  2008. unsigned int i;
  2009. u32 offset = 0;
  2010. u32 bcnt;
  2011. u32 size = skb->len-skb->data_len;
  2012. u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  2013. u32 empty_slots;
  2014. struct ring_desc_ex* put_tx;
  2015. struct ring_desc_ex* start_tx;
  2016. struct ring_desc_ex* prev_tx;
  2017. struct nv_skb_map* prev_tx_ctx;
  2018. struct nv_skb_map* start_tx_ctx;
  2019. unsigned long flags;
  2020. /* add fragments to entries count */
  2021. for (i = 0; i < fragments; i++) {
  2022. entries += (skb_shinfo(skb)->frags[i].size >> NV_TX2_TSO_MAX_SHIFT) +
  2023. ((skb_shinfo(skb)->frags[i].size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  2024. }
  2025. spin_lock_irqsave(&np->lock, flags);
  2026. empty_slots = nv_get_empty_tx_slots(np);
  2027. if (unlikely(empty_slots <= entries)) {
  2028. netif_stop_queue(dev);
  2029. np->tx_stop = 1;
  2030. spin_unlock_irqrestore(&np->lock, flags);
  2031. return NETDEV_TX_BUSY;
  2032. }
  2033. spin_unlock_irqrestore(&np->lock, flags);
  2034. start_tx = put_tx = np->put_tx.ex;
  2035. start_tx_ctx = np->put_tx_ctx;
  2036. /* setup the header buffer */
  2037. do {
  2038. prev_tx = put_tx;
  2039. prev_tx_ctx = np->put_tx_ctx;
  2040. bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
  2041. np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
  2042. PCI_DMA_TODEVICE);
  2043. np->put_tx_ctx->dma_len = bcnt;
  2044. put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
  2045. put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
  2046. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  2047. tx_flags = NV_TX2_VALID;
  2048. offset += bcnt;
  2049. size -= bcnt;
  2050. if (unlikely(put_tx++ == np->last_tx.ex))
  2051. put_tx = np->first_tx.ex;
  2052. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  2053. np->put_tx_ctx = np->first_tx_ctx;
  2054. } while (size);
  2055. /* setup the fragments */
  2056. for (i = 0; i < fragments; i++) {
  2057. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  2058. u32 size = frag->size;
  2059. offset = 0;
  2060. do {
  2061. prev_tx = put_tx;
  2062. prev_tx_ctx = np->put_tx_ctx;
  2063. bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
  2064. np->put_tx_ctx->dma = pci_map_page(np->pci_dev, frag->page, frag->page_offset+offset, bcnt,
  2065. PCI_DMA_TODEVICE);
  2066. np->put_tx_ctx->dma_len = bcnt;
  2067. put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
  2068. put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
  2069. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  2070. offset += bcnt;
  2071. size -= bcnt;
  2072. if (unlikely(put_tx++ == np->last_tx.ex))
  2073. put_tx = np->first_tx.ex;
  2074. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  2075. np->put_tx_ctx = np->first_tx_ctx;
  2076. } while (size);
  2077. }
  2078. /* set last fragment flag */
  2079. prev_tx->flaglen |= cpu_to_le32(NV_TX2_LASTPACKET);
  2080. /* save skb in this slot's context area */
  2081. prev_tx_ctx->skb = skb;
  2082. if (skb_is_gso(skb))
  2083. tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
  2084. else
  2085. tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
  2086. NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
  2087. /* vlan tag */
  2088. if (likely(!np->vlangrp)) {
  2089. start_tx->txvlan = 0;
  2090. } else {
  2091. if (vlan_tx_tag_present(skb))
  2092. start_tx->txvlan = cpu_to_le32(NV_TX3_VLAN_TAG_PRESENT | vlan_tx_tag_get(skb));
  2093. else
  2094. start_tx->txvlan = 0;
  2095. }
  2096. spin_lock_irqsave(&np->lock, flags);
  2097. if (np->tx_limit) {
  2098. /* Limit the number of outstanding tx. Setup all fragments, but
  2099. * do not set the VALID bit on the first descriptor. Save a pointer
  2100. * to that descriptor and also for next skb_map element.
  2101. */
  2102. if (np->tx_pkts_in_progress == NV_TX_LIMIT_COUNT) {
  2103. if (!np->tx_change_owner)
  2104. np->tx_change_owner = start_tx_ctx;
  2105. /* remove VALID bit */
  2106. tx_flags &= ~NV_TX2_VALID;
  2107. start_tx_ctx->first_tx_desc = start_tx;
  2108. start_tx_ctx->next_tx_ctx = np->put_tx_ctx;
  2109. np->tx_end_flip = np->put_tx_ctx;
  2110. } else {
  2111. np->tx_pkts_in_progress++;
  2112. }
  2113. }
  2114. /* set tx flags */
  2115. start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
  2116. np->put_tx.ex = put_tx;
  2117. spin_unlock_irqrestore(&np->lock, flags);
  2118. dprintk(KERN_DEBUG "%s: nv_start_xmit_optimized: entries %d queued for transmission. tx_flags_extra: %x\n",
  2119. dev->name, entries, tx_flags_extra);
  2120. {
  2121. int j;
  2122. for (j=0; j<64; j++) {
  2123. if ((j%16) == 0)
  2124. dprintk("\n%03x:", j);
  2125. dprintk(" %02x", ((unsigned char*)skb->data)[j]);
  2126. }
  2127. dprintk("\n");
  2128. }
  2129. dev->trans_start = jiffies;
  2130. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  2131. return NETDEV_TX_OK;
  2132. }
  2133. static inline void nv_tx_flip_ownership(struct net_device *dev)
  2134. {
  2135. struct fe_priv *np = netdev_priv(dev);
  2136. np->tx_pkts_in_progress--;
  2137. if (np->tx_change_owner) {
  2138. np->tx_change_owner->first_tx_desc->flaglen |=
  2139. cpu_to_le32(NV_TX2_VALID);
  2140. np->tx_pkts_in_progress++;
  2141. np->tx_change_owner = np->tx_change_owner->next_tx_ctx;
  2142. if (np->tx_change_owner == np->tx_end_flip)
  2143. np->tx_change_owner = NULL;
  2144. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  2145. }
  2146. }
  2147. /*
  2148. * nv_tx_done: check for completed packets, release the skbs.
  2149. *
  2150. * Caller must own np->lock.
  2151. */
  2152. static void nv_tx_done(struct net_device *dev)
  2153. {
  2154. struct fe_priv *np = netdev_priv(dev);
  2155. u32 flags;
  2156. struct ring_desc* orig_get_tx = np->get_tx.orig;
  2157. while ((np->get_tx.orig != np->put_tx.orig) &&
  2158. !((flags = le32_to_cpu(np->get_tx.orig->flaglen)) & NV_TX_VALID)) {
  2159. dprintk(KERN_DEBUG "%s: nv_tx_done: flags 0x%x.\n",
  2160. dev->name, flags);
  2161. pci_unmap_page(np->pci_dev, np->get_tx_ctx->dma,
  2162. np->get_tx_ctx->dma_len,
  2163. PCI_DMA_TODEVICE);
  2164. np->get_tx_ctx->dma = 0;
  2165. if (np->desc_ver == DESC_VER_1) {
  2166. if (flags & NV_TX_LASTPACKET) {
  2167. if (flags & NV_TX_ERROR) {
  2168. if (flags & NV_TX_UNDERFLOW)
  2169. dev->stats.tx_fifo_errors++;
  2170. if (flags & NV_TX_CARRIERLOST)
  2171. dev->stats.tx_carrier_errors++;
  2172. if ((flags & NV_TX_RETRYERROR) && !(flags & NV_TX_RETRYCOUNT_MASK))
  2173. nv_legacybackoff_reseed(dev);
  2174. dev->stats.tx_errors++;
  2175. } else {
  2176. dev->stats.tx_packets++;
  2177. dev->stats.tx_bytes += np->get_tx_ctx->skb->len;
  2178. }
  2179. dev_kfree_skb_any(np->get_tx_ctx->skb);
  2180. np->get_tx_ctx->skb = NULL;
  2181. }
  2182. } else {
  2183. if (flags & NV_TX2_LASTPACKET) {
  2184. if (flags & NV_TX2_ERROR) {
  2185. if (flags & NV_TX2_UNDERFLOW)
  2186. dev->stats.tx_fifo_errors++;
  2187. if (flags & NV_TX2_CARRIERLOST)
  2188. dev->stats.tx_carrier_errors++;
  2189. if ((flags & NV_TX2_RETRYERROR) && !(flags & NV_TX2_RETRYCOUNT_MASK))
  2190. nv_legacybackoff_reseed(dev);
  2191. dev->stats.tx_errors++;
  2192. } else {
  2193. dev->stats.tx_packets++;
  2194. dev->stats.tx_bytes += np->get_tx_ctx->skb->len;
  2195. }
  2196. dev_kfree_skb_any(np->get_tx_ctx->skb);
  2197. np->get_tx_ctx->skb = NULL;
  2198. }
  2199. }
  2200. if (unlikely(np->get_tx.orig++ == np->last_tx.orig))
  2201. np->get_tx.orig = np->first_tx.orig;
  2202. if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
  2203. np->get_tx_ctx = np->first_tx_ctx;
  2204. }
  2205. if (unlikely((np->tx_stop == 1) && (np->get_tx.orig != orig_get_tx))) {
  2206. np->tx_stop = 0;
  2207. netif_wake_queue(dev);
  2208. }
  2209. }
  2210. static void nv_tx_done_optimized(struct net_device *dev, int limit)
  2211. {
  2212. struct fe_priv *np = netdev_priv(dev);
  2213. u32 flags;
  2214. struct ring_desc_ex* orig_get_tx = np->get_tx.ex;
  2215. while ((np->get_tx.ex != np->put_tx.ex) &&
  2216. !((flags = le32_to_cpu(np->get_tx.ex->flaglen)) & NV_TX_VALID) &&
  2217. (limit-- > 0)) {
  2218. dprintk(KERN_DEBUG "%s: nv_tx_done_optimized: flags 0x%x.\n",
  2219. dev->name, flags);
  2220. pci_unmap_page(np->pci_dev, np->get_tx_ctx->dma,
  2221. np->get_tx_ctx->dma_len,
  2222. PCI_DMA_TODEVICE);
  2223. np->get_tx_ctx->dma = 0;
  2224. if (flags & NV_TX2_LASTPACKET) {
  2225. if (!(flags & NV_TX2_ERROR))
  2226. dev->stats.tx_packets++;
  2227. else {
  2228. if ((flags & NV_TX2_RETRYERROR) && !(flags & NV_TX2_RETRYCOUNT_MASK)) {
  2229. if (np->driver_data & DEV_HAS_GEAR_MODE)
  2230. nv_gear_backoff_reseed(dev);
  2231. else
  2232. nv_legacybackoff_reseed(dev);
  2233. }
  2234. }
  2235. dev_kfree_skb_any(np->get_tx_ctx->skb);
  2236. np->get_tx_ctx->skb = NULL;
  2237. if (np->tx_limit) {
  2238. nv_tx_flip_ownership(dev);
  2239. }
  2240. }
  2241. if (unlikely(np->get_tx.ex++ == np->last_tx.ex))
  2242. np->get_tx.ex = np->first_tx.ex;
  2243. if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
  2244. np->get_tx_ctx = np->first_tx_ctx;
  2245. }
  2246. if (unlikely((np->tx_stop == 1) && (np->get_tx.ex != orig_get_tx))) {
  2247. np->tx_stop = 0;
  2248. netif_wake_queue(dev);
  2249. }
  2250. }
  2251. /*
  2252. * nv_tx_timeout: dev->tx_timeout function
  2253. * Called with netif_tx_lock held.
  2254. */
  2255. static void nv_tx_timeout(struct net_device *dev)
  2256. {
  2257. struct fe_priv *np = netdev_priv(dev);
  2258. u8 __iomem *base = get_hwbase(dev);
  2259. u32 status;
  2260. if (np->msi_flags & NV_MSI_X_ENABLED)
  2261. status = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
  2262. else
  2263. status = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
  2264. printk(KERN_INFO "%s: Got tx_timeout. irq: %08x\n", dev->name, status);
  2265. {
  2266. int i;
  2267. printk(KERN_INFO "%s: Ring at %lx\n",
  2268. dev->name, (unsigned long)np->ring_addr);
  2269. printk(KERN_INFO "%s: Dumping tx registers\n", dev->name);
  2270. for (i=0;i<=np->register_size;i+= 32) {
  2271. printk(KERN_INFO "%3x: %08x %08x %08x %08x %08x %08x %08x %08x\n",
  2272. i,
  2273. readl(base + i + 0), readl(base + i + 4),
  2274. readl(base + i + 8), readl(base + i + 12),
  2275. readl(base + i + 16), readl(base + i + 20),
  2276. readl(base + i + 24), readl(base + i + 28));
  2277. }
  2278. printk(KERN_INFO "%s: Dumping tx ring\n", dev->name);
  2279. for (i=0;i<np->tx_ring_size;i+= 4) {
  2280. if (!nv_optimized(np)) {
  2281. printk(KERN_INFO "%03x: %08x %08x // %08x %08x // %08x %08x // %08x %08x\n",
  2282. i,
  2283. le32_to_cpu(np->tx_ring.orig[i].buf),
  2284. le32_to_cpu(np->tx_ring.orig[i].flaglen),
  2285. le32_to_cpu(np->tx_ring.orig[i+1].buf),
  2286. le32_to_cpu(np->tx_ring.orig[i+1].flaglen),
  2287. le32_to_cpu(np->tx_ring.orig[i+2].buf),
  2288. le32_to_cpu(np->tx_ring.orig[i+2].flaglen),
  2289. le32_to_cpu(np->tx_ring.orig[i+3].buf),
  2290. le32_to_cpu(np->tx_ring.orig[i+3].flaglen));
  2291. } else {
  2292. printk(KERN_INFO "%03x: %08x %08x %08x // %08x %08x %08x // %08x %08x %08x // %08x %08x %08x\n",
  2293. i,
  2294. le32_to_cpu(np->tx_ring.ex[i].bufhigh),
  2295. le32_to_cpu(np->tx_ring.ex[i].buflow),
  2296. le32_to_cpu(np->tx_ring.ex[i].flaglen),
  2297. le32_to_cpu(np->tx_ring.ex[i+1].bufhigh),
  2298. le32_to_cpu(np->tx_ring.ex[i+1].buflow),
  2299. le32_to_cpu(np->tx_ring.ex[i+1].flaglen),
  2300. le32_to_cpu(np->tx_ring.ex[i+2].bufhigh),
  2301. le32_to_cpu(np->tx_ring.ex[i+2].buflow),
  2302. le32_to_cpu(np->tx_ring.ex[i+2].flaglen),
  2303. le32_to_cpu(np->tx_ring.ex[i+3].bufhigh),
  2304. le32_to_cpu(np->tx_ring.ex[i+3].buflow),
  2305. le32_to_cpu(np->tx_ring.ex[i+3].flaglen));
  2306. }
  2307. }
  2308. }
  2309. spin_lock_irq(&np->lock);
  2310. /* 1) stop tx engine */
  2311. nv_stop_tx(dev);
  2312. /* 2) check that the packets were not sent already: */
  2313. if (!nv_optimized(np))
  2314. nv_tx_done(dev);
  2315. else
  2316. nv_tx_done_optimized(dev, np->tx_ring_size);
  2317. /* 3) if there are dead entries: clear everything */
  2318. if (np->get_tx_ctx != np->put_tx_ctx) {
  2319. printk(KERN_DEBUG "%s: tx_timeout: dead entries!\n", dev->name);
  2320. nv_drain_tx(dev);
  2321. nv_init_tx(dev);
  2322. setup_hw_rings(dev, NV_SETUP_TX_RING);
  2323. }
  2324. netif_wake_queue(dev);
  2325. /* 4) restart tx engine */
  2326. nv_start_tx(dev);
  2327. spin_unlock_irq(&np->lock);
  2328. }
  2329. /*
  2330. * Called when the nic notices a mismatch between the actual data len on the
  2331. * wire and the len indicated in the 802 header
  2332. */
  2333. static int nv_getlen(struct net_device *dev, void *packet, int datalen)
  2334. {
  2335. int hdrlen; /* length of the 802 header */
  2336. int protolen; /* length as stored in the proto field */
  2337. /* 1) calculate len according to header */
  2338. if ( ((struct vlan_ethhdr *)packet)->h_vlan_proto == htons(ETH_P_8021Q)) {
  2339. protolen = ntohs( ((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto );
  2340. hdrlen = VLAN_HLEN;
  2341. } else {
  2342. protolen = ntohs( ((struct ethhdr *)packet)->h_proto);
  2343. hdrlen = ETH_HLEN;
  2344. }
  2345. dprintk(KERN_DEBUG "%s: nv_getlen: datalen %d, protolen %d, hdrlen %d\n",
  2346. dev->name, datalen, protolen, hdrlen);
  2347. if (protolen > ETH_DATA_LEN)
  2348. return datalen; /* Value in proto field not a len, no checks possible */
  2349. protolen += hdrlen;
  2350. /* consistency checks: */
  2351. if (datalen > ETH_ZLEN) {
  2352. if (datalen >= protolen) {
  2353. /* more data on wire than in 802 header, trim of
  2354. * additional data.
  2355. */
  2356. dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
  2357. dev->name, protolen);
  2358. return protolen;
  2359. } else {
  2360. /* less data on wire than mentioned in header.
  2361. * Discard the packet.
  2362. */
  2363. dprintk(KERN_DEBUG "%s: nv_getlen: discarding long packet.\n",
  2364. dev->name);
  2365. return -1;
  2366. }
  2367. } else {
  2368. /* short packet. Accept only if 802 values are also short */
  2369. if (protolen > ETH_ZLEN) {
  2370. dprintk(KERN_DEBUG "%s: nv_getlen: discarding short packet.\n",
  2371. dev->name);
  2372. return -1;
  2373. }
  2374. dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
  2375. dev->name, datalen);
  2376. return datalen;
  2377. }
  2378. }
  2379. static int nv_rx_process(struct net_device *dev, int limit)
  2380. {
  2381. struct fe_priv *np = netdev_priv(dev);
  2382. u32 flags;
  2383. int rx_work = 0;
  2384. struct sk_buff *skb;
  2385. int len;
  2386. while((np->get_rx.orig != np->put_rx.orig) &&
  2387. !((flags = le32_to_cpu(np->get_rx.orig->flaglen)) & NV_RX_AVAIL) &&
  2388. (rx_work < limit)) {
  2389. dprintk(KERN_DEBUG "%s: nv_rx_process: flags 0x%x.\n",
  2390. dev->name, flags);
  2391. /*
  2392. * the packet is for us - immediately tear down the pci mapping.
  2393. * TODO: check if a prefetch of the first cacheline improves
  2394. * the performance.
  2395. */
  2396. pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
  2397. np->get_rx_ctx->dma_len,
  2398. PCI_DMA_FROMDEVICE);
  2399. skb = np->get_rx_ctx->skb;
  2400. np->get_rx_ctx->skb = NULL;
  2401. {
  2402. int j;
  2403. dprintk(KERN_DEBUG "Dumping packet (flags 0x%x).",flags);
  2404. for (j=0; j<64; j++) {
  2405. if ((j%16) == 0)
  2406. dprintk("\n%03x:", j);
  2407. dprintk(" %02x", ((unsigned char*)skb->data)[j]);
  2408. }
  2409. dprintk("\n");
  2410. }
  2411. /* look at what we actually got: */
  2412. if (np->desc_ver == DESC_VER_1) {
  2413. if (likely(flags & NV_RX_DESCRIPTORVALID)) {
  2414. len = flags & LEN_MASK_V1;
  2415. if (unlikely(flags & NV_RX_ERROR)) {
  2416. if ((flags & NV_RX_ERROR_MASK) == NV_RX_ERROR4) {
  2417. len = nv_getlen(dev, skb->data, len);
  2418. if (len < 0) {
  2419. dev->stats.rx_errors++;
  2420. dev_kfree_skb(skb);
  2421. goto next_pkt;
  2422. }
  2423. }
  2424. /* framing errors are soft errors */
  2425. else if ((flags & NV_RX_ERROR_MASK) == NV_RX_FRAMINGERR) {
  2426. if (flags & NV_RX_SUBSTRACT1) {
  2427. len--;
  2428. }
  2429. }
  2430. /* the rest are hard errors */
  2431. else {
  2432. if (flags & NV_RX_MISSEDFRAME)
  2433. dev->stats.rx_missed_errors++;
  2434. if (flags & NV_RX_CRCERR)
  2435. dev->stats.rx_crc_errors++;
  2436. if (flags & NV_RX_OVERFLOW)
  2437. dev->stats.rx_over_errors++;
  2438. dev->stats.rx_errors++;
  2439. dev_kfree_skb(skb);
  2440. goto next_pkt;
  2441. }
  2442. }
  2443. } else {
  2444. dev_kfree_skb(skb);
  2445. goto next_pkt;
  2446. }
  2447. } else {
  2448. if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
  2449. len = flags & LEN_MASK_V2;
  2450. if (unlikely(flags & NV_RX2_ERROR)) {
  2451. if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
  2452. len = nv_getlen(dev, skb->data, len);
  2453. if (len < 0) {
  2454. dev->stats.rx_errors++;
  2455. dev_kfree_skb(skb);
  2456. goto next_pkt;
  2457. }
  2458. }
  2459. /* framing errors are soft errors */
  2460. else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
  2461. if (flags & NV_RX2_SUBSTRACT1) {
  2462. len--;
  2463. }
  2464. }
  2465. /* the rest are hard errors */
  2466. else {
  2467. if (flags & NV_RX2_CRCERR)
  2468. dev->stats.rx_crc_errors++;
  2469. if (flags & NV_RX2_OVERFLOW)
  2470. dev->stats.rx_over_errors++;
  2471. dev->stats.rx_errors++;
  2472. dev_kfree_skb(skb);
  2473. goto next_pkt;
  2474. }
  2475. }
  2476. if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
  2477. ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
  2478. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2479. } else {
  2480. dev_kfree_skb(skb);
  2481. goto next_pkt;
  2482. }
  2483. }
  2484. /* got a valid packet - forward it to the network core */
  2485. skb_put(skb, len);
  2486. skb->protocol = eth_type_trans(skb, dev);
  2487. dprintk(KERN_DEBUG "%s: nv_rx_process: %d bytes, proto %d accepted.\n",
  2488. dev->name, len, skb->protocol);
  2489. #ifdef CONFIG_FORCEDETH_NAPI
  2490. netif_receive_skb(skb);
  2491. #else
  2492. netif_rx(skb);
  2493. #endif
  2494. dev->stats.rx_packets++;
  2495. dev->stats.rx_bytes += len;
  2496. next_pkt:
  2497. if (unlikely(np->get_rx.orig++ == np->last_rx.orig))
  2498. np->get_rx.orig = np->first_rx.orig;
  2499. if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
  2500. np->get_rx_ctx = np->first_rx_ctx;
  2501. rx_work++;
  2502. }
  2503. return rx_work;
  2504. }
  2505. static int nv_rx_process_optimized(struct net_device *dev, int limit)
  2506. {
  2507. struct fe_priv *np = netdev_priv(dev);
  2508. u32 flags;
  2509. u32 vlanflags = 0;
  2510. int rx_work = 0;
  2511. struct sk_buff *skb;
  2512. int len;
  2513. while((np->get_rx.ex != np->put_rx.ex) &&
  2514. !((flags = le32_to_cpu(np->get_rx.ex->flaglen)) & NV_RX2_AVAIL) &&
  2515. (rx_work < limit)) {
  2516. dprintk(KERN_DEBUG "%s: nv_rx_process_optimized: flags 0x%x.\n",
  2517. dev->name, flags);
  2518. /*
  2519. * the packet is for us - immediately tear down the pci mapping.
  2520. * TODO: check if a prefetch of the first cacheline improves
  2521. * the performance.
  2522. */
  2523. pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
  2524. np->get_rx_ctx->dma_len,
  2525. PCI_DMA_FROMDEVICE);
  2526. skb = np->get_rx_ctx->skb;
  2527. np->get_rx_ctx->skb = NULL;
  2528. {
  2529. int j;
  2530. dprintk(KERN_DEBUG "Dumping packet (flags 0x%x).",flags);
  2531. for (j=0; j<64; j++) {
  2532. if ((j%16) == 0)
  2533. dprintk("\n%03x:", j);
  2534. dprintk(" %02x", ((unsigned char*)skb->data)[j]);
  2535. }
  2536. dprintk("\n");
  2537. }
  2538. /* look at what we actually got: */
  2539. if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
  2540. len = flags & LEN_MASK_V2;
  2541. if (unlikely(flags & NV_RX2_ERROR)) {
  2542. if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
  2543. len = nv_getlen(dev, skb->data, len);
  2544. if (len < 0) {
  2545. dev_kfree_skb(skb);
  2546. goto next_pkt;
  2547. }
  2548. }
  2549. /* framing errors are soft errors */
  2550. else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
  2551. if (flags & NV_RX2_SUBSTRACT1) {
  2552. len--;
  2553. }
  2554. }
  2555. /* the rest are hard errors */
  2556. else {
  2557. dev_kfree_skb(skb);
  2558. goto next_pkt;
  2559. }
  2560. }
  2561. if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
  2562. ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
  2563. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2564. /* got a valid packet - forward it to the network core */
  2565. skb_put(skb, len);
  2566. skb->protocol = eth_type_trans(skb, dev);
  2567. prefetch(skb->data);
  2568. dprintk(KERN_DEBUG "%s: nv_rx_process_optimized: %d bytes, proto %d accepted.\n",
  2569. dev->name, len, skb->protocol);
  2570. if (likely(!np->vlangrp)) {
  2571. #ifdef CONFIG_FORCEDETH_NAPI
  2572. netif_receive_skb(skb);
  2573. #else
  2574. netif_rx(skb);
  2575. #endif
  2576. } else {
  2577. vlanflags = le32_to_cpu(np->get_rx.ex->buflow);
  2578. if (vlanflags & NV_RX3_VLAN_TAG_PRESENT) {
  2579. #ifdef CONFIG_FORCEDETH_NAPI
  2580. vlan_hwaccel_receive_skb(skb, np->vlangrp,
  2581. vlanflags & NV_RX3_VLAN_TAG_MASK);
  2582. #else
  2583. vlan_hwaccel_rx(skb, np->vlangrp,
  2584. vlanflags & NV_RX3_VLAN_TAG_MASK);
  2585. #endif
  2586. } else {
  2587. #ifdef CONFIG_FORCEDETH_NAPI
  2588. netif_receive_skb(skb);
  2589. #else
  2590. netif_rx(skb);
  2591. #endif
  2592. }
  2593. }
  2594. dev->stats.rx_packets++;
  2595. dev->stats.rx_bytes += len;
  2596. } else {
  2597. dev_kfree_skb(skb);
  2598. }
  2599. next_pkt:
  2600. if (unlikely(np->get_rx.ex++ == np->last_rx.ex))
  2601. np->get_rx.ex = np->first_rx.ex;
  2602. if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
  2603. np->get_rx_ctx = np->first_rx_ctx;
  2604. rx_work++;
  2605. }
  2606. return rx_work;
  2607. }
  2608. static void set_bufsize(struct net_device *dev)
  2609. {
  2610. struct fe_priv *np = netdev_priv(dev);
  2611. if (dev->mtu <= ETH_DATA_LEN)
  2612. np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
  2613. else
  2614. np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
  2615. }
  2616. /*
  2617. * nv_change_mtu: dev->change_mtu function
  2618. * Called with dev_base_lock held for read.
  2619. */
  2620. static int nv_change_mtu(struct net_device *dev, int new_mtu)
  2621. {
  2622. struct fe_priv *np = netdev_priv(dev);
  2623. int old_mtu;
  2624. if (new_mtu < 64 || new_mtu > np->pkt_limit)
  2625. return -EINVAL;
  2626. old_mtu = dev->mtu;
  2627. dev->mtu = new_mtu;
  2628. /* return early if the buffer sizes will not change */
  2629. if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
  2630. return 0;
  2631. if (old_mtu == new_mtu)
  2632. return 0;
  2633. /* synchronized against open : rtnl_lock() held by caller */
  2634. if (netif_running(dev)) {
  2635. u8 __iomem *base = get_hwbase(dev);
  2636. /*
  2637. * It seems that the nic preloads valid ring entries into an
  2638. * internal buffer. The procedure for flushing everything is
  2639. * guessed, there is probably a simpler approach.
  2640. * Changing the MTU is a rare event, it shouldn't matter.
  2641. */
  2642. nv_disable_irq(dev);
  2643. nv_napi_disable(dev);
  2644. netif_tx_lock_bh(dev);
  2645. netif_addr_lock(dev);
  2646. spin_lock(&np->lock);
  2647. /* stop engines */
  2648. nv_stop_rxtx(dev);
  2649. nv_txrx_reset(dev);
  2650. /* drain rx queue */
  2651. nv_drain_rxtx(dev);
  2652. /* reinit driver view of the rx queue */
  2653. set_bufsize(dev);
  2654. if (nv_init_ring(dev)) {
  2655. if (!np->in_shutdown)
  2656. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  2657. }
  2658. /* reinit nic view of the rx queue */
  2659. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  2660. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  2661. writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  2662. base + NvRegRingSizes);
  2663. pci_push(base);
  2664. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  2665. pci_push(base);
  2666. /* restart rx engine */
  2667. nv_start_rxtx(dev);
  2668. spin_unlock(&np->lock);
  2669. netif_addr_unlock(dev);
  2670. netif_tx_unlock_bh(dev);
  2671. nv_napi_enable(dev);
  2672. nv_enable_irq(dev);
  2673. }
  2674. return 0;
  2675. }
  2676. static void nv_copy_mac_to_hw(struct net_device *dev)
  2677. {
  2678. u8 __iomem *base = get_hwbase(dev);
  2679. u32 mac[2];
  2680. mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
  2681. (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
  2682. mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
  2683. writel(mac[0], base + NvRegMacAddrA);
  2684. writel(mac[1], base + NvRegMacAddrB);
  2685. }
  2686. /*
  2687. * nv_set_mac_address: dev->set_mac_address function
  2688. * Called with rtnl_lock() held.
  2689. */
  2690. static int nv_set_mac_address(struct net_device *dev, void *addr)
  2691. {
  2692. struct fe_priv *np = netdev_priv(dev);
  2693. struct sockaddr *macaddr = (struct sockaddr*)addr;
  2694. if (!is_valid_ether_addr(macaddr->sa_data))
  2695. return -EADDRNOTAVAIL;
  2696. /* synchronized against open : rtnl_lock() held by caller */
  2697. memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);
  2698. if (netif_running(dev)) {
  2699. netif_tx_lock_bh(dev);
  2700. netif_addr_lock(dev);
  2701. spin_lock_irq(&np->lock);
  2702. /* stop rx engine */
  2703. nv_stop_rx(dev);
  2704. /* set mac address */
  2705. nv_copy_mac_to_hw(dev);
  2706. /* restart rx engine */
  2707. nv_start_rx(dev);
  2708. spin_unlock_irq(&np->lock);
  2709. netif_addr_unlock(dev);
  2710. netif_tx_unlock_bh(dev);
  2711. } else {
  2712. nv_copy_mac_to_hw(dev);
  2713. }
  2714. return 0;
  2715. }
  2716. /*
  2717. * nv_set_multicast: dev->set_multicast function
  2718. * Called with netif_tx_lock held.
  2719. */
  2720. static void nv_set_multicast(struct net_device *dev)
  2721. {
  2722. struct fe_priv *np = netdev_priv(dev);
  2723. u8 __iomem *base = get_hwbase(dev);
  2724. u32 addr[2];
  2725. u32 mask[2];
  2726. u32 pff = readl(base + NvRegPacketFilterFlags) & NVREG_PFF_PAUSE_RX;
  2727. memset(addr, 0, sizeof(addr));
  2728. memset(mask, 0, sizeof(mask));
  2729. if (dev->flags & IFF_PROMISC) {
  2730. pff |= NVREG_PFF_PROMISC;
  2731. } else {
  2732. pff |= NVREG_PFF_MYADDR;
  2733. if (dev->flags & IFF_ALLMULTI || dev->mc_list) {
  2734. u32 alwaysOff[2];
  2735. u32 alwaysOn[2];
  2736. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
  2737. if (dev->flags & IFF_ALLMULTI) {
  2738. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
  2739. } else {
  2740. struct dev_mc_list *walk;
  2741. walk = dev->mc_list;
  2742. while (walk != NULL) {
  2743. u32 a, b;
  2744. a = le32_to_cpu(*(__le32 *) walk->dmi_addr);
  2745. b = le16_to_cpu(*(__le16 *) (&walk->dmi_addr[4]));
  2746. alwaysOn[0] &= a;
  2747. alwaysOff[0] &= ~a;
  2748. alwaysOn[1] &= b;
  2749. alwaysOff[1] &= ~b;
  2750. walk = walk->next;
  2751. }
  2752. }
  2753. addr[0] = alwaysOn[0];
  2754. addr[1] = alwaysOn[1];
  2755. mask[0] = alwaysOn[0] | alwaysOff[0];
  2756. mask[1] = alwaysOn[1] | alwaysOff[1];
  2757. } else {
  2758. mask[0] = NVREG_MCASTMASKA_NONE;
  2759. mask[1] = NVREG_MCASTMASKB_NONE;
  2760. }
  2761. }
  2762. addr[0] |= NVREG_MCASTADDRA_FORCE;
  2763. pff |= NVREG_PFF_ALWAYS;
  2764. spin_lock_irq(&np->lock);
  2765. nv_stop_rx(dev);
  2766. writel(addr[0], base + NvRegMulticastAddrA);
  2767. writel(addr[1], base + NvRegMulticastAddrB);
  2768. writel(mask[0], base + NvRegMulticastMaskA);
  2769. writel(mask[1], base + NvRegMulticastMaskB);
  2770. writel(pff, base + NvRegPacketFilterFlags);
  2771. dprintk(KERN_INFO "%s: reconfiguration for multicast lists.\n",
  2772. dev->name);
  2773. nv_start_rx(dev);
  2774. spin_unlock_irq(&np->lock);
  2775. }
  2776. static void nv_update_pause(struct net_device *dev, u32 pause_flags)
  2777. {
  2778. struct fe_priv *np = netdev_priv(dev);
  2779. u8 __iomem *base = get_hwbase(dev);
  2780. np->pause_flags &= ~(NV_PAUSEFRAME_TX_ENABLE | NV_PAUSEFRAME_RX_ENABLE);
  2781. if (np->pause_flags & NV_PAUSEFRAME_RX_CAPABLE) {
  2782. u32 pff = readl(base + NvRegPacketFilterFlags) & ~NVREG_PFF_PAUSE_RX;
  2783. if (pause_flags & NV_PAUSEFRAME_RX_ENABLE) {
  2784. writel(pff|NVREG_PFF_PAUSE_RX, base + NvRegPacketFilterFlags);
  2785. np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  2786. } else {
  2787. writel(pff, base + NvRegPacketFilterFlags);
  2788. }
  2789. }
  2790. if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE) {
  2791. u32 regmisc = readl(base + NvRegMisc1) & ~NVREG_MISC1_PAUSE_TX;
  2792. if (pause_flags & NV_PAUSEFRAME_TX_ENABLE) {
  2793. u32 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V1;
  2794. if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V2)
  2795. pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V2;
  2796. if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V3) {
  2797. pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V3;
  2798. /* limit the number of tx pause frames to a default of 8 */
  2799. writel(readl(base + NvRegTxPauseFrameLimit)|NVREG_TX_PAUSEFRAMELIMIT_ENABLE, base + NvRegTxPauseFrameLimit);
  2800. }
  2801. writel(pause_enable, base + NvRegTxPauseFrame);
  2802. writel(regmisc|NVREG_MISC1_PAUSE_TX, base + NvRegMisc1);
  2803. np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  2804. } else {
  2805. writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
  2806. writel(regmisc, base + NvRegMisc1);
  2807. }
  2808. }
  2809. }
  2810. /**
  2811. * nv_update_linkspeed: Setup the MAC according to the link partner
  2812. * @dev: Network device to be configured
  2813. *
  2814. * The function queries the PHY and checks if there is a link partner.
  2815. * If yes, then it sets up the MAC accordingly. Otherwise, the MAC is
  2816. * set to 10 MBit HD.
  2817. *
  2818. * The function returns 0 if there is no link partner and 1 if there is
  2819. * a good link partner.
  2820. */
  2821. static int nv_update_linkspeed(struct net_device *dev)
  2822. {
  2823. struct fe_priv *np = netdev_priv(dev);
  2824. u8 __iomem *base = get_hwbase(dev);
  2825. int adv = 0;
  2826. int lpa = 0;
  2827. int adv_lpa, adv_pause, lpa_pause;
  2828. int newls = np->linkspeed;
  2829. int newdup = np->duplex;
  2830. int mii_status;
  2831. int retval = 0;
  2832. u32 control_1000, status_1000, phyreg, pause_flags, txreg;
  2833. u32 txrxFlags = 0;
  2834. u32 phy_exp;
  2835. /* BMSR_LSTATUS is latched, read it twice:
  2836. * we want the current value.
  2837. */
  2838. mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  2839. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  2840. if (!(mii_status & BMSR_LSTATUS)) {
  2841. dprintk(KERN_DEBUG "%s: no link detected by phy - falling back to 10HD.\n",
  2842. dev->name);
  2843. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2844. newdup = 0;
  2845. retval = 0;
  2846. goto set_speed;
  2847. }
  2848. if (np->autoneg == 0) {
  2849. dprintk(KERN_DEBUG "%s: nv_update_linkspeed: autoneg off, PHY set to 0x%04x.\n",
  2850. dev->name, np->fixed_mode);
  2851. if (np->fixed_mode & LPA_100FULL) {
  2852. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2853. newdup = 1;
  2854. } else if (np->fixed_mode & LPA_100HALF) {
  2855. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2856. newdup = 0;
  2857. } else if (np->fixed_mode & LPA_10FULL) {
  2858. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2859. newdup = 1;
  2860. } else {
  2861. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2862. newdup = 0;
  2863. }
  2864. retval = 1;
  2865. goto set_speed;
  2866. }
  2867. /* check auto negotiation is complete */
  2868. if (!(mii_status & BMSR_ANEGCOMPLETE)) {
  2869. /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
  2870. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2871. newdup = 0;
  2872. retval = 0;
  2873. dprintk(KERN_DEBUG "%s: autoneg not completed - falling back to 10HD.\n", dev->name);
  2874. goto set_speed;
  2875. }
  2876. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  2877. lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
  2878. dprintk(KERN_DEBUG "%s: nv_update_linkspeed: PHY advertises 0x%04x, lpa 0x%04x.\n",
  2879. dev->name, adv, lpa);
  2880. retval = 1;
  2881. if (np->gigabit == PHY_GIGABIT) {
  2882. control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  2883. status_1000 = mii_rw(dev, np->phyaddr, MII_STAT1000, MII_READ);
  2884. if ((control_1000 & ADVERTISE_1000FULL) &&
  2885. (status_1000 & LPA_1000FULL)) {
  2886. dprintk(KERN_DEBUG "%s: nv_update_linkspeed: GBit ethernet detected.\n",
  2887. dev->name);
  2888. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
  2889. newdup = 1;
  2890. goto set_speed;
  2891. }
  2892. }
  2893. /* FIXME: handle parallel detection properly */
  2894. adv_lpa = lpa & adv;
  2895. if (adv_lpa & LPA_100FULL) {
  2896. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2897. newdup = 1;
  2898. } else if (adv_lpa & LPA_100HALF) {
  2899. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2900. newdup = 0;
  2901. } else if (adv_lpa & LPA_10FULL) {
  2902. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2903. newdup = 1;
  2904. } else if (adv_lpa & LPA_10HALF) {
  2905. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2906. newdup = 0;
  2907. } else {
  2908. dprintk(KERN_DEBUG "%s: bad ability %04x - falling back to 10HD.\n", dev->name, adv_lpa);
  2909. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2910. newdup = 0;
  2911. }
  2912. set_speed:
  2913. if (np->duplex == newdup && np->linkspeed == newls)
  2914. return retval;
  2915. dprintk(KERN_INFO "%s: changing link setting from %d/%d to %d/%d.\n",
  2916. dev->name, np->linkspeed, np->duplex, newls, newdup);
  2917. np->duplex = newdup;
  2918. np->linkspeed = newls;
  2919. /* The transmitter and receiver must be restarted for safe update */
  2920. if (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START) {
  2921. txrxFlags |= NV_RESTART_TX;
  2922. nv_stop_tx(dev);
  2923. }
  2924. if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
  2925. txrxFlags |= NV_RESTART_RX;
  2926. nv_stop_rx(dev);
  2927. }
  2928. if (np->gigabit == PHY_GIGABIT) {
  2929. phyreg = readl(base + NvRegSlotTime);
  2930. phyreg &= ~(0x3FF00);
  2931. if (((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10) ||
  2932. ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100))
  2933. phyreg |= NVREG_SLOTTIME_10_100_FULL;
  2934. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
  2935. phyreg |= NVREG_SLOTTIME_1000_FULL;
  2936. writel(phyreg, base + NvRegSlotTime);
  2937. }
  2938. phyreg = readl(base + NvRegPhyInterface);
  2939. phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
  2940. if (np->duplex == 0)
  2941. phyreg |= PHY_HALF;
  2942. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
  2943. phyreg |= PHY_100;
  2944. else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
  2945. phyreg |= PHY_1000;
  2946. writel(phyreg, base + NvRegPhyInterface);
  2947. phy_exp = mii_rw(dev, np->phyaddr, MII_EXPANSION, MII_READ) & EXPANSION_NWAY; /* autoneg capable */
  2948. if (phyreg & PHY_RGMII) {
  2949. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000) {
  2950. txreg = NVREG_TX_DEFERRAL_RGMII_1000;
  2951. } else {
  2952. if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX)) {
  2953. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_10)
  2954. txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_10;
  2955. else
  2956. txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_100;
  2957. } else {
  2958. txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
  2959. }
  2960. }
  2961. } else {
  2962. if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX))
  2963. txreg = NVREG_TX_DEFERRAL_MII_STRETCH;
  2964. else
  2965. txreg = NVREG_TX_DEFERRAL_DEFAULT;
  2966. }
  2967. writel(txreg, base + NvRegTxDeferral);
  2968. if (np->desc_ver == DESC_VER_1) {
  2969. txreg = NVREG_TX_WM_DESC1_DEFAULT;
  2970. } else {
  2971. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
  2972. txreg = NVREG_TX_WM_DESC2_3_1000;
  2973. else
  2974. txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
  2975. }
  2976. writel(txreg, base + NvRegTxWatermark);
  2977. writel(NVREG_MISC1_FORCE | ( np->duplex ? 0 : NVREG_MISC1_HD),
  2978. base + NvRegMisc1);
  2979. pci_push(base);
  2980. writel(np->linkspeed, base + NvRegLinkSpeed);
  2981. pci_push(base);
  2982. pause_flags = 0;
  2983. /* setup pause frame */
  2984. if (np->duplex != 0) {
  2985. if (np->autoneg && np->pause_flags & NV_PAUSEFRAME_AUTONEG) {
  2986. adv_pause = adv & (ADVERTISE_PAUSE_CAP| ADVERTISE_PAUSE_ASYM);
  2987. lpa_pause = lpa & (LPA_PAUSE_CAP| LPA_PAUSE_ASYM);
  2988. switch (adv_pause) {
  2989. case ADVERTISE_PAUSE_CAP:
  2990. if (lpa_pause & LPA_PAUSE_CAP) {
  2991. pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  2992. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  2993. pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  2994. }
  2995. break;
  2996. case ADVERTISE_PAUSE_ASYM:
  2997. if (lpa_pause == (LPA_PAUSE_CAP| LPA_PAUSE_ASYM))
  2998. {
  2999. pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  3000. }
  3001. break;
  3002. case ADVERTISE_PAUSE_CAP| ADVERTISE_PAUSE_ASYM:
  3003. if (lpa_pause & LPA_PAUSE_CAP)
  3004. {
  3005. pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  3006. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  3007. pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  3008. }
  3009. if (lpa_pause == LPA_PAUSE_ASYM)
  3010. {
  3011. pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  3012. }
  3013. break;
  3014. }
  3015. } else {
  3016. pause_flags = np->pause_flags;
  3017. }
  3018. }
  3019. nv_update_pause(dev, pause_flags);
  3020. if (txrxFlags & NV_RESTART_TX)
  3021. nv_start_tx(dev);
  3022. if (txrxFlags & NV_RESTART_RX)
  3023. nv_start_rx(dev);
  3024. return retval;
  3025. }
  3026. static void nv_linkchange(struct net_device *dev)
  3027. {
  3028. if (nv_update_linkspeed(dev)) {
  3029. if (!netif_carrier_ok(dev)) {
  3030. netif_carrier_on(dev);
  3031. printk(KERN_INFO "%s: link up.\n", dev->name);
  3032. nv_start_rx(dev);
  3033. }
  3034. } else {
  3035. if (netif_carrier_ok(dev)) {
  3036. netif_carrier_off(dev);
  3037. printk(KERN_INFO "%s: link down.\n", dev->name);
  3038. nv_stop_rx(dev);
  3039. }
  3040. }
  3041. }
  3042. static void nv_link_irq(struct net_device *dev)
  3043. {
  3044. u8 __iomem *base = get_hwbase(dev);
  3045. u32 miistat;
  3046. miistat = readl(base + NvRegMIIStatus);
  3047. writel(NVREG_MIISTAT_LINKCHANGE, base + NvRegMIIStatus);
  3048. dprintk(KERN_INFO "%s: link change irq, status 0x%x.\n", dev->name, miistat);
  3049. if (miistat & (NVREG_MIISTAT_LINKCHANGE))
  3050. nv_linkchange(dev);
  3051. dprintk(KERN_DEBUG "%s: link change notification done.\n", dev->name);
  3052. }
  3053. static void nv_msi_workaround(struct fe_priv *np)
  3054. {
  3055. /* Need to toggle the msi irq mask within the ethernet device,
  3056. * otherwise, future interrupts will not be detected.
  3057. */
  3058. if (np->msi_flags & NV_MSI_ENABLED) {
  3059. u8 __iomem *base = np->base;
  3060. writel(0, base + NvRegMSIIrqMask);
  3061. writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
  3062. }
  3063. }
  3064. static irqreturn_t nv_nic_irq(int foo, void *data)
  3065. {
  3066. struct net_device *dev = (struct net_device *) data;
  3067. struct fe_priv *np = netdev_priv(dev);
  3068. u8 __iomem *base = get_hwbase(dev);
  3069. int i;
  3070. dprintk(KERN_DEBUG "%s: nv_nic_irq\n", dev->name);
  3071. for (i=0; ; i++) {
  3072. if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
  3073. np->events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
  3074. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  3075. } else {
  3076. np->events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
  3077. writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
  3078. }
  3079. dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, np->events);
  3080. if (!(np->events & np->irqmask))
  3081. break;
  3082. nv_msi_workaround(np);
  3083. spin_lock(&np->lock);
  3084. nv_tx_done(dev);
  3085. spin_unlock(&np->lock);
  3086. #ifdef CONFIG_FORCEDETH_NAPI
  3087. if (np->events & NVREG_IRQ_RX_ALL) {
  3088. spin_lock(&np->lock);
  3089. napi_schedule(&np->napi);
  3090. /* Disable furthur receive irq's */
  3091. np->irqmask &= ~NVREG_IRQ_RX_ALL;
  3092. if (np->msi_flags & NV_MSI_X_ENABLED)
  3093. writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
  3094. else
  3095. writel(np->irqmask, base + NvRegIrqMask);
  3096. spin_unlock(&np->lock);
  3097. }
  3098. #else
  3099. if (nv_rx_process(dev, RX_WORK_PER_LOOP)) {
  3100. if (unlikely(nv_alloc_rx(dev))) {
  3101. spin_lock(&np->lock);
  3102. if (!np->in_shutdown)
  3103. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  3104. spin_unlock(&np->lock);
  3105. }
  3106. }
  3107. #endif
  3108. if (unlikely(np->events & NVREG_IRQ_LINK)) {
  3109. spin_lock(&np->lock);
  3110. nv_link_irq(dev);
  3111. spin_unlock(&np->lock);
  3112. }
  3113. if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
  3114. spin_lock(&np->lock);
  3115. nv_linkchange(dev);
  3116. spin_unlock(&np->lock);
  3117. np->link_timeout = jiffies + LINK_TIMEOUT;
  3118. }
  3119. if (unlikely(np->events & (NVREG_IRQ_TX_ERR))) {
  3120. dprintk(KERN_DEBUG "%s: received irq with events 0x%x. Probably TX fail.\n",
  3121. dev->name, np->events);
  3122. }
  3123. if (unlikely(np->events & (NVREG_IRQ_UNKNOWN))) {
  3124. printk(KERN_DEBUG "%s: received irq with unknown events 0x%x. Please report\n",
  3125. dev->name, np->events);
  3126. }
  3127. if (unlikely(np->events & NVREG_IRQ_RECOVER_ERROR)) {
  3128. spin_lock(&np->lock);
  3129. /* disable interrupts on the nic */
  3130. if (!(np->msi_flags & NV_MSI_X_ENABLED))
  3131. writel(0, base + NvRegIrqMask);
  3132. else
  3133. writel(np->irqmask, base + NvRegIrqMask);
  3134. pci_push(base);
  3135. if (!np->in_shutdown) {
  3136. np->nic_poll_irq = np->irqmask;
  3137. np->recover_error = 1;
  3138. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3139. }
  3140. spin_unlock(&np->lock);
  3141. break;
  3142. }
  3143. if (unlikely(i > max_interrupt_work)) {
  3144. spin_lock(&np->lock);
  3145. /* disable interrupts on the nic */
  3146. if (!(np->msi_flags & NV_MSI_X_ENABLED))
  3147. writel(0, base + NvRegIrqMask);
  3148. else
  3149. writel(np->irqmask, base + NvRegIrqMask);
  3150. pci_push(base);
  3151. if (!np->in_shutdown) {
  3152. np->nic_poll_irq = np->irqmask;
  3153. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3154. }
  3155. spin_unlock(&np->lock);
  3156. printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq.\n", dev->name, i);
  3157. break;
  3158. }
  3159. }
  3160. dprintk(KERN_DEBUG "%s: nv_nic_irq completed\n", dev->name);
  3161. return IRQ_RETVAL(i);
  3162. }
  3163. /**
  3164. * All _optimized functions are used to help increase performance
  3165. * (reduce CPU and increase throughput). They use descripter version 3,
  3166. * compiler directives, and reduce memory accesses.
  3167. */
  3168. static irqreturn_t nv_nic_irq_optimized(int foo, void *data)
  3169. {
  3170. struct net_device *dev = (struct net_device *) data;
  3171. struct fe_priv *np = netdev_priv(dev);
  3172. u8 __iomem *base = get_hwbase(dev);
  3173. int i;
  3174. dprintk(KERN_DEBUG "%s: nv_nic_irq_optimized\n", dev->name);
  3175. for (i=0; ; i++) {
  3176. if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
  3177. np->events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
  3178. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  3179. } else {
  3180. np->events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
  3181. writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
  3182. }
  3183. dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, np->events);
  3184. if (!(np->events & np->irqmask))
  3185. break;
  3186. nv_msi_workaround(np);
  3187. spin_lock(&np->lock);
  3188. nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
  3189. spin_unlock(&np->lock);
  3190. #ifdef CONFIG_FORCEDETH_NAPI
  3191. if (np->events & NVREG_IRQ_RX_ALL) {
  3192. spin_lock(&np->lock);
  3193. napi_schedule(&np->napi);
  3194. /* Disable furthur receive irq's */
  3195. np->irqmask &= ~NVREG_IRQ_RX_ALL;
  3196. if (np->msi_flags & NV_MSI_X_ENABLED)
  3197. writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
  3198. else
  3199. writel(np->irqmask, base + NvRegIrqMask);
  3200. spin_unlock(&np->lock);
  3201. }
  3202. #else
  3203. if (nv_rx_process_optimized(dev, RX_WORK_PER_LOOP)) {
  3204. if (unlikely(nv_alloc_rx_optimized(dev))) {
  3205. spin_lock(&np->lock);
  3206. if (!np->in_shutdown)
  3207. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  3208. spin_unlock(&np->lock);
  3209. }
  3210. }
  3211. #endif
  3212. if (unlikely(np->events & NVREG_IRQ_LINK)) {
  3213. spin_lock(&np->lock);
  3214. nv_link_irq(dev);
  3215. spin_unlock(&np->lock);
  3216. }
  3217. if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
  3218. spin_lock(&np->lock);
  3219. nv_linkchange(dev);
  3220. spin_unlock(&np->lock);
  3221. np->link_timeout = jiffies + LINK_TIMEOUT;
  3222. }
  3223. if (unlikely(np->events & (NVREG_IRQ_TX_ERR))) {
  3224. dprintk(KERN_DEBUG "%s: received irq with events 0x%x. Probably TX fail.\n",
  3225. dev->name, np->events);
  3226. }
  3227. if (unlikely(np->events & (NVREG_IRQ_UNKNOWN))) {
  3228. printk(KERN_DEBUG "%s: received irq with unknown events 0x%x. Please report\n",
  3229. dev->name, np->events);
  3230. }
  3231. if (unlikely(np->events & NVREG_IRQ_RECOVER_ERROR)) {
  3232. spin_lock(&np->lock);
  3233. /* disable interrupts on the nic */
  3234. if (!(np->msi_flags & NV_MSI_X_ENABLED))
  3235. writel(0, base + NvRegIrqMask);
  3236. else
  3237. writel(np->irqmask, base + NvRegIrqMask);
  3238. pci_push(base);
  3239. if (!np->in_shutdown) {
  3240. np->nic_poll_irq = np->irqmask;
  3241. np->recover_error = 1;
  3242. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3243. }
  3244. spin_unlock(&np->lock);
  3245. break;
  3246. }
  3247. if (unlikely(i > max_interrupt_work)) {
  3248. spin_lock(&np->lock);
  3249. /* disable interrupts on the nic */
  3250. if (!(np->msi_flags & NV_MSI_X_ENABLED))
  3251. writel(0, base + NvRegIrqMask);
  3252. else
  3253. writel(np->irqmask, base + NvRegIrqMask);
  3254. pci_push(base);
  3255. if (!np->in_shutdown) {
  3256. np->nic_poll_irq = np->irqmask;
  3257. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3258. }
  3259. spin_unlock(&np->lock);
  3260. printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq.\n", dev->name, i);
  3261. break;
  3262. }
  3263. }
  3264. dprintk(KERN_DEBUG "%s: nv_nic_irq_optimized completed\n", dev->name);
  3265. return IRQ_RETVAL(i);
  3266. }
  3267. static irqreturn_t nv_nic_irq_tx(int foo, void *data)
  3268. {
  3269. struct net_device *dev = (struct net_device *) data;
  3270. struct fe_priv *np = netdev_priv(dev);
  3271. u8 __iomem *base = get_hwbase(dev);
  3272. u32 events;
  3273. int i;
  3274. unsigned long flags;
  3275. dprintk(KERN_DEBUG "%s: nv_nic_irq_tx\n", dev->name);
  3276. for (i=0; ; i++) {
  3277. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_TX_ALL;
  3278. writel(NVREG_IRQ_TX_ALL, base + NvRegMSIXIrqStatus);
  3279. dprintk(KERN_DEBUG "%s: tx irq: %08x\n", dev->name, events);
  3280. if (!(events & np->irqmask))
  3281. break;
  3282. spin_lock_irqsave(&np->lock, flags);
  3283. nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
  3284. spin_unlock_irqrestore(&np->lock, flags);
  3285. if (unlikely(events & (NVREG_IRQ_TX_ERR))) {
  3286. dprintk(KERN_DEBUG "%s: received irq with events 0x%x. Probably TX fail.\n",
  3287. dev->name, events);
  3288. }
  3289. if (unlikely(i > max_interrupt_work)) {
  3290. spin_lock_irqsave(&np->lock, flags);
  3291. /* disable interrupts on the nic */
  3292. writel(NVREG_IRQ_TX_ALL, base + NvRegIrqMask);
  3293. pci_push(base);
  3294. if (!np->in_shutdown) {
  3295. np->nic_poll_irq |= NVREG_IRQ_TX_ALL;
  3296. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3297. }
  3298. spin_unlock_irqrestore(&np->lock, flags);
  3299. printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_tx.\n", dev->name, i);
  3300. break;
  3301. }
  3302. }
  3303. dprintk(KERN_DEBUG "%s: nv_nic_irq_tx completed\n", dev->name);
  3304. return IRQ_RETVAL(i);
  3305. }
  3306. #ifdef CONFIG_FORCEDETH_NAPI
  3307. static int nv_napi_poll(struct napi_struct *napi, int budget)
  3308. {
  3309. struct fe_priv *np = container_of(napi, struct fe_priv, napi);
  3310. struct net_device *dev = np->dev;
  3311. u8 __iomem *base = get_hwbase(dev);
  3312. unsigned long flags;
  3313. int pkts, retcode;
  3314. if (!nv_optimized(np)) {
  3315. pkts = nv_rx_process(dev, budget);
  3316. retcode = nv_alloc_rx(dev);
  3317. } else {
  3318. pkts = nv_rx_process_optimized(dev, budget);
  3319. retcode = nv_alloc_rx_optimized(dev);
  3320. }
  3321. if (retcode) {
  3322. spin_lock_irqsave(&np->lock, flags);
  3323. if (!np->in_shutdown)
  3324. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  3325. spin_unlock_irqrestore(&np->lock, flags);
  3326. }
  3327. if (pkts < budget) {
  3328. /* re-enable receive interrupts */
  3329. spin_lock_irqsave(&np->lock, flags);
  3330. __napi_complete(napi);
  3331. np->irqmask |= NVREG_IRQ_RX_ALL;
  3332. if (np->msi_flags & NV_MSI_X_ENABLED)
  3333. writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
  3334. else
  3335. writel(np->irqmask, base + NvRegIrqMask);
  3336. spin_unlock_irqrestore(&np->lock, flags);
  3337. }
  3338. return pkts;
  3339. }
  3340. #endif
  3341. static irqreturn_t nv_nic_irq_rx(int foo, void *data)
  3342. {
  3343. struct net_device *dev = (struct net_device *) data;
  3344. struct fe_priv *np = netdev_priv(dev);
  3345. u8 __iomem *base = get_hwbase(dev);
  3346. u32 events;
  3347. int i;
  3348. unsigned long flags;
  3349. dprintk(KERN_DEBUG "%s: nv_nic_irq_rx\n", dev->name);
  3350. for (i=0; ; i++) {
  3351. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL;
  3352. writel(NVREG_IRQ_RX_ALL, base + NvRegMSIXIrqStatus);
  3353. dprintk(KERN_DEBUG "%s: rx irq: %08x\n", dev->name, events);
  3354. if (!(events & np->irqmask))
  3355. break;
  3356. if (nv_rx_process_optimized(dev, RX_WORK_PER_LOOP)) {
  3357. if (unlikely(nv_alloc_rx_optimized(dev))) {
  3358. spin_lock_irqsave(&np->lock, flags);
  3359. if (!np->in_shutdown)
  3360. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  3361. spin_unlock_irqrestore(&np->lock, flags);
  3362. }
  3363. }
  3364. if (unlikely(i > max_interrupt_work)) {
  3365. spin_lock_irqsave(&np->lock, flags);
  3366. /* disable interrupts on the nic */
  3367. writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
  3368. pci_push(base);
  3369. if (!np->in_shutdown) {
  3370. np->nic_poll_irq |= NVREG_IRQ_RX_ALL;
  3371. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3372. }
  3373. spin_unlock_irqrestore(&np->lock, flags);
  3374. printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_rx.\n", dev->name, i);
  3375. break;
  3376. }
  3377. }
  3378. dprintk(KERN_DEBUG "%s: nv_nic_irq_rx completed\n", dev->name);
  3379. return IRQ_RETVAL(i);
  3380. }
  3381. static irqreturn_t nv_nic_irq_other(int foo, void *data)
  3382. {
  3383. struct net_device *dev = (struct net_device *) data;
  3384. struct fe_priv *np = netdev_priv(dev);
  3385. u8 __iomem *base = get_hwbase(dev);
  3386. u32 events;
  3387. int i;
  3388. unsigned long flags;
  3389. dprintk(KERN_DEBUG "%s: nv_nic_irq_other\n", dev->name);
  3390. for (i=0; ; i++) {
  3391. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_OTHER;
  3392. writel(NVREG_IRQ_OTHER, base + NvRegMSIXIrqStatus);
  3393. dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
  3394. if (!(events & np->irqmask))
  3395. break;
  3396. /* check tx in case we reached max loop limit in tx isr */
  3397. spin_lock_irqsave(&np->lock, flags);
  3398. nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
  3399. spin_unlock_irqrestore(&np->lock, flags);
  3400. if (events & NVREG_IRQ_LINK) {
  3401. spin_lock_irqsave(&np->lock, flags);
  3402. nv_link_irq(dev);
  3403. spin_unlock_irqrestore(&np->lock, flags);
  3404. }
  3405. if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
  3406. spin_lock_irqsave(&np->lock, flags);
  3407. nv_linkchange(dev);
  3408. spin_unlock_irqrestore(&np->lock, flags);
  3409. np->link_timeout = jiffies + LINK_TIMEOUT;
  3410. }
  3411. if (events & NVREG_IRQ_RECOVER_ERROR) {
  3412. spin_lock_irq(&np->lock);
  3413. /* disable interrupts on the nic */
  3414. writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
  3415. pci_push(base);
  3416. if (!np->in_shutdown) {
  3417. np->nic_poll_irq |= NVREG_IRQ_OTHER;
  3418. np->recover_error = 1;
  3419. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3420. }
  3421. spin_unlock_irq(&np->lock);
  3422. break;
  3423. }
  3424. if (events & (NVREG_IRQ_UNKNOWN)) {
  3425. printk(KERN_DEBUG "%s: received irq with unknown events 0x%x. Please report\n",
  3426. dev->name, events);
  3427. }
  3428. if (unlikely(i > max_interrupt_work)) {
  3429. spin_lock_irqsave(&np->lock, flags);
  3430. /* disable interrupts on the nic */
  3431. writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
  3432. pci_push(base);
  3433. if (!np->in_shutdown) {
  3434. np->nic_poll_irq |= NVREG_IRQ_OTHER;
  3435. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3436. }
  3437. spin_unlock_irqrestore(&np->lock, flags);
  3438. printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_other.\n", dev->name, i);
  3439. break;
  3440. }
  3441. }
  3442. dprintk(KERN_DEBUG "%s: nv_nic_irq_other completed\n", dev->name);
  3443. return IRQ_RETVAL(i);
  3444. }
  3445. static irqreturn_t nv_nic_irq_test(int foo, void *data)
  3446. {
  3447. struct net_device *dev = (struct net_device *) data;
  3448. struct fe_priv *np = netdev_priv(dev);
  3449. u8 __iomem *base = get_hwbase(dev);
  3450. u32 events;
  3451. dprintk(KERN_DEBUG "%s: nv_nic_irq_test\n", dev->name);
  3452. if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
  3453. events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
  3454. writel(NVREG_IRQ_TIMER, base + NvRegIrqStatus);
  3455. } else {
  3456. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
  3457. writel(NVREG_IRQ_TIMER, base + NvRegMSIXIrqStatus);
  3458. }
  3459. pci_push(base);
  3460. dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
  3461. if (!(events & NVREG_IRQ_TIMER))
  3462. return IRQ_RETVAL(0);
  3463. nv_msi_workaround(np);
  3464. spin_lock(&np->lock);
  3465. np->intr_test = 1;
  3466. spin_unlock(&np->lock);
  3467. dprintk(KERN_DEBUG "%s: nv_nic_irq_test completed\n", dev->name);
  3468. return IRQ_RETVAL(1);
  3469. }
  3470. static void set_msix_vector_map(struct net_device *dev, u32 vector, u32 irqmask)
  3471. {
  3472. u8 __iomem *base = get_hwbase(dev);
  3473. int i;
  3474. u32 msixmap = 0;
  3475. /* Each interrupt bit can be mapped to a MSIX vector (4 bits).
  3476. * MSIXMap0 represents the first 8 interrupts and MSIXMap1 represents
  3477. * the remaining 8 interrupts.
  3478. */
  3479. for (i = 0; i < 8; i++) {
  3480. if ((irqmask >> i) & 0x1) {
  3481. msixmap |= vector << (i << 2);
  3482. }
  3483. }
  3484. writel(readl(base + NvRegMSIXMap0) | msixmap, base + NvRegMSIXMap0);
  3485. msixmap = 0;
  3486. for (i = 0; i < 8; i++) {
  3487. if ((irqmask >> (i + 8)) & 0x1) {
  3488. msixmap |= vector << (i << 2);
  3489. }
  3490. }
  3491. writel(readl(base + NvRegMSIXMap1) | msixmap, base + NvRegMSIXMap1);
  3492. }
  3493. static int nv_request_irq(struct net_device *dev, int intr_test)
  3494. {
  3495. struct fe_priv *np = get_nvpriv(dev);
  3496. u8 __iomem *base = get_hwbase(dev);
  3497. int ret = 1;
  3498. int i;
  3499. irqreturn_t (*handler)(int foo, void *data);
  3500. if (intr_test) {
  3501. handler = nv_nic_irq_test;
  3502. } else {
  3503. if (nv_optimized(np))
  3504. handler = nv_nic_irq_optimized;
  3505. else
  3506. handler = nv_nic_irq;
  3507. }
  3508. if (np->msi_flags & NV_MSI_X_CAPABLE) {
  3509. for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++) {
  3510. np->msi_x_entry[i].entry = i;
  3511. }
  3512. if ((ret = pci_enable_msix(np->pci_dev, np->msi_x_entry, (np->msi_flags & NV_MSI_X_VECTORS_MASK))) == 0) {
  3513. np->msi_flags |= NV_MSI_X_ENABLED;
  3514. if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT && !intr_test) {
  3515. /* Request irq for rx handling */
  3516. sprintf(np->name_rx, "%s-rx", dev->name);
  3517. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector,
  3518. &nv_nic_irq_rx, IRQF_SHARED, np->name_rx, dev) != 0) {
  3519. printk(KERN_INFO "forcedeth: request_irq failed for rx %d\n", ret);
  3520. pci_disable_msix(np->pci_dev);
  3521. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3522. goto out_err;
  3523. }
  3524. /* Request irq for tx handling */
  3525. sprintf(np->name_tx, "%s-tx", dev->name);
  3526. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector,
  3527. &nv_nic_irq_tx, IRQF_SHARED, np->name_tx, dev) != 0) {
  3528. printk(KERN_INFO "forcedeth: request_irq failed for tx %d\n", ret);
  3529. pci_disable_msix(np->pci_dev);
  3530. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3531. goto out_free_rx;
  3532. }
  3533. /* Request irq for link and timer handling */
  3534. sprintf(np->name_other, "%s-other", dev->name);
  3535. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector,
  3536. &nv_nic_irq_other, IRQF_SHARED, np->name_other, dev) != 0) {
  3537. printk(KERN_INFO "forcedeth: request_irq failed for link %d\n", ret);
  3538. pci_disable_msix(np->pci_dev);
  3539. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3540. goto out_free_tx;
  3541. }
  3542. /* map interrupts to their respective vector */
  3543. writel(0, base + NvRegMSIXMap0);
  3544. writel(0, base + NvRegMSIXMap1);
  3545. set_msix_vector_map(dev, NV_MSI_X_VECTOR_RX, NVREG_IRQ_RX_ALL);
  3546. set_msix_vector_map(dev, NV_MSI_X_VECTOR_TX, NVREG_IRQ_TX_ALL);
  3547. set_msix_vector_map(dev, NV_MSI_X_VECTOR_OTHER, NVREG_IRQ_OTHER);
  3548. } else {
  3549. /* Request irq for all interrupts */
  3550. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector, handler, IRQF_SHARED, dev->name, dev) != 0) {
  3551. printk(KERN_INFO "forcedeth: request_irq failed %d\n", ret);
  3552. pci_disable_msix(np->pci_dev);
  3553. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3554. goto out_err;
  3555. }
  3556. /* map interrupts to vector 0 */
  3557. writel(0, base + NvRegMSIXMap0);
  3558. writel(0, base + NvRegMSIXMap1);
  3559. }
  3560. }
  3561. }
  3562. if (ret != 0 && np->msi_flags & NV_MSI_CAPABLE) {
  3563. if ((ret = pci_enable_msi(np->pci_dev)) == 0) {
  3564. np->msi_flags |= NV_MSI_ENABLED;
  3565. dev->irq = np->pci_dev->irq;
  3566. if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0) {
  3567. printk(KERN_INFO "forcedeth: request_irq failed %d\n", ret);
  3568. pci_disable_msi(np->pci_dev);
  3569. np->msi_flags &= ~NV_MSI_ENABLED;
  3570. dev->irq = np->pci_dev->irq;
  3571. goto out_err;
  3572. }
  3573. /* map interrupts to vector 0 */
  3574. writel(0, base + NvRegMSIMap0);
  3575. writel(0, base + NvRegMSIMap1);
  3576. /* enable msi vector 0 */
  3577. writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
  3578. }
  3579. }
  3580. if (ret != 0) {
  3581. if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0)
  3582. goto out_err;
  3583. }
  3584. return 0;
  3585. out_free_tx:
  3586. free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, dev);
  3587. out_free_rx:
  3588. free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, dev);
  3589. out_err:
  3590. return 1;
  3591. }
  3592. static void nv_free_irq(struct net_device *dev)
  3593. {
  3594. struct fe_priv *np = get_nvpriv(dev);
  3595. int i;
  3596. if (np->msi_flags & NV_MSI_X_ENABLED) {
  3597. for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++) {
  3598. free_irq(np->msi_x_entry[i].vector, dev);
  3599. }
  3600. pci_disable_msix(np->pci_dev);
  3601. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3602. } else {
  3603. free_irq(np->pci_dev->irq, dev);
  3604. if (np->msi_flags & NV_MSI_ENABLED) {
  3605. pci_disable_msi(np->pci_dev);
  3606. np->msi_flags &= ~NV_MSI_ENABLED;
  3607. }
  3608. }
  3609. }
  3610. static void nv_do_nic_poll(unsigned long data)
  3611. {
  3612. struct net_device *dev = (struct net_device *) data;
  3613. struct fe_priv *np = netdev_priv(dev);
  3614. u8 __iomem *base = get_hwbase(dev);
  3615. u32 mask = 0;
  3616. /*
  3617. * First disable irq(s) and then
  3618. * reenable interrupts on the nic, we have to do this before calling
  3619. * nv_nic_irq because that may decide to do otherwise
  3620. */
  3621. if (!using_multi_irqs(dev)) {
  3622. if (np->msi_flags & NV_MSI_X_ENABLED)
  3623. disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  3624. else
  3625. disable_irq_lockdep(np->pci_dev->irq);
  3626. mask = np->irqmask;
  3627. } else {
  3628. if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
  3629. disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  3630. mask |= NVREG_IRQ_RX_ALL;
  3631. }
  3632. if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
  3633. disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  3634. mask |= NVREG_IRQ_TX_ALL;
  3635. }
  3636. if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
  3637. disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  3638. mask |= NVREG_IRQ_OTHER;
  3639. }
  3640. }
  3641. /* disable_irq() contains synchronize_irq, thus no irq handler can run now */
  3642. if (np->recover_error) {
  3643. np->recover_error = 0;
  3644. printk(KERN_INFO "%s: MAC in recoverable error state\n", dev->name);
  3645. if (netif_running(dev)) {
  3646. netif_tx_lock_bh(dev);
  3647. netif_addr_lock(dev);
  3648. spin_lock(&np->lock);
  3649. /* stop engines */
  3650. nv_stop_rxtx(dev);
  3651. if (np->driver_data & DEV_HAS_POWER_CNTRL)
  3652. nv_mac_reset(dev);
  3653. nv_txrx_reset(dev);
  3654. /* drain rx queue */
  3655. nv_drain_rxtx(dev);
  3656. /* reinit driver view of the rx queue */
  3657. set_bufsize(dev);
  3658. if (nv_init_ring(dev)) {
  3659. if (!np->in_shutdown)
  3660. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  3661. }
  3662. /* reinit nic view of the rx queue */
  3663. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  3664. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  3665. writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  3666. base + NvRegRingSizes);
  3667. pci_push(base);
  3668. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  3669. pci_push(base);
  3670. /* clear interrupts */
  3671. if (!(np->msi_flags & NV_MSI_X_ENABLED))
  3672. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  3673. else
  3674. writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
  3675. /* restart rx engine */
  3676. nv_start_rxtx(dev);
  3677. spin_unlock(&np->lock);
  3678. netif_addr_unlock(dev);
  3679. netif_tx_unlock_bh(dev);
  3680. }
  3681. }
  3682. writel(mask, base + NvRegIrqMask);
  3683. pci_push(base);
  3684. if (!using_multi_irqs(dev)) {
  3685. np->nic_poll_irq = 0;
  3686. if (nv_optimized(np))
  3687. nv_nic_irq_optimized(0, dev);
  3688. else
  3689. nv_nic_irq(0, dev);
  3690. if (np->msi_flags & NV_MSI_X_ENABLED)
  3691. enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  3692. else
  3693. enable_irq_lockdep(np->pci_dev->irq);
  3694. } else {
  3695. if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
  3696. np->nic_poll_irq &= ~NVREG_IRQ_RX_ALL;
  3697. nv_nic_irq_rx(0, dev);
  3698. enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  3699. }
  3700. if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
  3701. np->nic_poll_irq &= ~NVREG_IRQ_TX_ALL;
  3702. nv_nic_irq_tx(0, dev);
  3703. enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  3704. }
  3705. if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
  3706. np->nic_poll_irq &= ~NVREG_IRQ_OTHER;
  3707. nv_nic_irq_other(0, dev);
  3708. enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  3709. }
  3710. }
  3711. }
  3712. #ifdef CONFIG_NET_POLL_CONTROLLER
  3713. static void nv_poll_controller(struct net_device *dev)
  3714. {
  3715. nv_do_nic_poll((unsigned long) dev);
  3716. }
  3717. #endif
  3718. static void nv_do_stats_poll(unsigned long data)
  3719. {
  3720. struct net_device *dev = (struct net_device *) data;
  3721. struct fe_priv *np = netdev_priv(dev);
  3722. nv_get_hw_stats(dev);
  3723. if (!np->in_shutdown)
  3724. mod_timer(&np->stats_poll,
  3725. round_jiffies(jiffies + STATS_INTERVAL));
  3726. }
  3727. static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  3728. {
  3729. struct fe_priv *np = netdev_priv(dev);
  3730. strcpy(info->driver, DRV_NAME);
  3731. strcpy(info->version, FORCEDETH_VERSION);
  3732. strcpy(info->bus_info, pci_name(np->pci_dev));
  3733. }
  3734. static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  3735. {
  3736. struct fe_priv *np = netdev_priv(dev);
  3737. wolinfo->supported = WAKE_MAGIC;
  3738. spin_lock_irq(&np->lock);
  3739. if (np->wolenabled)
  3740. wolinfo->wolopts = WAKE_MAGIC;
  3741. spin_unlock_irq(&np->lock);
  3742. }
  3743. static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  3744. {
  3745. struct fe_priv *np = netdev_priv(dev);
  3746. u8 __iomem *base = get_hwbase(dev);
  3747. u32 flags = 0;
  3748. if (wolinfo->wolopts == 0) {
  3749. np->wolenabled = 0;
  3750. } else if (wolinfo->wolopts & WAKE_MAGIC) {
  3751. np->wolenabled = 1;
  3752. flags = NVREG_WAKEUPFLAGS_ENABLE;
  3753. }
  3754. if (netif_running(dev)) {
  3755. spin_lock_irq(&np->lock);
  3756. writel(flags, base + NvRegWakeUpFlags);
  3757. spin_unlock_irq(&np->lock);
  3758. }
  3759. return 0;
  3760. }
  3761. static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  3762. {
  3763. struct fe_priv *np = netdev_priv(dev);
  3764. int adv;
  3765. spin_lock_irq(&np->lock);
  3766. ecmd->port = PORT_MII;
  3767. if (!netif_running(dev)) {
  3768. /* We do not track link speed / duplex setting if the
  3769. * interface is disabled. Force a link check */
  3770. if (nv_update_linkspeed(dev)) {
  3771. if (!netif_carrier_ok(dev))
  3772. netif_carrier_on(dev);
  3773. } else {
  3774. if (netif_carrier_ok(dev))
  3775. netif_carrier_off(dev);
  3776. }
  3777. }
  3778. if (netif_carrier_ok(dev)) {
  3779. switch(np->linkspeed & (NVREG_LINKSPEED_MASK)) {
  3780. case NVREG_LINKSPEED_10:
  3781. ecmd->speed = SPEED_10;
  3782. break;
  3783. case NVREG_LINKSPEED_100:
  3784. ecmd->speed = SPEED_100;
  3785. break;
  3786. case NVREG_LINKSPEED_1000:
  3787. ecmd->speed = SPEED_1000;
  3788. break;
  3789. }
  3790. ecmd->duplex = DUPLEX_HALF;
  3791. if (np->duplex)
  3792. ecmd->duplex = DUPLEX_FULL;
  3793. } else {
  3794. ecmd->speed = -1;
  3795. ecmd->duplex = -1;
  3796. }
  3797. ecmd->autoneg = np->autoneg;
  3798. ecmd->advertising = ADVERTISED_MII;
  3799. if (np->autoneg) {
  3800. ecmd->advertising |= ADVERTISED_Autoneg;
  3801. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  3802. if (adv & ADVERTISE_10HALF)
  3803. ecmd->advertising |= ADVERTISED_10baseT_Half;
  3804. if (adv & ADVERTISE_10FULL)
  3805. ecmd->advertising |= ADVERTISED_10baseT_Full;
  3806. if (adv & ADVERTISE_100HALF)
  3807. ecmd->advertising |= ADVERTISED_100baseT_Half;
  3808. if (adv & ADVERTISE_100FULL)
  3809. ecmd->advertising |= ADVERTISED_100baseT_Full;
  3810. if (np->gigabit == PHY_GIGABIT) {
  3811. adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  3812. if (adv & ADVERTISE_1000FULL)
  3813. ecmd->advertising |= ADVERTISED_1000baseT_Full;
  3814. }
  3815. }
  3816. ecmd->supported = (SUPPORTED_Autoneg |
  3817. SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
  3818. SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
  3819. SUPPORTED_MII);
  3820. if (np->gigabit == PHY_GIGABIT)
  3821. ecmd->supported |= SUPPORTED_1000baseT_Full;
  3822. ecmd->phy_address = np->phyaddr;
  3823. ecmd->transceiver = XCVR_EXTERNAL;
  3824. /* ignore maxtxpkt, maxrxpkt for now */
  3825. spin_unlock_irq(&np->lock);
  3826. return 0;
  3827. }
  3828. static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  3829. {
  3830. struct fe_priv *np = netdev_priv(dev);
  3831. if (ecmd->port != PORT_MII)
  3832. return -EINVAL;
  3833. if (ecmd->transceiver != XCVR_EXTERNAL)
  3834. return -EINVAL;
  3835. if (ecmd->phy_address != np->phyaddr) {
  3836. /* TODO: support switching between multiple phys. Should be
  3837. * trivial, but not enabled due to lack of test hardware. */
  3838. return -EINVAL;
  3839. }
  3840. if (ecmd->autoneg == AUTONEG_ENABLE) {
  3841. u32 mask;
  3842. mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  3843. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
  3844. if (np->gigabit == PHY_GIGABIT)
  3845. mask |= ADVERTISED_1000baseT_Full;
  3846. if ((ecmd->advertising & mask) == 0)
  3847. return -EINVAL;
  3848. } else if (ecmd->autoneg == AUTONEG_DISABLE) {
  3849. /* Note: autonegotiation disable, speed 1000 intentionally
  3850. * forbidden - noone should need that. */
  3851. if (ecmd->speed != SPEED_10 && ecmd->speed != SPEED_100)
  3852. return -EINVAL;
  3853. if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL)
  3854. return -EINVAL;
  3855. } else {
  3856. return -EINVAL;
  3857. }
  3858. netif_carrier_off(dev);
  3859. if (netif_running(dev)) {
  3860. unsigned long flags;
  3861. nv_disable_irq(dev);
  3862. netif_tx_lock_bh(dev);
  3863. netif_addr_lock(dev);
  3864. /* with plain spinlock lockdep complains */
  3865. spin_lock_irqsave(&np->lock, flags);
  3866. /* stop engines */
  3867. /* FIXME:
  3868. * this can take some time, and interrupts are disabled
  3869. * due to spin_lock_irqsave, but let's hope no daemon
  3870. * is going to change the settings very often...
  3871. * Worst case:
  3872. * NV_RXSTOP_DELAY1MAX + NV_TXSTOP_DELAY1MAX
  3873. * + some minor delays, which is up to a second approximately
  3874. */
  3875. nv_stop_rxtx(dev);
  3876. spin_unlock_irqrestore(&np->lock, flags);
  3877. netif_addr_unlock(dev);
  3878. netif_tx_unlock_bh(dev);
  3879. }
  3880. if (ecmd->autoneg == AUTONEG_ENABLE) {
  3881. int adv, bmcr;
  3882. np->autoneg = 1;
  3883. /* advertise only what has been requested */
  3884. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  3885. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  3886. if (ecmd->advertising & ADVERTISED_10baseT_Half)
  3887. adv |= ADVERTISE_10HALF;
  3888. if (ecmd->advertising & ADVERTISED_10baseT_Full)
  3889. adv |= ADVERTISE_10FULL;
  3890. if (ecmd->advertising & ADVERTISED_100baseT_Half)
  3891. adv |= ADVERTISE_100HALF;
  3892. if (ecmd->advertising & ADVERTISED_100baseT_Full)
  3893. adv |= ADVERTISE_100FULL;
  3894. if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisments but disable tx pause */
  3895. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3896. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  3897. adv |= ADVERTISE_PAUSE_ASYM;
  3898. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  3899. if (np->gigabit == PHY_GIGABIT) {
  3900. adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  3901. adv &= ~ADVERTISE_1000FULL;
  3902. if (ecmd->advertising & ADVERTISED_1000baseT_Full)
  3903. adv |= ADVERTISE_1000FULL;
  3904. mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
  3905. }
  3906. if (netif_running(dev))
  3907. printk(KERN_INFO "%s: link down.\n", dev->name);
  3908. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  3909. if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
  3910. bmcr |= BMCR_ANENABLE;
  3911. /* reset the phy in order for settings to stick,
  3912. * and cause autoneg to start */
  3913. if (phy_reset(dev, bmcr)) {
  3914. printk(KERN_INFO "%s: phy reset failed\n", dev->name);
  3915. return -EINVAL;
  3916. }
  3917. } else {
  3918. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  3919. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  3920. }
  3921. } else {
  3922. int adv, bmcr;
  3923. np->autoneg = 0;
  3924. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  3925. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  3926. if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF)
  3927. adv |= ADVERTISE_10HALF;
  3928. if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL)
  3929. adv |= ADVERTISE_10FULL;
  3930. if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF)
  3931. adv |= ADVERTISE_100HALF;
  3932. if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL)
  3933. adv |= ADVERTISE_100FULL;
  3934. np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
  3935. if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) {/* for rx we set both advertisments but disable tx pause */
  3936. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3937. np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  3938. }
  3939. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ) {
  3940. adv |= ADVERTISE_PAUSE_ASYM;
  3941. np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  3942. }
  3943. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  3944. np->fixed_mode = adv;
  3945. if (np->gigabit == PHY_GIGABIT) {
  3946. adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  3947. adv &= ~ADVERTISE_1000FULL;
  3948. mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
  3949. }
  3950. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  3951. bmcr &= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_SPEED1000|BMCR_FULLDPLX);
  3952. if (np->fixed_mode & (ADVERTISE_10FULL|ADVERTISE_100FULL))
  3953. bmcr |= BMCR_FULLDPLX;
  3954. if (np->fixed_mode & (ADVERTISE_100HALF|ADVERTISE_100FULL))
  3955. bmcr |= BMCR_SPEED100;
  3956. if (np->phy_oui == PHY_OUI_MARVELL) {
  3957. /* reset the phy in order for forced mode settings to stick */
  3958. if (phy_reset(dev, bmcr)) {
  3959. printk(KERN_INFO "%s: phy reset failed\n", dev->name);
  3960. return -EINVAL;
  3961. }
  3962. } else {
  3963. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  3964. if (netif_running(dev)) {
  3965. /* Wait a bit and then reconfigure the nic. */
  3966. udelay(10);
  3967. nv_linkchange(dev);
  3968. }
  3969. }
  3970. }
  3971. if (netif_running(dev)) {
  3972. nv_start_rxtx(dev);
  3973. nv_enable_irq(dev);
  3974. }
  3975. return 0;
  3976. }
  3977. #define FORCEDETH_REGS_VER 1
  3978. static int nv_get_regs_len(struct net_device *dev)
  3979. {
  3980. struct fe_priv *np = netdev_priv(dev);
  3981. return np->register_size;
  3982. }
  3983. static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
  3984. {
  3985. struct fe_priv *np = netdev_priv(dev);
  3986. u8 __iomem *base = get_hwbase(dev);
  3987. u32 *rbuf = buf;
  3988. int i;
  3989. regs->version = FORCEDETH_REGS_VER;
  3990. spin_lock_irq(&np->lock);
  3991. for (i = 0;i <= np->register_size/sizeof(u32); i++)
  3992. rbuf[i] = readl(base + i*sizeof(u32));
  3993. spin_unlock_irq(&np->lock);
  3994. }
  3995. static int nv_nway_reset(struct net_device *dev)
  3996. {
  3997. struct fe_priv *np = netdev_priv(dev);
  3998. int ret;
  3999. if (np->autoneg) {
  4000. int bmcr;
  4001. netif_carrier_off(dev);
  4002. if (netif_running(dev)) {
  4003. nv_disable_irq(dev);
  4004. netif_tx_lock_bh(dev);
  4005. netif_addr_lock(dev);
  4006. spin_lock(&np->lock);
  4007. /* stop engines */
  4008. nv_stop_rxtx(dev);
  4009. spin_unlock(&np->lock);
  4010. netif_addr_unlock(dev);
  4011. netif_tx_unlock_bh(dev);
  4012. printk(KERN_INFO "%s: link down.\n", dev->name);
  4013. }
  4014. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  4015. if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
  4016. bmcr |= BMCR_ANENABLE;
  4017. /* reset the phy in order for settings to stick*/
  4018. if (phy_reset(dev, bmcr)) {
  4019. printk(KERN_INFO "%s: phy reset failed\n", dev->name);
  4020. return -EINVAL;
  4021. }
  4022. } else {
  4023. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  4024. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  4025. }
  4026. if (netif_running(dev)) {
  4027. nv_start_rxtx(dev);
  4028. nv_enable_irq(dev);
  4029. }
  4030. ret = 0;
  4031. } else {
  4032. ret = -EINVAL;
  4033. }
  4034. return ret;
  4035. }
  4036. static int nv_set_tso(struct net_device *dev, u32 value)
  4037. {
  4038. struct fe_priv *np = netdev_priv(dev);
  4039. if ((np->driver_data & DEV_HAS_CHECKSUM))
  4040. return ethtool_op_set_tso(dev, value);
  4041. else
  4042. return -EOPNOTSUPP;
  4043. }
  4044. static void nv_get_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
  4045. {
  4046. struct fe_priv *np = netdev_priv(dev);
  4047. ring->rx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
  4048. ring->rx_mini_max_pending = 0;
  4049. ring->rx_jumbo_max_pending = 0;
  4050. ring->tx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
  4051. ring->rx_pending = np->rx_ring_size;
  4052. ring->rx_mini_pending = 0;
  4053. ring->rx_jumbo_pending = 0;
  4054. ring->tx_pending = np->tx_ring_size;
  4055. }
  4056. static int nv_set_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
  4057. {
  4058. struct fe_priv *np = netdev_priv(dev);
  4059. u8 __iomem *base = get_hwbase(dev);
  4060. u8 *rxtx_ring, *rx_skbuff, *tx_skbuff;
  4061. dma_addr_t ring_addr;
  4062. if (ring->rx_pending < RX_RING_MIN ||
  4063. ring->tx_pending < TX_RING_MIN ||
  4064. ring->rx_mini_pending != 0 ||
  4065. ring->rx_jumbo_pending != 0 ||
  4066. (np->desc_ver == DESC_VER_1 &&
  4067. (ring->rx_pending > RING_MAX_DESC_VER_1 ||
  4068. ring->tx_pending > RING_MAX_DESC_VER_1)) ||
  4069. (np->desc_ver != DESC_VER_1 &&
  4070. (ring->rx_pending > RING_MAX_DESC_VER_2_3 ||
  4071. ring->tx_pending > RING_MAX_DESC_VER_2_3))) {
  4072. return -EINVAL;
  4073. }
  4074. /* allocate new rings */
  4075. if (!nv_optimized(np)) {
  4076. rxtx_ring = pci_alloc_consistent(np->pci_dev,
  4077. sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
  4078. &ring_addr);
  4079. } else {
  4080. rxtx_ring = pci_alloc_consistent(np->pci_dev,
  4081. sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
  4082. &ring_addr);
  4083. }
  4084. rx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->rx_pending, GFP_KERNEL);
  4085. tx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->tx_pending, GFP_KERNEL);
  4086. if (!rxtx_ring || !rx_skbuff || !tx_skbuff) {
  4087. /* fall back to old rings */
  4088. if (!nv_optimized(np)) {
  4089. if (rxtx_ring)
  4090. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
  4091. rxtx_ring, ring_addr);
  4092. } else {
  4093. if (rxtx_ring)
  4094. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
  4095. rxtx_ring, ring_addr);
  4096. }
  4097. if (rx_skbuff)
  4098. kfree(rx_skbuff);
  4099. if (tx_skbuff)
  4100. kfree(tx_skbuff);
  4101. goto exit;
  4102. }
  4103. if (netif_running(dev)) {
  4104. nv_disable_irq(dev);
  4105. nv_napi_disable(dev);
  4106. netif_tx_lock_bh(dev);
  4107. netif_addr_lock(dev);
  4108. spin_lock(&np->lock);
  4109. /* stop engines */
  4110. nv_stop_rxtx(dev);
  4111. nv_txrx_reset(dev);
  4112. /* drain queues */
  4113. nv_drain_rxtx(dev);
  4114. /* delete queues */
  4115. free_rings(dev);
  4116. }
  4117. /* set new values */
  4118. np->rx_ring_size = ring->rx_pending;
  4119. np->tx_ring_size = ring->tx_pending;
  4120. if (!nv_optimized(np)) {
  4121. np->rx_ring.orig = (struct ring_desc*)rxtx_ring;
  4122. np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
  4123. } else {
  4124. np->rx_ring.ex = (struct ring_desc_ex*)rxtx_ring;
  4125. np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
  4126. }
  4127. np->rx_skb = (struct nv_skb_map*)rx_skbuff;
  4128. np->tx_skb = (struct nv_skb_map*)tx_skbuff;
  4129. np->ring_addr = ring_addr;
  4130. memset(np->rx_skb, 0, sizeof(struct nv_skb_map) * np->rx_ring_size);
  4131. memset(np->tx_skb, 0, sizeof(struct nv_skb_map) * np->tx_ring_size);
  4132. if (netif_running(dev)) {
  4133. /* reinit driver view of the queues */
  4134. set_bufsize(dev);
  4135. if (nv_init_ring(dev)) {
  4136. if (!np->in_shutdown)
  4137. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  4138. }
  4139. /* reinit nic view of the queues */
  4140. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4141. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4142. writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4143. base + NvRegRingSizes);
  4144. pci_push(base);
  4145. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  4146. pci_push(base);
  4147. /* restart engines */
  4148. nv_start_rxtx(dev);
  4149. spin_unlock(&np->lock);
  4150. netif_addr_unlock(dev);
  4151. netif_tx_unlock_bh(dev);
  4152. nv_napi_enable(dev);
  4153. nv_enable_irq(dev);
  4154. }
  4155. return 0;
  4156. exit:
  4157. return -ENOMEM;
  4158. }
  4159. static void nv_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
  4160. {
  4161. struct fe_priv *np = netdev_priv(dev);
  4162. pause->autoneg = (np->pause_flags & NV_PAUSEFRAME_AUTONEG) != 0;
  4163. pause->rx_pause = (np->pause_flags & NV_PAUSEFRAME_RX_ENABLE) != 0;
  4164. pause->tx_pause = (np->pause_flags & NV_PAUSEFRAME_TX_ENABLE) != 0;
  4165. }
  4166. static int nv_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
  4167. {
  4168. struct fe_priv *np = netdev_priv(dev);
  4169. int adv, bmcr;
  4170. if ((!np->autoneg && np->duplex == 0) ||
  4171. (np->autoneg && !pause->autoneg && np->duplex == 0)) {
  4172. printk(KERN_INFO "%s: can not set pause settings when forced link is in half duplex.\n",
  4173. dev->name);
  4174. return -EINVAL;
  4175. }
  4176. if (pause->tx_pause && !(np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)) {
  4177. printk(KERN_INFO "%s: hardware does not support tx pause frames.\n", dev->name);
  4178. return -EINVAL;
  4179. }
  4180. netif_carrier_off(dev);
  4181. if (netif_running(dev)) {
  4182. nv_disable_irq(dev);
  4183. netif_tx_lock_bh(dev);
  4184. netif_addr_lock(dev);
  4185. spin_lock(&np->lock);
  4186. /* stop engines */
  4187. nv_stop_rxtx(dev);
  4188. spin_unlock(&np->lock);
  4189. netif_addr_unlock(dev);
  4190. netif_tx_unlock_bh(dev);
  4191. }
  4192. np->pause_flags &= ~(NV_PAUSEFRAME_RX_REQ|NV_PAUSEFRAME_TX_REQ);
  4193. if (pause->rx_pause)
  4194. np->pause_flags |= NV_PAUSEFRAME_RX_REQ;
  4195. if (pause->tx_pause)
  4196. np->pause_flags |= NV_PAUSEFRAME_TX_REQ;
  4197. if (np->autoneg && pause->autoneg) {
  4198. np->pause_flags |= NV_PAUSEFRAME_AUTONEG;
  4199. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  4200. adv &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  4201. if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisments but disable tx pause */
  4202. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  4203. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  4204. adv |= ADVERTISE_PAUSE_ASYM;
  4205. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  4206. if (netif_running(dev))
  4207. printk(KERN_INFO "%s: link down.\n", dev->name);
  4208. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  4209. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  4210. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  4211. } else {
  4212. np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
  4213. if (pause->rx_pause)
  4214. np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  4215. if (pause->tx_pause)
  4216. np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  4217. if (!netif_running(dev))
  4218. nv_update_linkspeed(dev);
  4219. else
  4220. nv_update_pause(dev, np->pause_flags);
  4221. }
  4222. if (netif_running(dev)) {
  4223. nv_start_rxtx(dev);
  4224. nv_enable_irq(dev);
  4225. }
  4226. return 0;
  4227. }
  4228. static u32 nv_get_rx_csum(struct net_device *dev)
  4229. {
  4230. struct fe_priv *np = netdev_priv(dev);
  4231. return (np->rx_csum) != 0;
  4232. }
  4233. static int nv_set_rx_csum(struct net_device *dev, u32 data)
  4234. {
  4235. struct fe_priv *np = netdev_priv(dev);
  4236. u8 __iomem *base = get_hwbase(dev);
  4237. int retcode = 0;
  4238. if (np->driver_data & DEV_HAS_CHECKSUM) {
  4239. if (data) {
  4240. np->rx_csum = 1;
  4241. np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
  4242. } else {
  4243. np->rx_csum = 0;
  4244. /* vlan is dependent on rx checksum offload */
  4245. if (!(np->vlanctl_bits & NVREG_VLANCONTROL_ENABLE))
  4246. np->txrxctl_bits &= ~NVREG_TXRXCTL_RXCHECK;
  4247. }
  4248. if (netif_running(dev)) {
  4249. spin_lock_irq(&np->lock);
  4250. writel(np->txrxctl_bits, base + NvRegTxRxControl);
  4251. spin_unlock_irq(&np->lock);
  4252. }
  4253. } else {
  4254. return -EINVAL;
  4255. }
  4256. return retcode;
  4257. }
  4258. static int nv_set_tx_csum(struct net_device *dev, u32 data)
  4259. {
  4260. struct fe_priv *np = netdev_priv(dev);
  4261. if (np->driver_data & DEV_HAS_CHECKSUM)
  4262. return ethtool_op_set_tx_csum(dev, data);
  4263. else
  4264. return -EOPNOTSUPP;
  4265. }
  4266. static int nv_set_sg(struct net_device *dev, u32 data)
  4267. {
  4268. struct fe_priv *np = netdev_priv(dev);
  4269. if (np->driver_data & DEV_HAS_CHECKSUM)
  4270. return ethtool_op_set_sg(dev, data);
  4271. else
  4272. return -EOPNOTSUPP;
  4273. }
  4274. static int nv_get_sset_count(struct net_device *dev, int sset)
  4275. {
  4276. struct fe_priv *np = netdev_priv(dev);
  4277. switch (sset) {
  4278. case ETH_SS_TEST:
  4279. if (np->driver_data & DEV_HAS_TEST_EXTENDED)
  4280. return NV_TEST_COUNT_EXTENDED;
  4281. else
  4282. return NV_TEST_COUNT_BASE;
  4283. case ETH_SS_STATS:
  4284. if (np->driver_data & DEV_HAS_STATISTICS_V3)
  4285. return NV_DEV_STATISTICS_V3_COUNT;
  4286. else if (np->driver_data & DEV_HAS_STATISTICS_V2)
  4287. return NV_DEV_STATISTICS_V2_COUNT;
  4288. else if (np->driver_data & DEV_HAS_STATISTICS_V1)
  4289. return NV_DEV_STATISTICS_V1_COUNT;
  4290. else
  4291. return 0;
  4292. default:
  4293. return -EOPNOTSUPP;
  4294. }
  4295. }
  4296. static void nv_get_ethtool_stats(struct net_device *dev, struct ethtool_stats *estats, u64 *buffer)
  4297. {
  4298. struct fe_priv *np = netdev_priv(dev);
  4299. /* update stats */
  4300. nv_do_stats_poll((unsigned long)dev);
  4301. memcpy(buffer, &np->estats, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(u64));
  4302. }
  4303. static int nv_link_test(struct net_device *dev)
  4304. {
  4305. struct fe_priv *np = netdev_priv(dev);
  4306. int mii_status;
  4307. mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  4308. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  4309. /* check phy link status */
  4310. if (!(mii_status & BMSR_LSTATUS))
  4311. return 0;
  4312. else
  4313. return 1;
  4314. }
  4315. static int nv_register_test(struct net_device *dev)
  4316. {
  4317. u8 __iomem *base = get_hwbase(dev);
  4318. int i = 0;
  4319. u32 orig_read, new_read;
  4320. do {
  4321. orig_read = readl(base + nv_registers_test[i].reg);
  4322. /* xor with mask to toggle bits */
  4323. orig_read ^= nv_registers_test[i].mask;
  4324. writel(orig_read, base + nv_registers_test[i].reg);
  4325. new_read = readl(base + nv_registers_test[i].reg);
  4326. if ((new_read & nv_registers_test[i].mask) != (orig_read & nv_registers_test[i].mask))
  4327. return 0;
  4328. /* restore original value */
  4329. orig_read ^= nv_registers_test[i].mask;
  4330. writel(orig_read, base + nv_registers_test[i].reg);
  4331. } while (nv_registers_test[++i].reg != 0);
  4332. return 1;
  4333. }
  4334. static int nv_interrupt_test(struct net_device *dev)
  4335. {
  4336. struct fe_priv *np = netdev_priv(dev);
  4337. u8 __iomem *base = get_hwbase(dev);
  4338. int ret = 1;
  4339. int testcnt;
  4340. u32 save_msi_flags, save_poll_interval = 0;
  4341. if (netif_running(dev)) {
  4342. /* free current irq */
  4343. nv_free_irq(dev);
  4344. save_poll_interval = readl(base+NvRegPollingInterval);
  4345. }
  4346. /* flag to test interrupt handler */
  4347. np->intr_test = 0;
  4348. /* setup test irq */
  4349. save_msi_flags = np->msi_flags;
  4350. np->msi_flags &= ~NV_MSI_X_VECTORS_MASK;
  4351. np->msi_flags |= 0x001; /* setup 1 vector */
  4352. if (nv_request_irq(dev, 1))
  4353. return 0;
  4354. /* setup timer interrupt */
  4355. writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
  4356. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  4357. nv_enable_hw_interrupts(dev, NVREG_IRQ_TIMER);
  4358. /* wait for at least one interrupt */
  4359. msleep(100);
  4360. spin_lock_irq(&np->lock);
  4361. /* flag should be set within ISR */
  4362. testcnt = np->intr_test;
  4363. if (!testcnt)
  4364. ret = 2;
  4365. nv_disable_hw_interrupts(dev, NVREG_IRQ_TIMER);
  4366. if (!(np->msi_flags & NV_MSI_X_ENABLED))
  4367. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4368. else
  4369. writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
  4370. spin_unlock_irq(&np->lock);
  4371. nv_free_irq(dev);
  4372. np->msi_flags = save_msi_flags;
  4373. if (netif_running(dev)) {
  4374. writel(save_poll_interval, base + NvRegPollingInterval);
  4375. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  4376. /* restore original irq */
  4377. if (nv_request_irq(dev, 0))
  4378. return 0;
  4379. }
  4380. return ret;
  4381. }
  4382. static int nv_loopback_test(struct net_device *dev)
  4383. {
  4384. struct fe_priv *np = netdev_priv(dev);
  4385. u8 __iomem *base = get_hwbase(dev);
  4386. struct sk_buff *tx_skb, *rx_skb;
  4387. dma_addr_t test_dma_addr;
  4388. u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
  4389. u32 flags;
  4390. int len, i, pkt_len;
  4391. u8 *pkt_data;
  4392. u32 filter_flags = 0;
  4393. u32 misc1_flags = 0;
  4394. int ret = 1;
  4395. if (netif_running(dev)) {
  4396. nv_disable_irq(dev);
  4397. filter_flags = readl(base + NvRegPacketFilterFlags);
  4398. misc1_flags = readl(base + NvRegMisc1);
  4399. } else {
  4400. nv_txrx_reset(dev);
  4401. }
  4402. /* reinit driver view of the rx queue */
  4403. set_bufsize(dev);
  4404. nv_init_ring(dev);
  4405. /* setup hardware for loopback */
  4406. writel(NVREG_MISC1_FORCE, base + NvRegMisc1);
  4407. writel(NVREG_PFF_ALWAYS | NVREG_PFF_LOOPBACK, base + NvRegPacketFilterFlags);
  4408. /* reinit nic view of the rx queue */
  4409. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4410. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4411. writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4412. base + NvRegRingSizes);
  4413. pci_push(base);
  4414. /* restart rx engine */
  4415. nv_start_rxtx(dev);
  4416. /* setup packet for tx */
  4417. pkt_len = ETH_DATA_LEN;
  4418. tx_skb = dev_alloc_skb(pkt_len);
  4419. if (!tx_skb) {
  4420. printk(KERN_ERR "dev_alloc_skb() failed during loopback test"
  4421. " of %s\n", dev->name);
  4422. ret = 0;
  4423. goto out;
  4424. }
  4425. test_dma_addr = pci_map_single(np->pci_dev, tx_skb->data,
  4426. skb_tailroom(tx_skb),
  4427. PCI_DMA_FROMDEVICE);
  4428. pkt_data = skb_put(tx_skb, pkt_len);
  4429. for (i = 0; i < pkt_len; i++)
  4430. pkt_data[i] = (u8)(i & 0xff);
  4431. if (!nv_optimized(np)) {
  4432. np->tx_ring.orig[0].buf = cpu_to_le32(test_dma_addr);
  4433. np->tx_ring.orig[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
  4434. } else {
  4435. np->tx_ring.ex[0].bufhigh = cpu_to_le32(dma_high(test_dma_addr));
  4436. np->tx_ring.ex[0].buflow = cpu_to_le32(dma_low(test_dma_addr));
  4437. np->tx_ring.ex[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
  4438. }
  4439. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  4440. pci_push(get_hwbase(dev));
  4441. msleep(500);
  4442. /* check for rx of the packet */
  4443. if (!nv_optimized(np)) {
  4444. flags = le32_to_cpu(np->rx_ring.orig[0].flaglen);
  4445. len = nv_descr_getlength(&np->rx_ring.orig[0], np->desc_ver);
  4446. } else {
  4447. flags = le32_to_cpu(np->rx_ring.ex[0].flaglen);
  4448. len = nv_descr_getlength_ex(&np->rx_ring.ex[0], np->desc_ver);
  4449. }
  4450. if (flags & NV_RX_AVAIL) {
  4451. ret = 0;
  4452. } else if (np->desc_ver == DESC_VER_1) {
  4453. if (flags & NV_RX_ERROR)
  4454. ret = 0;
  4455. } else {
  4456. if (flags & NV_RX2_ERROR) {
  4457. ret = 0;
  4458. }
  4459. }
  4460. if (ret) {
  4461. if (len != pkt_len) {
  4462. ret = 0;
  4463. dprintk(KERN_DEBUG "%s: loopback len mismatch %d vs %d\n",
  4464. dev->name, len, pkt_len);
  4465. } else {
  4466. rx_skb = np->rx_skb[0].skb;
  4467. for (i = 0; i < pkt_len; i++) {
  4468. if (rx_skb->data[i] != (u8)(i & 0xff)) {
  4469. ret = 0;
  4470. dprintk(KERN_DEBUG "%s: loopback pattern check failed on byte %d\n",
  4471. dev->name, i);
  4472. break;
  4473. }
  4474. }
  4475. }
  4476. } else {
  4477. dprintk(KERN_DEBUG "%s: loopback - did not receive test packet\n", dev->name);
  4478. }
  4479. pci_unmap_page(np->pci_dev, test_dma_addr,
  4480. (skb_end_pointer(tx_skb) - tx_skb->data),
  4481. PCI_DMA_TODEVICE);
  4482. dev_kfree_skb_any(tx_skb);
  4483. out:
  4484. /* stop engines */
  4485. nv_stop_rxtx(dev);
  4486. nv_txrx_reset(dev);
  4487. /* drain rx queue */
  4488. nv_drain_rxtx(dev);
  4489. if (netif_running(dev)) {
  4490. writel(misc1_flags, base + NvRegMisc1);
  4491. writel(filter_flags, base + NvRegPacketFilterFlags);
  4492. nv_enable_irq(dev);
  4493. }
  4494. return ret;
  4495. }
  4496. static void nv_self_test(struct net_device *dev, struct ethtool_test *test, u64 *buffer)
  4497. {
  4498. struct fe_priv *np = netdev_priv(dev);
  4499. u8 __iomem *base = get_hwbase(dev);
  4500. int result;
  4501. memset(buffer, 0, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(u64));
  4502. if (!nv_link_test(dev)) {
  4503. test->flags |= ETH_TEST_FL_FAILED;
  4504. buffer[0] = 1;
  4505. }
  4506. if (test->flags & ETH_TEST_FL_OFFLINE) {
  4507. if (netif_running(dev)) {
  4508. netif_stop_queue(dev);
  4509. nv_napi_disable(dev);
  4510. netif_tx_lock_bh(dev);
  4511. netif_addr_lock(dev);
  4512. spin_lock_irq(&np->lock);
  4513. nv_disable_hw_interrupts(dev, np->irqmask);
  4514. if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
  4515. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4516. } else {
  4517. writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
  4518. }
  4519. /* stop engines */
  4520. nv_stop_rxtx(dev);
  4521. nv_txrx_reset(dev);
  4522. /* drain rx queue */
  4523. nv_drain_rxtx(dev);
  4524. spin_unlock_irq(&np->lock);
  4525. netif_addr_unlock(dev);
  4526. netif_tx_unlock_bh(dev);
  4527. }
  4528. if (!nv_register_test(dev)) {
  4529. test->flags |= ETH_TEST_FL_FAILED;
  4530. buffer[1] = 1;
  4531. }
  4532. result = nv_interrupt_test(dev);
  4533. if (result != 1) {
  4534. test->flags |= ETH_TEST_FL_FAILED;
  4535. buffer[2] = 1;
  4536. }
  4537. if (result == 0) {
  4538. /* bail out */
  4539. return;
  4540. }
  4541. if (!nv_loopback_test(dev)) {
  4542. test->flags |= ETH_TEST_FL_FAILED;
  4543. buffer[3] = 1;
  4544. }
  4545. if (netif_running(dev)) {
  4546. /* reinit driver view of the rx queue */
  4547. set_bufsize(dev);
  4548. if (nv_init_ring(dev)) {
  4549. if (!np->in_shutdown)
  4550. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  4551. }
  4552. /* reinit nic view of the rx queue */
  4553. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4554. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4555. writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4556. base + NvRegRingSizes);
  4557. pci_push(base);
  4558. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  4559. pci_push(base);
  4560. /* restart rx engine */
  4561. nv_start_rxtx(dev);
  4562. netif_start_queue(dev);
  4563. nv_napi_enable(dev);
  4564. nv_enable_hw_interrupts(dev, np->irqmask);
  4565. }
  4566. }
  4567. }
  4568. static void nv_get_strings(struct net_device *dev, u32 stringset, u8 *buffer)
  4569. {
  4570. switch (stringset) {
  4571. case ETH_SS_STATS:
  4572. memcpy(buffer, &nv_estats_str, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(struct nv_ethtool_str));
  4573. break;
  4574. case ETH_SS_TEST:
  4575. memcpy(buffer, &nv_etests_str, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(struct nv_ethtool_str));
  4576. break;
  4577. }
  4578. }
  4579. static const struct ethtool_ops ops = {
  4580. .get_drvinfo = nv_get_drvinfo,
  4581. .get_link = ethtool_op_get_link,
  4582. .get_wol = nv_get_wol,
  4583. .set_wol = nv_set_wol,
  4584. .get_settings = nv_get_settings,
  4585. .set_settings = nv_set_settings,
  4586. .get_regs_len = nv_get_regs_len,
  4587. .get_regs = nv_get_regs,
  4588. .nway_reset = nv_nway_reset,
  4589. .set_tso = nv_set_tso,
  4590. .get_ringparam = nv_get_ringparam,
  4591. .set_ringparam = nv_set_ringparam,
  4592. .get_pauseparam = nv_get_pauseparam,
  4593. .set_pauseparam = nv_set_pauseparam,
  4594. .get_rx_csum = nv_get_rx_csum,
  4595. .set_rx_csum = nv_set_rx_csum,
  4596. .set_tx_csum = nv_set_tx_csum,
  4597. .set_sg = nv_set_sg,
  4598. .get_strings = nv_get_strings,
  4599. .get_ethtool_stats = nv_get_ethtool_stats,
  4600. .get_sset_count = nv_get_sset_count,
  4601. .self_test = nv_self_test,
  4602. };
  4603. static void nv_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  4604. {
  4605. struct fe_priv *np = get_nvpriv(dev);
  4606. spin_lock_irq(&np->lock);
  4607. /* save vlan group */
  4608. np->vlangrp = grp;
  4609. if (grp) {
  4610. /* enable vlan on MAC */
  4611. np->txrxctl_bits |= NVREG_TXRXCTL_VLANSTRIP | NVREG_TXRXCTL_VLANINS;
  4612. } else {
  4613. /* disable vlan on MAC */
  4614. np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANSTRIP;
  4615. np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANINS;
  4616. }
  4617. writel(np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  4618. spin_unlock_irq(&np->lock);
  4619. }
  4620. /* The mgmt unit and driver use a semaphore to access the phy during init */
  4621. static int nv_mgmt_acquire_sema(struct net_device *dev)
  4622. {
  4623. struct fe_priv *np = netdev_priv(dev);
  4624. u8 __iomem *base = get_hwbase(dev);
  4625. int i;
  4626. u32 tx_ctrl, mgmt_sema;
  4627. for (i = 0; i < 10; i++) {
  4628. mgmt_sema = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_SEMA_MASK;
  4629. if (mgmt_sema == NVREG_XMITCTL_MGMT_SEMA_FREE)
  4630. break;
  4631. msleep(500);
  4632. }
  4633. if (mgmt_sema != NVREG_XMITCTL_MGMT_SEMA_FREE)
  4634. return 0;
  4635. for (i = 0; i < 2; i++) {
  4636. tx_ctrl = readl(base + NvRegTransmitterControl);
  4637. tx_ctrl |= NVREG_XMITCTL_HOST_SEMA_ACQ;
  4638. writel(tx_ctrl, base + NvRegTransmitterControl);
  4639. /* verify that semaphore was acquired */
  4640. tx_ctrl = readl(base + NvRegTransmitterControl);
  4641. if (((tx_ctrl & NVREG_XMITCTL_HOST_SEMA_MASK) == NVREG_XMITCTL_HOST_SEMA_ACQ) &&
  4642. ((tx_ctrl & NVREG_XMITCTL_MGMT_SEMA_MASK) == NVREG_XMITCTL_MGMT_SEMA_FREE)) {
  4643. np->mgmt_sema = 1;
  4644. return 1;
  4645. }
  4646. else
  4647. udelay(50);
  4648. }
  4649. return 0;
  4650. }
  4651. static void nv_mgmt_release_sema(struct net_device *dev)
  4652. {
  4653. struct fe_priv *np = netdev_priv(dev);
  4654. u8 __iomem *base = get_hwbase(dev);
  4655. u32 tx_ctrl;
  4656. if (np->driver_data & DEV_HAS_MGMT_UNIT) {
  4657. if (np->mgmt_sema) {
  4658. tx_ctrl = readl(base + NvRegTransmitterControl);
  4659. tx_ctrl &= ~NVREG_XMITCTL_HOST_SEMA_ACQ;
  4660. writel(tx_ctrl, base + NvRegTransmitterControl);
  4661. }
  4662. }
  4663. }
  4664. static int nv_mgmt_get_version(struct net_device *dev)
  4665. {
  4666. struct fe_priv *np = netdev_priv(dev);
  4667. u8 __iomem *base = get_hwbase(dev);
  4668. u32 data_ready = readl(base + NvRegTransmitterControl);
  4669. u32 data_ready2 = 0;
  4670. unsigned long start;
  4671. int ready = 0;
  4672. writel(NVREG_MGMTUNITGETVERSION, base + NvRegMgmtUnitGetVersion);
  4673. writel(data_ready ^ NVREG_XMITCTL_DATA_START, base + NvRegTransmitterControl);
  4674. start = jiffies;
  4675. while (time_before(jiffies, start + 5*HZ)) {
  4676. data_ready2 = readl(base + NvRegTransmitterControl);
  4677. if ((data_ready & NVREG_XMITCTL_DATA_READY) != (data_ready2 & NVREG_XMITCTL_DATA_READY)) {
  4678. ready = 1;
  4679. break;
  4680. }
  4681. schedule_timeout_uninterruptible(1);
  4682. }
  4683. if (!ready || (data_ready2 & NVREG_XMITCTL_DATA_ERROR))
  4684. return 0;
  4685. np->mgmt_version = readl(base + NvRegMgmtUnitVersion) & NVREG_MGMTUNITVERSION;
  4686. return 1;
  4687. }
  4688. static int nv_open(struct net_device *dev)
  4689. {
  4690. struct fe_priv *np = netdev_priv(dev);
  4691. u8 __iomem *base = get_hwbase(dev);
  4692. int ret = 1;
  4693. int oom, i;
  4694. u32 low;
  4695. dprintk(KERN_DEBUG "nv_open: begin\n");
  4696. /* power up phy */
  4697. mii_rw(dev, np->phyaddr, MII_BMCR,
  4698. mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ) & ~BMCR_PDOWN);
  4699. /* erase previous misconfiguration */
  4700. if (np->driver_data & DEV_HAS_POWER_CNTRL)
  4701. nv_mac_reset(dev);
  4702. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  4703. writel(0, base + NvRegMulticastAddrB);
  4704. writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
  4705. writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
  4706. writel(0, base + NvRegPacketFilterFlags);
  4707. writel(0, base + NvRegTransmitterControl);
  4708. writel(0, base + NvRegReceiverControl);
  4709. writel(0, base + NvRegAdapterControl);
  4710. if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)
  4711. writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
  4712. /* initialize descriptor rings */
  4713. set_bufsize(dev);
  4714. oom = nv_init_ring(dev);
  4715. writel(0, base + NvRegLinkSpeed);
  4716. writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
  4717. nv_txrx_reset(dev);
  4718. writel(0, base + NvRegUnknownSetupReg6);
  4719. np->in_shutdown = 0;
  4720. /* give hw rings */
  4721. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4722. writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4723. base + NvRegRingSizes);
  4724. writel(np->linkspeed, base + NvRegLinkSpeed);
  4725. if (np->desc_ver == DESC_VER_1)
  4726. writel(NVREG_TX_WM_DESC1_DEFAULT, base + NvRegTxWatermark);
  4727. else
  4728. writel(NVREG_TX_WM_DESC2_3_DEFAULT, base + NvRegTxWatermark);
  4729. writel(np->txrxctl_bits, base + NvRegTxRxControl);
  4730. writel(np->vlanctl_bits, base + NvRegVlanControl);
  4731. pci_push(base);
  4732. writel(NVREG_TXRXCTL_BIT1|np->txrxctl_bits, base + NvRegTxRxControl);
  4733. reg_delay(dev, NvRegUnknownSetupReg5, NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
  4734. NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX,
  4735. KERN_INFO "open: SetupReg5, Bit 31 remained off\n");
  4736. writel(0, base + NvRegMIIMask);
  4737. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4738. writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
  4739. writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
  4740. writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
  4741. writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
  4742. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4743. writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
  4744. get_random_bytes(&low, sizeof(low));
  4745. low &= NVREG_SLOTTIME_MASK;
  4746. if (np->desc_ver == DESC_VER_1) {
  4747. writel(low|NVREG_SLOTTIME_DEFAULT, base + NvRegSlotTime);
  4748. } else {
  4749. if (!(np->driver_data & DEV_HAS_GEAR_MODE)) {
  4750. /* setup legacy backoff */
  4751. writel(NVREG_SLOTTIME_LEGBF_ENABLED|NVREG_SLOTTIME_10_100_FULL|low, base + NvRegSlotTime);
  4752. } else {
  4753. writel(NVREG_SLOTTIME_10_100_FULL, base + NvRegSlotTime);
  4754. nv_gear_backoff_reseed(dev);
  4755. }
  4756. }
  4757. writel(NVREG_TX_DEFERRAL_DEFAULT, base + NvRegTxDeferral);
  4758. writel(NVREG_RX_DEFERRAL_DEFAULT, base + NvRegRxDeferral);
  4759. if (poll_interval == -1) {
  4760. if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT)
  4761. writel(NVREG_POLL_DEFAULT_THROUGHPUT, base + NvRegPollingInterval);
  4762. else
  4763. writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
  4764. }
  4765. else
  4766. writel(poll_interval & 0xFFFF, base + NvRegPollingInterval);
  4767. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  4768. writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
  4769. base + NvRegAdapterControl);
  4770. writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
  4771. writel(NVREG_MII_LINKCHANGE, base + NvRegMIIMask);
  4772. if (np->wolenabled)
  4773. writel(NVREG_WAKEUPFLAGS_ENABLE , base + NvRegWakeUpFlags);
  4774. i = readl(base + NvRegPowerState);
  4775. if ( (i & NVREG_POWERSTATE_POWEREDUP) == 0)
  4776. writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
  4777. pci_push(base);
  4778. udelay(10);
  4779. writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
  4780. nv_disable_hw_interrupts(dev, np->irqmask);
  4781. pci_push(base);
  4782. writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
  4783. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4784. pci_push(base);
  4785. if (nv_request_irq(dev, 0)) {
  4786. goto out_drain;
  4787. }
  4788. /* ask for interrupts */
  4789. nv_enable_hw_interrupts(dev, np->irqmask);
  4790. spin_lock_irq(&np->lock);
  4791. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  4792. writel(0, base + NvRegMulticastAddrB);
  4793. writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
  4794. writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
  4795. writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
  4796. /* One manual link speed update: Interrupts are enabled, future link
  4797. * speed changes cause interrupts and are handled by nv_link_irq().
  4798. */
  4799. {
  4800. u32 miistat;
  4801. miistat = readl(base + NvRegMIIStatus);
  4802. writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
  4803. dprintk(KERN_INFO "startup: got 0x%08x.\n", miistat);
  4804. }
  4805. /* set linkspeed to invalid value, thus force nv_update_linkspeed
  4806. * to init hw */
  4807. np->linkspeed = 0;
  4808. ret = nv_update_linkspeed(dev);
  4809. nv_start_rxtx(dev);
  4810. netif_start_queue(dev);
  4811. nv_napi_enable(dev);
  4812. if (ret) {
  4813. netif_carrier_on(dev);
  4814. } else {
  4815. printk(KERN_INFO "%s: no link during initialization.\n", dev->name);
  4816. netif_carrier_off(dev);
  4817. }
  4818. if (oom)
  4819. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  4820. /* start statistics timer */
  4821. if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
  4822. mod_timer(&np->stats_poll,
  4823. round_jiffies(jiffies + STATS_INTERVAL));
  4824. spin_unlock_irq(&np->lock);
  4825. return 0;
  4826. out_drain:
  4827. nv_drain_rxtx(dev);
  4828. return ret;
  4829. }
  4830. static int nv_close(struct net_device *dev)
  4831. {
  4832. struct fe_priv *np = netdev_priv(dev);
  4833. u8 __iomem *base;
  4834. spin_lock_irq(&np->lock);
  4835. np->in_shutdown = 1;
  4836. spin_unlock_irq(&np->lock);
  4837. nv_napi_disable(dev);
  4838. synchronize_irq(np->pci_dev->irq);
  4839. del_timer_sync(&np->oom_kick);
  4840. del_timer_sync(&np->nic_poll);
  4841. del_timer_sync(&np->stats_poll);
  4842. netif_stop_queue(dev);
  4843. spin_lock_irq(&np->lock);
  4844. nv_stop_rxtx(dev);
  4845. nv_txrx_reset(dev);
  4846. /* disable interrupts on the nic or we will lock up */
  4847. base = get_hwbase(dev);
  4848. nv_disable_hw_interrupts(dev, np->irqmask);
  4849. pci_push(base);
  4850. dprintk(KERN_INFO "%s: Irqmask is zero again\n", dev->name);
  4851. spin_unlock_irq(&np->lock);
  4852. nv_free_irq(dev);
  4853. nv_drain_rxtx(dev);
  4854. if (np->wolenabled) {
  4855. writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
  4856. nv_start_rx(dev);
  4857. } else {
  4858. /* power down phy */
  4859. mii_rw(dev, np->phyaddr, MII_BMCR,
  4860. mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ)|BMCR_PDOWN);
  4861. }
  4862. /* FIXME: power down nic */
  4863. return 0;
  4864. }
  4865. static const struct net_device_ops nv_netdev_ops = {
  4866. .ndo_open = nv_open,
  4867. .ndo_stop = nv_close,
  4868. .ndo_get_stats = nv_get_stats,
  4869. .ndo_start_xmit = nv_start_xmit,
  4870. .ndo_tx_timeout = nv_tx_timeout,
  4871. .ndo_change_mtu = nv_change_mtu,
  4872. .ndo_validate_addr = eth_validate_addr,
  4873. .ndo_set_mac_address = nv_set_mac_address,
  4874. .ndo_set_multicast_list = nv_set_multicast,
  4875. .ndo_vlan_rx_register = nv_vlan_rx_register,
  4876. #ifdef CONFIG_NET_POLL_CONTROLLER
  4877. .ndo_poll_controller = nv_poll_controller,
  4878. #endif
  4879. };
  4880. static const struct net_device_ops nv_netdev_ops_optimized = {
  4881. .ndo_open = nv_open,
  4882. .ndo_stop = nv_close,
  4883. .ndo_get_stats = nv_get_stats,
  4884. .ndo_start_xmit = nv_start_xmit_optimized,
  4885. .ndo_tx_timeout = nv_tx_timeout,
  4886. .ndo_change_mtu = nv_change_mtu,
  4887. .ndo_validate_addr = eth_validate_addr,
  4888. .ndo_set_mac_address = nv_set_mac_address,
  4889. .ndo_set_multicast_list = nv_set_multicast,
  4890. .ndo_vlan_rx_register = nv_vlan_rx_register,
  4891. #ifdef CONFIG_NET_POLL_CONTROLLER
  4892. .ndo_poll_controller = nv_poll_controller,
  4893. #endif
  4894. };
  4895. static int __devinit nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
  4896. {
  4897. struct net_device *dev;
  4898. struct fe_priv *np;
  4899. unsigned long addr;
  4900. u8 __iomem *base;
  4901. int err, i;
  4902. u32 powerstate, txreg;
  4903. u32 phystate_orig = 0, phystate;
  4904. int phyinitialized = 0;
  4905. static int printed_version;
  4906. if (!printed_version++)
  4907. printk(KERN_INFO "%s: Reverse Engineered nForce ethernet"
  4908. " driver. Version %s.\n", DRV_NAME, FORCEDETH_VERSION);
  4909. dev = alloc_etherdev(sizeof(struct fe_priv));
  4910. err = -ENOMEM;
  4911. if (!dev)
  4912. goto out;
  4913. np = netdev_priv(dev);
  4914. np->dev = dev;
  4915. np->pci_dev = pci_dev;
  4916. spin_lock_init(&np->lock);
  4917. SET_NETDEV_DEV(dev, &pci_dev->dev);
  4918. init_timer(&np->oom_kick);
  4919. np->oom_kick.data = (unsigned long) dev;
  4920. np->oom_kick.function = &nv_do_rx_refill; /* timer handler */
  4921. init_timer(&np->nic_poll);
  4922. np->nic_poll.data = (unsigned long) dev;
  4923. np->nic_poll.function = &nv_do_nic_poll; /* timer handler */
  4924. init_timer(&np->stats_poll);
  4925. np->stats_poll.data = (unsigned long) dev;
  4926. np->stats_poll.function = &nv_do_stats_poll; /* timer handler */
  4927. err = pci_enable_device(pci_dev);
  4928. if (err)
  4929. goto out_free;
  4930. pci_set_master(pci_dev);
  4931. err = pci_request_regions(pci_dev, DRV_NAME);
  4932. if (err < 0)
  4933. goto out_disable;
  4934. if (id->driver_data & (DEV_HAS_VLAN|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
  4935. np->register_size = NV_PCI_REGSZ_VER3;
  4936. else if (id->driver_data & DEV_HAS_STATISTICS_V1)
  4937. np->register_size = NV_PCI_REGSZ_VER2;
  4938. else
  4939. np->register_size = NV_PCI_REGSZ_VER1;
  4940. err = -EINVAL;
  4941. addr = 0;
  4942. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  4943. dprintk(KERN_DEBUG "%s: resource %d start %p len %ld flags 0x%08lx.\n",
  4944. pci_name(pci_dev), i, (void*)pci_resource_start(pci_dev, i),
  4945. pci_resource_len(pci_dev, i),
  4946. pci_resource_flags(pci_dev, i));
  4947. if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
  4948. pci_resource_len(pci_dev, i) >= np->register_size) {
  4949. addr = pci_resource_start(pci_dev, i);
  4950. break;
  4951. }
  4952. }
  4953. if (i == DEVICE_COUNT_RESOURCE) {
  4954. dev_printk(KERN_INFO, &pci_dev->dev,
  4955. "Couldn't find register window\n");
  4956. goto out_relreg;
  4957. }
  4958. /* copy of driver data */
  4959. np->driver_data = id->driver_data;
  4960. /* copy of device id */
  4961. np->device_id = id->device;
  4962. /* handle different descriptor versions */
  4963. if (id->driver_data & DEV_HAS_HIGH_DMA) {
  4964. /* packet format 3: supports 40-bit addressing */
  4965. np->desc_ver = DESC_VER_3;
  4966. np->txrxctl_bits = NVREG_TXRXCTL_DESC_3;
  4967. if (dma_64bit) {
  4968. if (pci_set_dma_mask(pci_dev, DMA_39BIT_MASK))
  4969. dev_printk(KERN_INFO, &pci_dev->dev,
  4970. "64-bit DMA failed, using 32-bit addressing\n");
  4971. else
  4972. dev->features |= NETIF_F_HIGHDMA;
  4973. if (pci_set_consistent_dma_mask(pci_dev, DMA_39BIT_MASK)) {
  4974. dev_printk(KERN_INFO, &pci_dev->dev,
  4975. "64-bit DMA (consistent) failed, using 32-bit ring buffers\n");
  4976. }
  4977. }
  4978. } else if (id->driver_data & DEV_HAS_LARGEDESC) {
  4979. /* packet format 2: supports jumbo frames */
  4980. np->desc_ver = DESC_VER_2;
  4981. np->txrxctl_bits = NVREG_TXRXCTL_DESC_2;
  4982. } else {
  4983. /* original packet format */
  4984. np->desc_ver = DESC_VER_1;
  4985. np->txrxctl_bits = NVREG_TXRXCTL_DESC_1;
  4986. }
  4987. np->pkt_limit = NV_PKTLIMIT_1;
  4988. if (id->driver_data & DEV_HAS_LARGEDESC)
  4989. np->pkt_limit = NV_PKTLIMIT_2;
  4990. if (id->driver_data & DEV_HAS_CHECKSUM) {
  4991. np->rx_csum = 1;
  4992. np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
  4993. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  4994. dev->features |= NETIF_F_TSO;
  4995. }
  4996. np->vlanctl_bits = 0;
  4997. if (id->driver_data & DEV_HAS_VLAN) {
  4998. np->vlanctl_bits = NVREG_VLANCONTROL_ENABLE;
  4999. dev->features |= NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX;
  5000. }
  5001. np->msi_flags = 0;
  5002. if ((id->driver_data & DEV_HAS_MSI) && msi) {
  5003. np->msi_flags |= NV_MSI_CAPABLE;
  5004. }
  5005. if ((id->driver_data & DEV_HAS_MSI_X) && msix) {
  5006. /* msix has had reported issues when modifying irqmask
  5007. as in the case of napi, therefore, disable for now
  5008. */
  5009. #ifndef CONFIG_FORCEDETH_NAPI
  5010. np->msi_flags |= NV_MSI_X_CAPABLE;
  5011. #endif
  5012. }
  5013. np->pause_flags = NV_PAUSEFRAME_RX_CAPABLE | NV_PAUSEFRAME_RX_REQ | NV_PAUSEFRAME_AUTONEG;
  5014. if ((id->driver_data & DEV_HAS_PAUSEFRAME_TX_V1) ||
  5015. (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V2) ||
  5016. (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V3)) {
  5017. np->pause_flags |= NV_PAUSEFRAME_TX_CAPABLE | NV_PAUSEFRAME_TX_REQ;
  5018. }
  5019. err = -ENOMEM;
  5020. np->base = ioremap(addr, np->register_size);
  5021. if (!np->base)
  5022. goto out_relreg;
  5023. dev->base_addr = (unsigned long)np->base;
  5024. dev->irq = pci_dev->irq;
  5025. np->rx_ring_size = RX_RING_DEFAULT;
  5026. np->tx_ring_size = TX_RING_DEFAULT;
  5027. if (!nv_optimized(np)) {
  5028. np->rx_ring.orig = pci_alloc_consistent(pci_dev,
  5029. sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
  5030. &np->ring_addr);
  5031. if (!np->rx_ring.orig)
  5032. goto out_unmap;
  5033. np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
  5034. } else {
  5035. np->rx_ring.ex = pci_alloc_consistent(pci_dev,
  5036. sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
  5037. &np->ring_addr);
  5038. if (!np->rx_ring.ex)
  5039. goto out_unmap;
  5040. np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
  5041. }
  5042. np->rx_skb = kcalloc(np->rx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
  5043. np->tx_skb = kcalloc(np->tx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
  5044. if (!np->rx_skb || !np->tx_skb)
  5045. goto out_freering;
  5046. if (!nv_optimized(np))
  5047. dev->netdev_ops = &nv_netdev_ops;
  5048. else
  5049. dev->netdev_ops = &nv_netdev_ops_optimized;
  5050. #ifdef CONFIG_FORCEDETH_NAPI
  5051. netif_napi_add(dev, &np->napi, nv_napi_poll, RX_WORK_PER_LOOP);
  5052. #endif
  5053. SET_ETHTOOL_OPS(dev, &ops);
  5054. dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
  5055. pci_set_drvdata(pci_dev, dev);
  5056. /* read the mac address */
  5057. base = get_hwbase(dev);
  5058. np->orig_mac[0] = readl(base + NvRegMacAddrA);
  5059. np->orig_mac[1] = readl(base + NvRegMacAddrB);
  5060. /* check the workaround bit for correct mac address order */
  5061. txreg = readl(base + NvRegTransmitPoll);
  5062. if (id->driver_data & DEV_HAS_CORRECT_MACADDR) {
  5063. /* mac address is already in correct order */
  5064. dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
  5065. dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
  5066. dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
  5067. dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
  5068. dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
  5069. dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
  5070. } else if (txreg & NVREG_TRANSMITPOLL_MAC_ADDR_REV) {
  5071. /* mac address is already in correct order */
  5072. dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
  5073. dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
  5074. dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
  5075. dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
  5076. dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
  5077. dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
  5078. /*
  5079. * Set orig mac address back to the reversed version.
  5080. * This flag will be cleared during low power transition.
  5081. * Therefore, we should always put back the reversed address.
  5082. */
  5083. np->orig_mac[0] = (dev->dev_addr[5] << 0) + (dev->dev_addr[4] << 8) +
  5084. (dev->dev_addr[3] << 16) + (dev->dev_addr[2] << 24);
  5085. np->orig_mac[1] = (dev->dev_addr[1] << 0) + (dev->dev_addr[0] << 8);
  5086. } else {
  5087. /* need to reverse mac address to correct order */
  5088. dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
  5089. dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
  5090. dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
  5091. dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
  5092. dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
  5093. dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
  5094. writel(txreg|NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
  5095. printk(KERN_DEBUG "nv_probe: set workaround bit for reversed mac addr\n");
  5096. }
  5097. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  5098. if (!is_valid_ether_addr(dev->perm_addr)) {
  5099. /*
  5100. * Bad mac address. At least one bios sets the mac address
  5101. * to 01:23:45:67:89:ab
  5102. */
  5103. dev_printk(KERN_ERR, &pci_dev->dev,
  5104. "Invalid Mac address detected: %pM\n",
  5105. dev->dev_addr);
  5106. dev_printk(KERN_ERR, &pci_dev->dev,
  5107. "Please complain to your hardware vendor. Switching to a random MAC.\n");
  5108. dev->dev_addr[0] = 0x00;
  5109. dev->dev_addr[1] = 0x00;
  5110. dev->dev_addr[2] = 0x6c;
  5111. get_random_bytes(&dev->dev_addr[3], 3);
  5112. }
  5113. dprintk(KERN_DEBUG "%s: MAC Address %pM\n",
  5114. pci_name(pci_dev), dev->dev_addr);
  5115. /* set mac address */
  5116. nv_copy_mac_to_hw(dev);
  5117. /* Workaround current PCI init glitch: wakeup bits aren't
  5118. * being set from PCI PM capability.
  5119. */
  5120. device_init_wakeup(&pci_dev->dev, 1);
  5121. /* disable WOL */
  5122. writel(0, base + NvRegWakeUpFlags);
  5123. np->wolenabled = 0;
  5124. if (id->driver_data & DEV_HAS_POWER_CNTRL) {
  5125. /* take phy and nic out of low power mode */
  5126. powerstate = readl(base + NvRegPowerState2);
  5127. powerstate &= ~NVREG_POWERSTATE2_POWERUP_MASK;
  5128. if ((id->device == PCI_DEVICE_ID_NVIDIA_NVENET_12 ||
  5129. id->device == PCI_DEVICE_ID_NVIDIA_NVENET_13) &&
  5130. pci_dev->revision >= 0xA3)
  5131. powerstate |= NVREG_POWERSTATE2_POWERUP_REV_A3;
  5132. writel(powerstate, base + NvRegPowerState2);
  5133. }
  5134. if (np->desc_ver == DESC_VER_1) {
  5135. np->tx_flags = NV_TX_VALID;
  5136. } else {
  5137. np->tx_flags = NV_TX2_VALID;
  5138. }
  5139. if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT) {
  5140. np->irqmask = NVREG_IRQMASK_THROUGHPUT;
  5141. if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
  5142. np->msi_flags |= 0x0003;
  5143. } else {
  5144. np->irqmask = NVREG_IRQMASK_CPU;
  5145. if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
  5146. np->msi_flags |= 0x0001;
  5147. }
  5148. if (id->driver_data & DEV_NEED_TIMERIRQ)
  5149. np->irqmask |= NVREG_IRQ_TIMER;
  5150. if (id->driver_data & DEV_NEED_LINKTIMER) {
  5151. dprintk(KERN_INFO "%s: link timer on.\n", pci_name(pci_dev));
  5152. np->need_linktimer = 1;
  5153. np->link_timeout = jiffies + LINK_TIMEOUT;
  5154. } else {
  5155. dprintk(KERN_INFO "%s: link timer off.\n", pci_name(pci_dev));
  5156. np->need_linktimer = 0;
  5157. }
  5158. /* Limit the number of tx's outstanding for hw bug */
  5159. if (id->driver_data & DEV_NEED_TX_LIMIT) {
  5160. np->tx_limit = 1;
  5161. if ((id->device == PCI_DEVICE_ID_NVIDIA_NVENET_32 ||
  5162. id->device == PCI_DEVICE_ID_NVIDIA_NVENET_33 ||
  5163. id->device == PCI_DEVICE_ID_NVIDIA_NVENET_34 ||
  5164. id->device == PCI_DEVICE_ID_NVIDIA_NVENET_35 ||
  5165. id->device == PCI_DEVICE_ID_NVIDIA_NVENET_36 ||
  5166. id->device == PCI_DEVICE_ID_NVIDIA_NVENET_37 ||
  5167. id->device == PCI_DEVICE_ID_NVIDIA_NVENET_38 ||
  5168. id->device == PCI_DEVICE_ID_NVIDIA_NVENET_39) &&
  5169. pci_dev->revision >= 0xA2)
  5170. np->tx_limit = 0;
  5171. }
  5172. /* clear phy state and temporarily halt phy interrupts */
  5173. writel(0, base + NvRegMIIMask);
  5174. phystate = readl(base + NvRegAdapterControl);
  5175. if (phystate & NVREG_ADAPTCTL_RUNNING) {
  5176. phystate_orig = 1;
  5177. phystate &= ~NVREG_ADAPTCTL_RUNNING;
  5178. writel(phystate, base + NvRegAdapterControl);
  5179. }
  5180. writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
  5181. if (id->driver_data & DEV_HAS_MGMT_UNIT) {
  5182. /* management unit running on the mac? */
  5183. if ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_ST) &&
  5184. (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_PHY_INIT) &&
  5185. nv_mgmt_acquire_sema(dev) &&
  5186. nv_mgmt_get_version(dev)) {
  5187. np->mac_in_use = 1;
  5188. if (np->mgmt_version > 0) {
  5189. np->mac_in_use = readl(base + NvRegMgmtUnitControl) & NVREG_MGMTUNITCONTROL_INUSE;
  5190. }
  5191. dprintk(KERN_INFO "%s: mgmt unit is running. mac in use %x.\n",
  5192. pci_name(pci_dev), np->mac_in_use);
  5193. /* management unit setup the phy already? */
  5194. if (np->mac_in_use &&
  5195. ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_MASK) ==
  5196. NVREG_XMITCTL_SYNC_PHY_INIT)) {
  5197. /* phy is inited by mgmt unit */
  5198. phyinitialized = 1;
  5199. dprintk(KERN_INFO "%s: Phy already initialized by mgmt unit.\n",
  5200. pci_name(pci_dev));
  5201. } else {
  5202. /* we need to init the phy */
  5203. }
  5204. }
  5205. }
  5206. /* find a suitable phy */
  5207. for (i = 1; i <= 32; i++) {
  5208. int id1, id2;
  5209. int phyaddr = i & 0x1F;
  5210. spin_lock_irq(&np->lock);
  5211. id1 = mii_rw(dev, phyaddr, MII_PHYSID1, MII_READ);
  5212. spin_unlock_irq(&np->lock);
  5213. if (id1 < 0 || id1 == 0xffff)
  5214. continue;
  5215. spin_lock_irq(&np->lock);
  5216. id2 = mii_rw(dev, phyaddr, MII_PHYSID2, MII_READ);
  5217. spin_unlock_irq(&np->lock);
  5218. if (id2 < 0 || id2 == 0xffff)
  5219. continue;
  5220. np->phy_model = id2 & PHYID2_MODEL_MASK;
  5221. id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
  5222. id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
  5223. dprintk(KERN_DEBUG "%s: open: Found PHY %04x:%04x at address %d.\n",
  5224. pci_name(pci_dev), id1, id2, phyaddr);
  5225. np->phyaddr = phyaddr;
  5226. np->phy_oui = id1 | id2;
  5227. /* Realtek hardcoded phy id1 to all zero's on certain phys */
  5228. if (np->phy_oui == PHY_OUI_REALTEK2)
  5229. np->phy_oui = PHY_OUI_REALTEK;
  5230. /* Setup phy revision for Realtek */
  5231. if (np->phy_oui == PHY_OUI_REALTEK && np->phy_model == PHY_MODEL_REALTEK_8211)
  5232. np->phy_rev = mii_rw(dev, phyaddr, MII_RESV1, MII_READ) & PHY_REV_MASK;
  5233. break;
  5234. }
  5235. if (i == 33) {
  5236. dev_printk(KERN_INFO, &pci_dev->dev,
  5237. "open: Could not find a valid PHY.\n");
  5238. goto out_error;
  5239. }
  5240. if (!phyinitialized) {
  5241. /* reset it */
  5242. phy_init(dev);
  5243. } else {
  5244. /* see if it is a gigabit phy */
  5245. u32 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  5246. if (mii_status & PHY_GIGABIT) {
  5247. np->gigabit = PHY_GIGABIT;
  5248. }
  5249. }
  5250. /* set default link speed settings */
  5251. np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  5252. np->duplex = 0;
  5253. np->autoneg = 1;
  5254. err = register_netdev(dev);
  5255. if (err) {
  5256. dev_printk(KERN_INFO, &pci_dev->dev,
  5257. "unable to register netdev: %d\n", err);
  5258. goto out_error;
  5259. }
  5260. dev_printk(KERN_INFO, &pci_dev->dev, "ifname %s, PHY OUI 0x%x @ %d, "
  5261. "addr %2.2x:%2.2x:%2.2x:%2.2x:%2.2x:%2.2x\n",
  5262. dev->name,
  5263. np->phy_oui,
  5264. np->phyaddr,
  5265. dev->dev_addr[0],
  5266. dev->dev_addr[1],
  5267. dev->dev_addr[2],
  5268. dev->dev_addr[3],
  5269. dev->dev_addr[4],
  5270. dev->dev_addr[5]);
  5271. dev_printk(KERN_INFO, &pci_dev->dev, "%s%s%s%s%s%s%s%s%s%sdesc-v%u\n",
  5272. dev->features & NETIF_F_HIGHDMA ? "highdma " : "",
  5273. dev->features & (NETIF_F_IP_CSUM | NETIF_F_SG) ?
  5274. "csum " : "",
  5275. dev->features & (NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX) ?
  5276. "vlan " : "",
  5277. id->driver_data & DEV_HAS_POWER_CNTRL ? "pwrctl " : "",
  5278. id->driver_data & DEV_HAS_MGMT_UNIT ? "mgmt " : "",
  5279. id->driver_data & DEV_NEED_TIMERIRQ ? "timirq " : "",
  5280. np->gigabit == PHY_GIGABIT ? "gbit " : "",
  5281. np->need_linktimer ? "lnktim " : "",
  5282. np->msi_flags & NV_MSI_CAPABLE ? "msi " : "",
  5283. np->msi_flags & NV_MSI_X_CAPABLE ? "msi-x " : "",
  5284. np->desc_ver);
  5285. return 0;
  5286. out_error:
  5287. if (phystate_orig)
  5288. writel(phystate|NVREG_ADAPTCTL_RUNNING, base + NvRegAdapterControl);
  5289. pci_set_drvdata(pci_dev, NULL);
  5290. out_freering:
  5291. free_rings(dev);
  5292. out_unmap:
  5293. iounmap(get_hwbase(dev));
  5294. out_relreg:
  5295. pci_release_regions(pci_dev);
  5296. out_disable:
  5297. pci_disable_device(pci_dev);
  5298. out_free:
  5299. free_netdev(dev);
  5300. out:
  5301. return err;
  5302. }
  5303. static void nv_restore_phy(struct net_device *dev)
  5304. {
  5305. struct fe_priv *np = netdev_priv(dev);
  5306. u16 phy_reserved, mii_control;
  5307. if (np->phy_oui == PHY_OUI_REALTEK &&
  5308. np->phy_model == PHY_MODEL_REALTEK_8201 &&
  5309. phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
  5310. mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3);
  5311. phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, MII_READ);
  5312. phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
  5313. phy_reserved |= PHY_REALTEK_INIT8;
  5314. mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, phy_reserved);
  5315. mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1);
  5316. /* restart auto negotiation */
  5317. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  5318. mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
  5319. mii_rw(dev, np->phyaddr, MII_BMCR, mii_control);
  5320. }
  5321. }
  5322. static void nv_restore_mac_addr(struct pci_dev *pci_dev)
  5323. {
  5324. struct net_device *dev = pci_get_drvdata(pci_dev);
  5325. struct fe_priv *np = netdev_priv(dev);
  5326. u8 __iomem *base = get_hwbase(dev);
  5327. /* special op: write back the misordered MAC address - otherwise
  5328. * the next nv_probe would see a wrong address.
  5329. */
  5330. writel(np->orig_mac[0], base + NvRegMacAddrA);
  5331. writel(np->orig_mac[1], base + NvRegMacAddrB);
  5332. writel(readl(base + NvRegTransmitPoll) & ~NVREG_TRANSMITPOLL_MAC_ADDR_REV,
  5333. base + NvRegTransmitPoll);
  5334. }
  5335. static void __devexit nv_remove(struct pci_dev *pci_dev)
  5336. {
  5337. struct net_device *dev = pci_get_drvdata(pci_dev);
  5338. unregister_netdev(dev);
  5339. nv_restore_mac_addr(pci_dev);
  5340. /* restore any phy related changes */
  5341. nv_restore_phy(dev);
  5342. nv_mgmt_release_sema(dev);
  5343. /* free all structures */
  5344. free_rings(dev);
  5345. iounmap(get_hwbase(dev));
  5346. pci_release_regions(pci_dev);
  5347. pci_disable_device(pci_dev);
  5348. free_netdev(dev);
  5349. pci_set_drvdata(pci_dev, NULL);
  5350. }
  5351. #ifdef CONFIG_PM
  5352. static int nv_suspend(struct pci_dev *pdev, pm_message_t state)
  5353. {
  5354. struct net_device *dev = pci_get_drvdata(pdev);
  5355. struct fe_priv *np = netdev_priv(dev);
  5356. u8 __iomem *base = get_hwbase(dev);
  5357. int i;
  5358. if (netif_running(dev)) {
  5359. // Gross.
  5360. nv_close(dev);
  5361. }
  5362. netif_device_detach(dev);
  5363. /* save non-pci configuration space */
  5364. for (i = 0;i <= np->register_size/sizeof(u32); i++)
  5365. np->saved_config_space[i] = readl(base + i*sizeof(u32));
  5366. pci_save_state(pdev);
  5367. pci_enable_wake(pdev, pci_choose_state(pdev, state), np->wolenabled);
  5368. pci_disable_device(pdev);
  5369. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  5370. return 0;
  5371. }
  5372. static int nv_resume(struct pci_dev *pdev)
  5373. {
  5374. struct net_device *dev = pci_get_drvdata(pdev);
  5375. struct fe_priv *np = netdev_priv(dev);
  5376. u8 __iomem *base = get_hwbase(dev);
  5377. int i, rc = 0;
  5378. pci_set_power_state(pdev, PCI_D0);
  5379. pci_restore_state(pdev);
  5380. /* ack any pending wake events, disable PME */
  5381. pci_enable_wake(pdev, PCI_D0, 0);
  5382. /* restore non-pci configuration space */
  5383. for (i = 0;i <= np->register_size/sizeof(u32); i++)
  5384. writel(np->saved_config_space[i], base+i*sizeof(u32));
  5385. pci_write_config_dword(pdev, NV_MSI_PRIV_OFFSET, NV_MSI_PRIV_VALUE);
  5386. netif_device_attach(dev);
  5387. if (netif_running(dev)) {
  5388. rc = nv_open(dev);
  5389. nv_set_multicast(dev);
  5390. }
  5391. return rc;
  5392. }
  5393. static void nv_shutdown(struct pci_dev *pdev)
  5394. {
  5395. struct net_device *dev = pci_get_drvdata(pdev);
  5396. struct fe_priv *np = netdev_priv(dev);
  5397. if (netif_running(dev))
  5398. nv_close(dev);
  5399. /*
  5400. * Restore the MAC so a kernel started by kexec won't get confused.
  5401. * If we really go for poweroff, we must not restore the MAC,
  5402. * otherwise the MAC for WOL will be reversed at least on some boards.
  5403. */
  5404. if (system_state != SYSTEM_POWER_OFF) {
  5405. nv_restore_mac_addr(pdev);
  5406. }
  5407. pci_disable_device(pdev);
  5408. /*
  5409. * Apparently it is not possible to reinitialise from D3 hot,
  5410. * only put the device into D3 if we really go for poweroff.
  5411. */
  5412. if (system_state == SYSTEM_POWER_OFF) {
  5413. if (pci_enable_wake(pdev, PCI_D3cold, np->wolenabled))
  5414. pci_enable_wake(pdev, PCI_D3hot, np->wolenabled);
  5415. pci_set_power_state(pdev, PCI_D3hot);
  5416. }
  5417. }
  5418. #else
  5419. #define nv_suspend NULL
  5420. #define nv_shutdown NULL
  5421. #define nv_resume NULL
  5422. #endif /* CONFIG_PM */
  5423. static struct pci_device_id pci_tbl[] = {
  5424. { /* nForce Ethernet Controller */
  5425. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_1),
  5426. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  5427. },
  5428. { /* nForce2 Ethernet Controller */
  5429. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_2),
  5430. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  5431. },
  5432. { /* nForce3 Ethernet Controller */
  5433. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_3),
  5434. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  5435. },
  5436. { /* nForce3 Ethernet Controller */
  5437. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_4),
  5438. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  5439. },
  5440. { /* nForce3 Ethernet Controller */
  5441. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_5),
  5442. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  5443. },
  5444. { /* nForce3 Ethernet Controller */
  5445. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_6),
  5446. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  5447. },
  5448. { /* nForce3 Ethernet Controller */
  5449. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_7),
  5450. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  5451. },
  5452. { /* CK804 Ethernet Controller */
  5453. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_8),
  5454. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
  5455. },
  5456. { /* CK804 Ethernet Controller */
  5457. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_9),
  5458. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
  5459. },
  5460. { /* MCP04 Ethernet Controller */
  5461. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_10),
  5462. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
  5463. },
  5464. { /* MCP04 Ethernet Controller */
  5465. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_11),
  5466. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
  5467. },
  5468. { /* MCP51 Ethernet Controller */
  5469. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_12),
  5470. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1,
  5471. },
  5472. { /* MCP51 Ethernet Controller */
  5473. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_13),
  5474. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1,
  5475. },
  5476. { /* MCP55 Ethernet Controller */
  5477. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_14),
  5478. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT,
  5479. },
  5480. { /* MCP55 Ethernet Controller */
  5481. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_15),
  5482. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT,
  5483. },
  5484. { /* MCP61 Ethernet Controller */
  5485. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_16),
  5486. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR,
  5487. },
  5488. { /* MCP61 Ethernet Controller */
  5489. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_17),
  5490. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR,
  5491. },
  5492. { /* MCP61 Ethernet Controller */
  5493. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_18),
  5494. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR,
  5495. },
  5496. { /* MCP61 Ethernet Controller */
  5497. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_19),
  5498. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR,
  5499. },
  5500. { /* MCP65 Ethernet Controller */
  5501. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_20),
  5502. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
  5503. },
  5504. { /* MCP65 Ethernet Controller */
  5505. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_21),
  5506. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
  5507. },
  5508. { /* MCP65 Ethernet Controller */
  5509. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_22),
  5510. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
  5511. },
  5512. { /* MCP65 Ethernet Controller */
  5513. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_23),
  5514. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
  5515. },
  5516. { /* MCP67 Ethernet Controller */
  5517. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_24),
  5518. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE,
  5519. },
  5520. { /* MCP67 Ethernet Controller */
  5521. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_25),
  5522. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE,
  5523. },
  5524. { /* MCP67 Ethernet Controller */
  5525. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_26),
  5526. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE,
  5527. },
  5528. { /* MCP67 Ethernet Controller */
  5529. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_27),
  5530. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE,
  5531. },
  5532. { /* MCP73 Ethernet Controller */
  5533. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_28),
  5534. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE,
  5535. },
  5536. { /* MCP73 Ethernet Controller */
  5537. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_29),
  5538. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE,
  5539. },
  5540. { /* MCP73 Ethernet Controller */
  5541. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_30),
  5542. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE,
  5543. },
  5544. { /* MCP73 Ethernet Controller */
  5545. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_31),
  5546. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE,
  5547. },
  5548. { /* MCP77 Ethernet Controller */
  5549. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_32),
  5550. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
  5551. },
  5552. { /* MCP77 Ethernet Controller */
  5553. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_33),
  5554. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
  5555. },
  5556. { /* MCP77 Ethernet Controller */
  5557. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_34),
  5558. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
  5559. },
  5560. { /* MCP77 Ethernet Controller */
  5561. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_35),
  5562. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
  5563. },
  5564. { /* MCP79 Ethernet Controller */
  5565. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_36),
  5566. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
  5567. },
  5568. { /* MCP79 Ethernet Controller */
  5569. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_37),
  5570. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
  5571. },
  5572. { /* MCP79 Ethernet Controller */
  5573. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_38),
  5574. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
  5575. },
  5576. { /* MCP79 Ethernet Controller */
  5577. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_39),
  5578. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
  5579. },
  5580. {0,},
  5581. };
  5582. static struct pci_driver driver = {
  5583. .name = DRV_NAME,
  5584. .id_table = pci_tbl,
  5585. .probe = nv_probe,
  5586. .remove = __devexit_p(nv_remove),
  5587. .suspend = nv_suspend,
  5588. .resume = nv_resume,
  5589. .shutdown = nv_shutdown,
  5590. };
  5591. static int __init init_nic(void)
  5592. {
  5593. return pci_register_driver(&driver);
  5594. }
  5595. static void __exit exit_nic(void)
  5596. {
  5597. pci_unregister_driver(&driver);
  5598. }
  5599. module_param(max_interrupt_work, int, 0);
  5600. MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
  5601. module_param(optimization_mode, int, 0);
  5602. MODULE_PARM_DESC(optimization_mode, "In throughput mode (0), every tx & rx packet will generate an interrupt. In CPU mode (1), interrupts are controlled by a timer.");
  5603. module_param(poll_interval, int, 0);
  5604. MODULE_PARM_DESC(poll_interval, "Interval determines how frequent timer interrupt is generated by [(time_in_micro_secs * 100) / (2^10)]. Min is 0 and Max is 65535.");
  5605. module_param(msi, int, 0);
  5606. MODULE_PARM_DESC(msi, "MSI interrupts are enabled by setting to 1 and disabled by setting to 0.");
  5607. module_param(msix, int, 0);
  5608. MODULE_PARM_DESC(msix, "MSIX interrupts are enabled by setting to 1 and disabled by setting to 0.");
  5609. module_param(dma_64bit, int, 0);
  5610. MODULE_PARM_DESC(dma_64bit, "High DMA is enabled by setting to 1 and disabled by setting to 0.");
  5611. module_param(phy_cross, int, 0);
  5612. MODULE_PARM_DESC(phy_cross, "Phy crossover detection for Realtek 8201 phy is enabled by setting to 1 and disabled by setting to 0.");
  5613. MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
  5614. MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
  5615. MODULE_LICENSE("GPL");
  5616. MODULE_DEVICE_TABLE(pci, pci_tbl);
  5617. module_init(init_nic);
  5618. module_exit(exit_nic);