pci_64.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053
  1. /*
  2. * Port for PPC64 David Engebretsen, IBM Corp.
  3. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  4. *
  5. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  6. * Rework, based on alpha PCI code.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * as published by the Free Software Foundation; either version
  11. * 2 of the License, or (at your option) any later version.
  12. */
  13. #undef DEBUG
  14. #include <linux/kernel.h>
  15. #include <linux/pci.h>
  16. #include <linux/string.h>
  17. #include <linux/init.h>
  18. #include <linux/bootmem.h>
  19. #include <linux/mm.h>
  20. #include <linux/list.h>
  21. #include <linux/syscalls.h>
  22. #include <linux/irq.h>
  23. #include <linux/vmalloc.h>
  24. #include <asm/processor.h>
  25. #include <asm/io.h>
  26. #include <asm/prom.h>
  27. #include <asm/pci-bridge.h>
  28. #include <asm/byteorder.h>
  29. #include <asm/machdep.h>
  30. #include <asm/ppc-pci.h>
  31. #include <asm/firmware.h>
  32. #ifdef DEBUG
  33. #include <asm/udbg.h>
  34. #define DBG(fmt...) printk(fmt)
  35. #else
  36. #define DBG(fmt...)
  37. #endif
  38. unsigned long pci_probe_only = 1;
  39. int pci_assign_all_buses = 0;
  40. static void fixup_resource(struct resource *res, struct pci_dev *dev);
  41. static void do_bus_setup(struct pci_bus *bus);
  42. /* pci_io_base -- the base address from which io bars are offsets.
  43. * This is the lowest I/O base address (so bar values are always positive),
  44. * and it *must* be the start of ISA space if an ISA bus exists because
  45. * ISA drivers use hard coded offsets. If no ISA bus exists nothing
  46. * is mapped on the first 64K of IO space
  47. */
  48. unsigned long pci_io_base = ISA_IO_BASE;
  49. EXPORT_SYMBOL(pci_io_base);
  50. LIST_HEAD(hose_list);
  51. static struct dma_mapping_ops *pci_dma_ops;
  52. /* XXX kill that some day ... */
  53. int global_phb_number; /* Global phb counter */
  54. void set_pci_dma_ops(struct dma_mapping_ops *dma_ops)
  55. {
  56. pci_dma_ops = dma_ops;
  57. }
  58. struct dma_mapping_ops *get_pci_dma_ops(void)
  59. {
  60. return pci_dma_ops;
  61. }
  62. EXPORT_SYMBOL(get_pci_dma_ops);
  63. static void fixup_broken_pcnet32(struct pci_dev* dev)
  64. {
  65. if ((dev->class>>8 == PCI_CLASS_NETWORK_ETHERNET)) {
  66. dev->vendor = PCI_VENDOR_ID_AMD;
  67. pci_write_config_word(dev, PCI_VENDOR_ID, PCI_VENDOR_ID_AMD);
  68. }
  69. }
  70. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TRIDENT, PCI_ANY_ID, fixup_broken_pcnet32);
  71. void pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
  72. struct resource *res)
  73. {
  74. unsigned long offset = 0;
  75. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  76. if (!hose)
  77. return;
  78. if (res->flags & IORESOURCE_IO)
  79. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  80. if (res->flags & IORESOURCE_MEM)
  81. offset = hose->pci_mem_offset;
  82. region->start = res->start - offset;
  83. region->end = res->end - offset;
  84. }
  85. void pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
  86. struct pci_bus_region *region)
  87. {
  88. unsigned long offset = 0;
  89. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  90. if (!hose)
  91. return;
  92. if (res->flags & IORESOURCE_IO)
  93. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  94. if (res->flags & IORESOURCE_MEM)
  95. offset = hose->pci_mem_offset;
  96. res->start = region->start + offset;
  97. res->end = region->end + offset;
  98. }
  99. #ifdef CONFIG_HOTPLUG
  100. EXPORT_SYMBOL(pcibios_resource_to_bus);
  101. EXPORT_SYMBOL(pcibios_bus_to_resource);
  102. #endif
  103. /*
  104. * We need to avoid collisions with `mirrored' VGA ports
  105. * and other strange ISA hardware, so we always want the
  106. * addresses to be allocated in the 0x000-0x0ff region
  107. * modulo 0x400.
  108. *
  109. * Why? Because some silly external IO cards only decode
  110. * the low 10 bits of the IO address. The 0x00-0xff region
  111. * is reserved for motherboard devices that decode all 16
  112. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  113. * but we want to try to avoid allocating at 0x2900-0x2bff
  114. * which might have be mirrored at 0x0100-0x03ff..
  115. */
  116. void pcibios_align_resource(void *data, struct resource *res,
  117. resource_size_t size, resource_size_t align)
  118. {
  119. struct pci_dev *dev = data;
  120. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  121. resource_size_t start = res->start;
  122. unsigned long alignto;
  123. if (res->flags & IORESOURCE_IO) {
  124. unsigned long offset = (unsigned long)hose->io_base_virt -
  125. _IO_BASE;
  126. /* Make sure we start at our min on all hoses */
  127. if (start - offset < PCIBIOS_MIN_IO)
  128. start = PCIBIOS_MIN_IO + offset;
  129. /*
  130. * Put everything into 0x00-0xff region modulo 0x400
  131. */
  132. if (start & 0x300)
  133. start = (start + 0x3ff) & ~0x3ff;
  134. } else if (res->flags & IORESOURCE_MEM) {
  135. /* Make sure we start at our min on all hoses */
  136. if (start - hose->pci_mem_offset < PCIBIOS_MIN_MEM)
  137. start = PCIBIOS_MIN_MEM + hose->pci_mem_offset;
  138. /* Align to multiple of size of minimum base. */
  139. alignto = max(0x1000UL, align);
  140. start = ALIGN(start, alignto);
  141. }
  142. res->start = start;
  143. }
  144. static DEFINE_SPINLOCK(hose_spinlock);
  145. /*
  146. * pci_controller(phb) initialized common variables.
  147. */
  148. static void __devinit pci_setup_pci_controller(struct pci_controller *hose)
  149. {
  150. memset(hose, 0, sizeof(struct pci_controller));
  151. spin_lock(&hose_spinlock);
  152. hose->global_number = global_phb_number++;
  153. list_add_tail(&hose->list_node, &hose_list);
  154. spin_unlock(&hose_spinlock);
  155. }
  156. struct pci_controller * pcibios_alloc_controller(struct device_node *dev)
  157. {
  158. struct pci_controller *phb;
  159. if (mem_init_done)
  160. phb = kmalloc(sizeof(struct pci_controller), GFP_KERNEL);
  161. else
  162. phb = alloc_bootmem(sizeof (struct pci_controller));
  163. if (phb == NULL)
  164. return NULL;
  165. pci_setup_pci_controller(phb);
  166. phb->arch_data = dev;
  167. phb->is_dynamic = mem_init_done;
  168. if (dev) {
  169. int nid = of_node_to_nid(dev);
  170. if (nid < 0 || !node_online(nid))
  171. nid = -1;
  172. PHB_SET_NODE(phb, nid);
  173. }
  174. return phb;
  175. }
  176. void pcibios_free_controller(struct pci_controller *phb)
  177. {
  178. spin_lock(&hose_spinlock);
  179. list_del(&phb->list_node);
  180. spin_unlock(&hose_spinlock);
  181. if (phb->is_dynamic)
  182. kfree(phb);
  183. }
  184. void __devinit pcibios_claim_one_bus(struct pci_bus *b)
  185. {
  186. struct pci_dev *dev;
  187. struct pci_bus *child_bus;
  188. list_for_each_entry(dev, &b->devices, bus_list) {
  189. int i;
  190. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  191. struct resource *r = &dev->resource[i];
  192. if (r->parent || !r->start || !r->flags)
  193. continue;
  194. pci_claim_resource(dev, i);
  195. }
  196. }
  197. list_for_each_entry(child_bus, &b->children, node)
  198. pcibios_claim_one_bus(child_bus);
  199. }
  200. #ifdef CONFIG_HOTPLUG
  201. EXPORT_SYMBOL_GPL(pcibios_claim_one_bus);
  202. #endif
  203. static void __init pcibios_claim_of_setup(void)
  204. {
  205. struct pci_bus *b;
  206. if (firmware_has_feature(FW_FEATURE_ISERIES))
  207. return;
  208. list_for_each_entry(b, &pci_root_buses, node)
  209. pcibios_claim_one_bus(b);
  210. }
  211. static u32 get_int_prop(struct device_node *np, const char *name, u32 def)
  212. {
  213. const u32 *prop;
  214. int len;
  215. prop = of_get_property(np, name, &len);
  216. if (prop && len >= 4)
  217. return *prop;
  218. return def;
  219. }
  220. static unsigned int pci_parse_of_flags(u32 addr0)
  221. {
  222. unsigned int flags = 0;
  223. if (addr0 & 0x02000000) {
  224. flags = IORESOURCE_MEM | PCI_BASE_ADDRESS_SPACE_MEMORY;
  225. flags |= (addr0 >> 22) & PCI_BASE_ADDRESS_MEM_TYPE_64;
  226. flags |= (addr0 >> 28) & PCI_BASE_ADDRESS_MEM_TYPE_1M;
  227. if (addr0 & 0x40000000)
  228. flags |= IORESOURCE_PREFETCH
  229. | PCI_BASE_ADDRESS_MEM_PREFETCH;
  230. } else if (addr0 & 0x01000000)
  231. flags = IORESOURCE_IO | PCI_BASE_ADDRESS_SPACE_IO;
  232. return flags;
  233. }
  234. #define GET_64BIT(prop, i) ((((u64) (prop)[(i)]) << 32) | (prop)[(i)+1])
  235. static void pci_parse_of_addrs(struct device_node *node, struct pci_dev *dev)
  236. {
  237. u64 base, size;
  238. unsigned int flags;
  239. struct resource *res;
  240. const u32 *addrs;
  241. u32 i;
  242. int proplen;
  243. addrs = of_get_property(node, "assigned-addresses", &proplen);
  244. if (!addrs)
  245. return;
  246. DBG(" parse addresses (%d bytes) @ %p\n", proplen, addrs);
  247. for (; proplen >= 20; proplen -= 20, addrs += 5) {
  248. flags = pci_parse_of_flags(addrs[0]);
  249. if (!flags)
  250. continue;
  251. base = GET_64BIT(addrs, 1);
  252. size = GET_64BIT(addrs, 3);
  253. if (!size)
  254. continue;
  255. i = addrs[0] & 0xff;
  256. DBG(" base: %llx, size: %llx, i: %x\n",
  257. (unsigned long long)base, (unsigned long long)size, i);
  258. if (PCI_BASE_ADDRESS_0 <= i && i <= PCI_BASE_ADDRESS_5) {
  259. res = &dev->resource[(i - PCI_BASE_ADDRESS_0) >> 2];
  260. } else if (i == dev->rom_base_reg) {
  261. res = &dev->resource[PCI_ROM_RESOURCE];
  262. flags |= IORESOURCE_READONLY | IORESOURCE_CACHEABLE;
  263. } else {
  264. printk(KERN_ERR "PCI: bad cfg reg num 0x%x\n", i);
  265. continue;
  266. }
  267. res->start = base;
  268. res->end = base + size - 1;
  269. res->flags = flags;
  270. res->name = pci_name(dev);
  271. fixup_resource(res, dev);
  272. }
  273. }
  274. struct pci_dev *of_create_pci_dev(struct device_node *node,
  275. struct pci_bus *bus, int devfn)
  276. {
  277. struct pci_dev *dev;
  278. const char *type;
  279. dev = alloc_pci_dev();
  280. if (!dev)
  281. return NULL;
  282. type = of_get_property(node, "device_type", NULL);
  283. if (type == NULL)
  284. type = "";
  285. DBG(" create device, devfn: %x, type: %s\n", devfn, type);
  286. dev->bus = bus;
  287. dev->sysdata = node;
  288. dev->dev.parent = bus->bridge;
  289. dev->dev.bus = &pci_bus_type;
  290. dev->devfn = devfn;
  291. dev->multifunction = 0; /* maybe a lie? */
  292. dev->vendor = get_int_prop(node, "vendor-id", 0xffff);
  293. dev->device = get_int_prop(node, "device-id", 0xffff);
  294. dev->subsystem_vendor = get_int_prop(node, "subsystem-vendor-id", 0);
  295. dev->subsystem_device = get_int_prop(node, "subsystem-id", 0);
  296. dev->cfg_size = pci_cfg_space_size(dev);
  297. sprintf(pci_name(dev), "%04x:%02x:%02x.%d", pci_domain_nr(bus),
  298. dev->bus->number, PCI_SLOT(devfn), PCI_FUNC(devfn));
  299. dev->class = get_int_prop(node, "class-code", 0);
  300. DBG(" class: 0x%x\n", dev->class);
  301. dev->current_state = 4; /* unknown power state */
  302. dev->error_state = pci_channel_io_normal;
  303. if (!strcmp(type, "pci") || !strcmp(type, "pciex")) {
  304. /* a PCI-PCI bridge */
  305. dev->hdr_type = PCI_HEADER_TYPE_BRIDGE;
  306. dev->rom_base_reg = PCI_ROM_ADDRESS1;
  307. } else if (!strcmp(type, "cardbus")) {
  308. dev->hdr_type = PCI_HEADER_TYPE_CARDBUS;
  309. } else {
  310. dev->hdr_type = PCI_HEADER_TYPE_NORMAL;
  311. dev->rom_base_reg = PCI_ROM_ADDRESS;
  312. /* Maybe do a default OF mapping here */
  313. dev->irq = NO_IRQ;
  314. }
  315. pci_parse_of_addrs(node, dev);
  316. DBG(" adding to system ...\n");
  317. pci_device_add(dev, bus);
  318. return dev;
  319. }
  320. EXPORT_SYMBOL(of_create_pci_dev);
  321. void __devinit of_scan_bus(struct device_node *node,
  322. struct pci_bus *bus)
  323. {
  324. struct device_node *child = NULL;
  325. const u32 *reg;
  326. int reglen, devfn;
  327. struct pci_dev *dev;
  328. DBG("of_scan_bus(%s) bus no %d... \n", node->full_name, bus->number);
  329. while ((child = of_get_next_child(node, child)) != NULL) {
  330. DBG(" * %s\n", child->full_name);
  331. reg = of_get_property(child, "reg", &reglen);
  332. if (reg == NULL || reglen < 20)
  333. continue;
  334. devfn = (reg[0] >> 8) & 0xff;
  335. /* create a new pci_dev for this device */
  336. dev = of_create_pci_dev(child, bus, devfn);
  337. if (!dev)
  338. continue;
  339. DBG("dev header type: %x\n", dev->hdr_type);
  340. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
  341. dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
  342. of_scan_pci_bridge(child, dev);
  343. }
  344. do_bus_setup(bus);
  345. }
  346. EXPORT_SYMBOL(of_scan_bus);
  347. void __devinit of_scan_pci_bridge(struct device_node *node,
  348. struct pci_dev *dev)
  349. {
  350. struct pci_bus *bus;
  351. const u32 *busrange, *ranges;
  352. int len, i, mode;
  353. struct resource *res;
  354. unsigned int flags;
  355. u64 size;
  356. DBG("of_scan_pci_bridge(%s)\n", node->full_name);
  357. /* parse bus-range property */
  358. busrange = of_get_property(node, "bus-range", &len);
  359. if (busrange == NULL || len != 8) {
  360. printk(KERN_DEBUG "Can't get bus-range for PCI-PCI bridge %s\n",
  361. node->full_name);
  362. return;
  363. }
  364. ranges = of_get_property(node, "ranges", &len);
  365. if (ranges == NULL) {
  366. printk(KERN_DEBUG "Can't get ranges for PCI-PCI bridge %s\n",
  367. node->full_name);
  368. return;
  369. }
  370. bus = pci_add_new_bus(dev->bus, dev, busrange[0]);
  371. if (!bus) {
  372. printk(KERN_ERR "Failed to create pci bus for %s\n",
  373. node->full_name);
  374. return;
  375. }
  376. bus->primary = dev->bus->number;
  377. bus->subordinate = busrange[1];
  378. bus->bridge_ctl = 0;
  379. bus->sysdata = node;
  380. /* parse ranges property */
  381. /* PCI #address-cells == 3 and #size-cells == 2 always */
  382. res = &dev->resource[PCI_BRIDGE_RESOURCES];
  383. for (i = 0; i < PCI_NUM_RESOURCES - PCI_BRIDGE_RESOURCES; ++i) {
  384. res->flags = 0;
  385. bus->resource[i] = res;
  386. ++res;
  387. }
  388. i = 1;
  389. for (; len >= 32; len -= 32, ranges += 8) {
  390. flags = pci_parse_of_flags(ranges[0]);
  391. size = GET_64BIT(ranges, 6);
  392. if (flags == 0 || size == 0)
  393. continue;
  394. if (flags & IORESOURCE_IO) {
  395. res = bus->resource[0];
  396. if (res->flags) {
  397. printk(KERN_ERR "PCI: ignoring extra I/O range"
  398. " for bridge %s\n", node->full_name);
  399. continue;
  400. }
  401. } else {
  402. if (i >= PCI_NUM_RESOURCES - PCI_BRIDGE_RESOURCES) {
  403. printk(KERN_ERR "PCI: too many memory ranges"
  404. " for bridge %s\n", node->full_name);
  405. continue;
  406. }
  407. res = bus->resource[i];
  408. ++i;
  409. }
  410. res->start = GET_64BIT(ranges, 1);
  411. res->end = res->start + size - 1;
  412. res->flags = flags;
  413. fixup_resource(res, dev);
  414. }
  415. sprintf(bus->name, "PCI Bus %04x:%02x", pci_domain_nr(bus),
  416. bus->number);
  417. DBG(" bus name: %s\n", bus->name);
  418. mode = PCI_PROBE_NORMAL;
  419. if (ppc_md.pci_probe_mode)
  420. mode = ppc_md.pci_probe_mode(bus);
  421. DBG(" probe mode: %d\n", mode);
  422. if (mode == PCI_PROBE_DEVTREE)
  423. of_scan_bus(node, bus);
  424. else if (mode == PCI_PROBE_NORMAL)
  425. pci_scan_child_bus(bus);
  426. }
  427. EXPORT_SYMBOL(of_scan_pci_bridge);
  428. void __devinit scan_phb(struct pci_controller *hose)
  429. {
  430. struct pci_bus *bus;
  431. struct device_node *node = hose->arch_data;
  432. int i, mode;
  433. struct resource *res;
  434. DBG("Scanning PHB %s\n", node ? node->full_name : "<NO NAME>");
  435. bus = pci_create_bus(hose->parent, hose->first_busno, hose->ops, node);
  436. if (bus == NULL) {
  437. printk(KERN_ERR "Failed to create bus for PCI domain %04x\n",
  438. hose->global_number);
  439. return;
  440. }
  441. bus->secondary = hose->first_busno;
  442. hose->bus = bus;
  443. if (!firmware_has_feature(FW_FEATURE_ISERIES))
  444. pcibios_map_io_space(bus);
  445. bus->resource[0] = res = &hose->io_resource;
  446. if (res->flags && request_resource(&ioport_resource, res)) {
  447. printk(KERN_ERR "Failed to request PCI IO region "
  448. "on PCI domain %04x\n", hose->global_number);
  449. DBG("res->start = 0x%016lx, res->end = 0x%016lx\n",
  450. res->start, res->end);
  451. }
  452. for (i = 0; i < 3; ++i) {
  453. res = &hose->mem_resources[i];
  454. bus->resource[i+1] = res;
  455. if (res->flags && request_resource(&iomem_resource, res))
  456. printk(KERN_ERR "Failed to request PCI memory region "
  457. "on PCI domain %04x\n", hose->global_number);
  458. }
  459. mode = PCI_PROBE_NORMAL;
  460. if (node && ppc_md.pci_probe_mode)
  461. mode = ppc_md.pci_probe_mode(bus);
  462. DBG(" probe mode: %d\n", mode);
  463. if (mode == PCI_PROBE_DEVTREE) {
  464. bus->subordinate = hose->last_busno;
  465. of_scan_bus(node, bus);
  466. }
  467. if (mode == PCI_PROBE_NORMAL)
  468. hose->last_busno = bus->subordinate = pci_scan_child_bus(bus);
  469. }
  470. static int __init pcibios_init(void)
  471. {
  472. struct pci_controller *hose, *tmp;
  473. /* For now, override phys_mem_access_prot. If we need it,
  474. * later, we may move that initialization to each ppc_md
  475. */
  476. ppc_md.phys_mem_access_prot = pci_phys_mem_access_prot;
  477. if (firmware_has_feature(FW_FEATURE_ISERIES))
  478. iSeries_pcibios_init();
  479. printk(KERN_DEBUG "PCI: Probing PCI hardware\n");
  480. /* Scan all of the recorded PCI controllers. */
  481. list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
  482. scan_phb(hose);
  483. pci_bus_add_devices(hose->bus);
  484. }
  485. if (!firmware_has_feature(FW_FEATURE_ISERIES)) {
  486. if (pci_probe_only)
  487. pcibios_claim_of_setup();
  488. else
  489. /* FIXME: `else' will be removed when
  490. pci_assign_unassigned_resources() is able to work
  491. correctly with [partially] allocated PCI tree. */
  492. pci_assign_unassigned_resources();
  493. }
  494. /* Call machine dependent final fixup */
  495. if (ppc_md.pcibios_fixup)
  496. ppc_md.pcibios_fixup();
  497. printk(KERN_DEBUG "PCI: Probing PCI hardware done\n");
  498. return 0;
  499. }
  500. subsys_initcall(pcibios_init);
  501. int pcibios_enable_device(struct pci_dev *dev, int mask)
  502. {
  503. u16 cmd, oldcmd;
  504. int i;
  505. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  506. oldcmd = cmd;
  507. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  508. struct resource *res = &dev->resource[i];
  509. /* Only set up the requested stuff */
  510. if (!(mask & (1<<i)))
  511. continue;
  512. if (res->flags & IORESOURCE_IO)
  513. cmd |= PCI_COMMAND_IO;
  514. if (res->flags & IORESOURCE_MEM)
  515. cmd |= PCI_COMMAND_MEMORY;
  516. }
  517. if (cmd != oldcmd) {
  518. printk(KERN_DEBUG "PCI: Enabling device: (%s), cmd %x\n",
  519. pci_name(dev), cmd);
  520. /* Enable the appropriate bits in the PCI command register. */
  521. pci_write_config_word(dev, PCI_COMMAND, cmd);
  522. }
  523. return 0;
  524. }
  525. /* Decide whether to display the domain number in /proc */
  526. int pci_proc_domain(struct pci_bus *bus)
  527. {
  528. if (firmware_has_feature(FW_FEATURE_ISERIES))
  529. return 0;
  530. else {
  531. struct pci_controller *hose = pci_bus_to_host(bus);
  532. return hose->buid;
  533. }
  534. }
  535. void __devinit pci_process_bridge_OF_ranges(struct pci_controller *hose,
  536. struct device_node *dev, int prim)
  537. {
  538. const unsigned int *ranges;
  539. unsigned int pci_space;
  540. unsigned long size;
  541. int rlen = 0;
  542. int memno = 0;
  543. struct resource *res;
  544. int np, na = of_n_addr_cells(dev);
  545. unsigned long pci_addr, cpu_phys_addr;
  546. np = na + 5;
  547. /* From "PCI Binding to 1275"
  548. * The ranges property is laid out as an array of elements,
  549. * each of which comprises:
  550. * cells 0 - 2: a PCI address
  551. * cells 3 or 3+4: a CPU physical address
  552. * (size depending on dev->n_addr_cells)
  553. * cells 4+5 or 5+6: the size of the range
  554. */
  555. ranges = of_get_property(dev, "ranges", &rlen);
  556. if (ranges == NULL)
  557. return;
  558. hose->io_base_phys = 0;
  559. while ((rlen -= np * sizeof(unsigned int)) >= 0) {
  560. res = NULL;
  561. pci_space = ranges[0];
  562. pci_addr = ((unsigned long)ranges[1] << 32) | ranges[2];
  563. cpu_phys_addr = of_translate_address(dev, &ranges[3]);
  564. size = ((unsigned long)ranges[na+3] << 32) | ranges[na+4];
  565. ranges += np;
  566. if (size == 0)
  567. continue;
  568. /* Now consume following elements while they are contiguous */
  569. while (rlen >= np * sizeof(unsigned int)) {
  570. unsigned long addr, phys;
  571. if (ranges[0] != pci_space)
  572. break;
  573. addr = ((unsigned long)ranges[1] << 32) | ranges[2];
  574. phys = ranges[3];
  575. if (na >= 2)
  576. phys = (phys << 32) | ranges[4];
  577. if (addr != pci_addr + size ||
  578. phys != cpu_phys_addr + size)
  579. break;
  580. size += ((unsigned long)ranges[na+3] << 32)
  581. | ranges[na+4];
  582. ranges += np;
  583. rlen -= np * sizeof(unsigned int);
  584. }
  585. switch ((pci_space >> 24) & 0x3) {
  586. case 1: /* I/O space */
  587. hose->io_base_phys = cpu_phys_addr - pci_addr;
  588. /* handle from 0 to top of I/O window */
  589. hose->pci_io_size = pci_addr + size;
  590. res = &hose->io_resource;
  591. res->flags = IORESOURCE_IO;
  592. res->start = pci_addr;
  593. DBG("phb%d: IO 0x%lx -> 0x%lx\n", hose->global_number,
  594. res->start, res->start + size - 1);
  595. break;
  596. case 2: /* memory space */
  597. memno = 0;
  598. while (memno < 3 && hose->mem_resources[memno].flags)
  599. ++memno;
  600. if (memno == 0)
  601. hose->pci_mem_offset = cpu_phys_addr - pci_addr;
  602. if (memno < 3) {
  603. res = &hose->mem_resources[memno];
  604. res->flags = IORESOURCE_MEM;
  605. res->start = cpu_phys_addr;
  606. DBG("phb%d: MEM 0x%lx -> 0x%lx\n", hose->global_number,
  607. res->start, res->start + size - 1);
  608. }
  609. break;
  610. }
  611. if (res != NULL) {
  612. res->name = dev->full_name;
  613. res->end = res->start + size - 1;
  614. res->parent = NULL;
  615. res->sibling = NULL;
  616. res->child = NULL;
  617. }
  618. }
  619. }
  620. #ifdef CONFIG_HOTPLUG
  621. int pcibios_unmap_io_space(struct pci_bus *bus)
  622. {
  623. struct pci_controller *hose;
  624. WARN_ON(bus == NULL);
  625. /* If this is not a PHB, we only flush the hash table over
  626. * the area mapped by this bridge. We don't play with the PTE
  627. * mappings since we might have to deal with sub-page alignemnts
  628. * so flushing the hash table is the only sane way to make sure
  629. * that no hash entries are covering that removed bridge area
  630. * while still allowing other busses overlapping those pages
  631. */
  632. if (bus->self) {
  633. struct resource *res = bus->resource[0];
  634. DBG("IO unmapping for PCI-PCI bridge %s\n",
  635. pci_name(bus->self));
  636. __flush_hash_table_range(&init_mm, res->start + _IO_BASE,
  637. res->end - res->start + 1);
  638. return 0;
  639. }
  640. /* Get the host bridge */
  641. hose = pci_bus_to_host(bus);
  642. /* Check if we have IOs allocated */
  643. if (hose->io_base_alloc == 0)
  644. return 0;
  645. DBG("IO unmapping for PHB %s\n",
  646. ((struct device_node *)hose->arch_data)->full_name);
  647. DBG(" alloc=0x%p\n", hose->io_base_alloc);
  648. /* This is a PHB, we fully unmap the IO area */
  649. vunmap(hose->io_base_alloc);
  650. return 0;
  651. }
  652. EXPORT_SYMBOL_GPL(pcibios_unmap_io_space);
  653. #endif /* CONFIG_HOTPLUG */
  654. int __devinit pcibios_map_io_space(struct pci_bus *bus)
  655. {
  656. struct vm_struct *area;
  657. unsigned long phys_page;
  658. unsigned long size_page;
  659. unsigned long io_virt_offset;
  660. struct pci_controller *hose;
  661. WARN_ON(bus == NULL);
  662. /* If this not a PHB, nothing to do, page tables still exist and
  663. * thus HPTEs will be faulted in when needed
  664. */
  665. if (bus->self) {
  666. DBG("IO mapping for PCI-PCI bridge %s\n",
  667. pci_name(bus->self));
  668. DBG(" virt=0x%016lx...0x%016lx\n",
  669. bus->resource[0]->start + _IO_BASE,
  670. bus->resource[0]->end + _IO_BASE);
  671. return 0;
  672. }
  673. /* Get the host bridge */
  674. hose = pci_bus_to_host(bus);
  675. phys_page = _ALIGN_DOWN(hose->io_base_phys, PAGE_SIZE);
  676. size_page = _ALIGN_UP(hose->pci_io_size, PAGE_SIZE);
  677. /* Make sure IO area address is clear */
  678. hose->io_base_alloc = NULL;
  679. /* If there's no IO to map on that bus, get away too */
  680. if (hose->pci_io_size == 0 || hose->io_base_phys == 0)
  681. return 0;
  682. /* Let's allocate some IO space for that guy. We don't pass
  683. * VM_IOREMAP because we don't care about alignment tricks that
  684. * the core does in that case. Maybe we should due to stupid card
  685. * with incomplete address decoding but I'd rather not deal with
  686. * those outside of the reserved 64K legacy region.
  687. */
  688. area = __get_vm_area(size_page, 0, PHB_IO_BASE, PHB_IO_END);
  689. if (area == NULL)
  690. return -ENOMEM;
  691. hose->io_base_alloc = area->addr;
  692. hose->io_base_virt = (void __iomem *)(area->addr +
  693. hose->io_base_phys - phys_page);
  694. DBG("IO mapping for PHB %s\n",
  695. ((struct device_node *)hose->arch_data)->full_name);
  696. DBG(" phys=0x%016lx, virt=0x%p (alloc=0x%p)\n",
  697. hose->io_base_phys, hose->io_base_virt, hose->io_base_alloc);
  698. DBG(" size=0x%016lx (alloc=0x%016lx)\n",
  699. hose->pci_io_size, size_page);
  700. /* Establish the mapping */
  701. if (__ioremap_at(phys_page, area->addr, size_page,
  702. _PAGE_NO_CACHE | _PAGE_GUARDED) == NULL)
  703. return -ENOMEM;
  704. /* Fixup hose IO resource */
  705. io_virt_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  706. hose->io_resource.start += io_virt_offset;
  707. hose->io_resource.end += io_virt_offset;
  708. DBG(" hose->io_resource=0x%016lx...0x%016lx\n",
  709. hose->io_resource.start, hose->io_resource.end);
  710. return 0;
  711. }
  712. EXPORT_SYMBOL_GPL(pcibios_map_io_space);
  713. static void __devinit fixup_resource(struct resource *res, struct pci_dev *dev)
  714. {
  715. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  716. unsigned long offset;
  717. if (res->flags & IORESOURCE_IO) {
  718. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  719. res->start += offset;
  720. res->end += offset;
  721. } else if (res->flags & IORESOURCE_MEM) {
  722. res->start += hose->pci_mem_offset;
  723. res->end += hose->pci_mem_offset;
  724. }
  725. }
  726. void __devinit pcibios_fixup_device_resources(struct pci_dev *dev,
  727. struct pci_bus *bus)
  728. {
  729. /* Update device resources. */
  730. int i;
  731. DBG("%s: Fixup resources:\n", pci_name(dev));
  732. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  733. struct resource *res = &dev->resource[i];
  734. if (!res->flags)
  735. continue;
  736. DBG(" 0x%02x < %08lx:0x%016lx...0x%016lx\n",
  737. i, res->flags, res->start, res->end);
  738. fixup_resource(res, dev);
  739. DBG(" > %08lx:0x%016lx...0x%016lx\n",
  740. res->flags, res->start, res->end);
  741. }
  742. }
  743. EXPORT_SYMBOL(pcibios_fixup_device_resources);
  744. void __devinit pcibios_setup_new_device(struct pci_dev *dev)
  745. {
  746. struct dev_archdata *sd = &dev->dev.archdata;
  747. sd->of_node = pci_device_to_OF_node(dev);
  748. DBG("PCI device %s OF node: %s\n", pci_name(dev),
  749. sd->of_node ? sd->of_node->full_name : "<none>");
  750. sd->dma_ops = pci_dma_ops;
  751. #ifdef CONFIG_NUMA
  752. sd->numa_node = pcibus_to_node(dev->bus);
  753. #else
  754. sd->numa_node = -1;
  755. #endif
  756. if (ppc_md.pci_dma_dev_setup)
  757. ppc_md.pci_dma_dev_setup(dev);
  758. }
  759. EXPORT_SYMBOL(pcibios_setup_new_device);
  760. static void __devinit do_bus_setup(struct pci_bus *bus)
  761. {
  762. struct pci_dev *dev;
  763. if (ppc_md.pci_dma_bus_setup)
  764. ppc_md.pci_dma_bus_setup(bus);
  765. list_for_each_entry(dev, &bus->devices, bus_list)
  766. pcibios_setup_new_device(dev);
  767. /* Read default IRQs and fixup if necessary */
  768. list_for_each_entry(dev, &bus->devices, bus_list) {
  769. pci_read_irq_line(dev);
  770. if (ppc_md.pci_irq_fixup)
  771. ppc_md.pci_irq_fixup(dev);
  772. }
  773. }
  774. void __devinit pcibios_fixup_bus(struct pci_bus *bus)
  775. {
  776. struct pci_dev *dev = bus->self;
  777. struct device_node *np;
  778. np = pci_bus_to_OF_node(bus);
  779. DBG("pcibios_fixup_bus(%s)\n", np ? np->full_name : "<???>");
  780. if (dev && pci_probe_only &&
  781. (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
  782. /* This is a subordinate bridge */
  783. pci_read_bridge_bases(bus);
  784. pcibios_fixup_device_resources(dev, bus);
  785. }
  786. do_bus_setup(bus);
  787. if (!pci_probe_only)
  788. return;
  789. list_for_each_entry(dev, &bus->devices, bus_list)
  790. if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI)
  791. pcibios_fixup_device_resources(dev, bus);
  792. }
  793. EXPORT_SYMBOL(pcibios_fixup_bus);
  794. struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
  795. {
  796. if (!have_of)
  797. return NULL;
  798. while(node) {
  799. struct pci_controller *hose, *tmp;
  800. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  801. if (hose->arch_data == node)
  802. return hose;
  803. node = node->parent;
  804. }
  805. return NULL;
  806. }
  807. unsigned long pci_address_to_pio(phys_addr_t address)
  808. {
  809. struct pci_controller *hose, *tmp;
  810. list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
  811. if (address >= hose->io_base_phys &&
  812. address < (hose->io_base_phys + hose->pci_io_size)) {
  813. unsigned long base =
  814. (unsigned long)hose->io_base_virt - _IO_BASE;
  815. return base + (address - hose->io_base_phys);
  816. }
  817. }
  818. return (unsigned int)-1;
  819. }
  820. EXPORT_SYMBOL_GPL(pci_address_to_pio);
  821. #define IOBASE_BRIDGE_NUMBER 0
  822. #define IOBASE_MEMORY 1
  823. #define IOBASE_IO 2
  824. #define IOBASE_ISA_IO 3
  825. #define IOBASE_ISA_MEM 4
  826. long sys_pciconfig_iobase(long which, unsigned long in_bus,
  827. unsigned long in_devfn)
  828. {
  829. struct pci_controller* hose;
  830. struct list_head *ln;
  831. struct pci_bus *bus = NULL;
  832. struct device_node *hose_node;
  833. /* Argh ! Please forgive me for that hack, but that's the
  834. * simplest way to get existing XFree to not lockup on some
  835. * G5 machines... So when something asks for bus 0 io base
  836. * (bus 0 is HT root), we return the AGP one instead.
  837. */
  838. if (machine_is_compatible("MacRISC4"))
  839. if (in_bus == 0)
  840. in_bus = 0xf0;
  841. /* That syscall isn't quite compatible with PCI domains, but it's
  842. * used on pre-domains setup. We return the first match
  843. */
  844. for (ln = pci_root_buses.next; ln != &pci_root_buses; ln = ln->next) {
  845. bus = pci_bus_b(ln);
  846. if (in_bus >= bus->number && in_bus <= bus->subordinate)
  847. break;
  848. bus = NULL;
  849. }
  850. if (bus == NULL || bus->sysdata == NULL)
  851. return -ENODEV;
  852. hose_node = (struct device_node *)bus->sysdata;
  853. hose = PCI_DN(hose_node)->phb;
  854. switch (which) {
  855. case IOBASE_BRIDGE_NUMBER:
  856. return (long)hose->first_busno;
  857. case IOBASE_MEMORY:
  858. return (long)hose->pci_mem_offset;
  859. case IOBASE_IO:
  860. return (long)hose->io_base_phys;
  861. case IOBASE_ISA_IO:
  862. return (long)isa_io_base;
  863. case IOBASE_ISA_MEM:
  864. return -EINVAL;
  865. }
  866. return -EOPNOTSUPP;
  867. }
  868. #ifdef CONFIG_NUMA
  869. int pcibus_to_node(struct pci_bus *bus)
  870. {
  871. struct pci_controller *phb = pci_bus_to_host(bus);
  872. return phb->node;
  873. }
  874. EXPORT_SYMBOL(pcibus_to_node);
  875. #endif