iwl-agn.c 142 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2010 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/init.h>
  33. #include <linux/pci.h>
  34. #include <linux/pci-aspm.h>
  35. #include <linux/slab.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/delay.h>
  38. #include <linux/sched.h>
  39. #include <linux/skbuff.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/wireless.h>
  42. #include <linux/firmware.h>
  43. #include <linux/etherdevice.h>
  44. #include <linux/if_arp.h>
  45. #include <net/mac80211.h>
  46. #include <asm/div64.h>
  47. #define DRV_NAME "iwlagn"
  48. #include "iwl-eeprom.h"
  49. #include "iwl-dev.h"
  50. #include "iwl-core.h"
  51. #include "iwl-io.h"
  52. #include "iwl-helpers.h"
  53. #include "iwl-sta.h"
  54. #include "iwl-agn-calib.h"
  55. #include "iwl-agn.h"
  56. /******************************************************************************
  57. *
  58. * module boiler plate
  59. *
  60. ******************************************************************************/
  61. /*
  62. * module name, copyright, version, etc.
  63. */
  64. #define DRV_DESCRIPTION "Intel(R) Wireless WiFi Link AGN driver for Linux"
  65. #ifdef CONFIG_IWLWIFI_DEBUG
  66. #define VD "d"
  67. #else
  68. #define VD
  69. #endif
  70. #define DRV_VERSION IWLWIFI_VERSION VD
  71. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  72. MODULE_VERSION(DRV_VERSION);
  73. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  74. MODULE_LICENSE("GPL");
  75. MODULE_ALIAS("iwl4965");
  76. static int iwlagn_ant_coupling;
  77. static bool iwlagn_bt_ch_announce = 1;
  78. /**
  79. * iwlagn_commit_rxon - commit staging_rxon to hardware
  80. *
  81. * The RXON command in staging_rxon is committed to the hardware and
  82. * the active_rxon structure is updated with the new data. This
  83. * function correctly transitions out of the RXON_ASSOC_MSK state if
  84. * a HW tune is required based on the RXON structure changes.
  85. */
  86. int iwlagn_commit_rxon(struct iwl_priv *priv, struct iwl_rxon_context *ctx)
  87. {
  88. /* cast away the const for active_rxon in this function */
  89. struct iwl_rxon_cmd *active_rxon = (void *)&ctx->active;
  90. int ret;
  91. bool new_assoc =
  92. !!(ctx->staging.filter_flags & RXON_FILTER_ASSOC_MSK);
  93. bool old_assoc = !!(ctx->active.filter_flags & RXON_FILTER_ASSOC_MSK);
  94. if (!iwl_is_alive(priv))
  95. return -EBUSY;
  96. if (!ctx->is_active)
  97. return 0;
  98. /* always get timestamp with Rx frame */
  99. ctx->staging.flags |= RXON_FLG_TSF2HOST_MSK;
  100. ret = iwl_check_rxon_cmd(priv, ctx);
  101. if (ret) {
  102. IWL_ERR(priv, "Invalid RXON configuration. Not committing.\n");
  103. return -EINVAL;
  104. }
  105. /*
  106. * receive commit_rxon request
  107. * abort any previous channel switch if still in process
  108. */
  109. if (priv->switch_rxon.switch_in_progress &&
  110. (priv->switch_rxon.channel != ctx->staging.channel)) {
  111. IWL_DEBUG_11H(priv, "abort channel switch on %d\n",
  112. le16_to_cpu(priv->switch_rxon.channel));
  113. iwl_chswitch_done(priv, false);
  114. }
  115. /* If we don't need to send a full RXON, we can use
  116. * iwl_rxon_assoc_cmd which is used to reconfigure filter
  117. * and other flags for the current radio configuration. */
  118. if (!iwl_full_rxon_required(priv, ctx)) {
  119. ret = iwl_send_rxon_assoc(priv, ctx);
  120. if (ret) {
  121. IWL_ERR(priv, "Error setting RXON_ASSOC (%d)\n", ret);
  122. return ret;
  123. }
  124. memcpy(active_rxon, &ctx->staging, sizeof(*active_rxon));
  125. iwl_print_rx_config_cmd(priv, ctx);
  126. return 0;
  127. }
  128. /* If we are currently associated and the new config requires
  129. * an RXON_ASSOC and the new config wants the associated mask enabled,
  130. * we must clear the associated from the active configuration
  131. * before we apply the new config */
  132. if (iwl_is_associated_ctx(ctx) && new_assoc) {
  133. IWL_DEBUG_INFO(priv, "Toggling associated bit on current RXON\n");
  134. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  135. ret = iwl_send_cmd_pdu(priv, ctx->rxon_cmd,
  136. sizeof(struct iwl_rxon_cmd),
  137. active_rxon);
  138. /* If the mask clearing failed then we set
  139. * active_rxon back to what it was previously */
  140. if (ret) {
  141. active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
  142. IWL_ERR(priv, "Error clearing ASSOC_MSK (%d)\n", ret);
  143. return ret;
  144. }
  145. iwl_clear_ucode_stations(priv, ctx);
  146. iwl_restore_stations(priv, ctx);
  147. ret = iwl_restore_default_wep_keys(priv, ctx);
  148. if (ret) {
  149. IWL_ERR(priv, "Failed to restore WEP keys (%d)\n", ret);
  150. return ret;
  151. }
  152. }
  153. IWL_DEBUG_INFO(priv, "Sending RXON\n"
  154. "* with%s RXON_FILTER_ASSOC_MSK\n"
  155. "* channel = %d\n"
  156. "* bssid = %pM\n",
  157. (new_assoc ? "" : "out"),
  158. le16_to_cpu(ctx->staging.channel),
  159. ctx->staging.bssid_addr);
  160. iwl_set_rxon_hwcrypto(priv, ctx, !priv->cfg->mod_params->sw_crypto);
  161. if (!old_assoc) {
  162. /*
  163. * First of all, before setting associated, we need to
  164. * send RXON timing so the device knows about the DTIM
  165. * period and other timing values
  166. */
  167. ret = iwl_send_rxon_timing(priv, ctx);
  168. if (ret) {
  169. IWL_ERR(priv, "Error setting RXON timing!\n");
  170. return ret;
  171. }
  172. }
  173. if (priv->cfg->ops->hcmd->set_pan_params) {
  174. ret = priv->cfg->ops->hcmd->set_pan_params(priv);
  175. if (ret)
  176. return ret;
  177. }
  178. /* Apply the new configuration
  179. * RXON unassoc clears the station table in uCode so restoration of
  180. * stations is needed after it (the RXON command) completes
  181. */
  182. if (!new_assoc) {
  183. ret = iwl_send_cmd_pdu(priv, ctx->rxon_cmd,
  184. sizeof(struct iwl_rxon_cmd), &ctx->staging);
  185. if (ret) {
  186. IWL_ERR(priv, "Error setting new RXON (%d)\n", ret);
  187. return ret;
  188. }
  189. IWL_DEBUG_INFO(priv, "Return from !new_assoc RXON.\n");
  190. memcpy(active_rxon, &ctx->staging, sizeof(*active_rxon));
  191. iwl_clear_ucode_stations(priv, ctx);
  192. iwl_restore_stations(priv, ctx);
  193. ret = iwl_restore_default_wep_keys(priv, ctx);
  194. if (ret) {
  195. IWL_ERR(priv, "Failed to restore WEP keys (%d)\n", ret);
  196. return ret;
  197. }
  198. }
  199. if (new_assoc) {
  200. priv->start_calib = 0;
  201. /* Apply the new configuration
  202. * RXON assoc doesn't clear the station table in uCode,
  203. */
  204. ret = iwl_send_cmd_pdu(priv, ctx->rxon_cmd,
  205. sizeof(struct iwl_rxon_cmd), &ctx->staging);
  206. if (ret) {
  207. IWL_ERR(priv, "Error setting new RXON (%d)\n", ret);
  208. return ret;
  209. }
  210. memcpy(active_rxon, &ctx->staging, sizeof(*active_rxon));
  211. }
  212. iwl_print_rx_config_cmd(priv, ctx);
  213. iwl_init_sensitivity(priv);
  214. /* If we issue a new RXON command which required a tune then we must
  215. * send a new TXPOWER command or we won't be able to Tx any frames */
  216. ret = iwl_set_tx_power(priv, priv->tx_power_user_lmt, true);
  217. if (ret) {
  218. IWL_ERR(priv, "Error sending TX power (%d)\n", ret);
  219. return ret;
  220. }
  221. return 0;
  222. }
  223. void iwl_update_chain_flags(struct iwl_priv *priv)
  224. {
  225. struct iwl_rxon_context *ctx;
  226. if (priv->cfg->ops->hcmd->set_rxon_chain) {
  227. for_each_context(priv, ctx) {
  228. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  229. iwlcore_commit_rxon(priv, ctx);
  230. }
  231. }
  232. }
  233. static void iwl_clear_free_frames(struct iwl_priv *priv)
  234. {
  235. struct list_head *element;
  236. IWL_DEBUG_INFO(priv, "%d frames on pre-allocated heap on clear.\n",
  237. priv->frames_count);
  238. while (!list_empty(&priv->free_frames)) {
  239. element = priv->free_frames.next;
  240. list_del(element);
  241. kfree(list_entry(element, struct iwl_frame, list));
  242. priv->frames_count--;
  243. }
  244. if (priv->frames_count) {
  245. IWL_WARN(priv, "%d frames still in use. Did we lose one?\n",
  246. priv->frames_count);
  247. priv->frames_count = 0;
  248. }
  249. }
  250. static struct iwl_frame *iwl_get_free_frame(struct iwl_priv *priv)
  251. {
  252. struct iwl_frame *frame;
  253. struct list_head *element;
  254. if (list_empty(&priv->free_frames)) {
  255. frame = kzalloc(sizeof(*frame), GFP_KERNEL);
  256. if (!frame) {
  257. IWL_ERR(priv, "Could not allocate frame!\n");
  258. return NULL;
  259. }
  260. priv->frames_count++;
  261. return frame;
  262. }
  263. element = priv->free_frames.next;
  264. list_del(element);
  265. return list_entry(element, struct iwl_frame, list);
  266. }
  267. static void iwl_free_frame(struct iwl_priv *priv, struct iwl_frame *frame)
  268. {
  269. memset(frame, 0, sizeof(*frame));
  270. list_add(&frame->list, &priv->free_frames);
  271. }
  272. static u32 iwl_fill_beacon_frame(struct iwl_priv *priv,
  273. struct ieee80211_hdr *hdr,
  274. int left)
  275. {
  276. if (!priv->ibss_beacon)
  277. return 0;
  278. if (priv->ibss_beacon->len > left)
  279. return 0;
  280. memcpy(hdr, priv->ibss_beacon->data, priv->ibss_beacon->len);
  281. return priv->ibss_beacon->len;
  282. }
  283. /* Parse the beacon frame to find the TIM element and set tim_idx & tim_size */
  284. static void iwl_set_beacon_tim(struct iwl_priv *priv,
  285. struct iwl_tx_beacon_cmd *tx_beacon_cmd,
  286. u8 *beacon, u32 frame_size)
  287. {
  288. u16 tim_idx;
  289. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)beacon;
  290. /*
  291. * The index is relative to frame start but we start looking at the
  292. * variable-length part of the beacon.
  293. */
  294. tim_idx = mgmt->u.beacon.variable - beacon;
  295. /* Parse variable-length elements of beacon to find WLAN_EID_TIM */
  296. while ((tim_idx < (frame_size - 2)) &&
  297. (beacon[tim_idx] != WLAN_EID_TIM))
  298. tim_idx += beacon[tim_idx+1] + 2;
  299. /* If TIM field was found, set variables */
  300. if ((tim_idx < (frame_size - 1)) && (beacon[tim_idx] == WLAN_EID_TIM)) {
  301. tx_beacon_cmd->tim_idx = cpu_to_le16(tim_idx);
  302. tx_beacon_cmd->tim_size = beacon[tim_idx+1];
  303. } else
  304. IWL_WARN(priv, "Unable to find TIM Element in beacon\n");
  305. }
  306. static unsigned int iwl_hw_get_beacon_cmd(struct iwl_priv *priv,
  307. struct iwl_frame *frame)
  308. {
  309. struct iwl_tx_beacon_cmd *tx_beacon_cmd;
  310. u32 frame_size;
  311. u32 rate_flags;
  312. u32 rate;
  313. /*
  314. * We have to set up the TX command, the TX Beacon command, and the
  315. * beacon contents.
  316. */
  317. lockdep_assert_held(&priv->mutex);
  318. if (!priv->beacon_ctx) {
  319. IWL_ERR(priv, "trying to build beacon w/o beacon context!\n");
  320. return 0;
  321. }
  322. /* Initialize memory */
  323. tx_beacon_cmd = &frame->u.beacon;
  324. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  325. /* Set up TX beacon contents */
  326. frame_size = iwl_fill_beacon_frame(priv, tx_beacon_cmd->frame,
  327. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  328. if (WARN_ON_ONCE(frame_size > MAX_MPDU_SIZE))
  329. return 0;
  330. /* Set up TX command fields */
  331. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  332. tx_beacon_cmd->tx.sta_id = priv->beacon_ctx->bcast_sta_id;
  333. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  334. tx_beacon_cmd->tx.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK |
  335. TX_CMD_FLG_TSF_MSK | TX_CMD_FLG_STA_RATE_MSK;
  336. /* Set up TX beacon command fields */
  337. iwl_set_beacon_tim(priv, tx_beacon_cmd, (u8 *)tx_beacon_cmd->frame,
  338. frame_size);
  339. /* Set up packet rate and flags */
  340. rate = iwl_rate_get_lowest_plcp(priv, priv->beacon_ctx);
  341. priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant,
  342. priv->hw_params.valid_tx_ant);
  343. rate_flags = iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
  344. if ((rate >= IWL_FIRST_CCK_RATE) && (rate <= IWL_LAST_CCK_RATE))
  345. rate_flags |= RATE_MCS_CCK_MSK;
  346. tx_beacon_cmd->tx.rate_n_flags = iwl_hw_set_rate_n_flags(rate,
  347. rate_flags);
  348. return sizeof(*tx_beacon_cmd) + frame_size;
  349. }
  350. static int iwl_send_beacon_cmd(struct iwl_priv *priv)
  351. {
  352. struct iwl_frame *frame;
  353. unsigned int frame_size;
  354. int rc;
  355. frame = iwl_get_free_frame(priv);
  356. if (!frame) {
  357. IWL_ERR(priv, "Could not obtain free frame buffer for beacon "
  358. "command.\n");
  359. return -ENOMEM;
  360. }
  361. frame_size = iwl_hw_get_beacon_cmd(priv, frame);
  362. if (!frame_size) {
  363. IWL_ERR(priv, "Error configuring the beacon command\n");
  364. iwl_free_frame(priv, frame);
  365. return -EINVAL;
  366. }
  367. rc = iwl_send_cmd_pdu(priv, REPLY_TX_BEACON, frame_size,
  368. &frame->u.cmd[0]);
  369. iwl_free_frame(priv, frame);
  370. return rc;
  371. }
  372. static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
  373. {
  374. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  375. dma_addr_t addr = get_unaligned_le32(&tb->lo);
  376. if (sizeof(dma_addr_t) > sizeof(u32))
  377. addr |=
  378. ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
  379. return addr;
  380. }
  381. static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
  382. {
  383. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  384. return le16_to_cpu(tb->hi_n_len) >> 4;
  385. }
  386. static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
  387. dma_addr_t addr, u16 len)
  388. {
  389. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  390. u16 hi_n_len = len << 4;
  391. put_unaligned_le32(addr, &tb->lo);
  392. if (sizeof(dma_addr_t) > sizeof(u32))
  393. hi_n_len |= ((addr >> 16) >> 16) & 0xF;
  394. tb->hi_n_len = cpu_to_le16(hi_n_len);
  395. tfd->num_tbs = idx + 1;
  396. }
  397. static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
  398. {
  399. return tfd->num_tbs & 0x1f;
  400. }
  401. /**
  402. * iwl_hw_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
  403. * @priv - driver private data
  404. * @txq - tx queue
  405. *
  406. * Does NOT advance any TFD circular buffer read/write indexes
  407. * Does NOT free the TFD itself (which is within circular buffer)
  408. */
  409. void iwl_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  410. {
  411. struct iwl_tfd *tfd_tmp = (struct iwl_tfd *)txq->tfds;
  412. struct iwl_tfd *tfd;
  413. struct pci_dev *dev = priv->pci_dev;
  414. int index = txq->q.read_ptr;
  415. int i;
  416. int num_tbs;
  417. tfd = &tfd_tmp[index];
  418. /* Sanity check on number of chunks */
  419. num_tbs = iwl_tfd_get_num_tbs(tfd);
  420. if (num_tbs >= IWL_NUM_OF_TBS) {
  421. IWL_ERR(priv, "Too many chunks: %i\n", num_tbs);
  422. /* @todo issue fatal error, it is quite serious situation */
  423. return;
  424. }
  425. /* Unmap tx_cmd */
  426. if (num_tbs)
  427. pci_unmap_single(dev,
  428. dma_unmap_addr(&txq->meta[index], mapping),
  429. dma_unmap_len(&txq->meta[index], len),
  430. PCI_DMA_BIDIRECTIONAL);
  431. /* Unmap chunks, if any. */
  432. for (i = 1; i < num_tbs; i++)
  433. pci_unmap_single(dev, iwl_tfd_tb_get_addr(tfd, i),
  434. iwl_tfd_tb_get_len(tfd, i), PCI_DMA_TODEVICE);
  435. /* free SKB */
  436. if (txq->txb) {
  437. struct sk_buff *skb;
  438. skb = txq->txb[txq->q.read_ptr].skb;
  439. /* can be called from irqs-disabled context */
  440. if (skb) {
  441. dev_kfree_skb_any(skb);
  442. txq->txb[txq->q.read_ptr].skb = NULL;
  443. }
  444. }
  445. }
  446. int iwl_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
  447. struct iwl_tx_queue *txq,
  448. dma_addr_t addr, u16 len,
  449. u8 reset, u8 pad)
  450. {
  451. struct iwl_queue *q;
  452. struct iwl_tfd *tfd, *tfd_tmp;
  453. u32 num_tbs;
  454. q = &txq->q;
  455. tfd_tmp = (struct iwl_tfd *)txq->tfds;
  456. tfd = &tfd_tmp[q->write_ptr];
  457. if (reset)
  458. memset(tfd, 0, sizeof(*tfd));
  459. num_tbs = iwl_tfd_get_num_tbs(tfd);
  460. /* Each TFD can point to a maximum 20 Tx buffers */
  461. if (num_tbs >= IWL_NUM_OF_TBS) {
  462. IWL_ERR(priv, "Error can not send more than %d chunks\n",
  463. IWL_NUM_OF_TBS);
  464. return -EINVAL;
  465. }
  466. BUG_ON(addr & ~DMA_BIT_MASK(36));
  467. if (unlikely(addr & ~IWL_TX_DMA_MASK))
  468. IWL_ERR(priv, "Unaligned address = %llx\n",
  469. (unsigned long long)addr);
  470. iwl_tfd_set_tb(tfd, num_tbs, addr, len);
  471. return 0;
  472. }
  473. /*
  474. * Tell nic where to find circular buffer of Tx Frame Descriptors for
  475. * given Tx queue, and enable the DMA channel used for that queue.
  476. *
  477. * 4965 supports up to 16 Tx queues in DRAM, mapped to up to 8 Tx DMA
  478. * channels supported in hardware.
  479. */
  480. int iwl_hw_tx_queue_init(struct iwl_priv *priv,
  481. struct iwl_tx_queue *txq)
  482. {
  483. int txq_id = txq->q.id;
  484. /* Circular buffer (TFD queue in DRAM) physical base address */
  485. iwl_write_direct32(priv, FH_MEM_CBBC_QUEUE(txq_id),
  486. txq->q.dma_addr >> 8);
  487. return 0;
  488. }
  489. /******************************************************************************
  490. *
  491. * Generic RX handler implementations
  492. *
  493. ******************************************************************************/
  494. static void iwl_rx_reply_alive(struct iwl_priv *priv,
  495. struct iwl_rx_mem_buffer *rxb)
  496. {
  497. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  498. struct iwl_alive_resp *palive;
  499. struct delayed_work *pwork;
  500. palive = &pkt->u.alive_frame;
  501. IWL_DEBUG_INFO(priv, "Alive ucode status 0x%08X revision "
  502. "0x%01X 0x%01X\n",
  503. palive->is_valid, palive->ver_type,
  504. palive->ver_subtype);
  505. if (palive->ver_subtype == INITIALIZE_SUBTYPE) {
  506. IWL_DEBUG_INFO(priv, "Initialization Alive received.\n");
  507. memcpy(&priv->card_alive_init,
  508. &pkt->u.alive_frame,
  509. sizeof(struct iwl_init_alive_resp));
  510. pwork = &priv->init_alive_start;
  511. } else {
  512. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  513. memcpy(&priv->card_alive, &pkt->u.alive_frame,
  514. sizeof(struct iwl_alive_resp));
  515. pwork = &priv->alive_start;
  516. }
  517. /* We delay the ALIVE response by 5ms to
  518. * give the HW RF Kill time to activate... */
  519. if (palive->is_valid == UCODE_VALID_OK)
  520. queue_delayed_work(priv->workqueue, pwork,
  521. msecs_to_jiffies(5));
  522. else
  523. IWL_WARN(priv, "uCode did not respond OK.\n");
  524. }
  525. static void iwl_bg_beacon_update(struct work_struct *work)
  526. {
  527. struct iwl_priv *priv =
  528. container_of(work, struct iwl_priv, beacon_update);
  529. struct sk_buff *beacon;
  530. mutex_lock(&priv->mutex);
  531. if (!priv->beacon_ctx) {
  532. IWL_ERR(priv, "updating beacon w/o beacon context!\n");
  533. goto out;
  534. }
  535. if (priv->beacon_ctx->vif->type != NL80211_IFTYPE_AP) {
  536. /*
  537. * The ucode will send beacon notifications even in
  538. * IBSS mode, but we don't want to process them. But
  539. * we need to defer the type check to here due to
  540. * requiring locking around the beacon_ctx access.
  541. */
  542. goto out;
  543. }
  544. /* Pull updated AP beacon from mac80211. will fail if not in AP mode */
  545. beacon = ieee80211_beacon_get(priv->hw, priv->beacon_ctx->vif);
  546. if (!beacon) {
  547. IWL_ERR(priv, "update beacon failed\n");
  548. goto out;
  549. }
  550. /* new beacon skb is allocated every time; dispose previous.*/
  551. if (priv->ibss_beacon)
  552. dev_kfree_skb(priv->ibss_beacon);
  553. priv->ibss_beacon = beacon;
  554. iwl_send_beacon_cmd(priv);
  555. out:
  556. mutex_unlock(&priv->mutex);
  557. }
  558. static void iwl_bg_bt_runtime_config(struct work_struct *work)
  559. {
  560. struct iwl_priv *priv =
  561. container_of(work, struct iwl_priv, bt_runtime_config);
  562. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  563. return;
  564. /* dont send host command if rf-kill is on */
  565. if (!iwl_is_ready_rf(priv))
  566. return;
  567. priv->cfg->ops->hcmd->send_bt_config(priv);
  568. }
  569. static void iwl_bg_bt_full_concurrency(struct work_struct *work)
  570. {
  571. struct iwl_priv *priv =
  572. container_of(work, struct iwl_priv, bt_full_concurrency);
  573. struct iwl_rxon_context *ctx;
  574. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  575. return;
  576. /* dont send host command if rf-kill is on */
  577. if (!iwl_is_ready_rf(priv))
  578. return;
  579. IWL_DEBUG_INFO(priv, "BT coex in %s mode\n",
  580. priv->bt_full_concurrent ?
  581. "full concurrency" : "3-wire");
  582. /*
  583. * LQ & RXON updated cmds must be sent before BT Config cmd
  584. * to avoid 3-wire collisions
  585. */
  586. mutex_lock(&priv->mutex);
  587. for_each_context(priv, ctx) {
  588. if (priv->cfg->ops->hcmd->set_rxon_chain)
  589. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  590. iwlcore_commit_rxon(priv, ctx);
  591. }
  592. mutex_unlock(&priv->mutex);
  593. priv->cfg->ops->hcmd->send_bt_config(priv);
  594. }
  595. /**
  596. * iwl_bg_statistics_periodic - Timer callback to queue statistics
  597. *
  598. * This callback is provided in order to send a statistics request.
  599. *
  600. * This timer function is continually reset to execute within
  601. * REG_RECALIB_PERIOD seconds since the last STATISTICS_NOTIFICATION
  602. * was received. We need to ensure we receive the statistics in order
  603. * to update the temperature used for calibrating the TXPOWER.
  604. */
  605. static void iwl_bg_statistics_periodic(unsigned long data)
  606. {
  607. struct iwl_priv *priv = (struct iwl_priv *)data;
  608. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  609. return;
  610. /* dont send host command if rf-kill is on */
  611. if (!iwl_is_ready_rf(priv))
  612. return;
  613. iwl_send_statistics_request(priv, CMD_ASYNC, false);
  614. }
  615. static void iwl_print_cont_event_trace(struct iwl_priv *priv, u32 base,
  616. u32 start_idx, u32 num_events,
  617. u32 mode)
  618. {
  619. u32 i;
  620. u32 ptr; /* SRAM byte address of log data */
  621. u32 ev, time, data; /* event log data */
  622. unsigned long reg_flags;
  623. if (mode == 0)
  624. ptr = base + (4 * sizeof(u32)) + (start_idx * 2 * sizeof(u32));
  625. else
  626. ptr = base + (4 * sizeof(u32)) + (start_idx * 3 * sizeof(u32));
  627. /* Make sure device is powered up for SRAM reads */
  628. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  629. if (iwl_grab_nic_access(priv)) {
  630. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  631. return;
  632. }
  633. /* Set starting address; reads will auto-increment */
  634. _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
  635. rmb();
  636. /*
  637. * "time" is actually "data" for mode 0 (no timestamp).
  638. * place event id # at far right for easier visual parsing.
  639. */
  640. for (i = 0; i < num_events; i++) {
  641. ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  642. time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  643. if (mode == 0) {
  644. trace_iwlwifi_dev_ucode_cont_event(priv,
  645. 0, time, ev);
  646. } else {
  647. data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  648. trace_iwlwifi_dev_ucode_cont_event(priv,
  649. time, data, ev);
  650. }
  651. }
  652. /* Allow device to power down */
  653. iwl_release_nic_access(priv);
  654. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  655. }
  656. static void iwl_continuous_event_trace(struct iwl_priv *priv)
  657. {
  658. u32 capacity; /* event log capacity in # entries */
  659. u32 base; /* SRAM byte address of event log header */
  660. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  661. u32 num_wraps; /* # times uCode wrapped to top of log */
  662. u32 next_entry; /* index of next entry to be written by uCode */
  663. if (priv->ucode_type == UCODE_INIT)
  664. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  665. else
  666. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  667. if (priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  668. capacity = iwl_read_targ_mem(priv, base);
  669. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  670. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  671. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  672. } else
  673. return;
  674. if (num_wraps == priv->event_log.num_wraps) {
  675. iwl_print_cont_event_trace(priv,
  676. base, priv->event_log.next_entry,
  677. next_entry - priv->event_log.next_entry,
  678. mode);
  679. priv->event_log.non_wraps_count++;
  680. } else {
  681. if ((num_wraps - priv->event_log.num_wraps) > 1)
  682. priv->event_log.wraps_more_count++;
  683. else
  684. priv->event_log.wraps_once_count++;
  685. trace_iwlwifi_dev_ucode_wrap_event(priv,
  686. num_wraps - priv->event_log.num_wraps,
  687. next_entry, priv->event_log.next_entry);
  688. if (next_entry < priv->event_log.next_entry) {
  689. iwl_print_cont_event_trace(priv, base,
  690. priv->event_log.next_entry,
  691. capacity - priv->event_log.next_entry,
  692. mode);
  693. iwl_print_cont_event_trace(priv, base, 0,
  694. next_entry, mode);
  695. } else {
  696. iwl_print_cont_event_trace(priv, base,
  697. next_entry, capacity - next_entry,
  698. mode);
  699. iwl_print_cont_event_trace(priv, base, 0,
  700. next_entry, mode);
  701. }
  702. }
  703. priv->event_log.num_wraps = num_wraps;
  704. priv->event_log.next_entry = next_entry;
  705. }
  706. /**
  707. * iwl_bg_ucode_trace - Timer callback to log ucode event
  708. *
  709. * The timer is continually set to execute every
  710. * UCODE_TRACE_PERIOD milliseconds after the last timer expired
  711. * this function is to perform continuous uCode event logging operation
  712. * if enabled
  713. */
  714. static void iwl_bg_ucode_trace(unsigned long data)
  715. {
  716. struct iwl_priv *priv = (struct iwl_priv *)data;
  717. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  718. return;
  719. if (priv->event_log.ucode_trace) {
  720. iwl_continuous_event_trace(priv);
  721. /* Reschedule the timer to occur in UCODE_TRACE_PERIOD */
  722. mod_timer(&priv->ucode_trace,
  723. jiffies + msecs_to_jiffies(UCODE_TRACE_PERIOD));
  724. }
  725. }
  726. static void iwl_rx_beacon_notif(struct iwl_priv *priv,
  727. struct iwl_rx_mem_buffer *rxb)
  728. {
  729. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  730. struct iwl4965_beacon_notif *beacon =
  731. (struct iwl4965_beacon_notif *)pkt->u.raw;
  732. #ifdef CONFIG_IWLWIFI_DEBUG
  733. u8 rate = iwl_hw_get_rate(beacon->beacon_notify_hdr.rate_n_flags);
  734. IWL_DEBUG_RX(priv, "beacon status %x retries %d iss %d "
  735. "tsf %d %d rate %d\n",
  736. le32_to_cpu(beacon->beacon_notify_hdr.u.status) & TX_STATUS_MSK,
  737. beacon->beacon_notify_hdr.failure_frame,
  738. le32_to_cpu(beacon->ibss_mgr_status),
  739. le32_to_cpu(beacon->high_tsf),
  740. le32_to_cpu(beacon->low_tsf), rate);
  741. #endif
  742. priv->ibss_manager = le32_to_cpu(beacon->ibss_mgr_status);
  743. if (!test_bit(STATUS_EXIT_PENDING, &priv->status))
  744. queue_work(priv->workqueue, &priv->beacon_update);
  745. }
  746. /* Handle notification from uCode that card's power state is changing
  747. * due to software, hardware, or critical temperature RFKILL */
  748. static void iwl_rx_card_state_notif(struct iwl_priv *priv,
  749. struct iwl_rx_mem_buffer *rxb)
  750. {
  751. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  752. u32 flags = le32_to_cpu(pkt->u.card_state_notif.flags);
  753. unsigned long status = priv->status;
  754. IWL_DEBUG_RF_KILL(priv, "Card state received: HW:%s SW:%s CT:%s\n",
  755. (flags & HW_CARD_DISABLED) ? "Kill" : "On",
  756. (flags & SW_CARD_DISABLED) ? "Kill" : "On",
  757. (flags & CT_CARD_DISABLED) ?
  758. "Reached" : "Not reached");
  759. if (flags & (SW_CARD_DISABLED | HW_CARD_DISABLED |
  760. CT_CARD_DISABLED)) {
  761. iwl_write32(priv, CSR_UCODE_DRV_GP1_SET,
  762. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  763. iwl_write_direct32(priv, HBUS_TARG_MBX_C,
  764. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  765. if (!(flags & RXON_CARD_DISABLED)) {
  766. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  767. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  768. iwl_write_direct32(priv, HBUS_TARG_MBX_C,
  769. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  770. }
  771. if (flags & CT_CARD_DISABLED)
  772. iwl_tt_enter_ct_kill(priv);
  773. }
  774. if (!(flags & CT_CARD_DISABLED))
  775. iwl_tt_exit_ct_kill(priv);
  776. if (flags & HW_CARD_DISABLED)
  777. set_bit(STATUS_RF_KILL_HW, &priv->status);
  778. else
  779. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  780. if (!(flags & RXON_CARD_DISABLED))
  781. iwl_scan_cancel(priv);
  782. if ((test_bit(STATUS_RF_KILL_HW, &status) !=
  783. test_bit(STATUS_RF_KILL_HW, &priv->status)))
  784. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  785. test_bit(STATUS_RF_KILL_HW, &priv->status));
  786. else
  787. wake_up_interruptible(&priv->wait_command_queue);
  788. }
  789. static void iwl_bg_tx_flush(struct work_struct *work)
  790. {
  791. struct iwl_priv *priv =
  792. container_of(work, struct iwl_priv, tx_flush);
  793. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  794. return;
  795. /* do nothing if rf-kill is on */
  796. if (!iwl_is_ready_rf(priv))
  797. return;
  798. if (priv->cfg->ops->lib->txfifo_flush) {
  799. IWL_DEBUG_INFO(priv, "device request: flush all tx frames\n");
  800. iwlagn_dev_txfifo_flush(priv, IWL_DROP_ALL);
  801. }
  802. }
  803. /**
  804. * iwl_setup_rx_handlers - Initialize Rx handler callbacks
  805. *
  806. * Setup the RX handlers for each of the reply types sent from the uCode
  807. * to the host.
  808. *
  809. * This function chains into the hardware specific files for them to setup
  810. * any hardware specific handlers as well.
  811. */
  812. static void iwl_setup_rx_handlers(struct iwl_priv *priv)
  813. {
  814. priv->rx_handlers[REPLY_ALIVE] = iwl_rx_reply_alive;
  815. priv->rx_handlers[REPLY_ERROR] = iwl_rx_reply_error;
  816. priv->rx_handlers[CHANNEL_SWITCH_NOTIFICATION] = iwl_rx_csa;
  817. priv->rx_handlers[SPECTRUM_MEASURE_NOTIFICATION] =
  818. iwl_rx_spectrum_measure_notif;
  819. priv->rx_handlers[PM_SLEEP_NOTIFICATION] = iwl_rx_pm_sleep_notif;
  820. priv->rx_handlers[PM_DEBUG_STATISTIC_NOTIFIC] =
  821. iwl_rx_pm_debug_statistics_notif;
  822. priv->rx_handlers[BEACON_NOTIFICATION] = iwl_rx_beacon_notif;
  823. /*
  824. * The same handler is used for both the REPLY to a discrete
  825. * statistics request from the host as well as for the periodic
  826. * statistics notifications (after received beacons) from the uCode.
  827. */
  828. priv->rx_handlers[REPLY_STATISTICS_CMD] = iwl_reply_statistics;
  829. priv->rx_handlers[STATISTICS_NOTIFICATION] = iwl_rx_statistics;
  830. iwl_setup_rx_scan_handlers(priv);
  831. /* status change handler */
  832. priv->rx_handlers[CARD_STATE_NOTIFICATION] = iwl_rx_card_state_notif;
  833. priv->rx_handlers[MISSED_BEACONS_NOTIFICATION] =
  834. iwl_rx_missed_beacon_notif;
  835. /* Rx handlers */
  836. priv->rx_handlers[REPLY_RX_PHY_CMD] = iwlagn_rx_reply_rx_phy;
  837. priv->rx_handlers[REPLY_RX_MPDU_CMD] = iwlagn_rx_reply_rx;
  838. /* block ack */
  839. priv->rx_handlers[REPLY_COMPRESSED_BA] = iwlagn_rx_reply_compressed_ba;
  840. /* Set up hardware specific Rx handlers */
  841. priv->cfg->ops->lib->rx_handler_setup(priv);
  842. }
  843. /**
  844. * iwl_rx_handle - Main entry function for receiving responses from uCode
  845. *
  846. * Uses the priv->rx_handlers callback function array to invoke
  847. * the appropriate handlers, including command responses,
  848. * frame-received notifications, and other notifications.
  849. */
  850. void iwl_rx_handle(struct iwl_priv *priv)
  851. {
  852. struct iwl_rx_mem_buffer *rxb;
  853. struct iwl_rx_packet *pkt;
  854. struct iwl_rx_queue *rxq = &priv->rxq;
  855. u32 r, i;
  856. int reclaim;
  857. unsigned long flags;
  858. u8 fill_rx = 0;
  859. u32 count = 8;
  860. int total_empty;
  861. /* uCode's read index (stored in shared DRAM) indicates the last Rx
  862. * buffer that the driver may process (last buffer filled by ucode). */
  863. r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
  864. i = rxq->read;
  865. /* Rx interrupt, but nothing sent from uCode */
  866. if (i == r)
  867. IWL_DEBUG_RX(priv, "r = %d, i = %d\n", r, i);
  868. /* calculate total frames need to be restock after handling RX */
  869. total_empty = r - rxq->write_actual;
  870. if (total_empty < 0)
  871. total_empty += RX_QUEUE_SIZE;
  872. if (total_empty > (RX_QUEUE_SIZE / 2))
  873. fill_rx = 1;
  874. while (i != r) {
  875. int len;
  876. rxb = rxq->queue[i];
  877. /* If an RXB doesn't have a Rx queue slot associated with it,
  878. * then a bug has been introduced in the queue refilling
  879. * routines -- catch it here */
  880. BUG_ON(rxb == NULL);
  881. rxq->queue[i] = NULL;
  882. pci_unmap_page(priv->pci_dev, rxb->page_dma,
  883. PAGE_SIZE << priv->hw_params.rx_page_order,
  884. PCI_DMA_FROMDEVICE);
  885. pkt = rxb_addr(rxb);
  886. len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
  887. len += sizeof(u32); /* account for status word */
  888. trace_iwlwifi_dev_rx(priv, pkt, len);
  889. /* Reclaim a command buffer only if this packet is a response
  890. * to a (driver-originated) command.
  891. * If the packet (e.g. Rx frame) originated from uCode,
  892. * there is no command buffer to reclaim.
  893. * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
  894. * but apparently a few don't get set; catch them here. */
  895. reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
  896. (pkt->hdr.cmd != REPLY_RX_PHY_CMD) &&
  897. (pkt->hdr.cmd != REPLY_RX) &&
  898. (pkt->hdr.cmd != REPLY_RX_MPDU_CMD) &&
  899. (pkt->hdr.cmd != REPLY_COMPRESSED_BA) &&
  900. (pkt->hdr.cmd != STATISTICS_NOTIFICATION) &&
  901. (pkt->hdr.cmd != REPLY_TX);
  902. /* Based on type of command response or notification,
  903. * handle those that need handling via function in
  904. * rx_handlers table. See iwl_setup_rx_handlers() */
  905. if (priv->rx_handlers[pkt->hdr.cmd]) {
  906. IWL_DEBUG_RX(priv, "r = %d, i = %d, %s, 0x%02x\n", r,
  907. i, get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
  908. priv->isr_stats.rx_handlers[pkt->hdr.cmd]++;
  909. priv->rx_handlers[pkt->hdr.cmd] (priv, rxb);
  910. } else {
  911. /* No handling needed */
  912. IWL_DEBUG_RX(priv,
  913. "r %d i %d No handler needed for %s, 0x%02x\n",
  914. r, i, get_cmd_string(pkt->hdr.cmd),
  915. pkt->hdr.cmd);
  916. }
  917. /*
  918. * XXX: After here, we should always check rxb->page
  919. * against NULL before touching it or its virtual
  920. * memory (pkt). Because some rx_handler might have
  921. * already taken or freed the pages.
  922. */
  923. if (reclaim) {
  924. /* Invoke any callbacks, transfer the buffer to caller,
  925. * and fire off the (possibly) blocking iwl_send_cmd()
  926. * as we reclaim the driver command queue */
  927. if (rxb->page)
  928. iwl_tx_cmd_complete(priv, rxb);
  929. else
  930. IWL_WARN(priv, "Claim null rxb?\n");
  931. }
  932. /* Reuse the page if possible. For notification packets and
  933. * SKBs that fail to Rx correctly, add them back into the
  934. * rx_free list for reuse later. */
  935. spin_lock_irqsave(&rxq->lock, flags);
  936. if (rxb->page != NULL) {
  937. rxb->page_dma = pci_map_page(priv->pci_dev, rxb->page,
  938. 0, PAGE_SIZE << priv->hw_params.rx_page_order,
  939. PCI_DMA_FROMDEVICE);
  940. list_add_tail(&rxb->list, &rxq->rx_free);
  941. rxq->free_count++;
  942. } else
  943. list_add_tail(&rxb->list, &rxq->rx_used);
  944. spin_unlock_irqrestore(&rxq->lock, flags);
  945. i = (i + 1) & RX_QUEUE_MASK;
  946. /* If there are a lot of unused frames,
  947. * restock the Rx queue so ucode wont assert. */
  948. if (fill_rx) {
  949. count++;
  950. if (count >= 8) {
  951. rxq->read = i;
  952. iwlagn_rx_replenish_now(priv);
  953. count = 0;
  954. }
  955. }
  956. }
  957. /* Backtrack one entry */
  958. rxq->read = i;
  959. if (fill_rx)
  960. iwlagn_rx_replenish_now(priv);
  961. else
  962. iwlagn_rx_queue_restock(priv);
  963. }
  964. /* call this function to flush any scheduled tasklet */
  965. static inline void iwl_synchronize_irq(struct iwl_priv *priv)
  966. {
  967. /* wait to make sure we flush pending tasklet*/
  968. synchronize_irq(priv->pci_dev->irq);
  969. tasklet_kill(&priv->irq_tasklet);
  970. }
  971. static void iwl_irq_tasklet_legacy(struct iwl_priv *priv)
  972. {
  973. u32 inta, handled = 0;
  974. u32 inta_fh;
  975. unsigned long flags;
  976. u32 i;
  977. #ifdef CONFIG_IWLWIFI_DEBUG
  978. u32 inta_mask;
  979. #endif
  980. spin_lock_irqsave(&priv->lock, flags);
  981. /* Ack/clear/reset pending uCode interrupts.
  982. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  983. * and will clear only when CSR_FH_INT_STATUS gets cleared. */
  984. inta = iwl_read32(priv, CSR_INT);
  985. iwl_write32(priv, CSR_INT, inta);
  986. /* Ack/clear/reset pending flow-handler (DMA) interrupts.
  987. * Any new interrupts that happen after this, either while we're
  988. * in this tasklet, or later, will show up in next ISR/tasklet. */
  989. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  990. iwl_write32(priv, CSR_FH_INT_STATUS, inta_fh);
  991. #ifdef CONFIG_IWLWIFI_DEBUG
  992. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  993. /* just for debug */
  994. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  995. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
  996. inta, inta_mask, inta_fh);
  997. }
  998. #endif
  999. spin_unlock_irqrestore(&priv->lock, flags);
  1000. /* Since CSR_INT and CSR_FH_INT_STATUS reads and clears are not
  1001. * atomic, make sure that inta covers all the interrupts that
  1002. * we've discovered, even if FH interrupt came in just after
  1003. * reading CSR_INT. */
  1004. if (inta_fh & CSR49_FH_INT_RX_MASK)
  1005. inta |= CSR_INT_BIT_FH_RX;
  1006. if (inta_fh & CSR49_FH_INT_TX_MASK)
  1007. inta |= CSR_INT_BIT_FH_TX;
  1008. /* Now service all interrupt bits discovered above. */
  1009. if (inta & CSR_INT_BIT_HW_ERR) {
  1010. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  1011. /* Tell the device to stop sending interrupts */
  1012. iwl_disable_interrupts(priv);
  1013. priv->isr_stats.hw++;
  1014. iwl_irq_handle_error(priv);
  1015. handled |= CSR_INT_BIT_HW_ERR;
  1016. return;
  1017. }
  1018. #ifdef CONFIG_IWLWIFI_DEBUG
  1019. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1020. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  1021. if (inta & CSR_INT_BIT_SCD) {
  1022. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  1023. "the frame/frames.\n");
  1024. priv->isr_stats.sch++;
  1025. }
  1026. /* Alive notification via Rx interrupt will do the real work */
  1027. if (inta & CSR_INT_BIT_ALIVE) {
  1028. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  1029. priv->isr_stats.alive++;
  1030. }
  1031. }
  1032. #endif
  1033. /* Safely ignore these bits for debug checks below */
  1034. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  1035. /* HW RF KILL switch toggled */
  1036. if (inta & CSR_INT_BIT_RF_KILL) {
  1037. int hw_rf_kill = 0;
  1038. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  1039. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  1040. hw_rf_kill = 1;
  1041. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  1042. hw_rf_kill ? "disable radio" : "enable radio");
  1043. priv->isr_stats.rfkill++;
  1044. /* driver only loads ucode once setting the interface up.
  1045. * the driver allows loading the ucode even if the radio
  1046. * is killed. Hence update the killswitch state here. The
  1047. * rfkill handler will care about restarting if needed.
  1048. */
  1049. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  1050. if (hw_rf_kill)
  1051. set_bit(STATUS_RF_KILL_HW, &priv->status);
  1052. else
  1053. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  1054. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  1055. }
  1056. handled |= CSR_INT_BIT_RF_KILL;
  1057. }
  1058. /* Chip got too hot and stopped itself */
  1059. if (inta & CSR_INT_BIT_CT_KILL) {
  1060. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  1061. priv->isr_stats.ctkill++;
  1062. handled |= CSR_INT_BIT_CT_KILL;
  1063. }
  1064. /* Error detected by uCode */
  1065. if (inta & CSR_INT_BIT_SW_ERR) {
  1066. IWL_ERR(priv, "Microcode SW error detected. "
  1067. " Restarting 0x%X.\n", inta);
  1068. priv->isr_stats.sw++;
  1069. iwl_irq_handle_error(priv);
  1070. handled |= CSR_INT_BIT_SW_ERR;
  1071. }
  1072. /*
  1073. * uCode wakes up after power-down sleep.
  1074. * Tell device about any new tx or host commands enqueued,
  1075. * and about any Rx buffers made available while asleep.
  1076. */
  1077. if (inta & CSR_INT_BIT_WAKEUP) {
  1078. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  1079. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  1080. for (i = 0; i < priv->hw_params.max_txq_num; i++)
  1081. iwl_txq_update_write_ptr(priv, &priv->txq[i]);
  1082. priv->isr_stats.wakeup++;
  1083. handled |= CSR_INT_BIT_WAKEUP;
  1084. }
  1085. /* All uCode command responses, including Tx command responses,
  1086. * Rx "responses" (frame-received notification), and other
  1087. * notifications from uCode come through here*/
  1088. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  1089. iwl_rx_handle(priv);
  1090. priv->isr_stats.rx++;
  1091. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  1092. }
  1093. /* This "Tx" DMA channel is used only for loading uCode */
  1094. if (inta & CSR_INT_BIT_FH_TX) {
  1095. IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
  1096. priv->isr_stats.tx++;
  1097. handled |= CSR_INT_BIT_FH_TX;
  1098. /* Wake up uCode load routine, now that load is complete */
  1099. priv->ucode_write_complete = 1;
  1100. wake_up_interruptible(&priv->wait_command_queue);
  1101. }
  1102. if (inta & ~handled) {
  1103. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  1104. priv->isr_stats.unhandled++;
  1105. }
  1106. if (inta & ~(priv->inta_mask)) {
  1107. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  1108. inta & ~priv->inta_mask);
  1109. IWL_WARN(priv, " with FH_INT = 0x%08x\n", inta_fh);
  1110. }
  1111. /* Re-enable all interrupts */
  1112. /* only Re-enable if diabled by irq */
  1113. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1114. iwl_enable_interrupts(priv);
  1115. #ifdef CONFIG_IWLWIFI_DEBUG
  1116. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1117. inta = iwl_read32(priv, CSR_INT);
  1118. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  1119. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  1120. IWL_DEBUG_ISR(priv, "End inta 0x%08x, enabled 0x%08x, fh 0x%08x, "
  1121. "flags 0x%08lx\n", inta, inta_mask, inta_fh, flags);
  1122. }
  1123. #endif
  1124. }
  1125. /* tasklet for iwlagn interrupt */
  1126. static void iwl_irq_tasklet(struct iwl_priv *priv)
  1127. {
  1128. u32 inta = 0;
  1129. u32 handled = 0;
  1130. unsigned long flags;
  1131. u32 i;
  1132. #ifdef CONFIG_IWLWIFI_DEBUG
  1133. u32 inta_mask;
  1134. #endif
  1135. spin_lock_irqsave(&priv->lock, flags);
  1136. /* Ack/clear/reset pending uCode interrupts.
  1137. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  1138. */
  1139. /* There is a hardware bug in the interrupt mask function that some
  1140. * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
  1141. * they are disabled in the CSR_INT_MASK register. Furthermore the
  1142. * ICT interrupt handling mechanism has another bug that might cause
  1143. * these unmasked interrupts fail to be detected. We workaround the
  1144. * hardware bugs here by ACKing all the possible interrupts so that
  1145. * interrupt coalescing can still be achieved.
  1146. */
  1147. iwl_write32(priv, CSR_INT, priv->_agn.inta | ~priv->inta_mask);
  1148. inta = priv->_agn.inta;
  1149. #ifdef CONFIG_IWLWIFI_DEBUG
  1150. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  1151. /* just for debug */
  1152. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  1153. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x\n ",
  1154. inta, inta_mask);
  1155. }
  1156. #endif
  1157. spin_unlock_irqrestore(&priv->lock, flags);
  1158. /* saved interrupt in inta variable now we can reset priv->_agn.inta */
  1159. priv->_agn.inta = 0;
  1160. /* Now service all interrupt bits discovered above. */
  1161. if (inta & CSR_INT_BIT_HW_ERR) {
  1162. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  1163. /* Tell the device to stop sending interrupts */
  1164. iwl_disable_interrupts(priv);
  1165. priv->isr_stats.hw++;
  1166. iwl_irq_handle_error(priv);
  1167. handled |= CSR_INT_BIT_HW_ERR;
  1168. return;
  1169. }
  1170. #ifdef CONFIG_IWLWIFI_DEBUG
  1171. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1172. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  1173. if (inta & CSR_INT_BIT_SCD) {
  1174. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  1175. "the frame/frames.\n");
  1176. priv->isr_stats.sch++;
  1177. }
  1178. /* Alive notification via Rx interrupt will do the real work */
  1179. if (inta & CSR_INT_BIT_ALIVE) {
  1180. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  1181. priv->isr_stats.alive++;
  1182. }
  1183. }
  1184. #endif
  1185. /* Safely ignore these bits for debug checks below */
  1186. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  1187. /* HW RF KILL switch toggled */
  1188. if (inta & CSR_INT_BIT_RF_KILL) {
  1189. int hw_rf_kill = 0;
  1190. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  1191. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  1192. hw_rf_kill = 1;
  1193. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  1194. hw_rf_kill ? "disable radio" : "enable radio");
  1195. priv->isr_stats.rfkill++;
  1196. /* driver only loads ucode once setting the interface up.
  1197. * the driver allows loading the ucode even if the radio
  1198. * is killed. Hence update the killswitch state here. The
  1199. * rfkill handler will care about restarting if needed.
  1200. */
  1201. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  1202. if (hw_rf_kill)
  1203. set_bit(STATUS_RF_KILL_HW, &priv->status);
  1204. else
  1205. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  1206. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  1207. }
  1208. handled |= CSR_INT_BIT_RF_KILL;
  1209. }
  1210. /* Chip got too hot and stopped itself */
  1211. if (inta & CSR_INT_BIT_CT_KILL) {
  1212. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  1213. priv->isr_stats.ctkill++;
  1214. handled |= CSR_INT_BIT_CT_KILL;
  1215. }
  1216. /* Error detected by uCode */
  1217. if (inta & CSR_INT_BIT_SW_ERR) {
  1218. IWL_ERR(priv, "Microcode SW error detected. "
  1219. " Restarting 0x%X.\n", inta);
  1220. priv->isr_stats.sw++;
  1221. iwl_irq_handle_error(priv);
  1222. handled |= CSR_INT_BIT_SW_ERR;
  1223. }
  1224. /* uCode wakes up after power-down sleep */
  1225. if (inta & CSR_INT_BIT_WAKEUP) {
  1226. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  1227. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  1228. for (i = 0; i < priv->hw_params.max_txq_num; i++)
  1229. iwl_txq_update_write_ptr(priv, &priv->txq[i]);
  1230. priv->isr_stats.wakeup++;
  1231. handled |= CSR_INT_BIT_WAKEUP;
  1232. }
  1233. /* All uCode command responses, including Tx command responses,
  1234. * Rx "responses" (frame-received notification), and other
  1235. * notifications from uCode come through here*/
  1236. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
  1237. CSR_INT_BIT_RX_PERIODIC)) {
  1238. IWL_DEBUG_ISR(priv, "Rx interrupt\n");
  1239. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  1240. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  1241. iwl_write32(priv, CSR_FH_INT_STATUS,
  1242. CSR49_FH_INT_RX_MASK);
  1243. }
  1244. if (inta & CSR_INT_BIT_RX_PERIODIC) {
  1245. handled |= CSR_INT_BIT_RX_PERIODIC;
  1246. iwl_write32(priv, CSR_INT, CSR_INT_BIT_RX_PERIODIC);
  1247. }
  1248. /* Sending RX interrupt require many steps to be done in the
  1249. * the device:
  1250. * 1- write interrupt to current index in ICT table.
  1251. * 2- dma RX frame.
  1252. * 3- update RX shared data to indicate last write index.
  1253. * 4- send interrupt.
  1254. * This could lead to RX race, driver could receive RX interrupt
  1255. * but the shared data changes does not reflect this;
  1256. * periodic interrupt will detect any dangling Rx activity.
  1257. */
  1258. /* Disable periodic interrupt; we use it as just a one-shot. */
  1259. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  1260. CSR_INT_PERIODIC_DIS);
  1261. iwl_rx_handle(priv);
  1262. /*
  1263. * Enable periodic interrupt in 8 msec only if we received
  1264. * real RX interrupt (instead of just periodic int), to catch
  1265. * any dangling Rx interrupt. If it was just the periodic
  1266. * interrupt, there was no dangling Rx activity, and no need
  1267. * to extend the periodic interrupt; one-shot is enough.
  1268. */
  1269. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
  1270. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  1271. CSR_INT_PERIODIC_ENA);
  1272. priv->isr_stats.rx++;
  1273. }
  1274. /* This "Tx" DMA channel is used only for loading uCode */
  1275. if (inta & CSR_INT_BIT_FH_TX) {
  1276. iwl_write32(priv, CSR_FH_INT_STATUS, CSR49_FH_INT_TX_MASK);
  1277. IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
  1278. priv->isr_stats.tx++;
  1279. handled |= CSR_INT_BIT_FH_TX;
  1280. /* Wake up uCode load routine, now that load is complete */
  1281. priv->ucode_write_complete = 1;
  1282. wake_up_interruptible(&priv->wait_command_queue);
  1283. }
  1284. if (inta & ~handled) {
  1285. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  1286. priv->isr_stats.unhandled++;
  1287. }
  1288. if (inta & ~(priv->inta_mask)) {
  1289. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  1290. inta & ~priv->inta_mask);
  1291. }
  1292. /* Re-enable all interrupts */
  1293. /* only Re-enable if diabled by irq */
  1294. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1295. iwl_enable_interrupts(priv);
  1296. }
  1297. /* the threshold ratio of actual_ack_cnt to expected_ack_cnt in percent */
  1298. #define ACK_CNT_RATIO (50)
  1299. #define BA_TIMEOUT_CNT (5)
  1300. #define BA_TIMEOUT_MAX (16)
  1301. /**
  1302. * iwl_good_ack_health - checks for ACK count ratios, BA timeout retries.
  1303. *
  1304. * When the ACK count ratio is 0 and aggregated BA timeout retries exceeding
  1305. * the BA_TIMEOUT_MAX, reload firmware and bring system back to normal
  1306. * operation state.
  1307. */
  1308. bool iwl_good_ack_health(struct iwl_priv *priv,
  1309. struct iwl_rx_packet *pkt)
  1310. {
  1311. bool rc = true;
  1312. int actual_ack_cnt_delta, expected_ack_cnt_delta;
  1313. int ba_timeout_delta;
  1314. actual_ack_cnt_delta =
  1315. le32_to_cpu(pkt->u.stats.tx.actual_ack_cnt) -
  1316. le32_to_cpu(priv->_agn.statistics.tx.actual_ack_cnt);
  1317. expected_ack_cnt_delta =
  1318. le32_to_cpu(pkt->u.stats.tx.expected_ack_cnt) -
  1319. le32_to_cpu(priv->_agn.statistics.tx.expected_ack_cnt);
  1320. ba_timeout_delta =
  1321. le32_to_cpu(pkt->u.stats.tx.agg.ba_timeout) -
  1322. le32_to_cpu(priv->_agn.statistics.tx.agg.ba_timeout);
  1323. if ((priv->_agn.agg_tids_count > 0) &&
  1324. (expected_ack_cnt_delta > 0) &&
  1325. (((actual_ack_cnt_delta * 100) / expected_ack_cnt_delta)
  1326. < ACK_CNT_RATIO) &&
  1327. (ba_timeout_delta > BA_TIMEOUT_CNT)) {
  1328. IWL_DEBUG_RADIO(priv, "actual_ack_cnt delta = %d,"
  1329. " expected_ack_cnt = %d\n",
  1330. actual_ack_cnt_delta, expected_ack_cnt_delta);
  1331. #ifdef CONFIG_IWLWIFI_DEBUGFS
  1332. /*
  1333. * This is ifdef'ed on DEBUGFS because otherwise the
  1334. * statistics aren't available. If DEBUGFS is set but
  1335. * DEBUG is not, these will just compile out.
  1336. */
  1337. IWL_DEBUG_RADIO(priv, "rx_detected_cnt delta = %d\n",
  1338. priv->_agn.delta_statistics.tx.rx_detected_cnt);
  1339. IWL_DEBUG_RADIO(priv,
  1340. "ack_or_ba_timeout_collision delta = %d\n",
  1341. priv->_agn.delta_statistics.tx.
  1342. ack_or_ba_timeout_collision);
  1343. #endif
  1344. IWL_DEBUG_RADIO(priv, "agg ba_timeout delta = %d\n",
  1345. ba_timeout_delta);
  1346. if (!actual_ack_cnt_delta &&
  1347. (ba_timeout_delta >= BA_TIMEOUT_MAX))
  1348. rc = false;
  1349. }
  1350. return rc;
  1351. }
  1352. /*****************************************************************************
  1353. *
  1354. * sysfs attributes
  1355. *
  1356. *****************************************************************************/
  1357. #ifdef CONFIG_IWLWIFI_DEBUG
  1358. /*
  1359. * The following adds a new attribute to the sysfs representation
  1360. * of this device driver (i.e. a new file in /sys/class/net/wlan0/device/)
  1361. * used for controlling the debug level.
  1362. *
  1363. * See the level definitions in iwl for details.
  1364. *
  1365. * The debug_level being managed using sysfs below is a per device debug
  1366. * level that is used instead of the global debug level if it (the per
  1367. * device debug level) is set.
  1368. */
  1369. static ssize_t show_debug_level(struct device *d,
  1370. struct device_attribute *attr, char *buf)
  1371. {
  1372. struct iwl_priv *priv = dev_get_drvdata(d);
  1373. return sprintf(buf, "0x%08X\n", iwl_get_debug_level(priv));
  1374. }
  1375. static ssize_t store_debug_level(struct device *d,
  1376. struct device_attribute *attr,
  1377. const char *buf, size_t count)
  1378. {
  1379. struct iwl_priv *priv = dev_get_drvdata(d);
  1380. unsigned long val;
  1381. int ret;
  1382. ret = strict_strtoul(buf, 0, &val);
  1383. if (ret)
  1384. IWL_ERR(priv, "%s is not in hex or decimal form.\n", buf);
  1385. else {
  1386. priv->debug_level = val;
  1387. if (iwl_alloc_traffic_mem(priv))
  1388. IWL_ERR(priv,
  1389. "Not enough memory to generate traffic log\n");
  1390. }
  1391. return strnlen(buf, count);
  1392. }
  1393. static DEVICE_ATTR(debug_level, S_IWUSR | S_IRUGO,
  1394. show_debug_level, store_debug_level);
  1395. #endif /* CONFIG_IWLWIFI_DEBUG */
  1396. static ssize_t show_temperature(struct device *d,
  1397. struct device_attribute *attr, char *buf)
  1398. {
  1399. struct iwl_priv *priv = dev_get_drvdata(d);
  1400. if (!iwl_is_alive(priv))
  1401. return -EAGAIN;
  1402. return sprintf(buf, "%d\n", priv->temperature);
  1403. }
  1404. static DEVICE_ATTR(temperature, S_IRUGO, show_temperature, NULL);
  1405. static ssize_t show_tx_power(struct device *d,
  1406. struct device_attribute *attr, char *buf)
  1407. {
  1408. struct iwl_priv *priv = dev_get_drvdata(d);
  1409. if (!iwl_is_ready_rf(priv))
  1410. return sprintf(buf, "off\n");
  1411. else
  1412. return sprintf(buf, "%d\n", priv->tx_power_user_lmt);
  1413. }
  1414. static ssize_t store_tx_power(struct device *d,
  1415. struct device_attribute *attr,
  1416. const char *buf, size_t count)
  1417. {
  1418. struct iwl_priv *priv = dev_get_drvdata(d);
  1419. unsigned long val;
  1420. int ret;
  1421. ret = strict_strtoul(buf, 10, &val);
  1422. if (ret)
  1423. IWL_INFO(priv, "%s is not in decimal form.\n", buf);
  1424. else {
  1425. ret = iwl_set_tx_power(priv, val, false);
  1426. if (ret)
  1427. IWL_ERR(priv, "failed setting tx power (0x%d).\n",
  1428. ret);
  1429. else
  1430. ret = count;
  1431. }
  1432. return ret;
  1433. }
  1434. static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, show_tx_power, store_tx_power);
  1435. static struct attribute *iwl_sysfs_entries[] = {
  1436. &dev_attr_temperature.attr,
  1437. &dev_attr_tx_power.attr,
  1438. #ifdef CONFIG_IWLWIFI_DEBUG
  1439. &dev_attr_debug_level.attr,
  1440. #endif
  1441. NULL
  1442. };
  1443. static struct attribute_group iwl_attribute_group = {
  1444. .name = NULL, /* put in device directory */
  1445. .attrs = iwl_sysfs_entries,
  1446. };
  1447. /******************************************************************************
  1448. *
  1449. * uCode download functions
  1450. *
  1451. ******************************************************************************/
  1452. static void iwl_dealloc_ucode_pci(struct iwl_priv *priv)
  1453. {
  1454. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_code);
  1455. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data);
  1456. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1457. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init);
  1458. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1459. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1460. }
  1461. static void iwl_nic_start(struct iwl_priv *priv)
  1462. {
  1463. /* Remove all resets to allow NIC to operate */
  1464. iwl_write32(priv, CSR_RESET, 0);
  1465. }
  1466. struct iwlagn_ucode_capabilities {
  1467. u32 max_probe_length;
  1468. u32 standard_phy_calibration_size;
  1469. bool pan;
  1470. };
  1471. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context);
  1472. static int iwl_mac_setup_register(struct iwl_priv *priv,
  1473. struct iwlagn_ucode_capabilities *capa);
  1474. #define UCODE_EXPERIMENTAL_INDEX 100
  1475. #define UCODE_EXPERIMENTAL_TAG "exp"
  1476. static int __must_check iwl_request_firmware(struct iwl_priv *priv, bool first)
  1477. {
  1478. const char *name_pre = priv->cfg->fw_name_pre;
  1479. char tag[8];
  1480. if (first) {
  1481. #ifdef CONFIG_IWLWIFI_DEBUG_EXPERIMENTAL_UCODE
  1482. priv->fw_index = UCODE_EXPERIMENTAL_INDEX;
  1483. strcpy(tag, UCODE_EXPERIMENTAL_TAG);
  1484. } else if (priv->fw_index == UCODE_EXPERIMENTAL_INDEX) {
  1485. #endif
  1486. priv->fw_index = priv->cfg->ucode_api_max;
  1487. sprintf(tag, "%d", priv->fw_index);
  1488. } else {
  1489. priv->fw_index--;
  1490. sprintf(tag, "%d", priv->fw_index);
  1491. }
  1492. if (priv->fw_index < priv->cfg->ucode_api_min) {
  1493. IWL_ERR(priv, "no suitable firmware found!\n");
  1494. return -ENOENT;
  1495. }
  1496. sprintf(priv->firmware_name, "%s%s%s", name_pre, tag, ".ucode");
  1497. IWL_DEBUG_INFO(priv, "attempting to load firmware %s'%s'\n",
  1498. (priv->fw_index == UCODE_EXPERIMENTAL_INDEX)
  1499. ? "EXPERIMENTAL " : "",
  1500. priv->firmware_name);
  1501. return request_firmware_nowait(THIS_MODULE, 1, priv->firmware_name,
  1502. &priv->pci_dev->dev, GFP_KERNEL, priv,
  1503. iwl_ucode_callback);
  1504. }
  1505. struct iwlagn_firmware_pieces {
  1506. const void *inst, *data, *init, *init_data, *boot;
  1507. size_t inst_size, data_size, init_size, init_data_size, boot_size;
  1508. u32 build;
  1509. u32 init_evtlog_ptr, init_evtlog_size, init_errlog_ptr;
  1510. u32 inst_evtlog_ptr, inst_evtlog_size, inst_errlog_ptr;
  1511. };
  1512. static int iwlagn_load_legacy_firmware(struct iwl_priv *priv,
  1513. const struct firmware *ucode_raw,
  1514. struct iwlagn_firmware_pieces *pieces)
  1515. {
  1516. struct iwl_ucode_header *ucode = (void *)ucode_raw->data;
  1517. u32 api_ver, hdr_size;
  1518. const u8 *src;
  1519. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1520. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1521. switch (api_ver) {
  1522. default:
  1523. /*
  1524. * 4965 doesn't revision the firmware file format
  1525. * along with the API version, it always uses v1
  1526. * file format.
  1527. */
  1528. if ((priv->hw_rev & CSR_HW_REV_TYPE_MSK) !=
  1529. CSR_HW_REV_TYPE_4965) {
  1530. hdr_size = 28;
  1531. if (ucode_raw->size < hdr_size) {
  1532. IWL_ERR(priv, "File size too small!\n");
  1533. return -EINVAL;
  1534. }
  1535. pieces->build = le32_to_cpu(ucode->u.v2.build);
  1536. pieces->inst_size = le32_to_cpu(ucode->u.v2.inst_size);
  1537. pieces->data_size = le32_to_cpu(ucode->u.v2.data_size);
  1538. pieces->init_size = le32_to_cpu(ucode->u.v2.init_size);
  1539. pieces->init_data_size = le32_to_cpu(ucode->u.v2.init_data_size);
  1540. pieces->boot_size = le32_to_cpu(ucode->u.v2.boot_size);
  1541. src = ucode->u.v2.data;
  1542. break;
  1543. }
  1544. /* fall through for 4965 */
  1545. case 0:
  1546. case 1:
  1547. case 2:
  1548. hdr_size = 24;
  1549. if (ucode_raw->size < hdr_size) {
  1550. IWL_ERR(priv, "File size too small!\n");
  1551. return -EINVAL;
  1552. }
  1553. pieces->build = 0;
  1554. pieces->inst_size = le32_to_cpu(ucode->u.v1.inst_size);
  1555. pieces->data_size = le32_to_cpu(ucode->u.v1.data_size);
  1556. pieces->init_size = le32_to_cpu(ucode->u.v1.init_size);
  1557. pieces->init_data_size = le32_to_cpu(ucode->u.v1.init_data_size);
  1558. pieces->boot_size = le32_to_cpu(ucode->u.v1.boot_size);
  1559. src = ucode->u.v1.data;
  1560. break;
  1561. }
  1562. /* Verify size of file vs. image size info in file's header */
  1563. if (ucode_raw->size != hdr_size + pieces->inst_size +
  1564. pieces->data_size + pieces->init_size +
  1565. pieces->init_data_size + pieces->boot_size) {
  1566. IWL_ERR(priv,
  1567. "uCode file size %d does not match expected size\n",
  1568. (int)ucode_raw->size);
  1569. return -EINVAL;
  1570. }
  1571. pieces->inst = src;
  1572. src += pieces->inst_size;
  1573. pieces->data = src;
  1574. src += pieces->data_size;
  1575. pieces->init = src;
  1576. src += pieces->init_size;
  1577. pieces->init_data = src;
  1578. src += pieces->init_data_size;
  1579. pieces->boot = src;
  1580. src += pieces->boot_size;
  1581. return 0;
  1582. }
  1583. static int iwlagn_wanted_ucode_alternative = 1;
  1584. static int iwlagn_load_firmware(struct iwl_priv *priv,
  1585. const struct firmware *ucode_raw,
  1586. struct iwlagn_firmware_pieces *pieces,
  1587. struct iwlagn_ucode_capabilities *capa)
  1588. {
  1589. struct iwl_tlv_ucode_header *ucode = (void *)ucode_raw->data;
  1590. struct iwl_ucode_tlv *tlv;
  1591. size_t len = ucode_raw->size;
  1592. const u8 *data;
  1593. int wanted_alternative = iwlagn_wanted_ucode_alternative, tmp;
  1594. u64 alternatives;
  1595. u32 tlv_len;
  1596. enum iwl_ucode_tlv_type tlv_type;
  1597. const u8 *tlv_data;
  1598. if (len < sizeof(*ucode)) {
  1599. IWL_ERR(priv, "uCode has invalid length: %zd\n", len);
  1600. return -EINVAL;
  1601. }
  1602. if (ucode->magic != cpu_to_le32(IWL_TLV_UCODE_MAGIC)) {
  1603. IWL_ERR(priv, "invalid uCode magic: 0X%x\n",
  1604. le32_to_cpu(ucode->magic));
  1605. return -EINVAL;
  1606. }
  1607. /*
  1608. * Check which alternatives are present, and "downgrade"
  1609. * when the chosen alternative is not present, warning
  1610. * the user when that happens. Some files may not have
  1611. * any alternatives, so don't warn in that case.
  1612. */
  1613. alternatives = le64_to_cpu(ucode->alternatives);
  1614. tmp = wanted_alternative;
  1615. if (wanted_alternative > 63)
  1616. wanted_alternative = 63;
  1617. while (wanted_alternative && !(alternatives & BIT(wanted_alternative)))
  1618. wanted_alternative--;
  1619. if (wanted_alternative && wanted_alternative != tmp)
  1620. IWL_WARN(priv,
  1621. "uCode alternative %d not available, choosing %d\n",
  1622. tmp, wanted_alternative);
  1623. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1624. pieces->build = le32_to_cpu(ucode->build);
  1625. data = ucode->data;
  1626. len -= sizeof(*ucode);
  1627. while (len >= sizeof(*tlv)) {
  1628. u16 tlv_alt;
  1629. len -= sizeof(*tlv);
  1630. tlv = (void *)data;
  1631. tlv_len = le32_to_cpu(tlv->length);
  1632. tlv_type = le16_to_cpu(tlv->type);
  1633. tlv_alt = le16_to_cpu(tlv->alternative);
  1634. tlv_data = tlv->data;
  1635. if (len < tlv_len) {
  1636. IWL_ERR(priv, "invalid TLV len: %zd/%u\n",
  1637. len, tlv_len);
  1638. return -EINVAL;
  1639. }
  1640. len -= ALIGN(tlv_len, 4);
  1641. data += sizeof(*tlv) + ALIGN(tlv_len, 4);
  1642. /*
  1643. * Alternative 0 is always valid.
  1644. *
  1645. * Skip alternative TLVs that are not selected.
  1646. */
  1647. if (tlv_alt != 0 && tlv_alt != wanted_alternative)
  1648. continue;
  1649. switch (tlv_type) {
  1650. case IWL_UCODE_TLV_INST:
  1651. pieces->inst = tlv_data;
  1652. pieces->inst_size = tlv_len;
  1653. break;
  1654. case IWL_UCODE_TLV_DATA:
  1655. pieces->data = tlv_data;
  1656. pieces->data_size = tlv_len;
  1657. break;
  1658. case IWL_UCODE_TLV_INIT:
  1659. pieces->init = tlv_data;
  1660. pieces->init_size = tlv_len;
  1661. break;
  1662. case IWL_UCODE_TLV_INIT_DATA:
  1663. pieces->init_data = tlv_data;
  1664. pieces->init_data_size = tlv_len;
  1665. break;
  1666. case IWL_UCODE_TLV_BOOT:
  1667. pieces->boot = tlv_data;
  1668. pieces->boot_size = tlv_len;
  1669. break;
  1670. case IWL_UCODE_TLV_PROBE_MAX_LEN:
  1671. if (tlv_len != sizeof(u32))
  1672. goto invalid_tlv_len;
  1673. capa->max_probe_length =
  1674. le32_to_cpup((__le32 *)tlv_data);
  1675. break;
  1676. case IWL_UCODE_TLV_PAN:
  1677. if (tlv_len)
  1678. goto invalid_tlv_len;
  1679. capa->pan = true;
  1680. break;
  1681. case IWL_UCODE_TLV_INIT_EVTLOG_PTR:
  1682. if (tlv_len != sizeof(u32))
  1683. goto invalid_tlv_len;
  1684. pieces->init_evtlog_ptr =
  1685. le32_to_cpup((__le32 *)tlv_data);
  1686. break;
  1687. case IWL_UCODE_TLV_INIT_EVTLOG_SIZE:
  1688. if (tlv_len != sizeof(u32))
  1689. goto invalid_tlv_len;
  1690. pieces->init_evtlog_size =
  1691. le32_to_cpup((__le32 *)tlv_data);
  1692. break;
  1693. case IWL_UCODE_TLV_INIT_ERRLOG_PTR:
  1694. if (tlv_len != sizeof(u32))
  1695. goto invalid_tlv_len;
  1696. pieces->init_errlog_ptr =
  1697. le32_to_cpup((__le32 *)tlv_data);
  1698. break;
  1699. case IWL_UCODE_TLV_RUNT_EVTLOG_PTR:
  1700. if (tlv_len != sizeof(u32))
  1701. goto invalid_tlv_len;
  1702. pieces->inst_evtlog_ptr =
  1703. le32_to_cpup((__le32 *)tlv_data);
  1704. break;
  1705. case IWL_UCODE_TLV_RUNT_EVTLOG_SIZE:
  1706. if (tlv_len != sizeof(u32))
  1707. goto invalid_tlv_len;
  1708. pieces->inst_evtlog_size =
  1709. le32_to_cpup((__le32 *)tlv_data);
  1710. break;
  1711. case IWL_UCODE_TLV_RUNT_ERRLOG_PTR:
  1712. if (tlv_len != sizeof(u32))
  1713. goto invalid_tlv_len;
  1714. pieces->inst_errlog_ptr =
  1715. le32_to_cpup((__le32 *)tlv_data);
  1716. break;
  1717. case IWL_UCODE_TLV_ENHANCE_SENS_TBL:
  1718. if (tlv_len)
  1719. goto invalid_tlv_len;
  1720. priv->enhance_sensitivity_table = true;
  1721. break;
  1722. case IWL_UCODE_TLV_PHY_CALIBRATION_SIZE:
  1723. if (tlv_len != sizeof(u32))
  1724. goto invalid_tlv_len;
  1725. capa->standard_phy_calibration_size =
  1726. le32_to_cpup((__le32 *)tlv_data);
  1727. break;
  1728. default:
  1729. IWL_WARN(priv, "unknown TLV: %d\n", tlv_type);
  1730. break;
  1731. }
  1732. }
  1733. if (len) {
  1734. IWL_ERR(priv, "invalid TLV after parsing: %zd\n", len);
  1735. iwl_print_hex_dump(priv, IWL_DL_FW, (u8 *)data, len);
  1736. return -EINVAL;
  1737. }
  1738. return 0;
  1739. invalid_tlv_len:
  1740. IWL_ERR(priv, "TLV %d has invalid size: %u\n", tlv_type, tlv_len);
  1741. iwl_print_hex_dump(priv, IWL_DL_FW, tlv_data, tlv_len);
  1742. return -EINVAL;
  1743. }
  1744. /**
  1745. * iwl_ucode_callback - callback when firmware was loaded
  1746. *
  1747. * If loaded successfully, copies the firmware into buffers
  1748. * for the card to fetch (via DMA).
  1749. */
  1750. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context)
  1751. {
  1752. struct iwl_priv *priv = context;
  1753. struct iwl_ucode_header *ucode;
  1754. int err;
  1755. struct iwlagn_firmware_pieces pieces;
  1756. const unsigned int api_max = priv->cfg->ucode_api_max;
  1757. const unsigned int api_min = priv->cfg->ucode_api_min;
  1758. u32 api_ver;
  1759. char buildstr[25];
  1760. u32 build;
  1761. struct iwlagn_ucode_capabilities ucode_capa = {
  1762. .max_probe_length = 200,
  1763. .standard_phy_calibration_size =
  1764. IWL_DEFAULT_STANDARD_PHY_CALIBRATE_TBL_SIZE,
  1765. };
  1766. memset(&pieces, 0, sizeof(pieces));
  1767. if (!ucode_raw) {
  1768. if (priv->fw_index <= priv->cfg->ucode_api_max)
  1769. IWL_ERR(priv,
  1770. "request for firmware file '%s' failed.\n",
  1771. priv->firmware_name);
  1772. goto try_again;
  1773. }
  1774. IWL_DEBUG_INFO(priv, "Loaded firmware file '%s' (%zd bytes).\n",
  1775. priv->firmware_name, ucode_raw->size);
  1776. /* Make sure that we got at least the API version number */
  1777. if (ucode_raw->size < 4) {
  1778. IWL_ERR(priv, "File size way too small!\n");
  1779. goto try_again;
  1780. }
  1781. /* Data from ucode file: header followed by uCode images */
  1782. ucode = (struct iwl_ucode_header *)ucode_raw->data;
  1783. if (ucode->ver)
  1784. err = iwlagn_load_legacy_firmware(priv, ucode_raw, &pieces);
  1785. else
  1786. err = iwlagn_load_firmware(priv, ucode_raw, &pieces,
  1787. &ucode_capa);
  1788. if (err)
  1789. goto try_again;
  1790. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1791. build = pieces.build;
  1792. /*
  1793. * api_ver should match the api version forming part of the
  1794. * firmware filename ... but we don't check for that and only rely
  1795. * on the API version read from firmware header from here on forward
  1796. */
  1797. /* no api version check required for experimental uCode */
  1798. if (priv->fw_index != UCODE_EXPERIMENTAL_INDEX) {
  1799. if (api_ver < api_min || api_ver > api_max) {
  1800. IWL_ERR(priv,
  1801. "Driver unable to support your firmware API. "
  1802. "Driver supports v%u, firmware is v%u.\n",
  1803. api_max, api_ver);
  1804. goto try_again;
  1805. }
  1806. if (api_ver != api_max)
  1807. IWL_ERR(priv,
  1808. "Firmware has old API version. Expected v%u, "
  1809. "got v%u. New firmware can be obtained "
  1810. "from http://www.intellinuxwireless.org.\n",
  1811. api_max, api_ver);
  1812. }
  1813. if (build)
  1814. sprintf(buildstr, " build %u%s", build,
  1815. (priv->fw_index == UCODE_EXPERIMENTAL_INDEX)
  1816. ? " (EXP)" : "");
  1817. else
  1818. buildstr[0] = '\0';
  1819. IWL_INFO(priv, "loaded firmware version %u.%u.%u.%u%s\n",
  1820. IWL_UCODE_MAJOR(priv->ucode_ver),
  1821. IWL_UCODE_MINOR(priv->ucode_ver),
  1822. IWL_UCODE_API(priv->ucode_ver),
  1823. IWL_UCODE_SERIAL(priv->ucode_ver),
  1824. buildstr);
  1825. snprintf(priv->hw->wiphy->fw_version,
  1826. sizeof(priv->hw->wiphy->fw_version),
  1827. "%u.%u.%u.%u%s",
  1828. IWL_UCODE_MAJOR(priv->ucode_ver),
  1829. IWL_UCODE_MINOR(priv->ucode_ver),
  1830. IWL_UCODE_API(priv->ucode_ver),
  1831. IWL_UCODE_SERIAL(priv->ucode_ver),
  1832. buildstr);
  1833. /*
  1834. * For any of the failures below (before allocating pci memory)
  1835. * we will try to load a version with a smaller API -- maybe the
  1836. * user just got a corrupted version of the latest API.
  1837. */
  1838. IWL_DEBUG_INFO(priv, "f/w package hdr ucode version raw = 0x%x\n",
  1839. priv->ucode_ver);
  1840. IWL_DEBUG_INFO(priv, "f/w package hdr runtime inst size = %Zd\n",
  1841. pieces.inst_size);
  1842. IWL_DEBUG_INFO(priv, "f/w package hdr runtime data size = %Zd\n",
  1843. pieces.data_size);
  1844. IWL_DEBUG_INFO(priv, "f/w package hdr init inst size = %Zd\n",
  1845. pieces.init_size);
  1846. IWL_DEBUG_INFO(priv, "f/w package hdr init data size = %Zd\n",
  1847. pieces.init_data_size);
  1848. IWL_DEBUG_INFO(priv, "f/w package hdr boot inst size = %Zd\n",
  1849. pieces.boot_size);
  1850. /* Verify that uCode images will fit in card's SRAM */
  1851. if (pieces.inst_size > priv->hw_params.max_inst_size) {
  1852. IWL_ERR(priv, "uCode instr len %Zd too large to fit in\n",
  1853. pieces.inst_size);
  1854. goto try_again;
  1855. }
  1856. if (pieces.data_size > priv->hw_params.max_data_size) {
  1857. IWL_ERR(priv, "uCode data len %Zd too large to fit in\n",
  1858. pieces.data_size);
  1859. goto try_again;
  1860. }
  1861. if (pieces.init_size > priv->hw_params.max_inst_size) {
  1862. IWL_ERR(priv, "uCode init instr len %Zd too large to fit in\n",
  1863. pieces.init_size);
  1864. goto try_again;
  1865. }
  1866. if (pieces.init_data_size > priv->hw_params.max_data_size) {
  1867. IWL_ERR(priv, "uCode init data len %Zd too large to fit in\n",
  1868. pieces.init_data_size);
  1869. goto try_again;
  1870. }
  1871. if (pieces.boot_size > priv->hw_params.max_bsm_size) {
  1872. IWL_ERR(priv, "uCode boot instr len %Zd too large to fit in\n",
  1873. pieces.boot_size);
  1874. goto try_again;
  1875. }
  1876. /* Allocate ucode buffers for card's bus-master loading ... */
  1877. /* Runtime instructions and 2 copies of data:
  1878. * 1) unmodified from disk
  1879. * 2) backup cache for save/restore during power-downs */
  1880. priv->ucode_code.len = pieces.inst_size;
  1881. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_code);
  1882. priv->ucode_data.len = pieces.data_size;
  1883. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data);
  1884. priv->ucode_data_backup.len = pieces.data_size;
  1885. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1886. if (!priv->ucode_code.v_addr || !priv->ucode_data.v_addr ||
  1887. !priv->ucode_data_backup.v_addr)
  1888. goto err_pci_alloc;
  1889. /* Initialization instructions and data */
  1890. if (pieces.init_size && pieces.init_data_size) {
  1891. priv->ucode_init.len = pieces.init_size;
  1892. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init);
  1893. priv->ucode_init_data.len = pieces.init_data_size;
  1894. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1895. if (!priv->ucode_init.v_addr || !priv->ucode_init_data.v_addr)
  1896. goto err_pci_alloc;
  1897. }
  1898. /* Bootstrap (instructions only, no data) */
  1899. if (pieces.boot_size) {
  1900. priv->ucode_boot.len = pieces.boot_size;
  1901. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1902. if (!priv->ucode_boot.v_addr)
  1903. goto err_pci_alloc;
  1904. }
  1905. /* Now that we can no longer fail, copy information */
  1906. /*
  1907. * The (size - 16) / 12 formula is based on the information recorded
  1908. * for each event, which is of mode 1 (including timestamp) for all
  1909. * new microcodes that include this information.
  1910. */
  1911. priv->_agn.init_evtlog_ptr = pieces.init_evtlog_ptr;
  1912. if (pieces.init_evtlog_size)
  1913. priv->_agn.init_evtlog_size = (pieces.init_evtlog_size - 16)/12;
  1914. else
  1915. priv->_agn.init_evtlog_size =
  1916. priv->cfg->base_params->max_event_log_size;
  1917. priv->_agn.init_errlog_ptr = pieces.init_errlog_ptr;
  1918. priv->_agn.inst_evtlog_ptr = pieces.inst_evtlog_ptr;
  1919. if (pieces.inst_evtlog_size)
  1920. priv->_agn.inst_evtlog_size = (pieces.inst_evtlog_size - 16)/12;
  1921. else
  1922. priv->_agn.inst_evtlog_size =
  1923. priv->cfg->base_params->max_event_log_size;
  1924. priv->_agn.inst_errlog_ptr = pieces.inst_errlog_ptr;
  1925. if (ucode_capa.pan) {
  1926. priv->valid_contexts |= BIT(IWL_RXON_CTX_PAN);
  1927. priv->sta_key_max_num = STA_KEY_MAX_NUM_PAN;
  1928. } else
  1929. priv->sta_key_max_num = STA_KEY_MAX_NUM;
  1930. /* Copy images into buffers for card's bus-master reads ... */
  1931. /* Runtime instructions (first block of data in file) */
  1932. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode instr len %Zd\n",
  1933. pieces.inst_size);
  1934. memcpy(priv->ucode_code.v_addr, pieces.inst, pieces.inst_size);
  1935. IWL_DEBUG_INFO(priv, "uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
  1936. priv->ucode_code.v_addr, (u32)priv->ucode_code.p_addr);
  1937. /*
  1938. * Runtime data
  1939. * NOTE: Copy into backup buffer will be done in iwl_up()
  1940. */
  1941. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode data len %Zd\n",
  1942. pieces.data_size);
  1943. memcpy(priv->ucode_data.v_addr, pieces.data, pieces.data_size);
  1944. memcpy(priv->ucode_data_backup.v_addr, pieces.data, pieces.data_size);
  1945. /* Initialization instructions */
  1946. if (pieces.init_size) {
  1947. IWL_DEBUG_INFO(priv, "Copying (but not loading) init instr len %Zd\n",
  1948. pieces.init_size);
  1949. memcpy(priv->ucode_init.v_addr, pieces.init, pieces.init_size);
  1950. }
  1951. /* Initialization data */
  1952. if (pieces.init_data_size) {
  1953. IWL_DEBUG_INFO(priv, "Copying (but not loading) init data len %Zd\n",
  1954. pieces.init_data_size);
  1955. memcpy(priv->ucode_init_data.v_addr, pieces.init_data,
  1956. pieces.init_data_size);
  1957. }
  1958. /* Bootstrap instructions */
  1959. IWL_DEBUG_INFO(priv, "Copying (but not loading) boot instr len %Zd\n",
  1960. pieces.boot_size);
  1961. memcpy(priv->ucode_boot.v_addr, pieces.boot, pieces.boot_size);
  1962. /*
  1963. * figure out the offset of chain noise reset and gain commands
  1964. * base on the size of standard phy calibration commands table size
  1965. */
  1966. if (ucode_capa.standard_phy_calibration_size >
  1967. IWL_MAX_PHY_CALIBRATE_TBL_SIZE)
  1968. ucode_capa.standard_phy_calibration_size =
  1969. IWL_MAX_STANDARD_PHY_CALIBRATE_TBL_SIZE;
  1970. priv->_agn.phy_calib_chain_noise_reset_cmd =
  1971. ucode_capa.standard_phy_calibration_size;
  1972. priv->_agn.phy_calib_chain_noise_gain_cmd =
  1973. ucode_capa.standard_phy_calibration_size + 1;
  1974. /**************************************************
  1975. * This is still part of probe() in a sense...
  1976. *
  1977. * 9. Setup and register with mac80211 and debugfs
  1978. **************************************************/
  1979. err = iwl_mac_setup_register(priv, &ucode_capa);
  1980. if (err)
  1981. goto out_unbind;
  1982. err = iwl_dbgfs_register(priv, DRV_NAME);
  1983. if (err)
  1984. IWL_ERR(priv, "failed to create debugfs files. Ignoring error: %d\n", err);
  1985. err = sysfs_create_group(&priv->pci_dev->dev.kobj,
  1986. &iwl_attribute_group);
  1987. if (err) {
  1988. IWL_ERR(priv, "failed to create sysfs device attributes\n");
  1989. goto out_unbind;
  1990. }
  1991. /* We have our copies now, allow OS release its copies */
  1992. release_firmware(ucode_raw);
  1993. complete(&priv->_agn.firmware_loading_complete);
  1994. return;
  1995. try_again:
  1996. /* try next, if any */
  1997. if (iwl_request_firmware(priv, false))
  1998. goto out_unbind;
  1999. release_firmware(ucode_raw);
  2000. return;
  2001. err_pci_alloc:
  2002. IWL_ERR(priv, "failed to allocate pci memory\n");
  2003. iwl_dealloc_ucode_pci(priv);
  2004. out_unbind:
  2005. complete(&priv->_agn.firmware_loading_complete);
  2006. device_release_driver(&priv->pci_dev->dev);
  2007. release_firmware(ucode_raw);
  2008. }
  2009. static const char *desc_lookup_text[] = {
  2010. "OK",
  2011. "FAIL",
  2012. "BAD_PARAM",
  2013. "BAD_CHECKSUM",
  2014. "NMI_INTERRUPT_WDG",
  2015. "SYSASSERT",
  2016. "FATAL_ERROR",
  2017. "BAD_COMMAND",
  2018. "HW_ERROR_TUNE_LOCK",
  2019. "HW_ERROR_TEMPERATURE",
  2020. "ILLEGAL_CHAN_FREQ",
  2021. "VCC_NOT_STABLE",
  2022. "FH_ERROR",
  2023. "NMI_INTERRUPT_HOST",
  2024. "NMI_INTERRUPT_ACTION_PT",
  2025. "NMI_INTERRUPT_UNKNOWN",
  2026. "UCODE_VERSION_MISMATCH",
  2027. "HW_ERROR_ABS_LOCK",
  2028. "HW_ERROR_CAL_LOCK_FAIL",
  2029. "NMI_INTERRUPT_INST_ACTION_PT",
  2030. "NMI_INTERRUPT_DATA_ACTION_PT",
  2031. "NMI_TRM_HW_ER",
  2032. "NMI_INTERRUPT_TRM",
  2033. "NMI_INTERRUPT_BREAK_POINT"
  2034. "DEBUG_0",
  2035. "DEBUG_1",
  2036. "DEBUG_2",
  2037. "DEBUG_3",
  2038. };
  2039. static struct { char *name; u8 num; } advanced_lookup[] = {
  2040. { "NMI_INTERRUPT_WDG", 0x34 },
  2041. { "SYSASSERT", 0x35 },
  2042. { "UCODE_VERSION_MISMATCH", 0x37 },
  2043. { "BAD_COMMAND", 0x38 },
  2044. { "NMI_INTERRUPT_DATA_ACTION_PT", 0x3C },
  2045. { "FATAL_ERROR", 0x3D },
  2046. { "NMI_TRM_HW_ERR", 0x46 },
  2047. { "NMI_INTERRUPT_TRM", 0x4C },
  2048. { "NMI_INTERRUPT_BREAK_POINT", 0x54 },
  2049. { "NMI_INTERRUPT_WDG_RXF_FULL", 0x5C },
  2050. { "NMI_INTERRUPT_WDG_NO_RBD_RXF_FULL", 0x64 },
  2051. { "NMI_INTERRUPT_HOST", 0x66 },
  2052. { "NMI_INTERRUPT_ACTION_PT", 0x7C },
  2053. { "NMI_INTERRUPT_UNKNOWN", 0x84 },
  2054. { "NMI_INTERRUPT_INST_ACTION_PT", 0x86 },
  2055. { "ADVANCED_SYSASSERT", 0 },
  2056. };
  2057. static const char *desc_lookup(u32 num)
  2058. {
  2059. int i;
  2060. int max = ARRAY_SIZE(desc_lookup_text);
  2061. if (num < max)
  2062. return desc_lookup_text[num];
  2063. max = ARRAY_SIZE(advanced_lookup) - 1;
  2064. for (i = 0; i < max; i++) {
  2065. if (advanced_lookup[i].num == num)
  2066. break;;
  2067. }
  2068. return advanced_lookup[i].name;
  2069. }
  2070. #define ERROR_START_OFFSET (1 * sizeof(u32))
  2071. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  2072. void iwl_dump_nic_error_log(struct iwl_priv *priv)
  2073. {
  2074. u32 data2, line;
  2075. u32 desc, time, count, base, data1;
  2076. u32 blink1, blink2, ilink1, ilink2;
  2077. u32 pc, hcmd;
  2078. if (priv->ucode_type == UCODE_INIT) {
  2079. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  2080. if (!base)
  2081. base = priv->_agn.init_errlog_ptr;
  2082. } else {
  2083. base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
  2084. if (!base)
  2085. base = priv->_agn.inst_errlog_ptr;
  2086. }
  2087. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  2088. IWL_ERR(priv,
  2089. "Not valid error log pointer 0x%08X for %s uCode\n",
  2090. base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
  2091. return;
  2092. }
  2093. count = iwl_read_targ_mem(priv, base);
  2094. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  2095. IWL_ERR(priv, "Start IWL Error Log Dump:\n");
  2096. IWL_ERR(priv, "Status: 0x%08lX, count: %d\n",
  2097. priv->status, count);
  2098. }
  2099. desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32));
  2100. priv->isr_stats.err_code = desc;
  2101. pc = iwl_read_targ_mem(priv, base + 2 * sizeof(u32));
  2102. blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32));
  2103. blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32));
  2104. ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32));
  2105. ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32));
  2106. data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32));
  2107. data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32));
  2108. line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32));
  2109. time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32));
  2110. hcmd = iwl_read_targ_mem(priv, base + 22 * sizeof(u32));
  2111. trace_iwlwifi_dev_ucode_error(priv, desc, time, data1, data2, line,
  2112. blink1, blink2, ilink1, ilink2);
  2113. IWL_ERR(priv, "Desc Time "
  2114. "data1 data2 line\n");
  2115. IWL_ERR(priv, "%-28s (0x%04X) %010u 0x%08X 0x%08X %u\n",
  2116. desc_lookup(desc), desc, time, data1, data2, line);
  2117. IWL_ERR(priv, "pc blink1 blink2 ilink1 ilink2 hcmd\n");
  2118. IWL_ERR(priv, "0x%05X 0x%05X 0x%05X 0x%05X 0x%05X 0x%05X\n",
  2119. pc, blink1, blink2, ilink1, ilink2, hcmd);
  2120. }
  2121. #define EVENT_START_OFFSET (4 * sizeof(u32))
  2122. /**
  2123. * iwl_print_event_log - Dump error event log to syslog
  2124. *
  2125. */
  2126. static int iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
  2127. u32 num_events, u32 mode,
  2128. int pos, char **buf, size_t bufsz)
  2129. {
  2130. u32 i;
  2131. u32 base; /* SRAM byte address of event log header */
  2132. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  2133. u32 ptr; /* SRAM byte address of log data */
  2134. u32 ev, time, data; /* event log data */
  2135. unsigned long reg_flags;
  2136. if (num_events == 0)
  2137. return pos;
  2138. if (priv->ucode_type == UCODE_INIT) {
  2139. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  2140. if (!base)
  2141. base = priv->_agn.init_evtlog_ptr;
  2142. } else {
  2143. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  2144. if (!base)
  2145. base = priv->_agn.inst_evtlog_ptr;
  2146. }
  2147. if (mode == 0)
  2148. event_size = 2 * sizeof(u32);
  2149. else
  2150. event_size = 3 * sizeof(u32);
  2151. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  2152. /* Make sure device is powered up for SRAM reads */
  2153. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  2154. iwl_grab_nic_access(priv);
  2155. /* Set starting address; reads will auto-increment */
  2156. _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
  2157. rmb();
  2158. /* "time" is actually "data" for mode 0 (no timestamp).
  2159. * place event id # at far right for easier visual parsing. */
  2160. for (i = 0; i < num_events; i++) {
  2161. ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2162. time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2163. if (mode == 0) {
  2164. /* data, ev */
  2165. if (bufsz) {
  2166. pos += scnprintf(*buf + pos, bufsz - pos,
  2167. "EVT_LOG:0x%08x:%04u\n",
  2168. time, ev);
  2169. } else {
  2170. trace_iwlwifi_dev_ucode_event(priv, 0,
  2171. time, ev);
  2172. IWL_ERR(priv, "EVT_LOG:0x%08x:%04u\n",
  2173. time, ev);
  2174. }
  2175. } else {
  2176. data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2177. if (bufsz) {
  2178. pos += scnprintf(*buf + pos, bufsz - pos,
  2179. "EVT_LOGT:%010u:0x%08x:%04u\n",
  2180. time, data, ev);
  2181. } else {
  2182. IWL_ERR(priv, "EVT_LOGT:%010u:0x%08x:%04u\n",
  2183. time, data, ev);
  2184. trace_iwlwifi_dev_ucode_event(priv, time,
  2185. data, ev);
  2186. }
  2187. }
  2188. }
  2189. /* Allow device to power down */
  2190. iwl_release_nic_access(priv);
  2191. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  2192. return pos;
  2193. }
  2194. /**
  2195. * iwl_print_last_event_logs - Dump the newest # of event log to syslog
  2196. */
  2197. static int iwl_print_last_event_logs(struct iwl_priv *priv, u32 capacity,
  2198. u32 num_wraps, u32 next_entry,
  2199. u32 size, u32 mode,
  2200. int pos, char **buf, size_t bufsz)
  2201. {
  2202. /*
  2203. * display the newest DEFAULT_LOG_ENTRIES entries
  2204. * i.e the entries just before the next ont that uCode would fill.
  2205. */
  2206. if (num_wraps) {
  2207. if (next_entry < size) {
  2208. pos = iwl_print_event_log(priv,
  2209. capacity - (size - next_entry),
  2210. size - next_entry, mode,
  2211. pos, buf, bufsz);
  2212. pos = iwl_print_event_log(priv, 0,
  2213. next_entry, mode,
  2214. pos, buf, bufsz);
  2215. } else
  2216. pos = iwl_print_event_log(priv, next_entry - size,
  2217. size, mode, pos, buf, bufsz);
  2218. } else {
  2219. if (next_entry < size) {
  2220. pos = iwl_print_event_log(priv, 0, next_entry,
  2221. mode, pos, buf, bufsz);
  2222. } else {
  2223. pos = iwl_print_event_log(priv, next_entry - size,
  2224. size, mode, pos, buf, bufsz);
  2225. }
  2226. }
  2227. return pos;
  2228. }
  2229. #define DEFAULT_DUMP_EVENT_LOG_ENTRIES (20)
  2230. int iwl_dump_nic_event_log(struct iwl_priv *priv, bool full_log,
  2231. char **buf, bool display)
  2232. {
  2233. u32 base; /* SRAM byte address of event log header */
  2234. u32 capacity; /* event log capacity in # entries */
  2235. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  2236. u32 num_wraps; /* # times uCode wrapped to top of log */
  2237. u32 next_entry; /* index of next entry to be written by uCode */
  2238. u32 size; /* # entries that we'll print */
  2239. u32 logsize;
  2240. int pos = 0;
  2241. size_t bufsz = 0;
  2242. if (priv->ucode_type == UCODE_INIT) {
  2243. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  2244. logsize = priv->_agn.init_evtlog_size;
  2245. if (!base)
  2246. base = priv->_agn.init_evtlog_ptr;
  2247. } else {
  2248. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  2249. logsize = priv->_agn.inst_evtlog_size;
  2250. if (!base)
  2251. base = priv->_agn.inst_evtlog_ptr;
  2252. }
  2253. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  2254. IWL_ERR(priv,
  2255. "Invalid event log pointer 0x%08X for %s uCode\n",
  2256. base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
  2257. return -EINVAL;
  2258. }
  2259. /* event log header */
  2260. capacity = iwl_read_targ_mem(priv, base);
  2261. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  2262. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  2263. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  2264. if (capacity > logsize) {
  2265. IWL_ERR(priv, "Log capacity %d is bogus, limit to %d entries\n",
  2266. capacity, logsize);
  2267. capacity = logsize;
  2268. }
  2269. if (next_entry > logsize) {
  2270. IWL_ERR(priv, "Log write index %d is bogus, limit to %d\n",
  2271. next_entry, logsize);
  2272. next_entry = logsize;
  2273. }
  2274. size = num_wraps ? capacity : next_entry;
  2275. /* bail out if nothing in log */
  2276. if (size == 0) {
  2277. IWL_ERR(priv, "Start IWL Event Log Dump: nothing in log\n");
  2278. return pos;
  2279. }
  2280. /* enable/disable bt channel announcement */
  2281. priv->bt_ch_announce = iwlagn_bt_ch_announce;
  2282. #ifdef CONFIG_IWLWIFI_DEBUG
  2283. if (!(iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) && !full_log)
  2284. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  2285. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  2286. #else
  2287. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  2288. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  2289. #endif
  2290. IWL_ERR(priv, "Start IWL Event Log Dump: display last %u entries\n",
  2291. size);
  2292. #ifdef CONFIG_IWLWIFI_DEBUG
  2293. if (display) {
  2294. if (full_log)
  2295. bufsz = capacity * 48;
  2296. else
  2297. bufsz = size * 48;
  2298. *buf = kmalloc(bufsz, GFP_KERNEL);
  2299. if (!*buf)
  2300. return -ENOMEM;
  2301. }
  2302. if ((iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) || full_log) {
  2303. /*
  2304. * if uCode has wrapped back to top of log,
  2305. * start at the oldest entry,
  2306. * i.e the next one that uCode would fill.
  2307. */
  2308. if (num_wraps)
  2309. pos = iwl_print_event_log(priv, next_entry,
  2310. capacity - next_entry, mode,
  2311. pos, buf, bufsz);
  2312. /* (then/else) start at top of log */
  2313. pos = iwl_print_event_log(priv, 0,
  2314. next_entry, mode, pos, buf, bufsz);
  2315. } else
  2316. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  2317. next_entry, size, mode,
  2318. pos, buf, bufsz);
  2319. #else
  2320. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  2321. next_entry, size, mode,
  2322. pos, buf, bufsz);
  2323. #endif
  2324. return pos;
  2325. }
  2326. static void iwl_rf_kill_ct_config(struct iwl_priv *priv)
  2327. {
  2328. struct iwl_ct_kill_config cmd;
  2329. struct iwl_ct_kill_throttling_config adv_cmd;
  2330. unsigned long flags;
  2331. int ret = 0;
  2332. spin_lock_irqsave(&priv->lock, flags);
  2333. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  2334. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  2335. spin_unlock_irqrestore(&priv->lock, flags);
  2336. priv->thermal_throttle.ct_kill_toggle = false;
  2337. if (priv->cfg->base_params->support_ct_kill_exit) {
  2338. adv_cmd.critical_temperature_enter =
  2339. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  2340. adv_cmd.critical_temperature_exit =
  2341. cpu_to_le32(priv->hw_params.ct_kill_exit_threshold);
  2342. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  2343. sizeof(adv_cmd), &adv_cmd);
  2344. if (ret)
  2345. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  2346. else
  2347. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  2348. "succeeded, "
  2349. "critical temperature enter is %d,"
  2350. "exit is %d\n",
  2351. priv->hw_params.ct_kill_threshold,
  2352. priv->hw_params.ct_kill_exit_threshold);
  2353. } else {
  2354. cmd.critical_temperature_R =
  2355. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  2356. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  2357. sizeof(cmd), &cmd);
  2358. if (ret)
  2359. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  2360. else
  2361. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  2362. "succeeded, "
  2363. "critical temperature is %d\n",
  2364. priv->hw_params.ct_kill_threshold);
  2365. }
  2366. }
  2367. static int iwlagn_send_calib_cfg_rt(struct iwl_priv *priv, u32 cfg)
  2368. {
  2369. struct iwl_calib_cfg_cmd calib_cfg_cmd;
  2370. struct iwl_host_cmd cmd = {
  2371. .id = CALIBRATION_CFG_CMD,
  2372. .len = sizeof(struct iwl_calib_cfg_cmd),
  2373. .data = &calib_cfg_cmd,
  2374. };
  2375. memset(&calib_cfg_cmd, 0, sizeof(calib_cfg_cmd));
  2376. calib_cfg_cmd.ucd_calib_cfg.once.is_enable = IWL_CALIB_INIT_CFG_ALL;
  2377. calib_cfg_cmd.ucd_calib_cfg.once.start = cpu_to_le32(cfg);
  2378. return iwl_send_cmd(priv, &cmd);
  2379. }
  2380. /**
  2381. * iwl_alive_start - called after REPLY_ALIVE notification received
  2382. * from protocol/runtime uCode (initialization uCode's
  2383. * Alive gets handled by iwl_init_alive_start()).
  2384. */
  2385. static void iwl_alive_start(struct iwl_priv *priv)
  2386. {
  2387. int ret = 0;
  2388. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  2389. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  2390. if (priv->card_alive.is_valid != UCODE_VALID_OK) {
  2391. /* We had an error bringing up the hardware, so take it
  2392. * all the way back down so we can try again */
  2393. IWL_DEBUG_INFO(priv, "Alive failed.\n");
  2394. goto restart;
  2395. }
  2396. /* Initialize uCode has loaded Runtime uCode ... verify inst image.
  2397. * This is a paranoid check, because we would not have gotten the
  2398. * "runtime" alive if code weren't properly loaded. */
  2399. if (iwl_verify_ucode(priv)) {
  2400. /* Runtime instruction load was bad;
  2401. * take it all the way back down so we can try again */
  2402. IWL_DEBUG_INFO(priv, "Bad runtime uCode load.\n");
  2403. goto restart;
  2404. }
  2405. ret = priv->cfg->ops->lib->alive_notify(priv);
  2406. if (ret) {
  2407. IWL_WARN(priv,
  2408. "Could not complete ALIVE transition [ntf]: %d\n", ret);
  2409. goto restart;
  2410. }
  2411. /* After the ALIVE response, we can send host commands to the uCode */
  2412. set_bit(STATUS_ALIVE, &priv->status);
  2413. if (priv->cfg->ops->lib->recover_from_tx_stall) {
  2414. /* Enable timer to monitor the driver queues */
  2415. mod_timer(&priv->monitor_recover,
  2416. jiffies +
  2417. msecs_to_jiffies(
  2418. priv->cfg->base_params->monitor_recover_period));
  2419. }
  2420. if (iwl_is_rfkill(priv))
  2421. return;
  2422. /* download priority table before any calibration request */
  2423. if (priv->cfg->bt_params &&
  2424. priv->cfg->bt_params->advanced_bt_coexist) {
  2425. /* Configure Bluetooth device coexistence support */
  2426. priv->bt_valid = IWLAGN_BT_ALL_VALID_MSK;
  2427. priv->kill_ack_mask = IWLAGN_BT_KILL_ACK_MASK_DEFAULT;
  2428. priv->kill_cts_mask = IWLAGN_BT_KILL_CTS_MASK_DEFAULT;
  2429. priv->cfg->ops->hcmd->send_bt_config(priv);
  2430. priv->bt_valid = IWLAGN_BT_VALID_ENABLE_FLAGS;
  2431. iwlagn_send_prio_tbl(priv);
  2432. /* FIXME: w/a to force change uCode BT state machine */
  2433. iwlagn_send_bt_env(priv, IWL_BT_COEX_ENV_OPEN,
  2434. BT_COEX_PRIO_TBL_EVT_INIT_CALIB2);
  2435. iwlagn_send_bt_env(priv, IWL_BT_COEX_ENV_CLOSE,
  2436. BT_COEX_PRIO_TBL_EVT_INIT_CALIB2);
  2437. }
  2438. if (priv->hw_params.calib_rt_cfg)
  2439. iwlagn_send_calib_cfg_rt(priv, priv->hw_params.calib_rt_cfg);
  2440. ieee80211_wake_queues(priv->hw);
  2441. priv->active_rate = IWL_RATES_MASK;
  2442. /* Configure Tx antenna selection based on H/W config */
  2443. if (priv->cfg->ops->hcmd->set_tx_ant)
  2444. priv->cfg->ops->hcmd->set_tx_ant(priv, priv->cfg->valid_tx_ant);
  2445. if (iwl_is_associated_ctx(ctx)) {
  2446. struct iwl_rxon_cmd *active_rxon =
  2447. (struct iwl_rxon_cmd *)&ctx->active;
  2448. /* apply any changes in staging */
  2449. ctx->staging.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2450. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2451. } else {
  2452. struct iwl_rxon_context *tmp;
  2453. /* Initialize our rx_config data */
  2454. for_each_context(priv, tmp)
  2455. iwl_connection_init_rx_config(priv, tmp);
  2456. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2457. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  2458. }
  2459. if (priv->cfg->bt_params &&
  2460. !priv->cfg->bt_params->advanced_bt_coexist) {
  2461. /* Configure Bluetooth device coexistence support */
  2462. priv->cfg->ops->hcmd->send_bt_config(priv);
  2463. }
  2464. iwl_reset_run_time_calib(priv);
  2465. /* Configure the adapter for unassociated operation */
  2466. iwlcore_commit_rxon(priv, ctx);
  2467. /* At this point, the NIC is initialized and operational */
  2468. iwl_rf_kill_ct_config(priv);
  2469. iwl_leds_init(priv);
  2470. IWL_DEBUG_INFO(priv, "ALIVE processing complete.\n");
  2471. set_bit(STATUS_READY, &priv->status);
  2472. wake_up_interruptible(&priv->wait_command_queue);
  2473. iwl_power_update_mode(priv, true);
  2474. IWL_DEBUG_INFO(priv, "Updated power mode\n");
  2475. return;
  2476. restart:
  2477. queue_work(priv->workqueue, &priv->restart);
  2478. }
  2479. static void iwl_cancel_deferred_work(struct iwl_priv *priv);
  2480. static void __iwl_down(struct iwl_priv *priv)
  2481. {
  2482. unsigned long flags;
  2483. int exit_pending = test_bit(STATUS_EXIT_PENDING, &priv->status);
  2484. IWL_DEBUG_INFO(priv, DRV_NAME " is going down\n");
  2485. iwl_scan_cancel_timeout(priv, 200);
  2486. exit_pending = test_and_set_bit(STATUS_EXIT_PENDING, &priv->status);
  2487. /* Stop TX queues watchdog. We need to have STATUS_EXIT_PENDING bit set
  2488. * to prevent rearm timer */
  2489. if (priv->cfg->ops->lib->recover_from_tx_stall)
  2490. del_timer_sync(&priv->monitor_recover);
  2491. iwl_clear_ucode_stations(priv, NULL);
  2492. iwl_dealloc_bcast_stations(priv);
  2493. iwl_clear_driver_stations(priv);
  2494. /* reset BT coex data */
  2495. priv->bt_status = 0;
  2496. if (priv->cfg->bt_params)
  2497. priv->bt_traffic_load =
  2498. priv->cfg->bt_params->bt_init_traffic_load;
  2499. else
  2500. priv->bt_traffic_load = 0;
  2501. priv->bt_sco_active = false;
  2502. priv->bt_full_concurrent = false;
  2503. priv->bt_ci_compliance = 0;
  2504. /* Unblock any waiting calls */
  2505. wake_up_interruptible_all(&priv->wait_command_queue);
  2506. /* Wipe out the EXIT_PENDING status bit if we are not actually
  2507. * exiting the module */
  2508. if (!exit_pending)
  2509. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2510. /* stop and reset the on-board processor */
  2511. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  2512. /* tell the device to stop sending interrupts */
  2513. spin_lock_irqsave(&priv->lock, flags);
  2514. iwl_disable_interrupts(priv);
  2515. spin_unlock_irqrestore(&priv->lock, flags);
  2516. iwl_synchronize_irq(priv);
  2517. if (priv->mac80211_registered)
  2518. ieee80211_stop_queues(priv->hw);
  2519. /* If we have not previously called iwl_init() then
  2520. * clear all bits but the RF Kill bit and return */
  2521. if (!iwl_is_init(priv)) {
  2522. priv->status = test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2523. STATUS_RF_KILL_HW |
  2524. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2525. STATUS_GEO_CONFIGURED |
  2526. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2527. STATUS_EXIT_PENDING;
  2528. goto exit;
  2529. }
  2530. /* ...otherwise clear out all the status bits but the RF Kill
  2531. * bit and continue taking the NIC down. */
  2532. priv->status &= test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2533. STATUS_RF_KILL_HW |
  2534. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2535. STATUS_GEO_CONFIGURED |
  2536. test_bit(STATUS_FW_ERROR, &priv->status) <<
  2537. STATUS_FW_ERROR |
  2538. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2539. STATUS_EXIT_PENDING;
  2540. /* device going down, Stop using ICT table */
  2541. iwl_disable_ict(priv);
  2542. iwlagn_txq_ctx_stop(priv);
  2543. iwlagn_rxq_stop(priv);
  2544. /* Power-down device's busmaster DMA clocks */
  2545. iwl_write_prph(priv, APMG_CLK_DIS_REG, APMG_CLK_VAL_DMA_CLK_RQT);
  2546. udelay(5);
  2547. /* Make sure (redundant) we've released our request to stay awake */
  2548. iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  2549. /* Stop the device, and put it in low power state */
  2550. iwl_apm_stop(priv);
  2551. exit:
  2552. memset(&priv->card_alive, 0, sizeof(struct iwl_alive_resp));
  2553. if (priv->ibss_beacon)
  2554. dev_kfree_skb(priv->ibss_beacon);
  2555. priv->ibss_beacon = NULL;
  2556. /* clear out any free frames */
  2557. iwl_clear_free_frames(priv);
  2558. }
  2559. static void iwl_down(struct iwl_priv *priv)
  2560. {
  2561. mutex_lock(&priv->mutex);
  2562. __iwl_down(priv);
  2563. mutex_unlock(&priv->mutex);
  2564. iwl_cancel_deferred_work(priv);
  2565. }
  2566. #define HW_READY_TIMEOUT (50)
  2567. static int iwl_set_hw_ready(struct iwl_priv *priv)
  2568. {
  2569. int ret = 0;
  2570. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  2571. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
  2572. /* See if we got it */
  2573. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  2574. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  2575. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  2576. HW_READY_TIMEOUT);
  2577. if (ret != -ETIMEDOUT)
  2578. priv->hw_ready = true;
  2579. else
  2580. priv->hw_ready = false;
  2581. IWL_DEBUG_INFO(priv, "hardware %s\n",
  2582. (priv->hw_ready == 1) ? "ready" : "not ready");
  2583. return ret;
  2584. }
  2585. static int iwl_prepare_card_hw(struct iwl_priv *priv)
  2586. {
  2587. int ret = 0;
  2588. IWL_DEBUG_INFO(priv, "iwl_prepare_card_hw enter\n");
  2589. ret = iwl_set_hw_ready(priv);
  2590. if (priv->hw_ready)
  2591. return ret;
  2592. /* If HW is not ready, prepare the conditions to check again */
  2593. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  2594. CSR_HW_IF_CONFIG_REG_PREPARE);
  2595. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  2596. ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
  2597. CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
  2598. /* HW should be ready by now, check again. */
  2599. if (ret != -ETIMEDOUT)
  2600. iwl_set_hw_ready(priv);
  2601. return ret;
  2602. }
  2603. #define MAX_HW_RESTARTS 5
  2604. static int __iwl_up(struct iwl_priv *priv)
  2605. {
  2606. struct iwl_rxon_context *ctx;
  2607. int i;
  2608. int ret;
  2609. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  2610. IWL_WARN(priv, "Exit pending; will not bring the NIC up\n");
  2611. return -EIO;
  2612. }
  2613. if (!priv->ucode_data_backup.v_addr || !priv->ucode_data.v_addr) {
  2614. IWL_ERR(priv, "ucode not available for device bringup\n");
  2615. return -EIO;
  2616. }
  2617. for_each_context(priv, ctx) {
  2618. ret = iwlagn_alloc_bcast_station(priv, ctx);
  2619. if (ret) {
  2620. iwl_dealloc_bcast_stations(priv);
  2621. return ret;
  2622. }
  2623. }
  2624. iwl_prepare_card_hw(priv);
  2625. if (!priv->hw_ready) {
  2626. IWL_WARN(priv, "Exit HW not ready\n");
  2627. return -EIO;
  2628. }
  2629. /* If platform's RF_KILL switch is NOT set to KILL */
  2630. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  2631. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  2632. else
  2633. set_bit(STATUS_RF_KILL_HW, &priv->status);
  2634. if (iwl_is_rfkill(priv)) {
  2635. wiphy_rfkill_set_hw_state(priv->hw->wiphy, true);
  2636. iwl_enable_interrupts(priv);
  2637. IWL_WARN(priv, "Radio disabled by HW RF Kill switch\n");
  2638. return 0;
  2639. }
  2640. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2641. /* must be initialised before iwl_hw_nic_init */
  2642. if (priv->valid_contexts != BIT(IWL_RXON_CTX_BSS))
  2643. priv->cmd_queue = IWL_IPAN_CMD_QUEUE_NUM;
  2644. else
  2645. priv->cmd_queue = IWL_DEFAULT_CMD_QUEUE_NUM;
  2646. ret = iwlagn_hw_nic_init(priv);
  2647. if (ret) {
  2648. IWL_ERR(priv, "Unable to init nic\n");
  2649. return ret;
  2650. }
  2651. /* make sure rfkill handshake bits are cleared */
  2652. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2653. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  2654. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  2655. /* clear (again), then enable host interrupts */
  2656. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2657. iwl_enable_interrupts(priv);
  2658. /* really make sure rfkill handshake bits are cleared */
  2659. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2660. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2661. /* Copy original ucode data image from disk into backup cache.
  2662. * This will be used to initialize the on-board processor's
  2663. * data SRAM for a clean start when the runtime program first loads. */
  2664. memcpy(priv->ucode_data_backup.v_addr, priv->ucode_data.v_addr,
  2665. priv->ucode_data.len);
  2666. for (i = 0; i < MAX_HW_RESTARTS; i++) {
  2667. /* load bootstrap state machine,
  2668. * load bootstrap program into processor's memory,
  2669. * prepare to load the "initialize" uCode */
  2670. ret = priv->cfg->ops->lib->load_ucode(priv);
  2671. if (ret) {
  2672. IWL_ERR(priv, "Unable to set up bootstrap uCode: %d\n",
  2673. ret);
  2674. continue;
  2675. }
  2676. /* start card; "initialize" will load runtime ucode */
  2677. iwl_nic_start(priv);
  2678. IWL_DEBUG_INFO(priv, DRV_NAME " is coming up\n");
  2679. return 0;
  2680. }
  2681. set_bit(STATUS_EXIT_PENDING, &priv->status);
  2682. __iwl_down(priv);
  2683. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2684. /* tried to restart and config the device for as long as our
  2685. * patience could withstand */
  2686. IWL_ERR(priv, "Unable to initialize device after %d attempts.\n", i);
  2687. return -EIO;
  2688. }
  2689. /*****************************************************************************
  2690. *
  2691. * Workqueue callbacks
  2692. *
  2693. *****************************************************************************/
  2694. static void iwl_bg_init_alive_start(struct work_struct *data)
  2695. {
  2696. struct iwl_priv *priv =
  2697. container_of(data, struct iwl_priv, init_alive_start.work);
  2698. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2699. return;
  2700. mutex_lock(&priv->mutex);
  2701. priv->cfg->ops->lib->init_alive_start(priv);
  2702. mutex_unlock(&priv->mutex);
  2703. }
  2704. static void iwl_bg_alive_start(struct work_struct *data)
  2705. {
  2706. struct iwl_priv *priv =
  2707. container_of(data, struct iwl_priv, alive_start.work);
  2708. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2709. return;
  2710. /* enable dram interrupt */
  2711. iwl_reset_ict(priv);
  2712. mutex_lock(&priv->mutex);
  2713. iwl_alive_start(priv);
  2714. mutex_unlock(&priv->mutex);
  2715. }
  2716. static void iwl_bg_run_time_calib_work(struct work_struct *work)
  2717. {
  2718. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  2719. run_time_calib_work);
  2720. mutex_lock(&priv->mutex);
  2721. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  2722. test_bit(STATUS_SCANNING, &priv->status)) {
  2723. mutex_unlock(&priv->mutex);
  2724. return;
  2725. }
  2726. if (priv->start_calib) {
  2727. if (priv->cfg->bt_params &&
  2728. priv->cfg->bt_params->bt_statistics) {
  2729. iwl_chain_noise_calibration(priv,
  2730. (void *)&priv->_agn.statistics_bt);
  2731. iwl_sensitivity_calibration(priv,
  2732. (void *)&priv->_agn.statistics_bt);
  2733. } else {
  2734. iwl_chain_noise_calibration(priv,
  2735. (void *)&priv->_agn.statistics);
  2736. iwl_sensitivity_calibration(priv,
  2737. (void *)&priv->_agn.statistics);
  2738. }
  2739. }
  2740. mutex_unlock(&priv->mutex);
  2741. }
  2742. static void iwl_bg_restart(struct work_struct *data)
  2743. {
  2744. struct iwl_priv *priv = container_of(data, struct iwl_priv, restart);
  2745. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2746. return;
  2747. if (test_and_clear_bit(STATUS_FW_ERROR, &priv->status)) {
  2748. struct iwl_rxon_context *ctx;
  2749. bool bt_sco, bt_full_concurrent;
  2750. u8 bt_ci_compliance;
  2751. u8 bt_load;
  2752. u8 bt_status;
  2753. mutex_lock(&priv->mutex);
  2754. for_each_context(priv, ctx)
  2755. ctx->vif = NULL;
  2756. priv->is_open = 0;
  2757. /*
  2758. * __iwl_down() will clear the BT status variables,
  2759. * which is correct, but when we restart we really
  2760. * want to keep them so restore them afterwards.
  2761. *
  2762. * The restart process will later pick them up and
  2763. * re-configure the hw when we reconfigure the BT
  2764. * command.
  2765. */
  2766. bt_sco = priv->bt_sco_active;
  2767. bt_full_concurrent = priv->bt_full_concurrent;
  2768. bt_ci_compliance = priv->bt_ci_compliance;
  2769. bt_load = priv->bt_traffic_load;
  2770. bt_status = priv->bt_status;
  2771. __iwl_down(priv);
  2772. priv->bt_sco_active = bt_sco;
  2773. priv->bt_full_concurrent = bt_full_concurrent;
  2774. priv->bt_ci_compliance = bt_ci_compliance;
  2775. priv->bt_traffic_load = bt_load;
  2776. priv->bt_status = bt_status;
  2777. mutex_unlock(&priv->mutex);
  2778. iwl_cancel_deferred_work(priv);
  2779. ieee80211_restart_hw(priv->hw);
  2780. } else {
  2781. iwl_down(priv);
  2782. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2783. return;
  2784. mutex_lock(&priv->mutex);
  2785. __iwl_up(priv);
  2786. mutex_unlock(&priv->mutex);
  2787. }
  2788. }
  2789. static void iwl_bg_rx_replenish(struct work_struct *data)
  2790. {
  2791. struct iwl_priv *priv =
  2792. container_of(data, struct iwl_priv, rx_replenish);
  2793. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2794. return;
  2795. mutex_lock(&priv->mutex);
  2796. iwlagn_rx_replenish(priv);
  2797. mutex_unlock(&priv->mutex);
  2798. }
  2799. #define IWL_DELAY_NEXT_SCAN (HZ*2)
  2800. void iwl_post_associate(struct iwl_priv *priv, struct ieee80211_vif *vif)
  2801. {
  2802. struct iwl_rxon_context *ctx;
  2803. struct ieee80211_conf *conf = NULL;
  2804. int ret = 0;
  2805. if (!vif || !priv->is_open)
  2806. return;
  2807. ctx = iwl_rxon_ctx_from_vif(vif);
  2808. if (vif->type == NL80211_IFTYPE_AP) {
  2809. IWL_ERR(priv, "%s Should not be called in AP mode\n", __func__);
  2810. return;
  2811. }
  2812. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2813. return;
  2814. iwl_scan_cancel_timeout(priv, 200);
  2815. conf = ieee80211_get_hw_conf(priv->hw);
  2816. ctx->staging.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2817. iwlcore_commit_rxon(priv, ctx);
  2818. ret = iwl_send_rxon_timing(priv, ctx);
  2819. if (ret)
  2820. IWL_WARN(priv, "RXON timing - "
  2821. "Attempting to continue.\n");
  2822. ctx->staging.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2823. iwl_set_rxon_ht(priv, &priv->current_ht_config);
  2824. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2825. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  2826. ctx->staging.assoc_id = cpu_to_le16(vif->bss_conf.aid);
  2827. IWL_DEBUG_ASSOC(priv, "assoc id %d beacon interval %d\n",
  2828. vif->bss_conf.aid, vif->bss_conf.beacon_int);
  2829. if (vif->bss_conf.use_short_preamble)
  2830. ctx->staging.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  2831. else
  2832. ctx->staging.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  2833. if (ctx->staging.flags & RXON_FLG_BAND_24G_MSK) {
  2834. if (vif->bss_conf.use_short_slot)
  2835. ctx->staging.flags |= RXON_FLG_SHORT_SLOT_MSK;
  2836. else
  2837. ctx->staging.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  2838. }
  2839. iwlcore_commit_rxon(priv, ctx);
  2840. IWL_DEBUG_ASSOC(priv, "Associated as %d to: %pM\n",
  2841. vif->bss_conf.aid, ctx->active.bssid_addr);
  2842. switch (vif->type) {
  2843. case NL80211_IFTYPE_STATION:
  2844. break;
  2845. case NL80211_IFTYPE_ADHOC:
  2846. iwl_send_beacon_cmd(priv);
  2847. break;
  2848. default:
  2849. IWL_ERR(priv, "%s Should not be called in %d mode\n",
  2850. __func__, vif->type);
  2851. break;
  2852. }
  2853. /* the chain noise calibration will enabled PM upon completion
  2854. * If chain noise has already been run, then we need to enable
  2855. * power management here */
  2856. if (priv->chain_noise_data.state == IWL_CHAIN_NOISE_DONE)
  2857. iwl_power_update_mode(priv, false);
  2858. /* Enable Rx differential gain and sensitivity calibrations */
  2859. iwl_chain_noise_reset(priv);
  2860. priv->start_calib = 1;
  2861. }
  2862. /*****************************************************************************
  2863. *
  2864. * mac80211 entry point functions
  2865. *
  2866. *****************************************************************************/
  2867. #define UCODE_READY_TIMEOUT (4 * HZ)
  2868. /*
  2869. * Not a mac80211 entry point function, but it fits in with all the
  2870. * other mac80211 functions grouped here.
  2871. */
  2872. static int iwl_mac_setup_register(struct iwl_priv *priv,
  2873. struct iwlagn_ucode_capabilities *capa)
  2874. {
  2875. int ret;
  2876. struct ieee80211_hw *hw = priv->hw;
  2877. struct iwl_rxon_context *ctx;
  2878. hw->rate_control_algorithm = "iwl-agn-rs";
  2879. /* Tell mac80211 our characteristics */
  2880. hw->flags = IEEE80211_HW_SIGNAL_DBM |
  2881. IEEE80211_HW_AMPDU_AGGREGATION |
  2882. IEEE80211_HW_NEED_DTIM_PERIOD |
  2883. IEEE80211_HW_SPECTRUM_MGMT;
  2884. if (!priv->cfg->base_params->broken_powersave)
  2885. hw->flags |= IEEE80211_HW_SUPPORTS_PS |
  2886. IEEE80211_HW_SUPPORTS_DYNAMIC_PS;
  2887. if (priv->cfg->sku & IWL_SKU_N)
  2888. hw->flags |= IEEE80211_HW_SUPPORTS_DYNAMIC_SMPS |
  2889. IEEE80211_HW_SUPPORTS_STATIC_SMPS;
  2890. hw->sta_data_size = sizeof(struct iwl_station_priv);
  2891. hw->vif_data_size = sizeof(struct iwl_vif_priv);
  2892. for_each_context(priv, ctx) {
  2893. hw->wiphy->interface_modes |= ctx->interface_modes;
  2894. hw->wiphy->interface_modes |= ctx->exclusive_interface_modes;
  2895. }
  2896. hw->wiphy->flags |= WIPHY_FLAG_CUSTOM_REGULATORY |
  2897. WIPHY_FLAG_DISABLE_BEACON_HINTS;
  2898. /*
  2899. * For now, disable PS by default because it affects
  2900. * RX performance significantly.
  2901. */
  2902. hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  2903. hw->wiphy->max_scan_ssids = PROBE_OPTION_MAX;
  2904. /* we create the 802.11 header and a zero-length SSID element */
  2905. hw->wiphy->max_scan_ie_len = capa->max_probe_length - 24 - 2;
  2906. /* Default value; 4 EDCA QOS priorities */
  2907. hw->queues = 4;
  2908. hw->max_listen_interval = IWL_CONN_MAX_LISTEN_INTERVAL;
  2909. if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
  2910. priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  2911. &priv->bands[IEEE80211_BAND_2GHZ];
  2912. if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
  2913. priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  2914. &priv->bands[IEEE80211_BAND_5GHZ];
  2915. ret = ieee80211_register_hw(priv->hw);
  2916. if (ret) {
  2917. IWL_ERR(priv, "Failed to register hw (error %d)\n", ret);
  2918. return ret;
  2919. }
  2920. priv->mac80211_registered = 1;
  2921. return 0;
  2922. }
  2923. static int iwl_mac_start(struct ieee80211_hw *hw)
  2924. {
  2925. struct iwl_priv *priv = hw->priv;
  2926. int ret;
  2927. IWL_DEBUG_MAC80211(priv, "enter\n");
  2928. /* we should be verifying the device is ready to be opened */
  2929. mutex_lock(&priv->mutex);
  2930. ret = __iwl_up(priv);
  2931. mutex_unlock(&priv->mutex);
  2932. if (ret)
  2933. return ret;
  2934. if (iwl_is_rfkill(priv))
  2935. goto out;
  2936. IWL_DEBUG_INFO(priv, "Start UP work done.\n");
  2937. /* Wait for START_ALIVE from Run Time ucode. Otherwise callbacks from
  2938. * mac80211 will not be run successfully. */
  2939. ret = wait_event_interruptible_timeout(priv->wait_command_queue,
  2940. test_bit(STATUS_READY, &priv->status),
  2941. UCODE_READY_TIMEOUT);
  2942. if (!ret) {
  2943. if (!test_bit(STATUS_READY, &priv->status)) {
  2944. IWL_ERR(priv, "START_ALIVE timeout after %dms.\n",
  2945. jiffies_to_msecs(UCODE_READY_TIMEOUT));
  2946. return -ETIMEDOUT;
  2947. }
  2948. }
  2949. iwl_led_start(priv);
  2950. out:
  2951. priv->is_open = 1;
  2952. IWL_DEBUG_MAC80211(priv, "leave\n");
  2953. return 0;
  2954. }
  2955. static void iwl_mac_stop(struct ieee80211_hw *hw)
  2956. {
  2957. struct iwl_priv *priv = hw->priv;
  2958. IWL_DEBUG_MAC80211(priv, "enter\n");
  2959. if (!priv->is_open)
  2960. return;
  2961. priv->is_open = 0;
  2962. iwl_down(priv);
  2963. flush_workqueue(priv->workqueue);
  2964. /* enable interrupts again in order to receive rfkill changes */
  2965. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2966. iwl_enable_interrupts(priv);
  2967. IWL_DEBUG_MAC80211(priv, "leave\n");
  2968. }
  2969. static int iwl_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2970. {
  2971. struct iwl_priv *priv = hw->priv;
  2972. IWL_DEBUG_MACDUMP(priv, "enter\n");
  2973. IWL_DEBUG_TX(priv, "dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
  2974. ieee80211_get_tx_rate(hw, IEEE80211_SKB_CB(skb))->bitrate);
  2975. if (iwlagn_tx_skb(priv, skb))
  2976. dev_kfree_skb_any(skb);
  2977. IWL_DEBUG_MACDUMP(priv, "leave\n");
  2978. return NETDEV_TX_OK;
  2979. }
  2980. void iwl_config_ap(struct iwl_priv *priv, struct ieee80211_vif *vif)
  2981. {
  2982. struct iwl_rxon_context *ctx = iwl_rxon_ctx_from_vif(vif);
  2983. int ret = 0;
  2984. lockdep_assert_held(&priv->mutex);
  2985. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2986. return;
  2987. /* The following should be done only at AP bring up */
  2988. if (!iwl_is_associated_ctx(ctx)) {
  2989. /* RXON - unassoc (to set timing command) */
  2990. ctx->staging.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2991. iwlcore_commit_rxon(priv, ctx);
  2992. /* RXON Timing */
  2993. ret = iwl_send_rxon_timing(priv, ctx);
  2994. if (ret)
  2995. IWL_WARN(priv, "RXON timing failed - "
  2996. "Attempting to continue.\n");
  2997. /* AP has all antennas */
  2998. priv->chain_noise_data.active_chains =
  2999. priv->hw_params.valid_rx_ant;
  3000. iwl_set_rxon_ht(priv, &priv->current_ht_config);
  3001. if (priv->cfg->ops->hcmd->set_rxon_chain)
  3002. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  3003. ctx->staging.assoc_id = 0;
  3004. if (vif->bss_conf.use_short_preamble)
  3005. ctx->staging.flags |=
  3006. RXON_FLG_SHORT_PREAMBLE_MSK;
  3007. else
  3008. ctx->staging.flags &=
  3009. ~RXON_FLG_SHORT_PREAMBLE_MSK;
  3010. if (ctx->staging.flags & RXON_FLG_BAND_24G_MSK) {
  3011. if (vif->bss_conf.use_short_slot)
  3012. ctx->staging.flags |=
  3013. RXON_FLG_SHORT_SLOT_MSK;
  3014. else
  3015. ctx->staging.flags &=
  3016. ~RXON_FLG_SHORT_SLOT_MSK;
  3017. }
  3018. /* need to send beacon cmd before committing assoc RXON! */
  3019. iwl_send_beacon_cmd(priv);
  3020. /* restore RXON assoc */
  3021. ctx->staging.filter_flags |= RXON_FILTER_ASSOC_MSK;
  3022. iwlcore_commit_rxon(priv, ctx);
  3023. }
  3024. iwl_send_beacon_cmd(priv);
  3025. /* FIXME - we need to add code here to detect a totally new
  3026. * configuration, reset the AP, unassoc, rxon timing, assoc,
  3027. * clear sta table, add BCAST sta... */
  3028. }
  3029. static void iwl_mac_update_tkip_key(struct ieee80211_hw *hw,
  3030. struct ieee80211_vif *vif,
  3031. struct ieee80211_key_conf *keyconf,
  3032. struct ieee80211_sta *sta,
  3033. u32 iv32, u16 *phase1key)
  3034. {
  3035. struct iwl_priv *priv = hw->priv;
  3036. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  3037. IWL_DEBUG_MAC80211(priv, "enter\n");
  3038. iwl_update_tkip_key(priv, vif_priv->ctx, keyconf, sta,
  3039. iv32, phase1key);
  3040. IWL_DEBUG_MAC80211(priv, "leave\n");
  3041. }
  3042. static int iwl_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  3043. struct ieee80211_vif *vif,
  3044. struct ieee80211_sta *sta,
  3045. struct ieee80211_key_conf *key)
  3046. {
  3047. struct iwl_priv *priv = hw->priv;
  3048. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  3049. struct iwl_rxon_context *ctx = vif_priv->ctx;
  3050. int ret;
  3051. u8 sta_id;
  3052. bool is_default_wep_key = false;
  3053. IWL_DEBUG_MAC80211(priv, "enter\n");
  3054. if (priv->cfg->mod_params->sw_crypto) {
  3055. IWL_DEBUG_MAC80211(priv, "leave - hwcrypto disabled\n");
  3056. return -EOPNOTSUPP;
  3057. }
  3058. sta_id = iwl_sta_id_or_broadcast(priv, vif_priv->ctx, sta);
  3059. if (sta_id == IWL_INVALID_STATION)
  3060. return -EINVAL;
  3061. mutex_lock(&priv->mutex);
  3062. iwl_scan_cancel_timeout(priv, 100);
  3063. /*
  3064. * If we are getting WEP group key and we didn't receive any key mapping
  3065. * so far, we are in legacy wep mode (group key only), otherwise we are
  3066. * in 1X mode.
  3067. * In legacy wep mode, we use another host command to the uCode.
  3068. */
  3069. if ((key->cipher == WLAN_CIPHER_SUITE_WEP40 ||
  3070. key->cipher == WLAN_CIPHER_SUITE_WEP104) &&
  3071. !sta) {
  3072. if (cmd == SET_KEY)
  3073. is_default_wep_key = !ctx->key_mapping_keys;
  3074. else
  3075. is_default_wep_key =
  3076. (key->hw_key_idx == HW_KEY_DEFAULT);
  3077. }
  3078. switch (cmd) {
  3079. case SET_KEY:
  3080. if (is_default_wep_key)
  3081. ret = iwl_set_default_wep_key(priv, vif_priv->ctx, key);
  3082. else
  3083. ret = iwl_set_dynamic_key(priv, vif_priv->ctx,
  3084. key, sta_id);
  3085. IWL_DEBUG_MAC80211(priv, "enable hwcrypto key\n");
  3086. break;
  3087. case DISABLE_KEY:
  3088. if (is_default_wep_key)
  3089. ret = iwl_remove_default_wep_key(priv, ctx, key);
  3090. else
  3091. ret = iwl_remove_dynamic_key(priv, ctx, key, sta_id);
  3092. IWL_DEBUG_MAC80211(priv, "disable hwcrypto key\n");
  3093. break;
  3094. default:
  3095. ret = -EINVAL;
  3096. }
  3097. mutex_unlock(&priv->mutex);
  3098. IWL_DEBUG_MAC80211(priv, "leave\n");
  3099. return ret;
  3100. }
  3101. static int iwl_mac_ampdu_action(struct ieee80211_hw *hw,
  3102. struct ieee80211_vif *vif,
  3103. enum ieee80211_ampdu_mlme_action action,
  3104. struct ieee80211_sta *sta, u16 tid, u16 *ssn)
  3105. {
  3106. struct iwl_priv *priv = hw->priv;
  3107. int ret = -EINVAL;
  3108. IWL_DEBUG_HT(priv, "A-MPDU action on addr %pM tid %d\n",
  3109. sta->addr, tid);
  3110. if (!(priv->cfg->sku & IWL_SKU_N))
  3111. return -EACCES;
  3112. mutex_lock(&priv->mutex);
  3113. switch (action) {
  3114. case IEEE80211_AMPDU_RX_START:
  3115. IWL_DEBUG_HT(priv, "start Rx\n");
  3116. ret = iwl_sta_rx_agg_start(priv, sta, tid, *ssn);
  3117. break;
  3118. case IEEE80211_AMPDU_RX_STOP:
  3119. IWL_DEBUG_HT(priv, "stop Rx\n");
  3120. ret = iwl_sta_rx_agg_stop(priv, sta, tid);
  3121. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  3122. ret = 0;
  3123. break;
  3124. case IEEE80211_AMPDU_TX_START:
  3125. IWL_DEBUG_HT(priv, "start Tx\n");
  3126. ret = iwlagn_tx_agg_start(priv, vif, sta, tid, ssn);
  3127. if (ret == 0) {
  3128. priv->_agn.agg_tids_count++;
  3129. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  3130. priv->_agn.agg_tids_count);
  3131. }
  3132. break;
  3133. case IEEE80211_AMPDU_TX_STOP:
  3134. IWL_DEBUG_HT(priv, "stop Tx\n");
  3135. ret = iwlagn_tx_agg_stop(priv, vif, sta, tid);
  3136. if ((ret == 0) && (priv->_agn.agg_tids_count > 0)) {
  3137. priv->_agn.agg_tids_count--;
  3138. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  3139. priv->_agn.agg_tids_count);
  3140. }
  3141. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  3142. ret = 0;
  3143. if (priv->cfg->ht_params &&
  3144. priv->cfg->ht_params->use_rts_for_aggregation) {
  3145. struct iwl_station_priv *sta_priv =
  3146. (void *) sta->drv_priv;
  3147. /*
  3148. * switch off RTS/CTS if it was previously enabled
  3149. */
  3150. sta_priv->lq_sta.lq.general_params.flags &=
  3151. ~LINK_QUAL_FLAGS_SET_STA_TLC_RTS_MSK;
  3152. iwl_send_lq_cmd(priv, iwl_rxon_ctx_from_vif(vif),
  3153. &sta_priv->lq_sta.lq, CMD_ASYNC, false);
  3154. }
  3155. break;
  3156. case IEEE80211_AMPDU_TX_OPERATIONAL:
  3157. if (priv->cfg->ht_params &&
  3158. priv->cfg->ht_params->use_rts_for_aggregation) {
  3159. struct iwl_station_priv *sta_priv =
  3160. (void *) sta->drv_priv;
  3161. /*
  3162. * switch to RTS/CTS if it is the prefer protection
  3163. * method for HT traffic
  3164. */
  3165. sta_priv->lq_sta.lq.general_params.flags |=
  3166. LINK_QUAL_FLAGS_SET_STA_TLC_RTS_MSK;
  3167. iwl_send_lq_cmd(priv, iwl_rxon_ctx_from_vif(vif),
  3168. &sta_priv->lq_sta.lq, CMD_ASYNC, false);
  3169. }
  3170. ret = 0;
  3171. break;
  3172. }
  3173. mutex_unlock(&priv->mutex);
  3174. return ret;
  3175. }
  3176. static void iwl_mac_sta_notify(struct ieee80211_hw *hw,
  3177. struct ieee80211_vif *vif,
  3178. enum sta_notify_cmd cmd,
  3179. struct ieee80211_sta *sta)
  3180. {
  3181. struct iwl_priv *priv = hw->priv;
  3182. struct iwl_station_priv *sta_priv = (void *)sta->drv_priv;
  3183. int sta_id;
  3184. switch (cmd) {
  3185. case STA_NOTIFY_SLEEP:
  3186. WARN_ON(!sta_priv->client);
  3187. sta_priv->asleep = true;
  3188. if (atomic_read(&sta_priv->pending_frames) > 0)
  3189. ieee80211_sta_block_awake(hw, sta, true);
  3190. break;
  3191. case STA_NOTIFY_AWAKE:
  3192. WARN_ON(!sta_priv->client);
  3193. if (!sta_priv->asleep)
  3194. break;
  3195. sta_priv->asleep = false;
  3196. sta_id = iwl_sta_id(sta);
  3197. if (sta_id != IWL_INVALID_STATION)
  3198. iwl_sta_modify_ps_wake(priv, sta_id);
  3199. break;
  3200. default:
  3201. break;
  3202. }
  3203. }
  3204. static int iwlagn_mac_sta_add(struct ieee80211_hw *hw,
  3205. struct ieee80211_vif *vif,
  3206. struct ieee80211_sta *sta)
  3207. {
  3208. struct iwl_priv *priv = hw->priv;
  3209. struct iwl_station_priv *sta_priv = (void *)sta->drv_priv;
  3210. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  3211. bool is_ap = vif->type == NL80211_IFTYPE_STATION;
  3212. int ret;
  3213. u8 sta_id;
  3214. IWL_DEBUG_INFO(priv, "received request to add station %pM\n",
  3215. sta->addr);
  3216. mutex_lock(&priv->mutex);
  3217. IWL_DEBUG_INFO(priv, "proceeding to add station %pM\n",
  3218. sta->addr);
  3219. sta_priv->common.sta_id = IWL_INVALID_STATION;
  3220. atomic_set(&sta_priv->pending_frames, 0);
  3221. if (vif->type == NL80211_IFTYPE_AP)
  3222. sta_priv->client = true;
  3223. ret = iwl_add_station_common(priv, vif_priv->ctx, sta->addr,
  3224. is_ap, sta, &sta_id);
  3225. if (ret) {
  3226. IWL_ERR(priv, "Unable to add station %pM (%d)\n",
  3227. sta->addr, ret);
  3228. /* Should we return success if return code is EEXIST ? */
  3229. mutex_unlock(&priv->mutex);
  3230. return ret;
  3231. }
  3232. sta_priv->common.sta_id = sta_id;
  3233. /* Initialize rate scaling */
  3234. IWL_DEBUG_INFO(priv, "Initializing rate scaling for station %pM\n",
  3235. sta->addr);
  3236. iwl_rs_rate_init(priv, sta, sta_id);
  3237. mutex_unlock(&priv->mutex);
  3238. return 0;
  3239. }
  3240. static void iwl_mac_channel_switch(struct ieee80211_hw *hw,
  3241. struct ieee80211_channel_switch *ch_switch)
  3242. {
  3243. struct iwl_priv *priv = hw->priv;
  3244. const struct iwl_channel_info *ch_info;
  3245. struct ieee80211_conf *conf = &hw->conf;
  3246. struct ieee80211_channel *channel = ch_switch->channel;
  3247. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  3248. /*
  3249. * MULTI-FIXME
  3250. * When we add support for multiple interfaces, we need to
  3251. * revisit this. The channel switch command in the device
  3252. * only affects the BSS context, but what does that really
  3253. * mean? And what if we get a CSA on the second interface?
  3254. * This needs a lot of work.
  3255. */
  3256. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  3257. u16 ch;
  3258. unsigned long flags = 0;
  3259. IWL_DEBUG_MAC80211(priv, "enter\n");
  3260. if (iwl_is_rfkill(priv))
  3261. goto out_exit;
  3262. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  3263. test_bit(STATUS_SCANNING, &priv->status))
  3264. goto out_exit;
  3265. if (!iwl_is_associated_ctx(ctx))
  3266. goto out_exit;
  3267. /* channel switch in progress */
  3268. if (priv->switch_rxon.switch_in_progress == true)
  3269. goto out_exit;
  3270. mutex_lock(&priv->mutex);
  3271. if (priv->cfg->ops->lib->set_channel_switch) {
  3272. ch = channel->hw_value;
  3273. if (le16_to_cpu(ctx->active.channel) != ch) {
  3274. ch_info = iwl_get_channel_info(priv,
  3275. channel->band,
  3276. ch);
  3277. if (!is_channel_valid(ch_info)) {
  3278. IWL_DEBUG_MAC80211(priv, "invalid channel\n");
  3279. goto out;
  3280. }
  3281. spin_lock_irqsave(&priv->lock, flags);
  3282. priv->current_ht_config.smps = conf->smps_mode;
  3283. /* Configure HT40 channels */
  3284. ctx->ht.enabled = conf_is_ht(conf);
  3285. if (ctx->ht.enabled) {
  3286. if (conf_is_ht40_minus(conf)) {
  3287. ctx->ht.extension_chan_offset =
  3288. IEEE80211_HT_PARAM_CHA_SEC_BELOW;
  3289. ctx->ht.is_40mhz = true;
  3290. } else if (conf_is_ht40_plus(conf)) {
  3291. ctx->ht.extension_chan_offset =
  3292. IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
  3293. ctx->ht.is_40mhz = true;
  3294. } else {
  3295. ctx->ht.extension_chan_offset =
  3296. IEEE80211_HT_PARAM_CHA_SEC_NONE;
  3297. ctx->ht.is_40mhz = false;
  3298. }
  3299. } else
  3300. ctx->ht.is_40mhz = false;
  3301. if ((le16_to_cpu(ctx->staging.channel) != ch))
  3302. ctx->staging.flags = 0;
  3303. iwl_set_rxon_channel(priv, channel, ctx);
  3304. iwl_set_rxon_ht(priv, ht_conf);
  3305. iwl_set_flags_for_band(priv, ctx, channel->band,
  3306. ctx->vif);
  3307. spin_unlock_irqrestore(&priv->lock, flags);
  3308. iwl_set_rate(priv);
  3309. /*
  3310. * at this point, staging_rxon has the
  3311. * configuration for channel switch
  3312. */
  3313. if (priv->cfg->ops->lib->set_channel_switch(priv,
  3314. ch_switch))
  3315. priv->switch_rxon.switch_in_progress = false;
  3316. }
  3317. }
  3318. out:
  3319. mutex_unlock(&priv->mutex);
  3320. out_exit:
  3321. if (!priv->switch_rxon.switch_in_progress)
  3322. ieee80211_chswitch_done(ctx->vif, false);
  3323. IWL_DEBUG_MAC80211(priv, "leave\n");
  3324. }
  3325. static void iwlagn_configure_filter(struct ieee80211_hw *hw,
  3326. unsigned int changed_flags,
  3327. unsigned int *total_flags,
  3328. u64 multicast)
  3329. {
  3330. struct iwl_priv *priv = hw->priv;
  3331. __le32 filter_or = 0, filter_nand = 0;
  3332. struct iwl_rxon_context *ctx;
  3333. #define CHK(test, flag) do { \
  3334. if (*total_flags & (test)) \
  3335. filter_or |= (flag); \
  3336. else \
  3337. filter_nand |= (flag); \
  3338. } while (0)
  3339. IWL_DEBUG_MAC80211(priv, "Enter: changed: 0x%x, total: 0x%x\n",
  3340. changed_flags, *total_flags);
  3341. CHK(FIF_OTHER_BSS | FIF_PROMISC_IN_BSS, RXON_FILTER_PROMISC_MSK);
  3342. CHK(FIF_CONTROL, RXON_FILTER_CTL2HOST_MSK);
  3343. CHK(FIF_BCN_PRBRESP_PROMISC, RXON_FILTER_BCON_AWARE_MSK);
  3344. #undef CHK
  3345. mutex_lock(&priv->mutex);
  3346. for_each_context(priv, ctx) {
  3347. ctx->staging.filter_flags &= ~filter_nand;
  3348. ctx->staging.filter_flags |= filter_or;
  3349. iwlcore_commit_rxon(priv, ctx);
  3350. }
  3351. mutex_unlock(&priv->mutex);
  3352. /*
  3353. * Receiving all multicast frames is always enabled by the
  3354. * default flags setup in iwl_connection_init_rx_config()
  3355. * since we currently do not support programming multicast
  3356. * filters into the device.
  3357. */
  3358. *total_flags &= FIF_OTHER_BSS | FIF_ALLMULTI | FIF_PROMISC_IN_BSS |
  3359. FIF_BCN_PRBRESP_PROMISC | FIF_CONTROL;
  3360. }
  3361. static void iwl_mac_flush(struct ieee80211_hw *hw, bool drop)
  3362. {
  3363. struct iwl_priv *priv = hw->priv;
  3364. mutex_lock(&priv->mutex);
  3365. IWL_DEBUG_MAC80211(priv, "enter\n");
  3366. /* do not support "flush" */
  3367. if (!priv->cfg->ops->lib->txfifo_flush)
  3368. goto done;
  3369. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  3370. IWL_DEBUG_TX(priv, "Aborting flush due to device shutdown\n");
  3371. goto done;
  3372. }
  3373. if (iwl_is_rfkill(priv)) {
  3374. IWL_DEBUG_TX(priv, "Aborting flush due to RF Kill\n");
  3375. goto done;
  3376. }
  3377. /*
  3378. * mac80211 will not push any more frames for transmit
  3379. * until the flush is completed
  3380. */
  3381. if (drop) {
  3382. IWL_DEBUG_MAC80211(priv, "send flush command\n");
  3383. if (priv->cfg->ops->lib->txfifo_flush(priv, IWL_DROP_ALL)) {
  3384. IWL_ERR(priv, "flush request fail\n");
  3385. goto done;
  3386. }
  3387. }
  3388. IWL_DEBUG_MAC80211(priv, "wait transmit/flush all frames\n");
  3389. iwlagn_wait_tx_queue_empty(priv);
  3390. done:
  3391. mutex_unlock(&priv->mutex);
  3392. IWL_DEBUG_MAC80211(priv, "leave\n");
  3393. }
  3394. /*****************************************************************************
  3395. *
  3396. * driver setup and teardown
  3397. *
  3398. *****************************************************************************/
  3399. static void iwl_setup_deferred_work(struct iwl_priv *priv)
  3400. {
  3401. priv->workqueue = create_singlethread_workqueue(DRV_NAME);
  3402. init_waitqueue_head(&priv->wait_command_queue);
  3403. INIT_WORK(&priv->restart, iwl_bg_restart);
  3404. INIT_WORK(&priv->rx_replenish, iwl_bg_rx_replenish);
  3405. INIT_WORK(&priv->beacon_update, iwl_bg_beacon_update);
  3406. INIT_WORK(&priv->run_time_calib_work, iwl_bg_run_time_calib_work);
  3407. INIT_WORK(&priv->tx_flush, iwl_bg_tx_flush);
  3408. INIT_WORK(&priv->bt_full_concurrency, iwl_bg_bt_full_concurrency);
  3409. INIT_WORK(&priv->bt_runtime_config, iwl_bg_bt_runtime_config);
  3410. INIT_DELAYED_WORK(&priv->init_alive_start, iwl_bg_init_alive_start);
  3411. INIT_DELAYED_WORK(&priv->alive_start, iwl_bg_alive_start);
  3412. iwl_setup_scan_deferred_work(priv);
  3413. if (priv->cfg->ops->lib->setup_deferred_work)
  3414. priv->cfg->ops->lib->setup_deferred_work(priv);
  3415. init_timer(&priv->statistics_periodic);
  3416. priv->statistics_periodic.data = (unsigned long)priv;
  3417. priv->statistics_periodic.function = iwl_bg_statistics_periodic;
  3418. init_timer(&priv->ucode_trace);
  3419. priv->ucode_trace.data = (unsigned long)priv;
  3420. priv->ucode_trace.function = iwl_bg_ucode_trace;
  3421. if (priv->cfg->ops->lib->recover_from_tx_stall) {
  3422. init_timer(&priv->monitor_recover);
  3423. priv->monitor_recover.data = (unsigned long)priv;
  3424. priv->monitor_recover.function =
  3425. priv->cfg->ops->lib->recover_from_tx_stall;
  3426. }
  3427. if (!priv->cfg->base_params->use_isr_legacy)
  3428. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  3429. iwl_irq_tasklet, (unsigned long)priv);
  3430. else
  3431. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  3432. iwl_irq_tasklet_legacy, (unsigned long)priv);
  3433. }
  3434. static void iwl_cancel_deferred_work(struct iwl_priv *priv)
  3435. {
  3436. if (priv->cfg->ops->lib->cancel_deferred_work)
  3437. priv->cfg->ops->lib->cancel_deferred_work(priv);
  3438. cancel_delayed_work_sync(&priv->init_alive_start);
  3439. cancel_delayed_work(&priv->alive_start);
  3440. cancel_work_sync(&priv->run_time_calib_work);
  3441. cancel_work_sync(&priv->beacon_update);
  3442. iwl_cancel_scan_deferred_work(priv);
  3443. cancel_work_sync(&priv->bt_full_concurrency);
  3444. cancel_work_sync(&priv->bt_runtime_config);
  3445. del_timer_sync(&priv->statistics_periodic);
  3446. del_timer_sync(&priv->ucode_trace);
  3447. }
  3448. static void iwl_init_hw_rates(struct iwl_priv *priv,
  3449. struct ieee80211_rate *rates)
  3450. {
  3451. int i;
  3452. for (i = 0; i < IWL_RATE_COUNT_LEGACY; i++) {
  3453. rates[i].bitrate = iwl_rates[i].ieee * 5;
  3454. rates[i].hw_value = i; /* Rate scaling will work on indexes */
  3455. rates[i].hw_value_short = i;
  3456. rates[i].flags = 0;
  3457. if ((i >= IWL_FIRST_CCK_RATE) && (i <= IWL_LAST_CCK_RATE)) {
  3458. /*
  3459. * If CCK != 1M then set short preamble rate flag.
  3460. */
  3461. rates[i].flags |=
  3462. (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
  3463. 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  3464. }
  3465. }
  3466. }
  3467. static int iwl_init_drv(struct iwl_priv *priv)
  3468. {
  3469. int ret;
  3470. priv->ibss_beacon = NULL;
  3471. spin_lock_init(&priv->sta_lock);
  3472. spin_lock_init(&priv->hcmd_lock);
  3473. INIT_LIST_HEAD(&priv->free_frames);
  3474. mutex_init(&priv->mutex);
  3475. mutex_init(&priv->sync_cmd_mutex);
  3476. priv->ieee_channels = NULL;
  3477. priv->ieee_rates = NULL;
  3478. priv->band = IEEE80211_BAND_2GHZ;
  3479. priv->iw_mode = NL80211_IFTYPE_STATION;
  3480. priv->current_ht_config.smps = IEEE80211_SMPS_STATIC;
  3481. priv->missed_beacon_threshold = IWL_MISSED_BEACON_THRESHOLD_DEF;
  3482. priv->_agn.agg_tids_count = 0;
  3483. /* initialize force reset */
  3484. priv->force_reset[IWL_RF_RESET].reset_duration =
  3485. IWL_DELAY_NEXT_FORCE_RF_RESET;
  3486. priv->force_reset[IWL_FW_RESET].reset_duration =
  3487. IWL_DELAY_NEXT_FORCE_FW_RELOAD;
  3488. /* Choose which receivers/antennas to use */
  3489. if (priv->cfg->ops->hcmd->set_rxon_chain)
  3490. priv->cfg->ops->hcmd->set_rxon_chain(priv,
  3491. &priv->contexts[IWL_RXON_CTX_BSS]);
  3492. iwl_init_scan_params(priv);
  3493. /* init bt coex */
  3494. if (priv->cfg->bt_params &&
  3495. priv->cfg->bt_params->advanced_bt_coexist) {
  3496. priv->kill_ack_mask = IWLAGN_BT_KILL_ACK_MASK_DEFAULT;
  3497. priv->kill_cts_mask = IWLAGN_BT_KILL_CTS_MASK_DEFAULT;
  3498. priv->bt_valid = IWLAGN_BT_ALL_VALID_MSK;
  3499. priv->bt_on_thresh = BT_ON_THRESHOLD_DEF;
  3500. priv->bt_duration = BT_DURATION_LIMIT_DEF;
  3501. priv->dynamic_frag_thresh = BT_FRAG_THRESHOLD_DEF;
  3502. priv->dynamic_agg_thresh = BT_AGG_THRESHOLD_DEF;
  3503. }
  3504. /* Set the tx_power_user_lmt to the lowest power level
  3505. * this value will get overwritten by channel max power avg
  3506. * from eeprom */
  3507. priv->tx_power_user_lmt = IWLAGN_TX_POWER_TARGET_POWER_MIN;
  3508. ret = iwl_init_channel_map(priv);
  3509. if (ret) {
  3510. IWL_ERR(priv, "initializing regulatory failed: %d\n", ret);
  3511. goto err;
  3512. }
  3513. ret = iwlcore_init_geos(priv);
  3514. if (ret) {
  3515. IWL_ERR(priv, "initializing geos failed: %d\n", ret);
  3516. goto err_free_channel_map;
  3517. }
  3518. iwl_init_hw_rates(priv, priv->ieee_rates);
  3519. return 0;
  3520. err_free_channel_map:
  3521. iwl_free_channel_map(priv);
  3522. err:
  3523. return ret;
  3524. }
  3525. static void iwl_uninit_drv(struct iwl_priv *priv)
  3526. {
  3527. iwl_calib_free_results(priv);
  3528. iwlcore_free_geos(priv);
  3529. iwl_free_channel_map(priv);
  3530. kfree(priv->scan_cmd);
  3531. }
  3532. static struct ieee80211_ops iwl_hw_ops = {
  3533. .tx = iwl_mac_tx,
  3534. .start = iwl_mac_start,
  3535. .stop = iwl_mac_stop,
  3536. .add_interface = iwl_mac_add_interface,
  3537. .remove_interface = iwl_mac_remove_interface,
  3538. .config = iwl_mac_config,
  3539. .configure_filter = iwlagn_configure_filter,
  3540. .set_key = iwl_mac_set_key,
  3541. .update_tkip_key = iwl_mac_update_tkip_key,
  3542. .conf_tx = iwl_mac_conf_tx,
  3543. .reset_tsf = iwl_mac_reset_tsf,
  3544. .bss_info_changed = iwl_bss_info_changed,
  3545. .ampdu_action = iwl_mac_ampdu_action,
  3546. .hw_scan = iwl_mac_hw_scan,
  3547. .sta_notify = iwl_mac_sta_notify,
  3548. .sta_add = iwlagn_mac_sta_add,
  3549. .sta_remove = iwl_mac_sta_remove,
  3550. .channel_switch = iwl_mac_channel_switch,
  3551. .flush = iwl_mac_flush,
  3552. .tx_last_beacon = iwl_mac_tx_last_beacon,
  3553. };
  3554. static void iwl_hw_detect(struct iwl_priv *priv)
  3555. {
  3556. priv->hw_rev = _iwl_read32(priv, CSR_HW_REV);
  3557. priv->hw_wa_rev = _iwl_read32(priv, CSR_HW_REV_WA_REG);
  3558. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &priv->rev_id);
  3559. IWL_DEBUG_INFO(priv, "HW Revision ID = 0x%X\n", priv->rev_id);
  3560. }
  3561. static int iwl_set_hw_params(struct iwl_priv *priv)
  3562. {
  3563. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  3564. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  3565. if (priv->cfg->mod_params->amsdu_size_8K)
  3566. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_8K);
  3567. else
  3568. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_4K);
  3569. priv->hw_params.max_beacon_itrvl = IWL_MAX_UCODE_BEACON_INTERVAL;
  3570. if (priv->cfg->mod_params->disable_11n)
  3571. priv->cfg->sku &= ~IWL_SKU_N;
  3572. /* Device-specific setup */
  3573. return priv->cfg->ops->lib->set_hw_params(priv);
  3574. }
  3575. static const u8 iwlagn_bss_ac_to_fifo[] = {
  3576. IWL_TX_FIFO_VO,
  3577. IWL_TX_FIFO_VI,
  3578. IWL_TX_FIFO_BE,
  3579. IWL_TX_FIFO_BK,
  3580. };
  3581. static const u8 iwlagn_bss_ac_to_queue[] = {
  3582. 0, 1, 2, 3,
  3583. };
  3584. static const u8 iwlagn_pan_ac_to_fifo[] = {
  3585. IWL_TX_FIFO_VO_IPAN,
  3586. IWL_TX_FIFO_VI_IPAN,
  3587. IWL_TX_FIFO_BE_IPAN,
  3588. IWL_TX_FIFO_BK_IPAN,
  3589. };
  3590. static const u8 iwlagn_pan_ac_to_queue[] = {
  3591. 7, 6, 5, 4,
  3592. };
  3593. static int iwl_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  3594. {
  3595. int err = 0, i;
  3596. struct iwl_priv *priv;
  3597. struct ieee80211_hw *hw;
  3598. struct iwl_cfg *cfg = (struct iwl_cfg *)(ent->driver_data);
  3599. unsigned long flags;
  3600. u16 pci_cmd, num_mac;
  3601. /************************
  3602. * 1. Allocating HW data
  3603. ************************/
  3604. /* Disabling hardware scan means that mac80211 will perform scans
  3605. * "the hard way", rather than using device's scan. */
  3606. if (cfg->mod_params->disable_hw_scan) {
  3607. dev_printk(KERN_DEBUG, &(pdev->dev),
  3608. "sw scan support is deprecated\n");
  3609. iwl_hw_ops.hw_scan = NULL;
  3610. }
  3611. hw = iwl_alloc_all(cfg, &iwl_hw_ops);
  3612. if (!hw) {
  3613. err = -ENOMEM;
  3614. goto out;
  3615. }
  3616. priv = hw->priv;
  3617. /* At this point both hw and priv are allocated. */
  3618. /*
  3619. * The default context is always valid,
  3620. * more may be discovered when firmware
  3621. * is loaded.
  3622. */
  3623. priv->valid_contexts = BIT(IWL_RXON_CTX_BSS);
  3624. for (i = 0; i < NUM_IWL_RXON_CTX; i++)
  3625. priv->contexts[i].ctxid = i;
  3626. priv->contexts[IWL_RXON_CTX_BSS].always_active = true;
  3627. priv->contexts[IWL_RXON_CTX_BSS].is_active = true;
  3628. priv->contexts[IWL_RXON_CTX_BSS].rxon_cmd = REPLY_RXON;
  3629. priv->contexts[IWL_RXON_CTX_BSS].rxon_timing_cmd = REPLY_RXON_TIMING;
  3630. priv->contexts[IWL_RXON_CTX_BSS].rxon_assoc_cmd = REPLY_RXON_ASSOC;
  3631. priv->contexts[IWL_RXON_CTX_BSS].qos_cmd = REPLY_QOS_PARAM;
  3632. priv->contexts[IWL_RXON_CTX_BSS].ap_sta_id = IWL_AP_ID;
  3633. priv->contexts[IWL_RXON_CTX_BSS].wep_key_cmd = REPLY_WEPKEY;
  3634. priv->contexts[IWL_RXON_CTX_BSS].ac_to_fifo = iwlagn_bss_ac_to_fifo;
  3635. priv->contexts[IWL_RXON_CTX_BSS].ac_to_queue = iwlagn_bss_ac_to_queue;
  3636. priv->contexts[IWL_RXON_CTX_BSS].exclusive_interface_modes =
  3637. BIT(NL80211_IFTYPE_ADHOC);
  3638. priv->contexts[IWL_RXON_CTX_BSS].interface_modes =
  3639. BIT(NL80211_IFTYPE_STATION);
  3640. priv->contexts[IWL_RXON_CTX_BSS].ibss_devtype = RXON_DEV_TYPE_IBSS;
  3641. priv->contexts[IWL_RXON_CTX_BSS].station_devtype = RXON_DEV_TYPE_ESS;
  3642. priv->contexts[IWL_RXON_CTX_BSS].unused_devtype = RXON_DEV_TYPE_ESS;
  3643. priv->contexts[IWL_RXON_CTX_PAN].rxon_cmd = REPLY_WIPAN_RXON;
  3644. priv->contexts[IWL_RXON_CTX_PAN].rxon_timing_cmd = REPLY_WIPAN_RXON_TIMING;
  3645. priv->contexts[IWL_RXON_CTX_PAN].rxon_assoc_cmd = REPLY_WIPAN_RXON_ASSOC;
  3646. priv->contexts[IWL_RXON_CTX_PAN].qos_cmd = REPLY_WIPAN_QOS_PARAM;
  3647. priv->contexts[IWL_RXON_CTX_PAN].ap_sta_id = IWL_AP_ID_PAN;
  3648. priv->contexts[IWL_RXON_CTX_PAN].wep_key_cmd = REPLY_WIPAN_WEPKEY;
  3649. priv->contexts[IWL_RXON_CTX_PAN].bcast_sta_id = IWLAGN_PAN_BCAST_ID;
  3650. priv->contexts[IWL_RXON_CTX_PAN].station_flags = STA_FLG_PAN_STATION;
  3651. priv->contexts[IWL_RXON_CTX_PAN].ac_to_fifo = iwlagn_pan_ac_to_fifo;
  3652. priv->contexts[IWL_RXON_CTX_PAN].ac_to_queue = iwlagn_pan_ac_to_queue;
  3653. priv->contexts[IWL_RXON_CTX_PAN].mcast_queue = IWL_IPAN_MCAST_QUEUE;
  3654. priv->contexts[IWL_RXON_CTX_PAN].interface_modes =
  3655. BIT(NL80211_IFTYPE_STATION) | BIT(NL80211_IFTYPE_AP);
  3656. priv->contexts[IWL_RXON_CTX_PAN].ap_devtype = RXON_DEV_TYPE_CP;
  3657. priv->contexts[IWL_RXON_CTX_PAN].station_devtype = RXON_DEV_TYPE_2STA;
  3658. priv->contexts[IWL_RXON_CTX_PAN].unused_devtype = RXON_DEV_TYPE_P2P;
  3659. BUILD_BUG_ON(NUM_IWL_RXON_CTX != 2);
  3660. SET_IEEE80211_DEV(hw, &pdev->dev);
  3661. IWL_DEBUG_INFO(priv, "*** LOAD DRIVER ***\n");
  3662. priv->cfg = cfg;
  3663. priv->pci_dev = pdev;
  3664. priv->inta_mask = CSR_INI_SET_MASK;
  3665. /* is antenna coupling more than 35dB ? */
  3666. priv->bt_ant_couple_ok =
  3667. (iwlagn_ant_coupling > IWL_BT_ANTENNA_COUPLING_THRESHOLD) ?
  3668. true : false;
  3669. /* enable/disable bt channel announcement */
  3670. priv->bt_ch_announce = iwlagn_bt_ch_announce;
  3671. if (iwl_alloc_traffic_mem(priv))
  3672. IWL_ERR(priv, "Not enough memory to generate traffic log\n");
  3673. /**************************
  3674. * 2. Initializing PCI bus
  3675. **************************/
  3676. pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
  3677. PCIE_LINK_STATE_CLKPM);
  3678. if (pci_enable_device(pdev)) {
  3679. err = -ENODEV;
  3680. goto out_ieee80211_free_hw;
  3681. }
  3682. pci_set_master(pdev);
  3683. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
  3684. if (!err)
  3685. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
  3686. if (err) {
  3687. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3688. if (!err)
  3689. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  3690. /* both attempts failed: */
  3691. if (err) {
  3692. IWL_WARN(priv, "No suitable DMA available.\n");
  3693. goto out_pci_disable_device;
  3694. }
  3695. }
  3696. err = pci_request_regions(pdev, DRV_NAME);
  3697. if (err)
  3698. goto out_pci_disable_device;
  3699. pci_set_drvdata(pdev, priv);
  3700. /***********************
  3701. * 3. Read REV register
  3702. ***********************/
  3703. priv->hw_base = pci_iomap(pdev, 0, 0);
  3704. if (!priv->hw_base) {
  3705. err = -ENODEV;
  3706. goto out_pci_release_regions;
  3707. }
  3708. IWL_DEBUG_INFO(priv, "pci_resource_len = 0x%08llx\n",
  3709. (unsigned long long) pci_resource_len(pdev, 0));
  3710. IWL_DEBUG_INFO(priv, "pci_resource_base = %p\n", priv->hw_base);
  3711. /* these spin locks will be used in apm_ops.init and EEPROM access
  3712. * we should init now
  3713. */
  3714. spin_lock_init(&priv->reg_lock);
  3715. spin_lock_init(&priv->lock);
  3716. /*
  3717. * stop and reset the on-board processor just in case it is in a
  3718. * strange state ... like being left stranded by a primary kernel
  3719. * and this is now the kdump kernel trying to start up
  3720. */
  3721. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  3722. iwl_hw_detect(priv);
  3723. IWL_INFO(priv, "Detected %s, REV=0x%X\n",
  3724. priv->cfg->name, priv->hw_rev);
  3725. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  3726. * PCI Tx retries from interfering with C3 CPU state */
  3727. pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
  3728. iwl_prepare_card_hw(priv);
  3729. if (!priv->hw_ready) {
  3730. IWL_WARN(priv, "Failed, HW not ready\n");
  3731. goto out_iounmap;
  3732. }
  3733. /*****************
  3734. * 4. Read EEPROM
  3735. *****************/
  3736. /* Read the EEPROM */
  3737. err = iwl_eeprom_init(priv);
  3738. if (err) {
  3739. IWL_ERR(priv, "Unable to init EEPROM\n");
  3740. goto out_iounmap;
  3741. }
  3742. err = iwl_eeprom_check_version(priv);
  3743. if (err)
  3744. goto out_free_eeprom;
  3745. /* extract MAC Address */
  3746. iwl_eeprom_get_mac(priv, priv->addresses[0].addr);
  3747. IWL_DEBUG_INFO(priv, "MAC address: %pM\n", priv->addresses[0].addr);
  3748. priv->hw->wiphy->addresses = priv->addresses;
  3749. priv->hw->wiphy->n_addresses = 1;
  3750. num_mac = iwl_eeprom_query16(priv, EEPROM_NUM_MAC_ADDRESS);
  3751. if (num_mac > 1) {
  3752. memcpy(priv->addresses[1].addr, priv->addresses[0].addr,
  3753. ETH_ALEN);
  3754. priv->addresses[1].addr[5]++;
  3755. priv->hw->wiphy->n_addresses++;
  3756. }
  3757. /************************
  3758. * 5. Setup HW constants
  3759. ************************/
  3760. if (iwl_set_hw_params(priv)) {
  3761. IWL_ERR(priv, "failed to set hw parameters\n");
  3762. goto out_free_eeprom;
  3763. }
  3764. /*******************
  3765. * 6. Setup priv
  3766. *******************/
  3767. err = iwl_init_drv(priv);
  3768. if (err)
  3769. goto out_free_eeprom;
  3770. /* At this point both hw and priv are initialized. */
  3771. /********************
  3772. * 7. Setup services
  3773. ********************/
  3774. spin_lock_irqsave(&priv->lock, flags);
  3775. iwl_disable_interrupts(priv);
  3776. spin_unlock_irqrestore(&priv->lock, flags);
  3777. pci_enable_msi(priv->pci_dev);
  3778. iwl_alloc_isr_ict(priv);
  3779. err = request_irq(priv->pci_dev->irq, priv->cfg->ops->lib->isr,
  3780. IRQF_SHARED, DRV_NAME, priv);
  3781. if (err) {
  3782. IWL_ERR(priv, "Error allocating IRQ %d\n", priv->pci_dev->irq);
  3783. goto out_disable_msi;
  3784. }
  3785. iwl_setup_deferred_work(priv);
  3786. iwl_setup_rx_handlers(priv);
  3787. /*********************************************
  3788. * 8. Enable interrupts and read RFKILL state
  3789. *********************************************/
  3790. /* enable interrupts if needed: hw bug w/a */
  3791. pci_read_config_word(priv->pci_dev, PCI_COMMAND, &pci_cmd);
  3792. if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
  3793. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  3794. pci_write_config_word(priv->pci_dev, PCI_COMMAND, pci_cmd);
  3795. }
  3796. iwl_enable_interrupts(priv);
  3797. /* If platform's RF_KILL switch is NOT set to KILL */
  3798. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  3799. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  3800. else
  3801. set_bit(STATUS_RF_KILL_HW, &priv->status);
  3802. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  3803. test_bit(STATUS_RF_KILL_HW, &priv->status));
  3804. iwl_power_initialize(priv);
  3805. iwl_tt_initialize(priv);
  3806. init_completion(&priv->_agn.firmware_loading_complete);
  3807. err = iwl_request_firmware(priv, true);
  3808. if (err)
  3809. goto out_destroy_workqueue;
  3810. return 0;
  3811. out_destroy_workqueue:
  3812. destroy_workqueue(priv->workqueue);
  3813. priv->workqueue = NULL;
  3814. free_irq(priv->pci_dev->irq, priv);
  3815. iwl_free_isr_ict(priv);
  3816. out_disable_msi:
  3817. pci_disable_msi(priv->pci_dev);
  3818. iwl_uninit_drv(priv);
  3819. out_free_eeprom:
  3820. iwl_eeprom_free(priv);
  3821. out_iounmap:
  3822. pci_iounmap(pdev, priv->hw_base);
  3823. out_pci_release_regions:
  3824. pci_set_drvdata(pdev, NULL);
  3825. pci_release_regions(pdev);
  3826. out_pci_disable_device:
  3827. pci_disable_device(pdev);
  3828. out_ieee80211_free_hw:
  3829. iwl_free_traffic_mem(priv);
  3830. ieee80211_free_hw(priv->hw);
  3831. out:
  3832. return err;
  3833. }
  3834. static void __devexit iwl_pci_remove(struct pci_dev *pdev)
  3835. {
  3836. struct iwl_priv *priv = pci_get_drvdata(pdev);
  3837. unsigned long flags;
  3838. if (!priv)
  3839. return;
  3840. wait_for_completion(&priv->_agn.firmware_loading_complete);
  3841. IWL_DEBUG_INFO(priv, "*** UNLOAD DRIVER ***\n");
  3842. iwl_dbgfs_unregister(priv);
  3843. sysfs_remove_group(&pdev->dev.kobj, &iwl_attribute_group);
  3844. /* ieee80211_unregister_hw call wil cause iwl_mac_stop to
  3845. * to be called and iwl_down since we are removing the device
  3846. * we need to set STATUS_EXIT_PENDING bit.
  3847. */
  3848. set_bit(STATUS_EXIT_PENDING, &priv->status);
  3849. if (priv->mac80211_registered) {
  3850. ieee80211_unregister_hw(priv->hw);
  3851. priv->mac80211_registered = 0;
  3852. } else {
  3853. iwl_down(priv);
  3854. }
  3855. /*
  3856. * Make sure device is reset to low power before unloading driver.
  3857. * This may be redundant with iwl_down(), but there are paths to
  3858. * run iwl_down() without calling apm_ops.stop(), and there are
  3859. * paths to avoid running iwl_down() at all before leaving driver.
  3860. * This (inexpensive) call *makes sure* device is reset.
  3861. */
  3862. iwl_apm_stop(priv);
  3863. iwl_tt_exit(priv);
  3864. /* make sure we flush any pending irq or
  3865. * tasklet for the driver
  3866. */
  3867. spin_lock_irqsave(&priv->lock, flags);
  3868. iwl_disable_interrupts(priv);
  3869. spin_unlock_irqrestore(&priv->lock, flags);
  3870. iwl_synchronize_irq(priv);
  3871. iwl_dealloc_ucode_pci(priv);
  3872. if (priv->rxq.bd)
  3873. iwlagn_rx_queue_free(priv, &priv->rxq);
  3874. iwlagn_hw_txq_ctx_free(priv);
  3875. iwl_eeprom_free(priv);
  3876. /*netif_stop_queue(dev); */
  3877. flush_workqueue(priv->workqueue);
  3878. /* ieee80211_unregister_hw calls iwl_mac_stop, which flushes
  3879. * priv->workqueue... so we can't take down the workqueue
  3880. * until now... */
  3881. destroy_workqueue(priv->workqueue);
  3882. priv->workqueue = NULL;
  3883. iwl_free_traffic_mem(priv);
  3884. free_irq(priv->pci_dev->irq, priv);
  3885. pci_disable_msi(priv->pci_dev);
  3886. pci_iounmap(pdev, priv->hw_base);
  3887. pci_release_regions(pdev);
  3888. pci_disable_device(pdev);
  3889. pci_set_drvdata(pdev, NULL);
  3890. iwl_uninit_drv(priv);
  3891. iwl_free_isr_ict(priv);
  3892. if (priv->ibss_beacon)
  3893. dev_kfree_skb(priv->ibss_beacon);
  3894. ieee80211_free_hw(priv->hw);
  3895. }
  3896. /*****************************************************************************
  3897. *
  3898. * driver and module entry point
  3899. *
  3900. *****************************************************************************/
  3901. /* Hardware specific file defines the PCI IDs table for that hardware module */
  3902. static DEFINE_PCI_DEVICE_TABLE(iwl_hw_card_ids) = {
  3903. #ifdef CONFIG_IWL4965
  3904. {IWL_PCI_DEVICE(0x4229, PCI_ANY_ID, iwl4965_agn_cfg)},
  3905. {IWL_PCI_DEVICE(0x4230, PCI_ANY_ID, iwl4965_agn_cfg)},
  3906. #endif /* CONFIG_IWL4965 */
  3907. #ifdef CONFIG_IWL5000
  3908. /* 5100 Series WiFi */
  3909. {IWL_PCI_DEVICE(0x4232, 0x1201, iwl5100_agn_cfg)}, /* Mini Card */
  3910. {IWL_PCI_DEVICE(0x4232, 0x1301, iwl5100_agn_cfg)}, /* Half Mini Card */
  3911. {IWL_PCI_DEVICE(0x4232, 0x1204, iwl5100_agn_cfg)}, /* Mini Card */
  3912. {IWL_PCI_DEVICE(0x4232, 0x1304, iwl5100_agn_cfg)}, /* Half Mini Card */
  3913. {IWL_PCI_DEVICE(0x4232, 0x1205, iwl5100_bgn_cfg)}, /* Mini Card */
  3914. {IWL_PCI_DEVICE(0x4232, 0x1305, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3915. {IWL_PCI_DEVICE(0x4232, 0x1206, iwl5100_abg_cfg)}, /* Mini Card */
  3916. {IWL_PCI_DEVICE(0x4232, 0x1306, iwl5100_abg_cfg)}, /* Half Mini Card */
  3917. {IWL_PCI_DEVICE(0x4232, 0x1221, iwl5100_agn_cfg)}, /* Mini Card */
  3918. {IWL_PCI_DEVICE(0x4232, 0x1321, iwl5100_agn_cfg)}, /* Half Mini Card */
  3919. {IWL_PCI_DEVICE(0x4232, 0x1224, iwl5100_agn_cfg)}, /* Mini Card */
  3920. {IWL_PCI_DEVICE(0x4232, 0x1324, iwl5100_agn_cfg)}, /* Half Mini Card */
  3921. {IWL_PCI_DEVICE(0x4232, 0x1225, iwl5100_bgn_cfg)}, /* Mini Card */
  3922. {IWL_PCI_DEVICE(0x4232, 0x1325, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3923. {IWL_PCI_DEVICE(0x4232, 0x1226, iwl5100_abg_cfg)}, /* Mini Card */
  3924. {IWL_PCI_DEVICE(0x4232, 0x1326, iwl5100_abg_cfg)}, /* Half Mini Card */
  3925. {IWL_PCI_DEVICE(0x4237, 0x1211, iwl5100_agn_cfg)}, /* Mini Card */
  3926. {IWL_PCI_DEVICE(0x4237, 0x1311, iwl5100_agn_cfg)}, /* Half Mini Card */
  3927. {IWL_PCI_DEVICE(0x4237, 0x1214, iwl5100_agn_cfg)}, /* Mini Card */
  3928. {IWL_PCI_DEVICE(0x4237, 0x1314, iwl5100_agn_cfg)}, /* Half Mini Card */
  3929. {IWL_PCI_DEVICE(0x4237, 0x1215, iwl5100_bgn_cfg)}, /* Mini Card */
  3930. {IWL_PCI_DEVICE(0x4237, 0x1315, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3931. {IWL_PCI_DEVICE(0x4237, 0x1216, iwl5100_abg_cfg)}, /* Mini Card */
  3932. {IWL_PCI_DEVICE(0x4237, 0x1316, iwl5100_abg_cfg)}, /* Half Mini Card */
  3933. /* 5300 Series WiFi */
  3934. {IWL_PCI_DEVICE(0x4235, 0x1021, iwl5300_agn_cfg)}, /* Mini Card */
  3935. {IWL_PCI_DEVICE(0x4235, 0x1121, iwl5300_agn_cfg)}, /* Half Mini Card */
  3936. {IWL_PCI_DEVICE(0x4235, 0x1024, iwl5300_agn_cfg)}, /* Mini Card */
  3937. {IWL_PCI_DEVICE(0x4235, 0x1124, iwl5300_agn_cfg)}, /* Half Mini Card */
  3938. {IWL_PCI_DEVICE(0x4235, 0x1001, iwl5300_agn_cfg)}, /* Mini Card */
  3939. {IWL_PCI_DEVICE(0x4235, 0x1101, iwl5300_agn_cfg)}, /* Half Mini Card */
  3940. {IWL_PCI_DEVICE(0x4235, 0x1004, iwl5300_agn_cfg)}, /* Mini Card */
  3941. {IWL_PCI_DEVICE(0x4235, 0x1104, iwl5300_agn_cfg)}, /* Half Mini Card */
  3942. {IWL_PCI_DEVICE(0x4236, 0x1011, iwl5300_agn_cfg)}, /* Mini Card */
  3943. {IWL_PCI_DEVICE(0x4236, 0x1111, iwl5300_agn_cfg)}, /* Half Mini Card */
  3944. {IWL_PCI_DEVICE(0x4236, 0x1014, iwl5300_agn_cfg)}, /* Mini Card */
  3945. {IWL_PCI_DEVICE(0x4236, 0x1114, iwl5300_agn_cfg)}, /* Half Mini Card */
  3946. /* 5350 Series WiFi/WiMax */
  3947. {IWL_PCI_DEVICE(0x423A, 0x1001, iwl5350_agn_cfg)}, /* Mini Card */
  3948. {IWL_PCI_DEVICE(0x423A, 0x1021, iwl5350_agn_cfg)}, /* Mini Card */
  3949. {IWL_PCI_DEVICE(0x423B, 0x1011, iwl5350_agn_cfg)}, /* Mini Card */
  3950. /* 5150 Series Wifi/WiMax */
  3951. {IWL_PCI_DEVICE(0x423C, 0x1201, iwl5150_agn_cfg)}, /* Mini Card */
  3952. {IWL_PCI_DEVICE(0x423C, 0x1301, iwl5150_agn_cfg)}, /* Half Mini Card */
  3953. {IWL_PCI_DEVICE(0x423C, 0x1206, iwl5150_abg_cfg)}, /* Mini Card */
  3954. {IWL_PCI_DEVICE(0x423C, 0x1306, iwl5150_abg_cfg)}, /* Half Mini Card */
  3955. {IWL_PCI_DEVICE(0x423C, 0x1221, iwl5150_agn_cfg)}, /* Mini Card */
  3956. {IWL_PCI_DEVICE(0x423C, 0x1321, iwl5150_agn_cfg)}, /* Half Mini Card */
  3957. {IWL_PCI_DEVICE(0x423D, 0x1211, iwl5150_agn_cfg)}, /* Mini Card */
  3958. {IWL_PCI_DEVICE(0x423D, 0x1311, iwl5150_agn_cfg)}, /* Half Mini Card */
  3959. {IWL_PCI_DEVICE(0x423D, 0x1216, iwl5150_abg_cfg)}, /* Mini Card */
  3960. {IWL_PCI_DEVICE(0x423D, 0x1316, iwl5150_abg_cfg)}, /* Half Mini Card */
  3961. /* 6x00 Series */
  3962. {IWL_PCI_DEVICE(0x422B, 0x1101, iwl6000_3agn_cfg)},
  3963. {IWL_PCI_DEVICE(0x422B, 0x1121, iwl6000_3agn_cfg)},
  3964. {IWL_PCI_DEVICE(0x422C, 0x1301, iwl6000i_2agn_cfg)},
  3965. {IWL_PCI_DEVICE(0x422C, 0x1306, iwl6000i_2abg_cfg)},
  3966. {IWL_PCI_DEVICE(0x422C, 0x1307, iwl6000i_2bg_cfg)},
  3967. {IWL_PCI_DEVICE(0x422C, 0x1321, iwl6000i_2agn_cfg)},
  3968. {IWL_PCI_DEVICE(0x422C, 0x1326, iwl6000i_2abg_cfg)},
  3969. {IWL_PCI_DEVICE(0x4238, 0x1111, iwl6000_3agn_cfg)},
  3970. {IWL_PCI_DEVICE(0x4239, 0x1311, iwl6000i_2agn_cfg)},
  3971. {IWL_PCI_DEVICE(0x4239, 0x1316, iwl6000i_2abg_cfg)},
  3972. /* 6x00 Series Gen2a */
  3973. {IWL_PCI_DEVICE(0x0082, 0x1201, iwl6000g2a_2agn_cfg)},
  3974. {IWL_PCI_DEVICE(0x0085, 0x1211, iwl6000g2a_2agn_cfg)},
  3975. {IWL_PCI_DEVICE(0x0082, 0x1221, iwl6000g2a_2agn_cfg)},
  3976. {IWL_PCI_DEVICE(0x0082, 0x1206, iwl6000g2a_2abg_cfg)},
  3977. {IWL_PCI_DEVICE(0x0085, 0x1216, iwl6000g2a_2abg_cfg)},
  3978. {IWL_PCI_DEVICE(0x0082, 0x1226, iwl6000g2a_2abg_cfg)},
  3979. {IWL_PCI_DEVICE(0x0082, 0x1207, iwl6000g2a_2bg_cfg)},
  3980. {IWL_PCI_DEVICE(0x0082, 0x1301, iwl6000g2a_2agn_cfg)},
  3981. {IWL_PCI_DEVICE(0x0082, 0x1306, iwl6000g2a_2abg_cfg)},
  3982. {IWL_PCI_DEVICE(0x0082, 0x1307, iwl6000g2a_2bg_cfg)},
  3983. {IWL_PCI_DEVICE(0x0082, 0x1321, iwl6000g2a_2agn_cfg)},
  3984. {IWL_PCI_DEVICE(0x0082, 0x1326, iwl6000g2a_2abg_cfg)},
  3985. {IWL_PCI_DEVICE(0x0085, 0x1311, iwl6000g2a_2agn_cfg)},
  3986. {IWL_PCI_DEVICE(0x0085, 0x1316, iwl6000g2a_2abg_cfg)},
  3987. /* 6x00 Series Gen2b */
  3988. {IWL_PCI_DEVICE(0x008F, 0x5105, iwl6000g2b_bgn_cfg)},
  3989. {IWL_PCI_DEVICE(0x0090, 0x5115, iwl6000g2b_bgn_cfg)},
  3990. {IWL_PCI_DEVICE(0x008F, 0x5125, iwl6000g2b_bgn_cfg)},
  3991. {IWL_PCI_DEVICE(0x008F, 0x5107, iwl6000g2b_bg_cfg)},
  3992. {IWL_PCI_DEVICE(0x008F, 0x5201, iwl6000g2b_2agn_cfg)},
  3993. {IWL_PCI_DEVICE(0x0090, 0x5211, iwl6000g2b_2agn_cfg)},
  3994. {IWL_PCI_DEVICE(0x008F, 0x5221, iwl6000g2b_2agn_cfg)},
  3995. {IWL_PCI_DEVICE(0x008F, 0x5206, iwl6000g2b_2abg_cfg)},
  3996. {IWL_PCI_DEVICE(0x0090, 0x5216, iwl6000g2b_2abg_cfg)},
  3997. {IWL_PCI_DEVICE(0x008F, 0x5226, iwl6000g2b_2abg_cfg)},
  3998. {IWL_PCI_DEVICE(0x008F, 0x5207, iwl6000g2b_2bg_cfg)},
  3999. {IWL_PCI_DEVICE(0x008A, 0x5301, iwl6000g2b_bgn_cfg)},
  4000. {IWL_PCI_DEVICE(0x008A, 0x5305, iwl6000g2b_bgn_cfg)},
  4001. {IWL_PCI_DEVICE(0x008A, 0x5307, iwl6000g2b_bg_cfg)},
  4002. {IWL_PCI_DEVICE(0x008A, 0x5321, iwl6000g2b_bgn_cfg)},
  4003. {IWL_PCI_DEVICE(0x008A, 0x5325, iwl6000g2b_bgn_cfg)},
  4004. {IWL_PCI_DEVICE(0x008B, 0x5311, iwl6000g2b_bgn_cfg)},
  4005. {IWL_PCI_DEVICE(0x008B, 0x5315, iwl6000g2b_bgn_cfg)},
  4006. {IWL_PCI_DEVICE(0x0090, 0x5211, iwl6000g2b_2agn_cfg)},
  4007. {IWL_PCI_DEVICE(0x0090, 0x5215, iwl6000g2b_2bgn_cfg)},
  4008. {IWL_PCI_DEVICE(0x0090, 0x5216, iwl6000g2b_2abg_cfg)},
  4009. {IWL_PCI_DEVICE(0x0091, 0x5201, iwl6000g2b_2agn_cfg)},
  4010. {IWL_PCI_DEVICE(0x0091, 0x5205, iwl6000g2b_2bgn_cfg)},
  4011. {IWL_PCI_DEVICE(0x0091, 0x5206, iwl6000g2b_2abg_cfg)},
  4012. {IWL_PCI_DEVICE(0x0091, 0x5207, iwl6000g2b_2bg_cfg)},
  4013. {IWL_PCI_DEVICE(0x0091, 0x5221, iwl6000g2b_2agn_cfg)},
  4014. {IWL_PCI_DEVICE(0x0091, 0x5225, iwl6000g2b_2bgn_cfg)},
  4015. {IWL_PCI_DEVICE(0x0091, 0x5226, iwl6000g2b_2abg_cfg)},
  4016. /* 6x50 WiFi/WiMax Series */
  4017. {IWL_PCI_DEVICE(0x0087, 0x1301, iwl6050_2agn_cfg)},
  4018. {IWL_PCI_DEVICE(0x0087, 0x1306, iwl6050_2abg_cfg)},
  4019. {IWL_PCI_DEVICE(0x0087, 0x1321, iwl6050_2agn_cfg)},
  4020. {IWL_PCI_DEVICE(0x0087, 0x1326, iwl6050_2abg_cfg)},
  4021. {IWL_PCI_DEVICE(0x0089, 0x1311, iwl6050_2agn_cfg)},
  4022. {IWL_PCI_DEVICE(0x0089, 0x1316, iwl6050_2abg_cfg)},
  4023. /* 6x50 WiFi/WiMax Series Gen2 */
  4024. {IWL_PCI_DEVICE(0x0885, 0x1305, iwl6050g2_bgn_cfg)},
  4025. {IWL_PCI_DEVICE(0x0885, 0x1306, iwl6050g2_bgn_cfg)},
  4026. {IWL_PCI_DEVICE(0x0885, 0x1325, iwl6050g2_bgn_cfg)},
  4027. {IWL_PCI_DEVICE(0x0885, 0x1326, iwl6050g2_bgn_cfg)},
  4028. {IWL_PCI_DEVICE(0x0886, 0x1315, iwl6050g2_bgn_cfg)},
  4029. {IWL_PCI_DEVICE(0x0886, 0x1316, iwl6050g2_bgn_cfg)},
  4030. /* 1000 Series WiFi */
  4031. {IWL_PCI_DEVICE(0x0083, 0x1205, iwl1000_bgn_cfg)},
  4032. {IWL_PCI_DEVICE(0x0083, 0x1305, iwl1000_bgn_cfg)},
  4033. {IWL_PCI_DEVICE(0x0083, 0x1225, iwl1000_bgn_cfg)},
  4034. {IWL_PCI_DEVICE(0x0083, 0x1325, iwl1000_bgn_cfg)},
  4035. {IWL_PCI_DEVICE(0x0084, 0x1215, iwl1000_bgn_cfg)},
  4036. {IWL_PCI_DEVICE(0x0084, 0x1315, iwl1000_bgn_cfg)},
  4037. {IWL_PCI_DEVICE(0x0083, 0x1206, iwl1000_bg_cfg)},
  4038. {IWL_PCI_DEVICE(0x0083, 0x1306, iwl1000_bg_cfg)},
  4039. {IWL_PCI_DEVICE(0x0083, 0x1226, iwl1000_bg_cfg)},
  4040. {IWL_PCI_DEVICE(0x0083, 0x1326, iwl1000_bg_cfg)},
  4041. {IWL_PCI_DEVICE(0x0084, 0x1216, iwl1000_bg_cfg)},
  4042. {IWL_PCI_DEVICE(0x0084, 0x1316, iwl1000_bg_cfg)},
  4043. /* 100 Series WiFi */
  4044. {IWL_PCI_DEVICE(0x08AE, 0x1005, iwl100_bgn_cfg)},
  4045. {IWL_PCI_DEVICE(0x08AF, 0x1015, iwl100_bgn_cfg)},
  4046. {IWL_PCI_DEVICE(0x08AE, 0x1025, iwl100_bgn_cfg)},
  4047. {IWL_PCI_DEVICE(0x08AE, 0x1007, iwl100_bg_cfg)},
  4048. {IWL_PCI_DEVICE(0x08AE, 0x1017, iwl100_bg_cfg)},
  4049. /* 130 Series WiFi */
  4050. {IWL_PCI_DEVICE(0x0896, 0x5005, iwl130_bgn_cfg)},
  4051. {IWL_PCI_DEVICE(0x0896, 0x5007, iwl130_bg_cfg)},
  4052. {IWL_PCI_DEVICE(0x0897, 0x5015, iwl130_bgn_cfg)},
  4053. {IWL_PCI_DEVICE(0x0897, 0x5017, iwl130_bg_cfg)},
  4054. {IWL_PCI_DEVICE(0x0896, 0x5025, iwl130_bgn_cfg)},
  4055. {IWL_PCI_DEVICE(0x0896, 0x5027, iwl130_bg_cfg)},
  4056. #endif /* CONFIG_IWL5000 */
  4057. {0}
  4058. };
  4059. MODULE_DEVICE_TABLE(pci, iwl_hw_card_ids);
  4060. static struct pci_driver iwl_driver = {
  4061. .name = DRV_NAME,
  4062. .id_table = iwl_hw_card_ids,
  4063. .probe = iwl_pci_probe,
  4064. .remove = __devexit_p(iwl_pci_remove),
  4065. #ifdef CONFIG_PM
  4066. .suspend = iwl_pci_suspend,
  4067. .resume = iwl_pci_resume,
  4068. #endif
  4069. };
  4070. static int __init iwl_init(void)
  4071. {
  4072. int ret;
  4073. pr_info(DRV_DESCRIPTION ", " DRV_VERSION "\n");
  4074. pr_info(DRV_COPYRIGHT "\n");
  4075. ret = iwlagn_rate_control_register();
  4076. if (ret) {
  4077. pr_err("Unable to register rate control algorithm: %d\n", ret);
  4078. return ret;
  4079. }
  4080. ret = pci_register_driver(&iwl_driver);
  4081. if (ret) {
  4082. pr_err("Unable to initialize PCI module\n");
  4083. goto error_register;
  4084. }
  4085. return ret;
  4086. error_register:
  4087. iwlagn_rate_control_unregister();
  4088. return ret;
  4089. }
  4090. static void __exit iwl_exit(void)
  4091. {
  4092. pci_unregister_driver(&iwl_driver);
  4093. iwlagn_rate_control_unregister();
  4094. }
  4095. module_exit(iwl_exit);
  4096. module_init(iwl_init);
  4097. #ifdef CONFIG_IWLWIFI_DEBUG
  4098. module_param_named(debug50, iwl_debug_level, uint, S_IRUGO);
  4099. MODULE_PARM_DESC(debug50, "50XX debug output mask (deprecated)");
  4100. module_param_named(debug, iwl_debug_level, uint, S_IRUGO | S_IWUSR);
  4101. MODULE_PARM_DESC(debug, "debug output mask");
  4102. #endif
  4103. module_param_named(swcrypto50, iwlagn_mod_params.sw_crypto, bool, S_IRUGO);
  4104. MODULE_PARM_DESC(swcrypto50,
  4105. "using crypto in software (default 0 [hardware]) (deprecated)");
  4106. module_param_named(swcrypto, iwlagn_mod_params.sw_crypto, int, S_IRUGO);
  4107. MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
  4108. module_param_named(queues_num50,
  4109. iwlagn_mod_params.num_of_queues, int, S_IRUGO);
  4110. MODULE_PARM_DESC(queues_num50,
  4111. "number of hw queues in 50xx series (deprecated)");
  4112. module_param_named(queues_num, iwlagn_mod_params.num_of_queues, int, S_IRUGO);
  4113. MODULE_PARM_DESC(queues_num, "number of hw queues.");
  4114. module_param_named(11n_disable50, iwlagn_mod_params.disable_11n, int, S_IRUGO);
  4115. MODULE_PARM_DESC(11n_disable50, "disable 50XX 11n functionality (deprecated)");
  4116. module_param_named(11n_disable, iwlagn_mod_params.disable_11n, int, S_IRUGO);
  4117. MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
  4118. module_param_named(amsdu_size_8K50, iwlagn_mod_params.amsdu_size_8K,
  4119. int, S_IRUGO);
  4120. MODULE_PARM_DESC(amsdu_size_8K50,
  4121. "enable 8K amsdu size in 50XX series (deprecated)");
  4122. module_param_named(amsdu_size_8K, iwlagn_mod_params.amsdu_size_8K,
  4123. int, S_IRUGO);
  4124. MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
  4125. module_param_named(fw_restart50, iwlagn_mod_params.restart_fw, int, S_IRUGO);
  4126. MODULE_PARM_DESC(fw_restart50,
  4127. "restart firmware in case of error (deprecated)");
  4128. module_param_named(fw_restart, iwlagn_mod_params.restart_fw, int, S_IRUGO);
  4129. MODULE_PARM_DESC(fw_restart, "restart firmware in case of error");
  4130. module_param_named(
  4131. disable_hw_scan, iwlagn_mod_params.disable_hw_scan, int, S_IRUGO);
  4132. MODULE_PARM_DESC(disable_hw_scan,
  4133. "disable hardware scanning (default 0) (deprecated)");
  4134. module_param_named(ucode_alternative, iwlagn_wanted_ucode_alternative, int,
  4135. S_IRUGO);
  4136. MODULE_PARM_DESC(ucode_alternative,
  4137. "specify ucode alternative to use from ucode file");
  4138. module_param_named(antenna_coupling, iwlagn_ant_coupling, int, S_IRUGO);
  4139. MODULE_PARM_DESC(antenna_coupling,
  4140. "specify antenna coupling in dB (defualt: 0 dB)");
  4141. module_param_named(bt_ch_announce, iwlagn_bt_ch_announce, bool, S_IRUGO);
  4142. MODULE_PARM_DESC(bt_ch_announce,
  4143. "Enable BT channel announcement mode (default: enable)");