tg3.c 387 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2007 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/if_vlan.h>
  35. #include <linux/ip.h>
  36. #include <linux/tcp.h>
  37. #include <linux/workqueue.h>
  38. #include <linux/prefetch.h>
  39. #include <linux/dma-mapping.h>
  40. #include <net/checksum.h>
  41. #include <net/ip.h>
  42. #include <asm/system.h>
  43. #include <asm/io.h>
  44. #include <asm/byteorder.h>
  45. #include <asm/uaccess.h>
  46. #ifdef CONFIG_SPARC
  47. #include <asm/idprom.h>
  48. #include <asm/prom.h>
  49. #endif
  50. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  51. #define TG3_VLAN_TAG_USED 1
  52. #else
  53. #define TG3_VLAN_TAG_USED 0
  54. #endif
  55. #define TG3_TSO_SUPPORT 1
  56. #include "tg3.h"
  57. #define DRV_MODULE_NAME "tg3"
  58. #define PFX DRV_MODULE_NAME ": "
  59. #define DRV_MODULE_VERSION "3.92"
  60. #define DRV_MODULE_RELDATE "May 2, 2008"
  61. #define TG3_DEF_MAC_MODE 0
  62. #define TG3_DEF_RX_MODE 0
  63. #define TG3_DEF_TX_MODE 0
  64. #define TG3_DEF_MSG_ENABLE \
  65. (NETIF_MSG_DRV | \
  66. NETIF_MSG_PROBE | \
  67. NETIF_MSG_LINK | \
  68. NETIF_MSG_TIMER | \
  69. NETIF_MSG_IFDOWN | \
  70. NETIF_MSG_IFUP | \
  71. NETIF_MSG_RX_ERR | \
  72. NETIF_MSG_TX_ERR)
  73. /* length of time before we decide the hardware is borked,
  74. * and dev->tx_timeout() should be called to fix the problem
  75. */
  76. #define TG3_TX_TIMEOUT (5 * HZ)
  77. /* hardware minimum and maximum for a single frame's data payload */
  78. #define TG3_MIN_MTU 60
  79. #define TG3_MAX_MTU(tp) \
  80. ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
  81. /* These numbers seem to be hard coded in the NIC firmware somehow.
  82. * You can't change the ring sizes, but you can change where you place
  83. * them in the NIC onboard memory.
  84. */
  85. #define TG3_RX_RING_SIZE 512
  86. #define TG3_DEF_RX_RING_PENDING 200
  87. #define TG3_RX_JUMBO_RING_SIZE 256
  88. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  89. /* Do not place this n-ring entries value into the tp struct itself,
  90. * we really want to expose these constants to GCC so that modulo et
  91. * al. operations are done with shifts and masks instead of with
  92. * hw multiply/modulo instructions. Another solution would be to
  93. * replace things like '% foo' with '& (foo - 1)'.
  94. */
  95. #define TG3_RX_RCB_RING_SIZE(tp) \
  96. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  97. #define TG3_TX_RING_SIZE 512
  98. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  99. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  100. TG3_RX_RING_SIZE)
  101. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  102. TG3_RX_JUMBO_RING_SIZE)
  103. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  104. TG3_RX_RCB_RING_SIZE(tp))
  105. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  106. TG3_TX_RING_SIZE)
  107. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  108. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  109. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  110. /* minimum number of free TX descriptors required to wake up TX process */
  111. #define TG3_TX_WAKEUP_THRESH(tp) ((tp)->tx_pending / 4)
  112. /* number of ETHTOOL_GSTATS u64's */
  113. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  114. #define TG3_NUM_TEST 6
  115. static char version[] __devinitdata =
  116. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  117. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  118. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  119. MODULE_LICENSE("GPL");
  120. MODULE_VERSION(DRV_MODULE_VERSION);
  121. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  122. module_param(tg3_debug, int, 0);
  123. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  124. static struct pci_device_id tg3_pci_tbl[] = {
  125. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  126. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  127. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  128. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  129. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  130. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  131. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  132. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  133. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  134. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  135. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  136. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  137. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  138. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  139. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  140. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  141. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5785)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  191. {}
  192. };
  193. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  194. static const struct {
  195. const char string[ETH_GSTRING_LEN];
  196. } ethtool_stats_keys[TG3_NUM_STATS] = {
  197. { "rx_octets" },
  198. { "rx_fragments" },
  199. { "rx_ucast_packets" },
  200. { "rx_mcast_packets" },
  201. { "rx_bcast_packets" },
  202. { "rx_fcs_errors" },
  203. { "rx_align_errors" },
  204. { "rx_xon_pause_rcvd" },
  205. { "rx_xoff_pause_rcvd" },
  206. { "rx_mac_ctrl_rcvd" },
  207. { "rx_xoff_entered" },
  208. { "rx_frame_too_long_errors" },
  209. { "rx_jabbers" },
  210. { "rx_undersize_packets" },
  211. { "rx_in_length_errors" },
  212. { "rx_out_length_errors" },
  213. { "rx_64_or_less_octet_packets" },
  214. { "rx_65_to_127_octet_packets" },
  215. { "rx_128_to_255_octet_packets" },
  216. { "rx_256_to_511_octet_packets" },
  217. { "rx_512_to_1023_octet_packets" },
  218. { "rx_1024_to_1522_octet_packets" },
  219. { "rx_1523_to_2047_octet_packets" },
  220. { "rx_2048_to_4095_octet_packets" },
  221. { "rx_4096_to_8191_octet_packets" },
  222. { "rx_8192_to_9022_octet_packets" },
  223. { "tx_octets" },
  224. { "tx_collisions" },
  225. { "tx_xon_sent" },
  226. { "tx_xoff_sent" },
  227. { "tx_flow_control" },
  228. { "tx_mac_errors" },
  229. { "tx_single_collisions" },
  230. { "tx_mult_collisions" },
  231. { "tx_deferred" },
  232. { "tx_excessive_collisions" },
  233. { "tx_late_collisions" },
  234. { "tx_collide_2times" },
  235. { "tx_collide_3times" },
  236. { "tx_collide_4times" },
  237. { "tx_collide_5times" },
  238. { "tx_collide_6times" },
  239. { "tx_collide_7times" },
  240. { "tx_collide_8times" },
  241. { "tx_collide_9times" },
  242. { "tx_collide_10times" },
  243. { "tx_collide_11times" },
  244. { "tx_collide_12times" },
  245. { "tx_collide_13times" },
  246. { "tx_collide_14times" },
  247. { "tx_collide_15times" },
  248. { "tx_ucast_packets" },
  249. { "tx_mcast_packets" },
  250. { "tx_bcast_packets" },
  251. { "tx_carrier_sense_errors" },
  252. { "tx_discards" },
  253. { "tx_errors" },
  254. { "dma_writeq_full" },
  255. { "dma_write_prioq_full" },
  256. { "rxbds_empty" },
  257. { "rx_discards" },
  258. { "rx_errors" },
  259. { "rx_threshold_hit" },
  260. { "dma_readq_full" },
  261. { "dma_read_prioq_full" },
  262. { "tx_comp_queue_full" },
  263. { "ring_set_send_prod_index" },
  264. { "ring_status_update" },
  265. { "nic_irqs" },
  266. { "nic_avoided_irqs" },
  267. { "nic_tx_threshold_hit" }
  268. };
  269. static const struct {
  270. const char string[ETH_GSTRING_LEN];
  271. } ethtool_test_keys[TG3_NUM_TEST] = {
  272. { "nvram test (online) " },
  273. { "link test (online) " },
  274. { "register test (offline)" },
  275. { "memory test (offline)" },
  276. { "loopback test (offline)" },
  277. { "interrupt test (offline)" },
  278. };
  279. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  280. {
  281. writel(val, tp->regs + off);
  282. }
  283. static u32 tg3_read32(struct tg3 *tp, u32 off)
  284. {
  285. return (readl(tp->regs + off));
  286. }
  287. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  288. {
  289. writel(val, tp->aperegs + off);
  290. }
  291. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  292. {
  293. return (readl(tp->aperegs + off));
  294. }
  295. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  296. {
  297. unsigned long flags;
  298. spin_lock_irqsave(&tp->indirect_lock, flags);
  299. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  300. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  301. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  302. }
  303. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  304. {
  305. writel(val, tp->regs + off);
  306. readl(tp->regs + off);
  307. }
  308. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  309. {
  310. unsigned long flags;
  311. u32 val;
  312. spin_lock_irqsave(&tp->indirect_lock, flags);
  313. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  314. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  315. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  316. return val;
  317. }
  318. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  319. {
  320. unsigned long flags;
  321. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  322. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  323. TG3_64BIT_REG_LOW, val);
  324. return;
  325. }
  326. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  327. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  328. TG3_64BIT_REG_LOW, val);
  329. return;
  330. }
  331. spin_lock_irqsave(&tp->indirect_lock, flags);
  332. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  333. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  334. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  335. /* In indirect mode when disabling interrupts, we also need
  336. * to clear the interrupt bit in the GRC local ctrl register.
  337. */
  338. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  339. (val == 0x1)) {
  340. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  341. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  342. }
  343. }
  344. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  345. {
  346. unsigned long flags;
  347. u32 val;
  348. spin_lock_irqsave(&tp->indirect_lock, flags);
  349. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  350. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  351. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  352. return val;
  353. }
  354. /* usec_wait specifies the wait time in usec when writing to certain registers
  355. * where it is unsafe to read back the register without some delay.
  356. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  357. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  358. */
  359. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  360. {
  361. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  362. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  363. /* Non-posted methods */
  364. tp->write32(tp, off, val);
  365. else {
  366. /* Posted method */
  367. tg3_write32(tp, off, val);
  368. if (usec_wait)
  369. udelay(usec_wait);
  370. tp->read32(tp, off);
  371. }
  372. /* Wait again after the read for the posted method to guarantee that
  373. * the wait time is met.
  374. */
  375. if (usec_wait)
  376. udelay(usec_wait);
  377. }
  378. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  379. {
  380. tp->write32_mbox(tp, off, val);
  381. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  382. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  383. tp->read32_mbox(tp, off);
  384. }
  385. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  386. {
  387. void __iomem *mbox = tp->regs + off;
  388. writel(val, mbox);
  389. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  390. writel(val, mbox);
  391. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  392. readl(mbox);
  393. }
  394. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  395. {
  396. return (readl(tp->regs + off + GRCMBOX_BASE));
  397. }
  398. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  399. {
  400. writel(val, tp->regs + off + GRCMBOX_BASE);
  401. }
  402. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  403. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  404. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  405. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  406. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  407. #define tw32(reg,val) tp->write32(tp, reg, val)
  408. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  409. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  410. #define tr32(reg) tp->read32(tp, reg)
  411. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  412. {
  413. unsigned long flags;
  414. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  415. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  416. return;
  417. spin_lock_irqsave(&tp->indirect_lock, flags);
  418. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  419. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  420. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  421. /* Always leave this as zero. */
  422. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  423. } else {
  424. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  425. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  426. /* Always leave this as zero. */
  427. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  428. }
  429. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  430. }
  431. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  432. {
  433. unsigned long flags;
  434. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  435. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  436. *val = 0;
  437. return;
  438. }
  439. spin_lock_irqsave(&tp->indirect_lock, flags);
  440. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  441. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  442. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  443. /* Always leave this as zero. */
  444. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  445. } else {
  446. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  447. *val = tr32(TG3PCI_MEM_WIN_DATA);
  448. /* Always leave this as zero. */
  449. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  450. }
  451. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  452. }
  453. static void tg3_ape_lock_init(struct tg3 *tp)
  454. {
  455. int i;
  456. /* Make sure the driver hasn't any stale locks. */
  457. for (i = 0; i < 8; i++)
  458. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  459. APE_LOCK_GRANT_DRIVER);
  460. }
  461. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  462. {
  463. int i, off;
  464. int ret = 0;
  465. u32 status;
  466. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  467. return 0;
  468. switch (locknum) {
  469. case TG3_APE_LOCK_MEM:
  470. break;
  471. default:
  472. return -EINVAL;
  473. }
  474. off = 4 * locknum;
  475. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  476. /* Wait for up to 1 millisecond to acquire lock. */
  477. for (i = 0; i < 100; i++) {
  478. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  479. if (status == APE_LOCK_GRANT_DRIVER)
  480. break;
  481. udelay(10);
  482. }
  483. if (status != APE_LOCK_GRANT_DRIVER) {
  484. /* Revoke the lock request. */
  485. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  486. APE_LOCK_GRANT_DRIVER);
  487. ret = -EBUSY;
  488. }
  489. return ret;
  490. }
  491. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  492. {
  493. int off;
  494. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  495. return;
  496. switch (locknum) {
  497. case TG3_APE_LOCK_MEM:
  498. break;
  499. default:
  500. return;
  501. }
  502. off = 4 * locknum;
  503. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  504. }
  505. static void tg3_disable_ints(struct tg3 *tp)
  506. {
  507. tw32(TG3PCI_MISC_HOST_CTRL,
  508. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  509. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  510. }
  511. static inline void tg3_cond_int(struct tg3 *tp)
  512. {
  513. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  514. (tp->hw_status->status & SD_STATUS_UPDATED))
  515. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  516. else
  517. tw32(HOSTCC_MODE, tp->coalesce_mode |
  518. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  519. }
  520. static void tg3_enable_ints(struct tg3 *tp)
  521. {
  522. tp->irq_sync = 0;
  523. wmb();
  524. tw32(TG3PCI_MISC_HOST_CTRL,
  525. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  526. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  527. (tp->last_tag << 24));
  528. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  529. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  530. (tp->last_tag << 24));
  531. tg3_cond_int(tp);
  532. }
  533. static inline unsigned int tg3_has_work(struct tg3 *tp)
  534. {
  535. struct tg3_hw_status *sblk = tp->hw_status;
  536. unsigned int work_exists = 0;
  537. /* check for phy events */
  538. if (!(tp->tg3_flags &
  539. (TG3_FLAG_USE_LINKCHG_REG |
  540. TG3_FLAG_POLL_SERDES))) {
  541. if (sblk->status & SD_STATUS_LINK_CHG)
  542. work_exists = 1;
  543. }
  544. /* check for RX/TX work to do */
  545. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  546. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  547. work_exists = 1;
  548. return work_exists;
  549. }
  550. /* tg3_restart_ints
  551. * similar to tg3_enable_ints, but it accurately determines whether there
  552. * is new work pending and can return without flushing the PIO write
  553. * which reenables interrupts
  554. */
  555. static void tg3_restart_ints(struct tg3 *tp)
  556. {
  557. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  558. tp->last_tag << 24);
  559. mmiowb();
  560. /* When doing tagged status, this work check is unnecessary.
  561. * The last_tag we write above tells the chip which piece of
  562. * work we've completed.
  563. */
  564. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  565. tg3_has_work(tp))
  566. tw32(HOSTCC_MODE, tp->coalesce_mode |
  567. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  568. }
  569. static inline void tg3_netif_stop(struct tg3 *tp)
  570. {
  571. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  572. napi_disable(&tp->napi);
  573. netif_tx_disable(tp->dev);
  574. }
  575. static inline void tg3_netif_start(struct tg3 *tp)
  576. {
  577. netif_wake_queue(tp->dev);
  578. /* NOTE: unconditional netif_wake_queue is only appropriate
  579. * so long as all callers are assured to have free tx slots
  580. * (such as after tg3_init_hw)
  581. */
  582. napi_enable(&tp->napi);
  583. tp->hw_status->status |= SD_STATUS_UPDATED;
  584. tg3_enable_ints(tp);
  585. }
  586. static void tg3_switch_clocks(struct tg3 *tp)
  587. {
  588. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  589. u32 orig_clock_ctrl;
  590. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  591. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  592. return;
  593. orig_clock_ctrl = clock_ctrl;
  594. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  595. CLOCK_CTRL_CLKRUN_OENABLE |
  596. 0x1f);
  597. tp->pci_clock_ctrl = clock_ctrl;
  598. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  599. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  600. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  601. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  602. }
  603. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  604. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  605. clock_ctrl |
  606. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  607. 40);
  608. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  609. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  610. 40);
  611. }
  612. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  613. }
  614. #define PHY_BUSY_LOOPS 5000
  615. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  616. {
  617. u32 frame_val;
  618. unsigned int loops;
  619. int ret;
  620. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  621. tw32_f(MAC_MI_MODE,
  622. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  623. udelay(80);
  624. }
  625. *val = 0x0;
  626. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  627. MI_COM_PHY_ADDR_MASK);
  628. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  629. MI_COM_REG_ADDR_MASK);
  630. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  631. tw32_f(MAC_MI_COM, frame_val);
  632. loops = PHY_BUSY_LOOPS;
  633. while (loops != 0) {
  634. udelay(10);
  635. frame_val = tr32(MAC_MI_COM);
  636. if ((frame_val & MI_COM_BUSY) == 0) {
  637. udelay(5);
  638. frame_val = tr32(MAC_MI_COM);
  639. break;
  640. }
  641. loops -= 1;
  642. }
  643. ret = -EBUSY;
  644. if (loops != 0) {
  645. *val = frame_val & MI_COM_DATA_MASK;
  646. ret = 0;
  647. }
  648. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  649. tw32_f(MAC_MI_MODE, tp->mi_mode);
  650. udelay(80);
  651. }
  652. return ret;
  653. }
  654. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  655. {
  656. u32 frame_val;
  657. unsigned int loops;
  658. int ret;
  659. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  660. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  661. return 0;
  662. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  663. tw32_f(MAC_MI_MODE,
  664. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  665. udelay(80);
  666. }
  667. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  668. MI_COM_PHY_ADDR_MASK);
  669. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  670. MI_COM_REG_ADDR_MASK);
  671. frame_val |= (val & MI_COM_DATA_MASK);
  672. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  673. tw32_f(MAC_MI_COM, frame_val);
  674. loops = PHY_BUSY_LOOPS;
  675. while (loops != 0) {
  676. udelay(10);
  677. frame_val = tr32(MAC_MI_COM);
  678. if ((frame_val & MI_COM_BUSY) == 0) {
  679. udelay(5);
  680. frame_val = tr32(MAC_MI_COM);
  681. break;
  682. }
  683. loops -= 1;
  684. }
  685. ret = -EBUSY;
  686. if (loops != 0)
  687. ret = 0;
  688. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  689. tw32_f(MAC_MI_MODE, tp->mi_mode);
  690. udelay(80);
  691. }
  692. return ret;
  693. }
  694. static int tg3_bmcr_reset(struct tg3 *tp)
  695. {
  696. u32 phy_control;
  697. int limit, err;
  698. /* OK, reset it, and poll the BMCR_RESET bit until it
  699. * clears or we time out.
  700. */
  701. phy_control = BMCR_RESET;
  702. err = tg3_writephy(tp, MII_BMCR, phy_control);
  703. if (err != 0)
  704. return -EBUSY;
  705. limit = 5000;
  706. while (limit--) {
  707. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  708. if (err != 0)
  709. return -EBUSY;
  710. if ((phy_control & BMCR_RESET) == 0) {
  711. udelay(40);
  712. break;
  713. }
  714. udelay(10);
  715. }
  716. if (limit <= 0)
  717. return -EBUSY;
  718. return 0;
  719. }
  720. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  721. {
  722. struct tg3 *tp = (struct tg3 *)bp->priv;
  723. u32 val;
  724. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  725. return -EAGAIN;
  726. if (tg3_readphy(tp, reg, &val))
  727. return -EIO;
  728. return val;
  729. }
  730. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  731. {
  732. struct tg3 *tp = (struct tg3 *)bp->priv;
  733. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  734. return -EAGAIN;
  735. if (tg3_writephy(tp, reg, val))
  736. return -EIO;
  737. return 0;
  738. }
  739. static int tg3_mdio_reset(struct mii_bus *bp)
  740. {
  741. return 0;
  742. }
  743. static void tg3_mdio_start(struct tg3 *tp)
  744. {
  745. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  746. mutex_lock(&tp->mdio_bus.mdio_lock);
  747. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  748. mutex_unlock(&tp->mdio_bus.mdio_lock);
  749. }
  750. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  751. tw32_f(MAC_MI_MODE, tp->mi_mode);
  752. udelay(80);
  753. }
  754. static void tg3_mdio_stop(struct tg3 *tp)
  755. {
  756. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  757. mutex_lock(&tp->mdio_bus.mdio_lock);
  758. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_PAUSED;
  759. mutex_unlock(&tp->mdio_bus.mdio_lock);
  760. }
  761. }
  762. static int tg3_mdio_init(struct tg3 *tp)
  763. {
  764. int i;
  765. u32 reg;
  766. struct mii_bus *mdio_bus = &tp->mdio_bus;
  767. tg3_mdio_start(tp);
  768. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  769. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  770. return 0;
  771. memset(mdio_bus, 0, sizeof(*mdio_bus));
  772. mdio_bus->name = "tg3 mdio bus";
  773. snprintf(mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  774. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  775. mdio_bus->priv = tp;
  776. mdio_bus->dev = &tp->pdev->dev;
  777. mdio_bus->read = &tg3_mdio_read;
  778. mdio_bus->write = &tg3_mdio_write;
  779. mdio_bus->reset = &tg3_mdio_reset;
  780. mdio_bus->phy_mask = ~(1 << PHY_ADDR);
  781. mdio_bus->irq = &tp->mdio_irq[0];
  782. for (i = 0; i < PHY_MAX_ADDR; i++)
  783. mdio_bus->irq[i] = PHY_POLL;
  784. /* The bus registration will look for all the PHYs on the mdio bus.
  785. * Unfortunately, it does not ensure the PHY is powered up before
  786. * accessing the PHY ID registers. A chip reset is the
  787. * quickest way to bring the device back to an operational state..
  788. */
  789. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  790. tg3_bmcr_reset(tp);
  791. i = mdiobus_register(mdio_bus);
  792. if (!i)
  793. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  794. else
  795. printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
  796. tp->dev->name, i);
  797. return i;
  798. }
  799. static void tg3_mdio_fini(struct tg3 *tp)
  800. {
  801. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  802. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  803. mdiobus_unregister(&tp->mdio_bus);
  804. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  805. }
  806. }
  807. /* tp->lock is held. */
  808. static void tg3_wait_for_event_ack(struct tg3 *tp)
  809. {
  810. int i;
  811. /* Wait for up to 2.5 milliseconds */
  812. for (i = 0; i < 250000; i++) {
  813. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  814. break;
  815. udelay(10);
  816. }
  817. }
  818. /* tp->lock is held. */
  819. static void tg3_ump_link_report(struct tg3 *tp)
  820. {
  821. u32 reg;
  822. u32 val;
  823. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  824. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  825. return;
  826. tg3_wait_for_event_ack(tp);
  827. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  828. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  829. val = 0;
  830. if (!tg3_readphy(tp, MII_BMCR, &reg))
  831. val = reg << 16;
  832. if (!tg3_readphy(tp, MII_BMSR, &reg))
  833. val |= (reg & 0xffff);
  834. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  835. val = 0;
  836. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  837. val = reg << 16;
  838. if (!tg3_readphy(tp, MII_LPA, &reg))
  839. val |= (reg & 0xffff);
  840. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  841. val = 0;
  842. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  843. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  844. val = reg << 16;
  845. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  846. val |= (reg & 0xffff);
  847. }
  848. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  849. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  850. val = reg << 16;
  851. else
  852. val = 0;
  853. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  854. val = tr32(GRC_RX_CPU_EVENT);
  855. val |= GRC_RX_CPU_DRIVER_EVENT;
  856. tw32_f(GRC_RX_CPU_EVENT, val);
  857. }
  858. static void tg3_link_report(struct tg3 *tp)
  859. {
  860. if (!netif_carrier_ok(tp->dev)) {
  861. if (netif_msg_link(tp))
  862. printk(KERN_INFO PFX "%s: Link is down.\n",
  863. tp->dev->name);
  864. tg3_ump_link_report(tp);
  865. } else if (netif_msg_link(tp)) {
  866. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  867. tp->dev->name,
  868. (tp->link_config.active_speed == SPEED_1000 ?
  869. 1000 :
  870. (tp->link_config.active_speed == SPEED_100 ?
  871. 100 : 10)),
  872. (tp->link_config.active_duplex == DUPLEX_FULL ?
  873. "full" : "half"));
  874. printk(KERN_INFO PFX
  875. "%s: Flow control is %s for TX and %s for RX.\n",
  876. tp->dev->name,
  877. (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_TX) ?
  878. "on" : "off",
  879. (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_RX) ?
  880. "on" : "off");
  881. tg3_ump_link_report(tp);
  882. }
  883. }
  884. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  885. {
  886. u16 miireg;
  887. if ((flow_ctrl & TG3_FLOW_CTRL_TX) && (flow_ctrl & TG3_FLOW_CTRL_RX))
  888. miireg = ADVERTISE_PAUSE_CAP;
  889. else if (flow_ctrl & TG3_FLOW_CTRL_TX)
  890. miireg = ADVERTISE_PAUSE_ASYM;
  891. else if (flow_ctrl & TG3_FLOW_CTRL_RX)
  892. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  893. else
  894. miireg = 0;
  895. return miireg;
  896. }
  897. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  898. {
  899. u16 miireg;
  900. if ((flow_ctrl & TG3_FLOW_CTRL_TX) && (flow_ctrl & TG3_FLOW_CTRL_RX))
  901. miireg = ADVERTISE_1000XPAUSE;
  902. else if (flow_ctrl & TG3_FLOW_CTRL_TX)
  903. miireg = ADVERTISE_1000XPSE_ASYM;
  904. else if (flow_ctrl & TG3_FLOW_CTRL_RX)
  905. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  906. else
  907. miireg = 0;
  908. return miireg;
  909. }
  910. static u8 tg3_resolve_flowctrl_1000T(u16 lcladv, u16 rmtadv)
  911. {
  912. u8 cap = 0;
  913. if (lcladv & ADVERTISE_PAUSE_CAP) {
  914. if (lcladv & ADVERTISE_PAUSE_ASYM) {
  915. if (rmtadv & LPA_PAUSE_CAP)
  916. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  917. else if (rmtadv & LPA_PAUSE_ASYM)
  918. cap = TG3_FLOW_CTRL_RX;
  919. } else {
  920. if (rmtadv & LPA_PAUSE_CAP)
  921. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  922. }
  923. } else if (lcladv & ADVERTISE_PAUSE_ASYM) {
  924. if ((rmtadv & LPA_PAUSE_CAP) && (rmtadv & LPA_PAUSE_ASYM))
  925. cap = TG3_FLOW_CTRL_TX;
  926. }
  927. return cap;
  928. }
  929. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  930. {
  931. u8 cap = 0;
  932. if (lcladv & ADVERTISE_1000XPAUSE) {
  933. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  934. if (rmtadv & LPA_1000XPAUSE)
  935. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  936. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  937. cap = TG3_FLOW_CTRL_RX;
  938. } else {
  939. if (rmtadv & LPA_1000XPAUSE)
  940. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  941. }
  942. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  943. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  944. cap = TG3_FLOW_CTRL_TX;
  945. }
  946. return cap;
  947. }
  948. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  949. {
  950. u8 autoneg;
  951. u8 flowctrl = 0;
  952. u32 old_rx_mode = tp->rx_mode;
  953. u32 old_tx_mode = tp->tx_mode;
  954. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  955. autoneg = tp->mdio_bus.phy_map[PHY_ADDR]->autoneg;
  956. else
  957. autoneg = tp->link_config.autoneg;
  958. if (autoneg == AUTONEG_ENABLE &&
  959. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  960. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  961. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  962. else
  963. flowctrl = tg3_resolve_flowctrl_1000T(lcladv, rmtadv);
  964. } else
  965. flowctrl = tp->link_config.flowctrl;
  966. tp->link_config.active_flowctrl = flowctrl;
  967. if (flowctrl & TG3_FLOW_CTRL_RX)
  968. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  969. else
  970. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  971. if (old_rx_mode != tp->rx_mode)
  972. tw32_f(MAC_RX_MODE, tp->rx_mode);
  973. if (flowctrl & TG3_FLOW_CTRL_TX)
  974. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  975. else
  976. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  977. if (old_tx_mode != tp->tx_mode)
  978. tw32_f(MAC_TX_MODE, tp->tx_mode);
  979. }
  980. static void tg3_adjust_link(struct net_device *dev)
  981. {
  982. u8 oldflowctrl, linkmesg = 0;
  983. u32 mac_mode, lcl_adv, rmt_adv;
  984. struct tg3 *tp = netdev_priv(dev);
  985. struct phy_device *phydev = tp->mdio_bus.phy_map[PHY_ADDR];
  986. spin_lock(&tp->lock);
  987. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  988. MAC_MODE_HALF_DUPLEX);
  989. oldflowctrl = tp->link_config.active_flowctrl;
  990. if (phydev->link) {
  991. lcl_adv = 0;
  992. rmt_adv = 0;
  993. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  994. mac_mode |= MAC_MODE_PORT_MODE_MII;
  995. else
  996. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  997. if (phydev->duplex == DUPLEX_HALF)
  998. mac_mode |= MAC_MODE_HALF_DUPLEX;
  999. else {
  1000. lcl_adv = tg3_advert_flowctrl_1000T(
  1001. tp->link_config.flowctrl);
  1002. if (phydev->pause)
  1003. rmt_adv = LPA_PAUSE_CAP;
  1004. if (phydev->asym_pause)
  1005. rmt_adv |= LPA_PAUSE_ASYM;
  1006. }
  1007. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1008. } else
  1009. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1010. if (mac_mode != tp->mac_mode) {
  1011. tp->mac_mode = mac_mode;
  1012. tw32_f(MAC_MODE, tp->mac_mode);
  1013. udelay(40);
  1014. }
  1015. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1016. tw32(MAC_TX_LENGTHS,
  1017. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1018. (6 << TX_LENGTHS_IPG_SHIFT) |
  1019. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1020. else
  1021. tw32(MAC_TX_LENGTHS,
  1022. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1023. (6 << TX_LENGTHS_IPG_SHIFT) |
  1024. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1025. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1026. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1027. phydev->speed != tp->link_config.active_speed ||
  1028. phydev->duplex != tp->link_config.active_duplex ||
  1029. oldflowctrl != tp->link_config.active_flowctrl)
  1030. linkmesg = 1;
  1031. tp->link_config.active_speed = phydev->speed;
  1032. tp->link_config.active_duplex = phydev->duplex;
  1033. spin_unlock(&tp->lock);
  1034. if (linkmesg)
  1035. tg3_link_report(tp);
  1036. }
  1037. static int tg3_phy_init(struct tg3 *tp)
  1038. {
  1039. struct phy_device *phydev;
  1040. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1041. return 0;
  1042. /* Bring the PHY back to a known state. */
  1043. tg3_bmcr_reset(tp);
  1044. phydev = tp->mdio_bus.phy_map[PHY_ADDR];
  1045. /* Attach the MAC to the PHY. */
  1046. phydev = phy_connect(tp->dev, phydev->dev.bus_id,
  1047. tg3_adjust_link, 0, phydev->interface);
  1048. if (IS_ERR(phydev)) {
  1049. printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
  1050. return PTR_ERR(phydev);
  1051. }
  1052. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1053. /* Mask with MAC supported features. */
  1054. phydev->supported &= (PHY_GBIT_FEATURES |
  1055. SUPPORTED_Pause |
  1056. SUPPORTED_Asym_Pause);
  1057. phydev->advertising = phydev->supported;
  1058. printk(KERN_INFO
  1059. "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  1060. tp->dev->name, phydev->drv->name, phydev->dev.bus_id);
  1061. return 0;
  1062. }
  1063. static void tg3_phy_start(struct tg3 *tp)
  1064. {
  1065. struct phy_device *phydev;
  1066. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1067. return;
  1068. phydev = tp->mdio_bus.phy_map[PHY_ADDR];
  1069. if (tp->link_config.phy_is_low_power) {
  1070. tp->link_config.phy_is_low_power = 0;
  1071. phydev->speed = tp->link_config.orig_speed;
  1072. phydev->duplex = tp->link_config.orig_duplex;
  1073. phydev->autoneg = tp->link_config.orig_autoneg;
  1074. phydev->advertising = tp->link_config.orig_advertising;
  1075. }
  1076. phy_start(phydev);
  1077. phy_start_aneg(phydev);
  1078. }
  1079. static void tg3_phy_stop(struct tg3 *tp)
  1080. {
  1081. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1082. return;
  1083. phy_stop(tp->mdio_bus.phy_map[PHY_ADDR]);
  1084. }
  1085. static void tg3_phy_fini(struct tg3 *tp)
  1086. {
  1087. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1088. phy_disconnect(tp->mdio_bus.phy_map[PHY_ADDR]);
  1089. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1090. }
  1091. }
  1092. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1093. {
  1094. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1095. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1096. }
  1097. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1098. {
  1099. u32 phy;
  1100. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1101. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1102. return;
  1103. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1104. u32 ephy;
  1105. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &ephy)) {
  1106. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  1107. ephy | MII_TG3_EPHY_SHADOW_EN);
  1108. if (!tg3_readphy(tp, MII_TG3_EPHYTST_MISCCTRL, &phy)) {
  1109. if (enable)
  1110. phy |= MII_TG3_EPHYTST_MISCCTRL_MDIX;
  1111. else
  1112. phy &= ~MII_TG3_EPHYTST_MISCCTRL_MDIX;
  1113. tg3_writephy(tp, MII_TG3_EPHYTST_MISCCTRL, phy);
  1114. }
  1115. tg3_writephy(tp, MII_TG3_EPHY_TEST, ephy);
  1116. }
  1117. } else {
  1118. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1119. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1120. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1121. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1122. if (enable)
  1123. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1124. else
  1125. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1126. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1127. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1128. }
  1129. }
  1130. }
  1131. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1132. {
  1133. u32 val;
  1134. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1135. return;
  1136. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1137. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1138. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1139. (val | (1 << 15) | (1 << 4)));
  1140. }
  1141. static void tg3_phy_apply_otp(struct tg3 *tp)
  1142. {
  1143. u32 otp, phy;
  1144. if (!tp->phy_otp)
  1145. return;
  1146. otp = tp->phy_otp;
  1147. /* Enable SM_DSP clock and tx 6dB coding. */
  1148. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1149. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1150. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1151. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1152. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1153. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1154. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1155. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1156. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1157. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1158. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1159. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1160. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1161. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1162. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1163. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1164. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1165. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1166. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1167. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1168. /* Turn off SM_DSP clock. */
  1169. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1170. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1171. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1172. }
  1173. static int tg3_wait_macro_done(struct tg3 *tp)
  1174. {
  1175. int limit = 100;
  1176. while (limit--) {
  1177. u32 tmp32;
  1178. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1179. if ((tmp32 & 0x1000) == 0)
  1180. break;
  1181. }
  1182. }
  1183. if (limit <= 0)
  1184. return -EBUSY;
  1185. return 0;
  1186. }
  1187. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1188. {
  1189. static const u32 test_pat[4][6] = {
  1190. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1191. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1192. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1193. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1194. };
  1195. int chan;
  1196. for (chan = 0; chan < 4; chan++) {
  1197. int i;
  1198. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1199. (chan * 0x2000) | 0x0200);
  1200. tg3_writephy(tp, 0x16, 0x0002);
  1201. for (i = 0; i < 6; i++)
  1202. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1203. test_pat[chan][i]);
  1204. tg3_writephy(tp, 0x16, 0x0202);
  1205. if (tg3_wait_macro_done(tp)) {
  1206. *resetp = 1;
  1207. return -EBUSY;
  1208. }
  1209. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1210. (chan * 0x2000) | 0x0200);
  1211. tg3_writephy(tp, 0x16, 0x0082);
  1212. if (tg3_wait_macro_done(tp)) {
  1213. *resetp = 1;
  1214. return -EBUSY;
  1215. }
  1216. tg3_writephy(tp, 0x16, 0x0802);
  1217. if (tg3_wait_macro_done(tp)) {
  1218. *resetp = 1;
  1219. return -EBUSY;
  1220. }
  1221. for (i = 0; i < 6; i += 2) {
  1222. u32 low, high;
  1223. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1224. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1225. tg3_wait_macro_done(tp)) {
  1226. *resetp = 1;
  1227. return -EBUSY;
  1228. }
  1229. low &= 0x7fff;
  1230. high &= 0x000f;
  1231. if (low != test_pat[chan][i] ||
  1232. high != test_pat[chan][i+1]) {
  1233. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1234. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1235. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1236. return -EBUSY;
  1237. }
  1238. }
  1239. }
  1240. return 0;
  1241. }
  1242. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1243. {
  1244. int chan;
  1245. for (chan = 0; chan < 4; chan++) {
  1246. int i;
  1247. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1248. (chan * 0x2000) | 0x0200);
  1249. tg3_writephy(tp, 0x16, 0x0002);
  1250. for (i = 0; i < 6; i++)
  1251. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1252. tg3_writephy(tp, 0x16, 0x0202);
  1253. if (tg3_wait_macro_done(tp))
  1254. return -EBUSY;
  1255. }
  1256. return 0;
  1257. }
  1258. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1259. {
  1260. u32 reg32, phy9_orig;
  1261. int retries, do_phy_reset, err;
  1262. retries = 10;
  1263. do_phy_reset = 1;
  1264. do {
  1265. if (do_phy_reset) {
  1266. err = tg3_bmcr_reset(tp);
  1267. if (err)
  1268. return err;
  1269. do_phy_reset = 0;
  1270. }
  1271. /* Disable transmitter and interrupt. */
  1272. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1273. continue;
  1274. reg32 |= 0x3000;
  1275. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1276. /* Set full-duplex, 1000 mbps. */
  1277. tg3_writephy(tp, MII_BMCR,
  1278. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1279. /* Set to master mode. */
  1280. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1281. continue;
  1282. tg3_writephy(tp, MII_TG3_CTRL,
  1283. (MII_TG3_CTRL_AS_MASTER |
  1284. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1285. /* Enable SM_DSP_CLOCK and 6dB. */
  1286. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1287. /* Block the PHY control access. */
  1288. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1289. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1290. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1291. if (!err)
  1292. break;
  1293. } while (--retries);
  1294. err = tg3_phy_reset_chanpat(tp);
  1295. if (err)
  1296. return err;
  1297. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1298. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1299. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1300. tg3_writephy(tp, 0x16, 0x0000);
  1301. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1302. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1303. /* Set Extended packet length bit for jumbo frames */
  1304. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1305. }
  1306. else {
  1307. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1308. }
  1309. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1310. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1311. reg32 &= ~0x3000;
  1312. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1313. } else if (!err)
  1314. err = -EBUSY;
  1315. return err;
  1316. }
  1317. /* This will reset the tigon3 PHY if there is no valid
  1318. * link unless the FORCE argument is non-zero.
  1319. */
  1320. static int tg3_phy_reset(struct tg3 *tp)
  1321. {
  1322. u32 cpmuctrl;
  1323. u32 phy_status;
  1324. int err;
  1325. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1326. u32 val;
  1327. val = tr32(GRC_MISC_CFG);
  1328. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1329. udelay(40);
  1330. }
  1331. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1332. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1333. if (err != 0)
  1334. return -EBUSY;
  1335. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1336. netif_carrier_off(tp->dev);
  1337. tg3_link_report(tp);
  1338. }
  1339. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1340. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1341. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1342. err = tg3_phy_reset_5703_4_5(tp);
  1343. if (err)
  1344. return err;
  1345. goto out;
  1346. }
  1347. cpmuctrl = 0;
  1348. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1349. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1350. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1351. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1352. tw32(TG3_CPMU_CTRL,
  1353. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1354. }
  1355. err = tg3_bmcr_reset(tp);
  1356. if (err)
  1357. return err;
  1358. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1359. u32 phy;
  1360. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1361. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1362. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1363. }
  1364. if (tp->tg3_flags3 & TG3_FLG3_5761_5784_AX_FIXES) {
  1365. u32 val;
  1366. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1367. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1368. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1369. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1370. udelay(40);
  1371. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1372. }
  1373. /* Disable GPHY autopowerdown. */
  1374. tg3_writephy(tp, MII_TG3_MISC_SHDW,
  1375. MII_TG3_MISC_SHDW_WREN |
  1376. MII_TG3_MISC_SHDW_APD_SEL |
  1377. MII_TG3_MISC_SHDW_APD_WKTM_84MS);
  1378. }
  1379. tg3_phy_apply_otp(tp);
  1380. out:
  1381. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1382. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1383. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1384. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1385. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1386. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1387. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1388. }
  1389. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1390. tg3_writephy(tp, 0x1c, 0x8d68);
  1391. tg3_writephy(tp, 0x1c, 0x8d68);
  1392. }
  1393. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1394. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1395. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1396. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1397. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1398. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1399. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1400. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1401. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1402. }
  1403. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1404. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1405. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1406. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1407. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1408. tg3_writephy(tp, MII_TG3_TEST1,
  1409. MII_TG3_TEST1_TRIM_EN | 0x4);
  1410. } else
  1411. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1412. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1413. }
  1414. /* Set Extended packet length bit (bit 14) on all chips that */
  1415. /* support jumbo frames */
  1416. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1417. /* Cannot do read-modify-write on 5401 */
  1418. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1419. } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1420. u32 phy_reg;
  1421. /* Set bit 14 with read-modify-write to preserve other bits */
  1422. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1423. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1424. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1425. }
  1426. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1427. * jumbo frames transmission.
  1428. */
  1429. if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1430. u32 phy_reg;
  1431. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1432. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1433. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1434. }
  1435. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1436. /* adjust output voltage */
  1437. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x12);
  1438. }
  1439. tg3_phy_toggle_automdix(tp, 1);
  1440. tg3_phy_set_wirespeed(tp);
  1441. return 0;
  1442. }
  1443. static void tg3_frob_aux_power(struct tg3 *tp)
  1444. {
  1445. struct tg3 *tp_peer = tp;
  1446. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1447. return;
  1448. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  1449. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  1450. struct net_device *dev_peer;
  1451. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1452. /* remove_one() may have been run on the peer. */
  1453. if (!dev_peer)
  1454. tp_peer = tp;
  1455. else
  1456. tp_peer = netdev_priv(dev_peer);
  1457. }
  1458. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1459. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1460. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1461. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1462. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1463. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1464. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1465. (GRC_LCLCTRL_GPIO_OE0 |
  1466. GRC_LCLCTRL_GPIO_OE1 |
  1467. GRC_LCLCTRL_GPIO_OE2 |
  1468. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1469. GRC_LCLCTRL_GPIO_OUTPUT1),
  1470. 100);
  1471. } else {
  1472. u32 no_gpio2;
  1473. u32 grc_local_ctrl = 0;
  1474. if (tp_peer != tp &&
  1475. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1476. return;
  1477. /* Workaround to prevent overdrawing Amps. */
  1478. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1479. ASIC_REV_5714) {
  1480. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1481. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1482. grc_local_ctrl, 100);
  1483. }
  1484. /* On 5753 and variants, GPIO2 cannot be used. */
  1485. no_gpio2 = tp->nic_sram_data_cfg &
  1486. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1487. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1488. GRC_LCLCTRL_GPIO_OE1 |
  1489. GRC_LCLCTRL_GPIO_OE2 |
  1490. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1491. GRC_LCLCTRL_GPIO_OUTPUT2;
  1492. if (no_gpio2) {
  1493. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1494. GRC_LCLCTRL_GPIO_OUTPUT2);
  1495. }
  1496. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1497. grc_local_ctrl, 100);
  1498. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1499. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1500. grc_local_ctrl, 100);
  1501. if (!no_gpio2) {
  1502. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1503. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1504. grc_local_ctrl, 100);
  1505. }
  1506. }
  1507. } else {
  1508. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1509. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1510. if (tp_peer != tp &&
  1511. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1512. return;
  1513. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1514. (GRC_LCLCTRL_GPIO_OE1 |
  1515. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1516. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1517. GRC_LCLCTRL_GPIO_OE1, 100);
  1518. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1519. (GRC_LCLCTRL_GPIO_OE1 |
  1520. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1521. }
  1522. }
  1523. }
  1524. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1525. {
  1526. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1527. return 1;
  1528. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1529. if (speed != SPEED_10)
  1530. return 1;
  1531. } else if (speed == SPEED_10)
  1532. return 1;
  1533. return 0;
  1534. }
  1535. static int tg3_setup_phy(struct tg3 *, int);
  1536. #define RESET_KIND_SHUTDOWN 0
  1537. #define RESET_KIND_INIT 1
  1538. #define RESET_KIND_SUSPEND 2
  1539. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1540. static int tg3_halt_cpu(struct tg3 *, u32);
  1541. static int tg3_nvram_lock(struct tg3 *);
  1542. static void tg3_nvram_unlock(struct tg3 *);
  1543. static void tg3_power_down_phy(struct tg3 *tp)
  1544. {
  1545. u32 val;
  1546. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1547. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1548. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1549. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1550. sg_dig_ctrl |=
  1551. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1552. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1553. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1554. }
  1555. return;
  1556. }
  1557. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1558. tg3_bmcr_reset(tp);
  1559. val = tr32(GRC_MISC_CFG);
  1560. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1561. udelay(40);
  1562. return;
  1563. } else if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  1564. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1565. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1566. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x01b2);
  1567. }
  1568. /* The PHY should not be powered down on some chips because
  1569. * of bugs.
  1570. */
  1571. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1572. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1573. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1574. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1575. return;
  1576. if (tp->tg3_flags3 & TG3_FLG3_5761_5784_AX_FIXES) {
  1577. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1578. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1579. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1580. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1581. }
  1582. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1583. }
  1584. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  1585. {
  1586. u32 misc_host_ctrl;
  1587. u16 power_control, power_caps;
  1588. int pm = tp->pm_cap;
  1589. /* Make sure register accesses (indirect or otherwise)
  1590. * will function correctly.
  1591. */
  1592. pci_write_config_dword(tp->pdev,
  1593. TG3PCI_MISC_HOST_CTRL,
  1594. tp->misc_host_ctrl);
  1595. pci_read_config_word(tp->pdev,
  1596. pm + PCI_PM_CTRL,
  1597. &power_control);
  1598. power_control |= PCI_PM_CTRL_PME_STATUS;
  1599. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  1600. switch (state) {
  1601. case PCI_D0:
  1602. power_control |= 0;
  1603. pci_write_config_word(tp->pdev,
  1604. pm + PCI_PM_CTRL,
  1605. power_control);
  1606. udelay(100); /* Delay after power state change */
  1607. /* Switch out of Vaux if it is a NIC */
  1608. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  1609. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  1610. return 0;
  1611. case PCI_D1:
  1612. power_control |= 1;
  1613. break;
  1614. case PCI_D2:
  1615. power_control |= 2;
  1616. break;
  1617. case PCI_D3hot:
  1618. power_control |= 3;
  1619. break;
  1620. default:
  1621. printk(KERN_WARNING PFX "%s: Invalid power state (%d) "
  1622. "requested.\n",
  1623. tp->dev->name, state);
  1624. return -EINVAL;
  1625. };
  1626. power_control |= PCI_PM_CTRL_PME_ENABLE;
  1627. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  1628. tw32(TG3PCI_MISC_HOST_CTRL,
  1629. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  1630. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  1631. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  1632. !tp->link_config.phy_is_low_power) {
  1633. struct phy_device *phydev;
  1634. u32 advertising;
  1635. phydev = tp->mdio_bus.phy_map[PHY_ADDR];
  1636. tp->link_config.phy_is_low_power = 1;
  1637. tp->link_config.orig_speed = phydev->speed;
  1638. tp->link_config.orig_duplex = phydev->duplex;
  1639. tp->link_config.orig_autoneg = phydev->autoneg;
  1640. tp->link_config.orig_advertising = phydev->advertising;
  1641. advertising = ADVERTISED_TP |
  1642. ADVERTISED_Pause |
  1643. ADVERTISED_Autoneg |
  1644. ADVERTISED_10baseT_Half;
  1645. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  1646. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)) {
  1647. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1648. advertising |=
  1649. ADVERTISED_100baseT_Half |
  1650. ADVERTISED_100baseT_Full |
  1651. ADVERTISED_10baseT_Full;
  1652. else
  1653. advertising |= ADVERTISED_10baseT_Full;
  1654. }
  1655. phydev->advertising = advertising;
  1656. phy_start_aneg(phydev);
  1657. }
  1658. } else {
  1659. if (tp->link_config.phy_is_low_power == 0) {
  1660. tp->link_config.phy_is_low_power = 1;
  1661. tp->link_config.orig_speed = tp->link_config.speed;
  1662. tp->link_config.orig_duplex = tp->link_config.duplex;
  1663. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  1664. }
  1665. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  1666. tp->link_config.speed = SPEED_10;
  1667. tp->link_config.duplex = DUPLEX_HALF;
  1668. tp->link_config.autoneg = AUTONEG_ENABLE;
  1669. tg3_setup_phy(tp, 0);
  1670. }
  1671. }
  1672. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1673. u32 val;
  1674. val = tr32(GRC_VCPU_EXT_CTRL);
  1675. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  1676. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1677. int i;
  1678. u32 val;
  1679. for (i = 0; i < 200; i++) {
  1680. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  1681. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1682. break;
  1683. msleep(1);
  1684. }
  1685. }
  1686. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  1687. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  1688. WOL_DRV_STATE_SHUTDOWN |
  1689. WOL_DRV_WOL |
  1690. WOL_SET_MAGIC_PKT);
  1691. pci_read_config_word(tp->pdev, pm + PCI_PM_PMC, &power_caps);
  1692. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE) {
  1693. u32 mac_mode;
  1694. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1695. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  1696. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  1697. udelay(40);
  1698. }
  1699. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  1700. mac_mode = MAC_MODE_PORT_MODE_GMII;
  1701. else
  1702. mac_mode = MAC_MODE_PORT_MODE_MII;
  1703. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  1704. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1705. ASIC_REV_5700) {
  1706. u32 speed = (tp->tg3_flags &
  1707. TG3_FLAG_WOL_SPEED_100MB) ?
  1708. SPEED_100 : SPEED_10;
  1709. if (tg3_5700_link_polarity(tp, speed))
  1710. mac_mode |= MAC_MODE_LINK_POLARITY;
  1711. else
  1712. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1713. }
  1714. } else {
  1715. mac_mode = MAC_MODE_PORT_MODE_TBI;
  1716. }
  1717. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  1718. tw32(MAC_LED_CTRL, tp->led_ctrl);
  1719. if (((power_caps & PCI_PM_CAP_PME_D3cold) &&
  1720. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)))
  1721. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  1722. tw32_f(MAC_MODE, mac_mode);
  1723. udelay(100);
  1724. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  1725. udelay(10);
  1726. }
  1727. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  1728. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1729. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  1730. u32 base_val;
  1731. base_val = tp->pci_clock_ctrl;
  1732. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  1733. CLOCK_CTRL_TXCLK_DISABLE);
  1734. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  1735. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  1736. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1737. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  1738. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  1739. /* do nothing */
  1740. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1741. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  1742. u32 newbits1, newbits2;
  1743. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1744. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1745. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  1746. CLOCK_CTRL_TXCLK_DISABLE |
  1747. CLOCK_CTRL_ALTCLK);
  1748. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1749. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  1750. newbits1 = CLOCK_CTRL_625_CORE;
  1751. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  1752. } else {
  1753. newbits1 = CLOCK_CTRL_ALTCLK;
  1754. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1755. }
  1756. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  1757. 40);
  1758. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  1759. 40);
  1760. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  1761. u32 newbits3;
  1762. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1763. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1764. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  1765. CLOCK_CTRL_TXCLK_DISABLE |
  1766. CLOCK_CTRL_44MHZ_CORE);
  1767. } else {
  1768. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  1769. }
  1770. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  1771. tp->pci_clock_ctrl | newbits3, 40);
  1772. }
  1773. }
  1774. if (!(tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  1775. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  1776. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  1777. tg3_power_down_phy(tp);
  1778. tg3_frob_aux_power(tp);
  1779. /* Workaround for unstable PLL clock */
  1780. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  1781. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  1782. u32 val = tr32(0x7d00);
  1783. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  1784. tw32(0x7d00, val);
  1785. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1786. int err;
  1787. err = tg3_nvram_lock(tp);
  1788. tg3_halt_cpu(tp, RX_CPU_BASE);
  1789. if (!err)
  1790. tg3_nvram_unlock(tp);
  1791. }
  1792. }
  1793. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  1794. /* Finally, set the new power state. */
  1795. pci_write_config_word(tp->pdev, pm + PCI_PM_CTRL, power_control);
  1796. udelay(100); /* Delay after power state change */
  1797. return 0;
  1798. }
  1799. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  1800. {
  1801. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  1802. case MII_TG3_AUX_STAT_10HALF:
  1803. *speed = SPEED_10;
  1804. *duplex = DUPLEX_HALF;
  1805. break;
  1806. case MII_TG3_AUX_STAT_10FULL:
  1807. *speed = SPEED_10;
  1808. *duplex = DUPLEX_FULL;
  1809. break;
  1810. case MII_TG3_AUX_STAT_100HALF:
  1811. *speed = SPEED_100;
  1812. *duplex = DUPLEX_HALF;
  1813. break;
  1814. case MII_TG3_AUX_STAT_100FULL:
  1815. *speed = SPEED_100;
  1816. *duplex = DUPLEX_FULL;
  1817. break;
  1818. case MII_TG3_AUX_STAT_1000HALF:
  1819. *speed = SPEED_1000;
  1820. *duplex = DUPLEX_HALF;
  1821. break;
  1822. case MII_TG3_AUX_STAT_1000FULL:
  1823. *speed = SPEED_1000;
  1824. *duplex = DUPLEX_FULL;
  1825. break;
  1826. default:
  1827. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1828. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  1829. SPEED_10;
  1830. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  1831. DUPLEX_HALF;
  1832. break;
  1833. }
  1834. *speed = SPEED_INVALID;
  1835. *duplex = DUPLEX_INVALID;
  1836. break;
  1837. };
  1838. }
  1839. static void tg3_phy_copper_begin(struct tg3 *tp)
  1840. {
  1841. u32 new_adv;
  1842. int i;
  1843. if (tp->link_config.phy_is_low_power) {
  1844. /* Entering low power mode. Disable gigabit and
  1845. * 100baseT advertisements.
  1846. */
  1847. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1848. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1849. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1850. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1851. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  1852. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1853. } else if (tp->link_config.speed == SPEED_INVALID) {
  1854. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  1855. tp->link_config.advertising &=
  1856. ~(ADVERTISED_1000baseT_Half |
  1857. ADVERTISED_1000baseT_Full);
  1858. new_adv = ADVERTISE_CSMA;
  1859. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  1860. new_adv |= ADVERTISE_10HALF;
  1861. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  1862. new_adv |= ADVERTISE_10FULL;
  1863. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  1864. new_adv |= ADVERTISE_100HALF;
  1865. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  1866. new_adv |= ADVERTISE_100FULL;
  1867. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  1868. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1869. if (tp->link_config.advertising &
  1870. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  1871. new_adv = 0;
  1872. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  1873. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  1874. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  1875. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  1876. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  1877. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1878. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  1879. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1880. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1881. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1882. } else {
  1883. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1884. }
  1885. } else {
  1886. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  1887. new_adv |= ADVERTISE_CSMA;
  1888. /* Asking for a specific link mode. */
  1889. if (tp->link_config.speed == SPEED_1000) {
  1890. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1891. if (tp->link_config.duplex == DUPLEX_FULL)
  1892. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  1893. else
  1894. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  1895. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1896. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  1897. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1898. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1899. } else {
  1900. if (tp->link_config.speed == SPEED_100) {
  1901. if (tp->link_config.duplex == DUPLEX_FULL)
  1902. new_adv |= ADVERTISE_100FULL;
  1903. else
  1904. new_adv |= ADVERTISE_100HALF;
  1905. } else {
  1906. if (tp->link_config.duplex == DUPLEX_FULL)
  1907. new_adv |= ADVERTISE_10FULL;
  1908. else
  1909. new_adv |= ADVERTISE_10HALF;
  1910. }
  1911. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1912. new_adv = 0;
  1913. }
  1914. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1915. }
  1916. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  1917. tp->link_config.speed != SPEED_INVALID) {
  1918. u32 bmcr, orig_bmcr;
  1919. tp->link_config.active_speed = tp->link_config.speed;
  1920. tp->link_config.active_duplex = tp->link_config.duplex;
  1921. bmcr = 0;
  1922. switch (tp->link_config.speed) {
  1923. default:
  1924. case SPEED_10:
  1925. break;
  1926. case SPEED_100:
  1927. bmcr |= BMCR_SPEED100;
  1928. break;
  1929. case SPEED_1000:
  1930. bmcr |= TG3_BMCR_SPEED1000;
  1931. break;
  1932. };
  1933. if (tp->link_config.duplex == DUPLEX_FULL)
  1934. bmcr |= BMCR_FULLDPLX;
  1935. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  1936. (bmcr != orig_bmcr)) {
  1937. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  1938. for (i = 0; i < 1500; i++) {
  1939. u32 tmp;
  1940. udelay(10);
  1941. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  1942. tg3_readphy(tp, MII_BMSR, &tmp))
  1943. continue;
  1944. if (!(tmp & BMSR_LSTATUS)) {
  1945. udelay(40);
  1946. break;
  1947. }
  1948. }
  1949. tg3_writephy(tp, MII_BMCR, bmcr);
  1950. udelay(40);
  1951. }
  1952. } else {
  1953. tg3_writephy(tp, MII_BMCR,
  1954. BMCR_ANENABLE | BMCR_ANRESTART);
  1955. }
  1956. }
  1957. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  1958. {
  1959. int err;
  1960. /* Turn off tap power management. */
  1961. /* Set Extended packet length bit */
  1962. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1963. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  1964. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  1965. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  1966. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  1967. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1968. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  1969. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1970. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  1971. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1972. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  1973. udelay(40);
  1974. return err;
  1975. }
  1976. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  1977. {
  1978. u32 adv_reg, all_mask = 0;
  1979. if (mask & ADVERTISED_10baseT_Half)
  1980. all_mask |= ADVERTISE_10HALF;
  1981. if (mask & ADVERTISED_10baseT_Full)
  1982. all_mask |= ADVERTISE_10FULL;
  1983. if (mask & ADVERTISED_100baseT_Half)
  1984. all_mask |= ADVERTISE_100HALF;
  1985. if (mask & ADVERTISED_100baseT_Full)
  1986. all_mask |= ADVERTISE_100FULL;
  1987. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  1988. return 0;
  1989. if ((adv_reg & all_mask) != all_mask)
  1990. return 0;
  1991. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1992. u32 tg3_ctrl;
  1993. all_mask = 0;
  1994. if (mask & ADVERTISED_1000baseT_Half)
  1995. all_mask |= ADVERTISE_1000HALF;
  1996. if (mask & ADVERTISED_1000baseT_Full)
  1997. all_mask |= ADVERTISE_1000FULL;
  1998. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  1999. return 0;
  2000. if ((tg3_ctrl & all_mask) != all_mask)
  2001. return 0;
  2002. }
  2003. return 1;
  2004. }
  2005. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2006. {
  2007. u32 curadv, reqadv;
  2008. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2009. return 1;
  2010. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2011. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2012. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2013. if (curadv != reqadv)
  2014. return 0;
  2015. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2016. tg3_readphy(tp, MII_LPA, rmtadv);
  2017. } else {
  2018. /* Reprogram the advertisement register, even if it
  2019. * does not affect the current link. If the link
  2020. * gets renegotiated in the future, we can save an
  2021. * additional renegotiation cycle by advertising
  2022. * it correctly in the first place.
  2023. */
  2024. if (curadv != reqadv) {
  2025. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2026. ADVERTISE_PAUSE_ASYM);
  2027. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2028. }
  2029. }
  2030. return 1;
  2031. }
  2032. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2033. {
  2034. int current_link_up;
  2035. u32 bmsr, dummy;
  2036. u32 lcl_adv, rmt_adv;
  2037. u16 current_speed;
  2038. u8 current_duplex;
  2039. int i, err;
  2040. tw32(MAC_EVENT, 0);
  2041. tw32_f(MAC_STATUS,
  2042. (MAC_STATUS_SYNC_CHANGED |
  2043. MAC_STATUS_CFG_CHANGED |
  2044. MAC_STATUS_MI_COMPLETION |
  2045. MAC_STATUS_LNKSTATE_CHANGED));
  2046. udelay(40);
  2047. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2048. tw32_f(MAC_MI_MODE,
  2049. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2050. udelay(80);
  2051. }
  2052. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2053. /* Some third-party PHYs need to be reset on link going
  2054. * down.
  2055. */
  2056. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2057. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2058. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2059. netif_carrier_ok(tp->dev)) {
  2060. tg3_readphy(tp, MII_BMSR, &bmsr);
  2061. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2062. !(bmsr & BMSR_LSTATUS))
  2063. force_reset = 1;
  2064. }
  2065. if (force_reset)
  2066. tg3_phy_reset(tp);
  2067. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  2068. tg3_readphy(tp, MII_BMSR, &bmsr);
  2069. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2070. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2071. bmsr = 0;
  2072. if (!(bmsr & BMSR_LSTATUS)) {
  2073. err = tg3_init_5401phy_dsp(tp);
  2074. if (err)
  2075. return err;
  2076. tg3_readphy(tp, MII_BMSR, &bmsr);
  2077. for (i = 0; i < 1000; i++) {
  2078. udelay(10);
  2079. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2080. (bmsr & BMSR_LSTATUS)) {
  2081. udelay(40);
  2082. break;
  2083. }
  2084. }
  2085. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  2086. !(bmsr & BMSR_LSTATUS) &&
  2087. tp->link_config.active_speed == SPEED_1000) {
  2088. err = tg3_phy_reset(tp);
  2089. if (!err)
  2090. err = tg3_init_5401phy_dsp(tp);
  2091. if (err)
  2092. return err;
  2093. }
  2094. }
  2095. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2096. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2097. /* 5701 {A0,B0} CRC bug workaround */
  2098. tg3_writephy(tp, 0x15, 0x0a75);
  2099. tg3_writephy(tp, 0x1c, 0x8c68);
  2100. tg3_writephy(tp, 0x1c, 0x8d68);
  2101. tg3_writephy(tp, 0x1c, 0x8c68);
  2102. }
  2103. /* Clear pending interrupts... */
  2104. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2105. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2106. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2107. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2108. else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  2109. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2110. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2111. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2112. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2113. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2114. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2115. else
  2116. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2117. }
  2118. current_link_up = 0;
  2119. current_speed = SPEED_INVALID;
  2120. current_duplex = DUPLEX_INVALID;
  2121. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2122. u32 val;
  2123. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2124. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2125. if (!(val & (1 << 10))) {
  2126. val |= (1 << 10);
  2127. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2128. goto relink;
  2129. }
  2130. }
  2131. bmsr = 0;
  2132. for (i = 0; i < 100; i++) {
  2133. tg3_readphy(tp, MII_BMSR, &bmsr);
  2134. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2135. (bmsr & BMSR_LSTATUS))
  2136. break;
  2137. udelay(40);
  2138. }
  2139. if (bmsr & BMSR_LSTATUS) {
  2140. u32 aux_stat, bmcr;
  2141. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2142. for (i = 0; i < 2000; i++) {
  2143. udelay(10);
  2144. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2145. aux_stat)
  2146. break;
  2147. }
  2148. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2149. &current_speed,
  2150. &current_duplex);
  2151. bmcr = 0;
  2152. for (i = 0; i < 200; i++) {
  2153. tg3_readphy(tp, MII_BMCR, &bmcr);
  2154. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2155. continue;
  2156. if (bmcr && bmcr != 0x7fff)
  2157. break;
  2158. udelay(10);
  2159. }
  2160. lcl_adv = 0;
  2161. rmt_adv = 0;
  2162. tp->link_config.active_speed = current_speed;
  2163. tp->link_config.active_duplex = current_duplex;
  2164. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2165. if ((bmcr & BMCR_ANENABLE) &&
  2166. tg3_copper_is_advertising_all(tp,
  2167. tp->link_config.advertising)) {
  2168. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2169. &rmt_adv))
  2170. current_link_up = 1;
  2171. }
  2172. } else {
  2173. if (!(bmcr & BMCR_ANENABLE) &&
  2174. tp->link_config.speed == current_speed &&
  2175. tp->link_config.duplex == current_duplex &&
  2176. tp->link_config.flowctrl ==
  2177. tp->link_config.active_flowctrl) {
  2178. current_link_up = 1;
  2179. }
  2180. }
  2181. if (current_link_up == 1 &&
  2182. tp->link_config.active_duplex == DUPLEX_FULL)
  2183. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2184. }
  2185. relink:
  2186. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2187. u32 tmp;
  2188. tg3_phy_copper_begin(tp);
  2189. tg3_readphy(tp, MII_BMSR, &tmp);
  2190. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2191. (tmp & BMSR_LSTATUS))
  2192. current_link_up = 1;
  2193. }
  2194. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2195. if (current_link_up == 1) {
  2196. if (tp->link_config.active_speed == SPEED_100 ||
  2197. tp->link_config.active_speed == SPEED_10)
  2198. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2199. else
  2200. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2201. } else
  2202. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2203. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2204. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2205. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2206. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2207. if (current_link_up == 1 &&
  2208. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2209. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2210. else
  2211. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2212. }
  2213. /* ??? Without this setting Netgear GA302T PHY does not
  2214. * ??? send/receive packets...
  2215. */
  2216. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  2217. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2218. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2219. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2220. udelay(80);
  2221. }
  2222. tw32_f(MAC_MODE, tp->mac_mode);
  2223. udelay(40);
  2224. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2225. /* Polled via timer. */
  2226. tw32_f(MAC_EVENT, 0);
  2227. } else {
  2228. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2229. }
  2230. udelay(40);
  2231. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2232. current_link_up == 1 &&
  2233. tp->link_config.active_speed == SPEED_1000 &&
  2234. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2235. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2236. udelay(120);
  2237. tw32_f(MAC_STATUS,
  2238. (MAC_STATUS_SYNC_CHANGED |
  2239. MAC_STATUS_CFG_CHANGED));
  2240. udelay(40);
  2241. tg3_write_mem(tp,
  2242. NIC_SRAM_FIRMWARE_MBOX,
  2243. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2244. }
  2245. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2246. if (current_link_up)
  2247. netif_carrier_on(tp->dev);
  2248. else
  2249. netif_carrier_off(tp->dev);
  2250. tg3_link_report(tp);
  2251. }
  2252. return 0;
  2253. }
  2254. struct tg3_fiber_aneginfo {
  2255. int state;
  2256. #define ANEG_STATE_UNKNOWN 0
  2257. #define ANEG_STATE_AN_ENABLE 1
  2258. #define ANEG_STATE_RESTART_INIT 2
  2259. #define ANEG_STATE_RESTART 3
  2260. #define ANEG_STATE_DISABLE_LINK_OK 4
  2261. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2262. #define ANEG_STATE_ABILITY_DETECT 6
  2263. #define ANEG_STATE_ACK_DETECT_INIT 7
  2264. #define ANEG_STATE_ACK_DETECT 8
  2265. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2266. #define ANEG_STATE_COMPLETE_ACK 10
  2267. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2268. #define ANEG_STATE_IDLE_DETECT 12
  2269. #define ANEG_STATE_LINK_OK 13
  2270. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2271. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2272. u32 flags;
  2273. #define MR_AN_ENABLE 0x00000001
  2274. #define MR_RESTART_AN 0x00000002
  2275. #define MR_AN_COMPLETE 0x00000004
  2276. #define MR_PAGE_RX 0x00000008
  2277. #define MR_NP_LOADED 0x00000010
  2278. #define MR_TOGGLE_TX 0x00000020
  2279. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2280. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2281. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2282. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2283. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2284. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2285. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2286. #define MR_TOGGLE_RX 0x00002000
  2287. #define MR_NP_RX 0x00004000
  2288. #define MR_LINK_OK 0x80000000
  2289. unsigned long link_time, cur_time;
  2290. u32 ability_match_cfg;
  2291. int ability_match_count;
  2292. char ability_match, idle_match, ack_match;
  2293. u32 txconfig, rxconfig;
  2294. #define ANEG_CFG_NP 0x00000080
  2295. #define ANEG_CFG_ACK 0x00000040
  2296. #define ANEG_CFG_RF2 0x00000020
  2297. #define ANEG_CFG_RF1 0x00000010
  2298. #define ANEG_CFG_PS2 0x00000001
  2299. #define ANEG_CFG_PS1 0x00008000
  2300. #define ANEG_CFG_HD 0x00004000
  2301. #define ANEG_CFG_FD 0x00002000
  2302. #define ANEG_CFG_INVAL 0x00001f06
  2303. };
  2304. #define ANEG_OK 0
  2305. #define ANEG_DONE 1
  2306. #define ANEG_TIMER_ENAB 2
  2307. #define ANEG_FAILED -1
  2308. #define ANEG_STATE_SETTLE_TIME 10000
  2309. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2310. struct tg3_fiber_aneginfo *ap)
  2311. {
  2312. u16 flowctrl;
  2313. unsigned long delta;
  2314. u32 rx_cfg_reg;
  2315. int ret;
  2316. if (ap->state == ANEG_STATE_UNKNOWN) {
  2317. ap->rxconfig = 0;
  2318. ap->link_time = 0;
  2319. ap->cur_time = 0;
  2320. ap->ability_match_cfg = 0;
  2321. ap->ability_match_count = 0;
  2322. ap->ability_match = 0;
  2323. ap->idle_match = 0;
  2324. ap->ack_match = 0;
  2325. }
  2326. ap->cur_time++;
  2327. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2328. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2329. if (rx_cfg_reg != ap->ability_match_cfg) {
  2330. ap->ability_match_cfg = rx_cfg_reg;
  2331. ap->ability_match = 0;
  2332. ap->ability_match_count = 0;
  2333. } else {
  2334. if (++ap->ability_match_count > 1) {
  2335. ap->ability_match = 1;
  2336. ap->ability_match_cfg = rx_cfg_reg;
  2337. }
  2338. }
  2339. if (rx_cfg_reg & ANEG_CFG_ACK)
  2340. ap->ack_match = 1;
  2341. else
  2342. ap->ack_match = 0;
  2343. ap->idle_match = 0;
  2344. } else {
  2345. ap->idle_match = 1;
  2346. ap->ability_match_cfg = 0;
  2347. ap->ability_match_count = 0;
  2348. ap->ability_match = 0;
  2349. ap->ack_match = 0;
  2350. rx_cfg_reg = 0;
  2351. }
  2352. ap->rxconfig = rx_cfg_reg;
  2353. ret = ANEG_OK;
  2354. switch(ap->state) {
  2355. case ANEG_STATE_UNKNOWN:
  2356. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2357. ap->state = ANEG_STATE_AN_ENABLE;
  2358. /* fallthru */
  2359. case ANEG_STATE_AN_ENABLE:
  2360. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2361. if (ap->flags & MR_AN_ENABLE) {
  2362. ap->link_time = 0;
  2363. ap->cur_time = 0;
  2364. ap->ability_match_cfg = 0;
  2365. ap->ability_match_count = 0;
  2366. ap->ability_match = 0;
  2367. ap->idle_match = 0;
  2368. ap->ack_match = 0;
  2369. ap->state = ANEG_STATE_RESTART_INIT;
  2370. } else {
  2371. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2372. }
  2373. break;
  2374. case ANEG_STATE_RESTART_INIT:
  2375. ap->link_time = ap->cur_time;
  2376. ap->flags &= ~(MR_NP_LOADED);
  2377. ap->txconfig = 0;
  2378. tw32(MAC_TX_AUTO_NEG, 0);
  2379. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2380. tw32_f(MAC_MODE, tp->mac_mode);
  2381. udelay(40);
  2382. ret = ANEG_TIMER_ENAB;
  2383. ap->state = ANEG_STATE_RESTART;
  2384. /* fallthru */
  2385. case ANEG_STATE_RESTART:
  2386. delta = ap->cur_time - ap->link_time;
  2387. if (delta > ANEG_STATE_SETTLE_TIME) {
  2388. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2389. } else {
  2390. ret = ANEG_TIMER_ENAB;
  2391. }
  2392. break;
  2393. case ANEG_STATE_DISABLE_LINK_OK:
  2394. ret = ANEG_DONE;
  2395. break;
  2396. case ANEG_STATE_ABILITY_DETECT_INIT:
  2397. ap->flags &= ~(MR_TOGGLE_TX);
  2398. ap->txconfig = ANEG_CFG_FD;
  2399. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2400. if (flowctrl & ADVERTISE_1000XPAUSE)
  2401. ap->txconfig |= ANEG_CFG_PS1;
  2402. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2403. ap->txconfig |= ANEG_CFG_PS2;
  2404. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2405. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2406. tw32_f(MAC_MODE, tp->mac_mode);
  2407. udelay(40);
  2408. ap->state = ANEG_STATE_ABILITY_DETECT;
  2409. break;
  2410. case ANEG_STATE_ABILITY_DETECT:
  2411. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2412. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2413. }
  2414. break;
  2415. case ANEG_STATE_ACK_DETECT_INIT:
  2416. ap->txconfig |= ANEG_CFG_ACK;
  2417. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2418. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2419. tw32_f(MAC_MODE, tp->mac_mode);
  2420. udelay(40);
  2421. ap->state = ANEG_STATE_ACK_DETECT;
  2422. /* fallthru */
  2423. case ANEG_STATE_ACK_DETECT:
  2424. if (ap->ack_match != 0) {
  2425. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2426. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2427. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2428. } else {
  2429. ap->state = ANEG_STATE_AN_ENABLE;
  2430. }
  2431. } else if (ap->ability_match != 0 &&
  2432. ap->rxconfig == 0) {
  2433. ap->state = ANEG_STATE_AN_ENABLE;
  2434. }
  2435. break;
  2436. case ANEG_STATE_COMPLETE_ACK_INIT:
  2437. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2438. ret = ANEG_FAILED;
  2439. break;
  2440. }
  2441. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2442. MR_LP_ADV_HALF_DUPLEX |
  2443. MR_LP_ADV_SYM_PAUSE |
  2444. MR_LP_ADV_ASYM_PAUSE |
  2445. MR_LP_ADV_REMOTE_FAULT1 |
  2446. MR_LP_ADV_REMOTE_FAULT2 |
  2447. MR_LP_ADV_NEXT_PAGE |
  2448. MR_TOGGLE_RX |
  2449. MR_NP_RX);
  2450. if (ap->rxconfig & ANEG_CFG_FD)
  2451. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2452. if (ap->rxconfig & ANEG_CFG_HD)
  2453. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2454. if (ap->rxconfig & ANEG_CFG_PS1)
  2455. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2456. if (ap->rxconfig & ANEG_CFG_PS2)
  2457. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2458. if (ap->rxconfig & ANEG_CFG_RF1)
  2459. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2460. if (ap->rxconfig & ANEG_CFG_RF2)
  2461. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2462. if (ap->rxconfig & ANEG_CFG_NP)
  2463. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2464. ap->link_time = ap->cur_time;
  2465. ap->flags ^= (MR_TOGGLE_TX);
  2466. if (ap->rxconfig & 0x0008)
  2467. ap->flags |= MR_TOGGLE_RX;
  2468. if (ap->rxconfig & ANEG_CFG_NP)
  2469. ap->flags |= MR_NP_RX;
  2470. ap->flags |= MR_PAGE_RX;
  2471. ap->state = ANEG_STATE_COMPLETE_ACK;
  2472. ret = ANEG_TIMER_ENAB;
  2473. break;
  2474. case ANEG_STATE_COMPLETE_ACK:
  2475. if (ap->ability_match != 0 &&
  2476. ap->rxconfig == 0) {
  2477. ap->state = ANEG_STATE_AN_ENABLE;
  2478. break;
  2479. }
  2480. delta = ap->cur_time - ap->link_time;
  2481. if (delta > ANEG_STATE_SETTLE_TIME) {
  2482. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2483. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2484. } else {
  2485. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2486. !(ap->flags & MR_NP_RX)) {
  2487. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2488. } else {
  2489. ret = ANEG_FAILED;
  2490. }
  2491. }
  2492. }
  2493. break;
  2494. case ANEG_STATE_IDLE_DETECT_INIT:
  2495. ap->link_time = ap->cur_time;
  2496. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2497. tw32_f(MAC_MODE, tp->mac_mode);
  2498. udelay(40);
  2499. ap->state = ANEG_STATE_IDLE_DETECT;
  2500. ret = ANEG_TIMER_ENAB;
  2501. break;
  2502. case ANEG_STATE_IDLE_DETECT:
  2503. if (ap->ability_match != 0 &&
  2504. ap->rxconfig == 0) {
  2505. ap->state = ANEG_STATE_AN_ENABLE;
  2506. break;
  2507. }
  2508. delta = ap->cur_time - ap->link_time;
  2509. if (delta > ANEG_STATE_SETTLE_TIME) {
  2510. /* XXX another gem from the Broadcom driver :( */
  2511. ap->state = ANEG_STATE_LINK_OK;
  2512. }
  2513. break;
  2514. case ANEG_STATE_LINK_OK:
  2515. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  2516. ret = ANEG_DONE;
  2517. break;
  2518. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  2519. /* ??? unimplemented */
  2520. break;
  2521. case ANEG_STATE_NEXT_PAGE_WAIT:
  2522. /* ??? unimplemented */
  2523. break;
  2524. default:
  2525. ret = ANEG_FAILED;
  2526. break;
  2527. };
  2528. return ret;
  2529. }
  2530. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  2531. {
  2532. int res = 0;
  2533. struct tg3_fiber_aneginfo aninfo;
  2534. int status = ANEG_FAILED;
  2535. unsigned int tick;
  2536. u32 tmp;
  2537. tw32_f(MAC_TX_AUTO_NEG, 0);
  2538. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  2539. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  2540. udelay(40);
  2541. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  2542. udelay(40);
  2543. memset(&aninfo, 0, sizeof(aninfo));
  2544. aninfo.flags |= MR_AN_ENABLE;
  2545. aninfo.state = ANEG_STATE_UNKNOWN;
  2546. aninfo.cur_time = 0;
  2547. tick = 0;
  2548. while (++tick < 195000) {
  2549. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  2550. if (status == ANEG_DONE || status == ANEG_FAILED)
  2551. break;
  2552. udelay(1);
  2553. }
  2554. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2555. tw32_f(MAC_MODE, tp->mac_mode);
  2556. udelay(40);
  2557. *txflags = aninfo.txconfig;
  2558. *rxflags = aninfo.flags;
  2559. if (status == ANEG_DONE &&
  2560. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  2561. MR_LP_ADV_FULL_DUPLEX)))
  2562. res = 1;
  2563. return res;
  2564. }
  2565. static void tg3_init_bcm8002(struct tg3 *tp)
  2566. {
  2567. u32 mac_status = tr32(MAC_STATUS);
  2568. int i;
  2569. /* Reset when initting first time or we have a link. */
  2570. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  2571. !(mac_status & MAC_STATUS_PCS_SYNCED))
  2572. return;
  2573. /* Set PLL lock range. */
  2574. tg3_writephy(tp, 0x16, 0x8007);
  2575. /* SW reset */
  2576. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  2577. /* Wait for reset to complete. */
  2578. /* XXX schedule_timeout() ... */
  2579. for (i = 0; i < 500; i++)
  2580. udelay(10);
  2581. /* Config mode; select PMA/Ch 1 regs. */
  2582. tg3_writephy(tp, 0x10, 0x8411);
  2583. /* Enable auto-lock and comdet, select txclk for tx. */
  2584. tg3_writephy(tp, 0x11, 0x0a10);
  2585. tg3_writephy(tp, 0x18, 0x00a0);
  2586. tg3_writephy(tp, 0x16, 0x41ff);
  2587. /* Assert and deassert POR. */
  2588. tg3_writephy(tp, 0x13, 0x0400);
  2589. udelay(40);
  2590. tg3_writephy(tp, 0x13, 0x0000);
  2591. tg3_writephy(tp, 0x11, 0x0a50);
  2592. udelay(40);
  2593. tg3_writephy(tp, 0x11, 0x0a10);
  2594. /* Wait for signal to stabilize */
  2595. /* XXX schedule_timeout() ... */
  2596. for (i = 0; i < 15000; i++)
  2597. udelay(10);
  2598. /* Deselect the channel register so we can read the PHYID
  2599. * later.
  2600. */
  2601. tg3_writephy(tp, 0x10, 0x8011);
  2602. }
  2603. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  2604. {
  2605. u16 flowctrl;
  2606. u32 sg_dig_ctrl, sg_dig_status;
  2607. u32 serdes_cfg, expected_sg_dig_ctrl;
  2608. int workaround, port_a;
  2609. int current_link_up;
  2610. serdes_cfg = 0;
  2611. expected_sg_dig_ctrl = 0;
  2612. workaround = 0;
  2613. port_a = 1;
  2614. current_link_up = 0;
  2615. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  2616. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  2617. workaround = 1;
  2618. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  2619. port_a = 0;
  2620. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  2621. /* preserve bits 20-23 for voltage regulator */
  2622. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  2623. }
  2624. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2625. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  2626. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  2627. if (workaround) {
  2628. u32 val = serdes_cfg;
  2629. if (port_a)
  2630. val |= 0xc010000;
  2631. else
  2632. val |= 0x4010000;
  2633. tw32_f(MAC_SERDES_CFG, val);
  2634. }
  2635. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  2636. }
  2637. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  2638. tg3_setup_flow_control(tp, 0, 0);
  2639. current_link_up = 1;
  2640. }
  2641. goto out;
  2642. }
  2643. /* Want auto-negotiation. */
  2644. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  2645. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2646. if (flowctrl & ADVERTISE_1000XPAUSE)
  2647. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  2648. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2649. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  2650. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  2651. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  2652. tp->serdes_counter &&
  2653. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  2654. MAC_STATUS_RCVD_CFG)) ==
  2655. MAC_STATUS_PCS_SYNCED)) {
  2656. tp->serdes_counter--;
  2657. current_link_up = 1;
  2658. goto out;
  2659. }
  2660. restart_autoneg:
  2661. if (workaround)
  2662. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  2663. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  2664. udelay(5);
  2665. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  2666. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2667. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2668. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  2669. MAC_STATUS_SIGNAL_DET)) {
  2670. sg_dig_status = tr32(SG_DIG_STATUS);
  2671. mac_status = tr32(MAC_STATUS);
  2672. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  2673. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  2674. u32 local_adv = 0, remote_adv = 0;
  2675. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  2676. local_adv |= ADVERTISE_1000XPAUSE;
  2677. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  2678. local_adv |= ADVERTISE_1000XPSE_ASYM;
  2679. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  2680. remote_adv |= LPA_1000XPAUSE;
  2681. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  2682. remote_adv |= LPA_1000XPAUSE_ASYM;
  2683. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2684. current_link_up = 1;
  2685. tp->serdes_counter = 0;
  2686. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2687. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  2688. if (tp->serdes_counter)
  2689. tp->serdes_counter--;
  2690. else {
  2691. if (workaround) {
  2692. u32 val = serdes_cfg;
  2693. if (port_a)
  2694. val |= 0xc010000;
  2695. else
  2696. val |= 0x4010000;
  2697. tw32_f(MAC_SERDES_CFG, val);
  2698. }
  2699. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  2700. udelay(40);
  2701. /* Link parallel detection - link is up */
  2702. /* only if we have PCS_SYNC and not */
  2703. /* receiving config code words */
  2704. mac_status = tr32(MAC_STATUS);
  2705. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  2706. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  2707. tg3_setup_flow_control(tp, 0, 0);
  2708. current_link_up = 1;
  2709. tp->tg3_flags2 |=
  2710. TG3_FLG2_PARALLEL_DETECT;
  2711. tp->serdes_counter =
  2712. SERDES_PARALLEL_DET_TIMEOUT;
  2713. } else
  2714. goto restart_autoneg;
  2715. }
  2716. }
  2717. } else {
  2718. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2719. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2720. }
  2721. out:
  2722. return current_link_up;
  2723. }
  2724. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  2725. {
  2726. int current_link_up = 0;
  2727. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  2728. goto out;
  2729. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2730. u32 txflags, rxflags;
  2731. int i;
  2732. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  2733. u32 local_adv = 0, remote_adv = 0;
  2734. if (txflags & ANEG_CFG_PS1)
  2735. local_adv |= ADVERTISE_1000XPAUSE;
  2736. if (txflags & ANEG_CFG_PS2)
  2737. local_adv |= ADVERTISE_1000XPSE_ASYM;
  2738. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  2739. remote_adv |= LPA_1000XPAUSE;
  2740. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  2741. remote_adv |= LPA_1000XPAUSE_ASYM;
  2742. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2743. current_link_up = 1;
  2744. }
  2745. for (i = 0; i < 30; i++) {
  2746. udelay(20);
  2747. tw32_f(MAC_STATUS,
  2748. (MAC_STATUS_SYNC_CHANGED |
  2749. MAC_STATUS_CFG_CHANGED));
  2750. udelay(40);
  2751. if ((tr32(MAC_STATUS) &
  2752. (MAC_STATUS_SYNC_CHANGED |
  2753. MAC_STATUS_CFG_CHANGED)) == 0)
  2754. break;
  2755. }
  2756. mac_status = tr32(MAC_STATUS);
  2757. if (current_link_up == 0 &&
  2758. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  2759. !(mac_status & MAC_STATUS_RCVD_CFG))
  2760. current_link_up = 1;
  2761. } else {
  2762. tg3_setup_flow_control(tp, 0, 0);
  2763. /* Forcing 1000FD link up. */
  2764. current_link_up = 1;
  2765. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  2766. udelay(40);
  2767. tw32_f(MAC_MODE, tp->mac_mode);
  2768. udelay(40);
  2769. }
  2770. out:
  2771. return current_link_up;
  2772. }
  2773. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  2774. {
  2775. u32 orig_pause_cfg;
  2776. u16 orig_active_speed;
  2777. u8 orig_active_duplex;
  2778. u32 mac_status;
  2779. int current_link_up;
  2780. int i;
  2781. orig_pause_cfg = tp->link_config.active_flowctrl;
  2782. orig_active_speed = tp->link_config.active_speed;
  2783. orig_active_duplex = tp->link_config.active_duplex;
  2784. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  2785. netif_carrier_ok(tp->dev) &&
  2786. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  2787. mac_status = tr32(MAC_STATUS);
  2788. mac_status &= (MAC_STATUS_PCS_SYNCED |
  2789. MAC_STATUS_SIGNAL_DET |
  2790. MAC_STATUS_CFG_CHANGED |
  2791. MAC_STATUS_RCVD_CFG);
  2792. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  2793. MAC_STATUS_SIGNAL_DET)) {
  2794. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2795. MAC_STATUS_CFG_CHANGED));
  2796. return 0;
  2797. }
  2798. }
  2799. tw32_f(MAC_TX_AUTO_NEG, 0);
  2800. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  2801. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  2802. tw32_f(MAC_MODE, tp->mac_mode);
  2803. udelay(40);
  2804. if (tp->phy_id == PHY_ID_BCM8002)
  2805. tg3_init_bcm8002(tp);
  2806. /* Enable link change event even when serdes polling. */
  2807. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2808. udelay(40);
  2809. current_link_up = 0;
  2810. mac_status = tr32(MAC_STATUS);
  2811. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  2812. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  2813. else
  2814. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  2815. tp->hw_status->status =
  2816. (SD_STATUS_UPDATED |
  2817. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  2818. for (i = 0; i < 100; i++) {
  2819. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2820. MAC_STATUS_CFG_CHANGED));
  2821. udelay(5);
  2822. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  2823. MAC_STATUS_CFG_CHANGED |
  2824. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  2825. break;
  2826. }
  2827. mac_status = tr32(MAC_STATUS);
  2828. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  2829. current_link_up = 0;
  2830. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  2831. tp->serdes_counter == 0) {
  2832. tw32_f(MAC_MODE, (tp->mac_mode |
  2833. MAC_MODE_SEND_CONFIGS));
  2834. udelay(1);
  2835. tw32_f(MAC_MODE, tp->mac_mode);
  2836. }
  2837. }
  2838. if (current_link_up == 1) {
  2839. tp->link_config.active_speed = SPEED_1000;
  2840. tp->link_config.active_duplex = DUPLEX_FULL;
  2841. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2842. LED_CTRL_LNKLED_OVERRIDE |
  2843. LED_CTRL_1000MBPS_ON));
  2844. } else {
  2845. tp->link_config.active_speed = SPEED_INVALID;
  2846. tp->link_config.active_duplex = DUPLEX_INVALID;
  2847. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2848. LED_CTRL_LNKLED_OVERRIDE |
  2849. LED_CTRL_TRAFFIC_OVERRIDE));
  2850. }
  2851. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2852. if (current_link_up)
  2853. netif_carrier_on(tp->dev);
  2854. else
  2855. netif_carrier_off(tp->dev);
  2856. tg3_link_report(tp);
  2857. } else {
  2858. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  2859. if (orig_pause_cfg != now_pause_cfg ||
  2860. orig_active_speed != tp->link_config.active_speed ||
  2861. orig_active_duplex != tp->link_config.active_duplex)
  2862. tg3_link_report(tp);
  2863. }
  2864. return 0;
  2865. }
  2866. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  2867. {
  2868. int current_link_up, err = 0;
  2869. u32 bmsr, bmcr;
  2870. u16 current_speed;
  2871. u8 current_duplex;
  2872. u32 local_adv, remote_adv;
  2873. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2874. tw32_f(MAC_MODE, tp->mac_mode);
  2875. udelay(40);
  2876. tw32(MAC_EVENT, 0);
  2877. tw32_f(MAC_STATUS,
  2878. (MAC_STATUS_SYNC_CHANGED |
  2879. MAC_STATUS_CFG_CHANGED |
  2880. MAC_STATUS_MI_COMPLETION |
  2881. MAC_STATUS_LNKSTATE_CHANGED));
  2882. udelay(40);
  2883. if (force_reset)
  2884. tg3_phy_reset(tp);
  2885. current_link_up = 0;
  2886. current_speed = SPEED_INVALID;
  2887. current_duplex = DUPLEX_INVALID;
  2888. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2889. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2890. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2891. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2892. bmsr |= BMSR_LSTATUS;
  2893. else
  2894. bmsr &= ~BMSR_LSTATUS;
  2895. }
  2896. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  2897. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  2898. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  2899. tp->link_config.flowctrl == tp->link_config.active_flowctrl) {
  2900. /* do nothing, just check for link up at the end */
  2901. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2902. u32 adv, new_adv;
  2903. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2904. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  2905. ADVERTISE_1000XPAUSE |
  2906. ADVERTISE_1000XPSE_ASYM |
  2907. ADVERTISE_SLCT);
  2908. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2909. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2910. new_adv |= ADVERTISE_1000XHALF;
  2911. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2912. new_adv |= ADVERTISE_1000XFULL;
  2913. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  2914. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2915. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  2916. tg3_writephy(tp, MII_BMCR, bmcr);
  2917. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2918. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  2919. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2920. return err;
  2921. }
  2922. } else {
  2923. u32 new_bmcr;
  2924. bmcr &= ~BMCR_SPEED1000;
  2925. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  2926. if (tp->link_config.duplex == DUPLEX_FULL)
  2927. new_bmcr |= BMCR_FULLDPLX;
  2928. if (new_bmcr != bmcr) {
  2929. /* BMCR_SPEED1000 is a reserved bit that needs
  2930. * to be set on write.
  2931. */
  2932. new_bmcr |= BMCR_SPEED1000;
  2933. /* Force a linkdown */
  2934. if (netif_carrier_ok(tp->dev)) {
  2935. u32 adv;
  2936. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2937. adv &= ~(ADVERTISE_1000XFULL |
  2938. ADVERTISE_1000XHALF |
  2939. ADVERTISE_SLCT);
  2940. tg3_writephy(tp, MII_ADVERTISE, adv);
  2941. tg3_writephy(tp, MII_BMCR, bmcr |
  2942. BMCR_ANRESTART |
  2943. BMCR_ANENABLE);
  2944. udelay(10);
  2945. netif_carrier_off(tp->dev);
  2946. }
  2947. tg3_writephy(tp, MII_BMCR, new_bmcr);
  2948. bmcr = new_bmcr;
  2949. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2950. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2951. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2952. ASIC_REV_5714) {
  2953. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2954. bmsr |= BMSR_LSTATUS;
  2955. else
  2956. bmsr &= ~BMSR_LSTATUS;
  2957. }
  2958. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2959. }
  2960. }
  2961. if (bmsr & BMSR_LSTATUS) {
  2962. current_speed = SPEED_1000;
  2963. current_link_up = 1;
  2964. if (bmcr & BMCR_FULLDPLX)
  2965. current_duplex = DUPLEX_FULL;
  2966. else
  2967. current_duplex = DUPLEX_HALF;
  2968. local_adv = 0;
  2969. remote_adv = 0;
  2970. if (bmcr & BMCR_ANENABLE) {
  2971. u32 common;
  2972. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  2973. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  2974. common = local_adv & remote_adv;
  2975. if (common & (ADVERTISE_1000XHALF |
  2976. ADVERTISE_1000XFULL)) {
  2977. if (common & ADVERTISE_1000XFULL)
  2978. current_duplex = DUPLEX_FULL;
  2979. else
  2980. current_duplex = DUPLEX_HALF;
  2981. }
  2982. else
  2983. current_link_up = 0;
  2984. }
  2985. }
  2986. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  2987. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2988. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2989. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2990. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2991. tw32_f(MAC_MODE, tp->mac_mode);
  2992. udelay(40);
  2993. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2994. tp->link_config.active_speed = current_speed;
  2995. tp->link_config.active_duplex = current_duplex;
  2996. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2997. if (current_link_up)
  2998. netif_carrier_on(tp->dev);
  2999. else {
  3000. netif_carrier_off(tp->dev);
  3001. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3002. }
  3003. tg3_link_report(tp);
  3004. }
  3005. return err;
  3006. }
  3007. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3008. {
  3009. if (tp->serdes_counter) {
  3010. /* Give autoneg time to complete. */
  3011. tp->serdes_counter--;
  3012. return;
  3013. }
  3014. if (!netif_carrier_ok(tp->dev) &&
  3015. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3016. u32 bmcr;
  3017. tg3_readphy(tp, MII_BMCR, &bmcr);
  3018. if (bmcr & BMCR_ANENABLE) {
  3019. u32 phy1, phy2;
  3020. /* Select shadow register 0x1f */
  3021. tg3_writephy(tp, 0x1c, 0x7c00);
  3022. tg3_readphy(tp, 0x1c, &phy1);
  3023. /* Select expansion interrupt status register */
  3024. tg3_writephy(tp, 0x17, 0x0f01);
  3025. tg3_readphy(tp, 0x15, &phy2);
  3026. tg3_readphy(tp, 0x15, &phy2);
  3027. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3028. /* We have signal detect and not receiving
  3029. * config code words, link is up by parallel
  3030. * detection.
  3031. */
  3032. bmcr &= ~BMCR_ANENABLE;
  3033. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3034. tg3_writephy(tp, MII_BMCR, bmcr);
  3035. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3036. }
  3037. }
  3038. }
  3039. else if (netif_carrier_ok(tp->dev) &&
  3040. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3041. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3042. u32 phy2;
  3043. /* Select expansion interrupt status register */
  3044. tg3_writephy(tp, 0x17, 0x0f01);
  3045. tg3_readphy(tp, 0x15, &phy2);
  3046. if (phy2 & 0x20) {
  3047. u32 bmcr;
  3048. /* Config code words received, turn on autoneg. */
  3049. tg3_readphy(tp, MII_BMCR, &bmcr);
  3050. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3051. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3052. }
  3053. }
  3054. }
  3055. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3056. {
  3057. int err;
  3058. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3059. err = tg3_setup_fiber_phy(tp, force_reset);
  3060. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3061. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3062. } else {
  3063. err = tg3_setup_copper_phy(tp, force_reset);
  3064. }
  3065. if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0 ||
  3066. tp->pci_chip_rev_id == CHIPREV_ID_5784_A1) {
  3067. u32 val, scale;
  3068. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3069. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3070. scale = 65;
  3071. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3072. scale = 6;
  3073. else
  3074. scale = 12;
  3075. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3076. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3077. tw32(GRC_MISC_CFG, val);
  3078. }
  3079. if (tp->link_config.active_speed == SPEED_1000 &&
  3080. tp->link_config.active_duplex == DUPLEX_HALF)
  3081. tw32(MAC_TX_LENGTHS,
  3082. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3083. (6 << TX_LENGTHS_IPG_SHIFT) |
  3084. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3085. else
  3086. tw32(MAC_TX_LENGTHS,
  3087. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3088. (6 << TX_LENGTHS_IPG_SHIFT) |
  3089. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3090. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3091. if (netif_carrier_ok(tp->dev)) {
  3092. tw32(HOSTCC_STAT_COAL_TICKS,
  3093. tp->coal.stats_block_coalesce_usecs);
  3094. } else {
  3095. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3096. }
  3097. }
  3098. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3099. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3100. if (!netif_carrier_ok(tp->dev))
  3101. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3102. tp->pwrmgmt_thresh;
  3103. else
  3104. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3105. tw32(PCIE_PWR_MGMT_THRESH, val);
  3106. }
  3107. return err;
  3108. }
  3109. /* This is called whenever we suspect that the system chipset is re-
  3110. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3111. * is bogus tx completions. We try to recover by setting the
  3112. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3113. * in the workqueue.
  3114. */
  3115. static void tg3_tx_recover(struct tg3 *tp)
  3116. {
  3117. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3118. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3119. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  3120. "mapped I/O cycles to the network device, attempting to "
  3121. "recover. Please report the problem to the driver maintainer "
  3122. "and include system chipset information.\n", tp->dev->name);
  3123. spin_lock(&tp->lock);
  3124. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3125. spin_unlock(&tp->lock);
  3126. }
  3127. static inline u32 tg3_tx_avail(struct tg3 *tp)
  3128. {
  3129. smp_mb();
  3130. return (tp->tx_pending -
  3131. ((tp->tx_prod - tp->tx_cons) & (TG3_TX_RING_SIZE - 1)));
  3132. }
  3133. /* Tigon3 never reports partial packet sends. So we do not
  3134. * need special logic to handle SKBs that have not had all
  3135. * of their frags sent yet, like SunGEM does.
  3136. */
  3137. static void tg3_tx(struct tg3 *tp)
  3138. {
  3139. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  3140. u32 sw_idx = tp->tx_cons;
  3141. while (sw_idx != hw_idx) {
  3142. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  3143. struct sk_buff *skb = ri->skb;
  3144. int i, tx_bug = 0;
  3145. if (unlikely(skb == NULL)) {
  3146. tg3_tx_recover(tp);
  3147. return;
  3148. }
  3149. pci_unmap_single(tp->pdev,
  3150. pci_unmap_addr(ri, mapping),
  3151. skb_headlen(skb),
  3152. PCI_DMA_TODEVICE);
  3153. ri->skb = NULL;
  3154. sw_idx = NEXT_TX(sw_idx);
  3155. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3156. ri = &tp->tx_buffers[sw_idx];
  3157. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3158. tx_bug = 1;
  3159. pci_unmap_page(tp->pdev,
  3160. pci_unmap_addr(ri, mapping),
  3161. skb_shinfo(skb)->frags[i].size,
  3162. PCI_DMA_TODEVICE);
  3163. sw_idx = NEXT_TX(sw_idx);
  3164. }
  3165. dev_kfree_skb(skb);
  3166. if (unlikely(tx_bug)) {
  3167. tg3_tx_recover(tp);
  3168. return;
  3169. }
  3170. }
  3171. tp->tx_cons = sw_idx;
  3172. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3173. * before checking for netif_queue_stopped(). Without the
  3174. * memory barrier, there is a small possibility that tg3_start_xmit()
  3175. * will miss it and cause the queue to be stopped forever.
  3176. */
  3177. smp_mb();
  3178. if (unlikely(netif_queue_stopped(tp->dev) &&
  3179. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))) {
  3180. netif_tx_lock(tp->dev);
  3181. if (netif_queue_stopped(tp->dev) &&
  3182. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))
  3183. netif_wake_queue(tp->dev);
  3184. netif_tx_unlock(tp->dev);
  3185. }
  3186. }
  3187. /* Returns size of skb allocated or < 0 on error.
  3188. *
  3189. * We only need to fill in the address because the other members
  3190. * of the RX descriptor are invariant, see tg3_init_rings.
  3191. *
  3192. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3193. * posting buffers we only dirty the first cache line of the RX
  3194. * descriptor (containing the address). Whereas for the RX status
  3195. * buffers the cpu only reads the last cacheline of the RX descriptor
  3196. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3197. */
  3198. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  3199. int src_idx, u32 dest_idx_unmasked)
  3200. {
  3201. struct tg3_rx_buffer_desc *desc;
  3202. struct ring_info *map, *src_map;
  3203. struct sk_buff *skb;
  3204. dma_addr_t mapping;
  3205. int skb_size, dest_idx;
  3206. src_map = NULL;
  3207. switch (opaque_key) {
  3208. case RXD_OPAQUE_RING_STD:
  3209. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3210. desc = &tp->rx_std[dest_idx];
  3211. map = &tp->rx_std_buffers[dest_idx];
  3212. if (src_idx >= 0)
  3213. src_map = &tp->rx_std_buffers[src_idx];
  3214. skb_size = tp->rx_pkt_buf_sz;
  3215. break;
  3216. case RXD_OPAQUE_RING_JUMBO:
  3217. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3218. desc = &tp->rx_jumbo[dest_idx];
  3219. map = &tp->rx_jumbo_buffers[dest_idx];
  3220. if (src_idx >= 0)
  3221. src_map = &tp->rx_jumbo_buffers[src_idx];
  3222. skb_size = RX_JUMBO_PKT_BUF_SZ;
  3223. break;
  3224. default:
  3225. return -EINVAL;
  3226. };
  3227. /* Do not overwrite any of the map or rp information
  3228. * until we are sure we can commit to a new buffer.
  3229. *
  3230. * Callers depend upon this behavior and assume that
  3231. * we leave everything unchanged if we fail.
  3232. */
  3233. skb = netdev_alloc_skb(tp->dev, skb_size);
  3234. if (skb == NULL)
  3235. return -ENOMEM;
  3236. skb_reserve(skb, tp->rx_offset);
  3237. mapping = pci_map_single(tp->pdev, skb->data,
  3238. skb_size - tp->rx_offset,
  3239. PCI_DMA_FROMDEVICE);
  3240. map->skb = skb;
  3241. pci_unmap_addr_set(map, mapping, mapping);
  3242. if (src_map != NULL)
  3243. src_map->skb = NULL;
  3244. desc->addr_hi = ((u64)mapping >> 32);
  3245. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3246. return skb_size;
  3247. }
  3248. /* We only need to move over in the address because the other
  3249. * members of the RX descriptor are invariant. See notes above
  3250. * tg3_alloc_rx_skb for full details.
  3251. */
  3252. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  3253. int src_idx, u32 dest_idx_unmasked)
  3254. {
  3255. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3256. struct ring_info *src_map, *dest_map;
  3257. int dest_idx;
  3258. switch (opaque_key) {
  3259. case RXD_OPAQUE_RING_STD:
  3260. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3261. dest_desc = &tp->rx_std[dest_idx];
  3262. dest_map = &tp->rx_std_buffers[dest_idx];
  3263. src_desc = &tp->rx_std[src_idx];
  3264. src_map = &tp->rx_std_buffers[src_idx];
  3265. break;
  3266. case RXD_OPAQUE_RING_JUMBO:
  3267. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3268. dest_desc = &tp->rx_jumbo[dest_idx];
  3269. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  3270. src_desc = &tp->rx_jumbo[src_idx];
  3271. src_map = &tp->rx_jumbo_buffers[src_idx];
  3272. break;
  3273. default:
  3274. return;
  3275. };
  3276. dest_map->skb = src_map->skb;
  3277. pci_unmap_addr_set(dest_map, mapping,
  3278. pci_unmap_addr(src_map, mapping));
  3279. dest_desc->addr_hi = src_desc->addr_hi;
  3280. dest_desc->addr_lo = src_desc->addr_lo;
  3281. src_map->skb = NULL;
  3282. }
  3283. #if TG3_VLAN_TAG_USED
  3284. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  3285. {
  3286. return vlan_hwaccel_receive_skb(skb, tp->vlgrp, vlan_tag);
  3287. }
  3288. #endif
  3289. /* The RX ring scheme is composed of multiple rings which post fresh
  3290. * buffers to the chip, and one special ring the chip uses to report
  3291. * status back to the host.
  3292. *
  3293. * The special ring reports the status of received packets to the
  3294. * host. The chip does not write into the original descriptor the
  3295. * RX buffer was obtained from. The chip simply takes the original
  3296. * descriptor as provided by the host, updates the status and length
  3297. * field, then writes this into the next status ring entry.
  3298. *
  3299. * Each ring the host uses to post buffers to the chip is described
  3300. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3301. * it is first placed into the on-chip ram. When the packet's length
  3302. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3303. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3304. * which is within the range of the new packet's length is chosen.
  3305. *
  3306. * The "separate ring for rx status" scheme may sound queer, but it makes
  3307. * sense from a cache coherency perspective. If only the host writes
  3308. * to the buffer post rings, and only the chip writes to the rx status
  3309. * rings, then cache lines never move beyond shared-modified state.
  3310. * If both the host and chip were to write into the same ring, cache line
  3311. * eviction could occur since both entities want it in an exclusive state.
  3312. */
  3313. static int tg3_rx(struct tg3 *tp, int budget)
  3314. {
  3315. u32 work_mask, rx_std_posted = 0;
  3316. u32 sw_idx = tp->rx_rcb_ptr;
  3317. u16 hw_idx;
  3318. int received;
  3319. hw_idx = tp->hw_status->idx[0].rx_producer;
  3320. /*
  3321. * We need to order the read of hw_idx and the read of
  3322. * the opaque cookie.
  3323. */
  3324. rmb();
  3325. work_mask = 0;
  3326. received = 0;
  3327. while (sw_idx != hw_idx && budget > 0) {
  3328. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  3329. unsigned int len;
  3330. struct sk_buff *skb;
  3331. dma_addr_t dma_addr;
  3332. u32 opaque_key, desc_idx, *post_ptr;
  3333. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3334. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3335. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3336. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  3337. mapping);
  3338. skb = tp->rx_std_buffers[desc_idx].skb;
  3339. post_ptr = &tp->rx_std_ptr;
  3340. rx_std_posted++;
  3341. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3342. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  3343. mapping);
  3344. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  3345. post_ptr = &tp->rx_jumbo_ptr;
  3346. }
  3347. else {
  3348. goto next_pkt_nopost;
  3349. }
  3350. work_mask |= opaque_key;
  3351. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3352. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3353. drop_it:
  3354. tg3_recycle_rx(tp, opaque_key,
  3355. desc_idx, *post_ptr);
  3356. drop_it_no_recycle:
  3357. /* Other statistics kept track of by card. */
  3358. tp->net_stats.rx_dropped++;
  3359. goto next_pkt;
  3360. }
  3361. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4; /* omit crc */
  3362. if (len > RX_COPY_THRESHOLD
  3363. && tp->rx_offset == 2
  3364. /* rx_offset != 2 iff this is a 5701 card running
  3365. * in PCI-X mode [see tg3_get_invariants()] */
  3366. ) {
  3367. int skb_size;
  3368. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  3369. desc_idx, *post_ptr);
  3370. if (skb_size < 0)
  3371. goto drop_it;
  3372. pci_unmap_single(tp->pdev, dma_addr,
  3373. skb_size - tp->rx_offset,
  3374. PCI_DMA_FROMDEVICE);
  3375. skb_put(skb, len);
  3376. } else {
  3377. struct sk_buff *copy_skb;
  3378. tg3_recycle_rx(tp, opaque_key,
  3379. desc_idx, *post_ptr);
  3380. copy_skb = netdev_alloc_skb(tp->dev, len + 2);
  3381. if (copy_skb == NULL)
  3382. goto drop_it_no_recycle;
  3383. skb_reserve(copy_skb, 2);
  3384. skb_put(copy_skb, len);
  3385. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3386. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3387. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3388. /* We'll reuse the original ring buffer. */
  3389. skb = copy_skb;
  3390. }
  3391. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3392. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3393. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3394. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3395. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3396. else
  3397. skb->ip_summed = CHECKSUM_NONE;
  3398. skb->protocol = eth_type_trans(skb, tp->dev);
  3399. #if TG3_VLAN_TAG_USED
  3400. if (tp->vlgrp != NULL &&
  3401. desc->type_flags & RXD_FLAG_VLAN) {
  3402. tg3_vlan_rx(tp, skb,
  3403. desc->err_vlan & RXD_VLAN_MASK);
  3404. } else
  3405. #endif
  3406. netif_receive_skb(skb);
  3407. tp->dev->last_rx = jiffies;
  3408. received++;
  3409. budget--;
  3410. next_pkt:
  3411. (*post_ptr)++;
  3412. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3413. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3414. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  3415. TG3_64BIT_REG_LOW, idx);
  3416. work_mask &= ~RXD_OPAQUE_RING_STD;
  3417. rx_std_posted = 0;
  3418. }
  3419. next_pkt_nopost:
  3420. sw_idx++;
  3421. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3422. /* Refresh hw_idx to see if there is new work */
  3423. if (sw_idx == hw_idx) {
  3424. hw_idx = tp->hw_status->idx[0].rx_producer;
  3425. rmb();
  3426. }
  3427. }
  3428. /* ACK the status ring. */
  3429. tp->rx_rcb_ptr = sw_idx;
  3430. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  3431. /* Refill RX ring(s). */
  3432. if (work_mask & RXD_OPAQUE_RING_STD) {
  3433. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  3434. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  3435. sw_idx);
  3436. }
  3437. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3438. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  3439. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  3440. sw_idx);
  3441. }
  3442. mmiowb();
  3443. return received;
  3444. }
  3445. static int tg3_poll_work(struct tg3 *tp, int work_done, int budget)
  3446. {
  3447. struct tg3_hw_status *sblk = tp->hw_status;
  3448. /* handle link change and other phy events */
  3449. if (!(tp->tg3_flags &
  3450. (TG3_FLAG_USE_LINKCHG_REG |
  3451. TG3_FLAG_POLL_SERDES))) {
  3452. if (sblk->status & SD_STATUS_LINK_CHG) {
  3453. sblk->status = SD_STATUS_UPDATED |
  3454. (sblk->status & ~SD_STATUS_LINK_CHG);
  3455. spin_lock(&tp->lock);
  3456. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3457. tw32_f(MAC_STATUS,
  3458. (MAC_STATUS_SYNC_CHANGED |
  3459. MAC_STATUS_CFG_CHANGED |
  3460. MAC_STATUS_MI_COMPLETION |
  3461. MAC_STATUS_LNKSTATE_CHANGED));
  3462. udelay(40);
  3463. } else
  3464. tg3_setup_phy(tp, 0);
  3465. spin_unlock(&tp->lock);
  3466. }
  3467. }
  3468. /* run TX completion thread */
  3469. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  3470. tg3_tx(tp);
  3471. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3472. return work_done;
  3473. }
  3474. /* run RX thread, within the bounds set by NAPI.
  3475. * All RX "locking" is done by ensuring outside
  3476. * code synchronizes with tg3->napi.poll()
  3477. */
  3478. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  3479. work_done += tg3_rx(tp, budget - work_done);
  3480. return work_done;
  3481. }
  3482. static int tg3_poll(struct napi_struct *napi, int budget)
  3483. {
  3484. struct tg3 *tp = container_of(napi, struct tg3, napi);
  3485. int work_done = 0;
  3486. struct tg3_hw_status *sblk = tp->hw_status;
  3487. while (1) {
  3488. work_done = tg3_poll_work(tp, work_done, budget);
  3489. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3490. goto tx_recovery;
  3491. if (unlikely(work_done >= budget))
  3492. break;
  3493. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  3494. /* tp->last_tag is used in tg3_restart_ints() below
  3495. * to tell the hw how much work has been processed,
  3496. * so we must read it before checking for more work.
  3497. */
  3498. tp->last_tag = sblk->status_tag;
  3499. rmb();
  3500. } else
  3501. sblk->status &= ~SD_STATUS_UPDATED;
  3502. if (likely(!tg3_has_work(tp))) {
  3503. netif_rx_complete(tp->dev, napi);
  3504. tg3_restart_ints(tp);
  3505. break;
  3506. }
  3507. }
  3508. return work_done;
  3509. tx_recovery:
  3510. /* work_done is guaranteed to be less than budget. */
  3511. netif_rx_complete(tp->dev, napi);
  3512. schedule_work(&tp->reset_task);
  3513. return work_done;
  3514. }
  3515. static void tg3_irq_quiesce(struct tg3 *tp)
  3516. {
  3517. BUG_ON(tp->irq_sync);
  3518. tp->irq_sync = 1;
  3519. smp_mb();
  3520. synchronize_irq(tp->pdev->irq);
  3521. }
  3522. static inline int tg3_irq_sync(struct tg3 *tp)
  3523. {
  3524. return tp->irq_sync;
  3525. }
  3526. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  3527. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  3528. * with as well. Most of the time, this is not necessary except when
  3529. * shutting down the device.
  3530. */
  3531. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  3532. {
  3533. spin_lock_bh(&tp->lock);
  3534. if (irq_sync)
  3535. tg3_irq_quiesce(tp);
  3536. }
  3537. static inline void tg3_full_unlock(struct tg3 *tp)
  3538. {
  3539. spin_unlock_bh(&tp->lock);
  3540. }
  3541. /* One-shot MSI handler - Chip automatically disables interrupt
  3542. * after sending MSI so driver doesn't have to do it.
  3543. */
  3544. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  3545. {
  3546. struct net_device *dev = dev_id;
  3547. struct tg3 *tp = netdev_priv(dev);
  3548. prefetch(tp->hw_status);
  3549. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3550. if (likely(!tg3_irq_sync(tp)))
  3551. netif_rx_schedule(dev, &tp->napi);
  3552. return IRQ_HANDLED;
  3553. }
  3554. /* MSI ISR - No need to check for interrupt sharing and no need to
  3555. * flush status block and interrupt mailbox. PCI ordering rules
  3556. * guarantee that MSI will arrive after the status block.
  3557. */
  3558. static irqreturn_t tg3_msi(int irq, void *dev_id)
  3559. {
  3560. struct net_device *dev = dev_id;
  3561. struct tg3 *tp = netdev_priv(dev);
  3562. prefetch(tp->hw_status);
  3563. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3564. /*
  3565. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3566. * chip-internal interrupt pending events.
  3567. * Writing non-zero to intr-mbox-0 additional tells the
  3568. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3569. * event coalescing.
  3570. */
  3571. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3572. if (likely(!tg3_irq_sync(tp)))
  3573. netif_rx_schedule(dev, &tp->napi);
  3574. return IRQ_RETVAL(1);
  3575. }
  3576. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  3577. {
  3578. struct net_device *dev = dev_id;
  3579. struct tg3 *tp = netdev_priv(dev);
  3580. struct tg3_hw_status *sblk = tp->hw_status;
  3581. unsigned int handled = 1;
  3582. /* In INTx mode, it is possible for the interrupt to arrive at
  3583. * the CPU before the status block posted prior to the interrupt.
  3584. * Reading the PCI State register will confirm whether the
  3585. * interrupt is ours and will flush the status block.
  3586. */
  3587. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  3588. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3589. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3590. handled = 0;
  3591. goto out;
  3592. }
  3593. }
  3594. /*
  3595. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3596. * chip-internal interrupt pending events.
  3597. * Writing non-zero to intr-mbox-0 additional tells the
  3598. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3599. * event coalescing.
  3600. *
  3601. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3602. * spurious interrupts. The flush impacts performance but
  3603. * excessive spurious interrupts can be worse in some cases.
  3604. */
  3605. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3606. if (tg3_irq_sync(tp))
  3607. goto out;
  3608. sblk->status &= ~SD_STATUS_UPDATED;
  3609. if (likely(tg3_has_work(tp))) {
  3610. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3611. netif_rx_schedule(dev, &tp->napi);
  3612. } else {
  3613. /* No work, shared interrupt perhaps? re-enable
  3614. * interrupts, and flush that PCI write
  3615. */
  3616. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  3617. 0x00000000);
  3618. }
  3619. out:
  3620. return IRQ_RETVAL(handled);
  3621. }
  3622. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  3623. {
  3624. struct net_device *dev = dev_id;
  3625. struct tg3 *tp = netdev_priv(dev);
  3626. struct tg3_hw_status *sblk = tp->hw_status;
  3627. unsigned int handled = 1;
  3628. /* In INTx mode, it is possible for the interrupt to arrive at
  3629. * the CPU before the status block posted prior to the interrupt.
  3630. * Reading the PCI State register will confirm whether the
  3631. * interrupt is ours and will flush the status block.
  3632. */
  3633. if (unlikely(sblk->status_tag == tp->last_tag)) {
  3634. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3635. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3636. handled = 0;
  3637. goto out;
  3638. }
  3639. }
  3640. /*
  3641. * writing any value to intr-mbox-0 clears PCI INTA# and
  3642. * chip-internal interrupt pending events.
  3643. * writing non-zero to intr-mbox-0 additional tells the
  3644. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3645. * event coalescing.
  3646. *
  3647. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3648. * spurious interrupts. The flush impacts performance but
  3649. * excessive spurious interrupts can be worse in some cases.
  3650. */
  3651. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3652. if (tg3_irq_sync(tp))
  3653. goto out;
  3654. if (netif_rx_schedule_prep(dev, &tp->napi)) {
  3655. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3656. /* Update last_tag to mark that this status has been
  3657. * seen. Because interrupt may be shared, we may be
  3658. * racing with tg3_poll(), so only update last_tag
  3659. * if tg3_poll() is not scheduled.
  3660. */
  3661. tp->last_tag = sblk->status_tag;
  3662. __netif_rx_schedule(dev, &tp->napi);
  3663. }
  3664. out:
  3665. return IRQ_RETVAL(handled);
  3666. }
  3667. /* ISR for interrupt test */
  3668. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  3669. {
  3670. struct net_device *dev = dev_id;
  3671. struct tg3 *tp = netdev_priv(dev);
  3672. struct tg3_hw_status *sblk = tp->hw_status;
  3673. if ((sblk->status & SD_STATUS_UPDATED) ||
  3674. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3675. tg3_disable_ints(tp);
  3676. return IRQ_RETVAL(1);
  3677. }
  3678. return IRQ_RETVAL(0);
  3679. }
  3680. static int tg3_init_hw(struct tg3 *, int);
  3681. static int tg3_halt(struct tg3 *, int, int);
  3682. /* Restart hardware after configuration changes, self-test, etc.
  3683. * Invoked with tp->lock held.
  3684. */
  3685. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  3686. __releases(tp->lock)
  3687. __acquires(tp->lock)
  3688. {
  3689. int err;
  3690. err = tg3_init_hw(tp, reset_phy);
  3691. if (err) {
  3692. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  3693. "aborting.\n", tp->dev->name);
  3694. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3695. tg3_full_unlock(tp);
  3696. del_timer_sync(&tp->timer);
  3697. tp->irq_sync = 0;
  3698. napi_enable(&tp->napi);
  3699. dev_close(tp->dev);
  3700. tg3_full_lock(tp, 0);
  3701. }
  3702. return err;
  3703. }
  3704. #ifdef CONFIG_NET_POLL_CONTROLLER
  3705. static void tg3_poll_controller(struct net_device *dev)
  3706. {
  3707. struct tg3 *tp = netdev_priv(dev);
  3708. tg3_interrupt(tp->pdev->irq, dev);
  3709. }
  3710. #endif
  3711. static void tg3_reset_task(struct work_struct *work)
  3712. {
  3713. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  3714. int err;
  3715. unsigned int restart_timer;
  3716. tg3_full_lock(tp, 0);
  3717. if (!netif_running(tp->dev)) {
  3718. tg3_full_unlock(tp);
  3719. return;
  3720. }
  3721. tg3_full_unlock(tp);
  3722. tg3_phy_stop(tp);
  3723. tg3_netif_stop(tp);
  3724. tg3_full_lock(tp, 1);
  3725. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  3726. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  3727. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  3728. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  3729. tp->write32_rx_mbox = tg3_write_flush_reg32;
  3730. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  3731. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  3732. }
  3733. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  3734. err = tg3_init_hw(tp, 1);
  3735. if (err)
  3736. goto out;
  3737. tg3_netif_start(tp);
  3738. if (restart_timer)
  3739. mod_timer(&tp->timer, jiffies + 1);
  3740. out:
  3741. tg3_full_unlock(tp);
  3742. if (!err)
  3743. tg3_phy_start(tp);
  3744. }
  3745. static void tg3_dump_short_state(struct tg3 *tp)
  3746. {
  3747. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  3748. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  3749. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  3750. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  3751. }
  3752. static void tg3_tx_timeout(struct net_device *dev)
  3753. {
  3754. struct tg3 *tp = netdev_priv(dev);
  3755. if (netif_msg_tx_err(tp)) {
  3756. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  3757. dev->name);
  3758. tg3_dump_short_state(tp);
  3759. }
  3760. schedule_work(&tp->reset_task);
  3761. }
  3762. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  3763. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  3764. {
  3765. u32 base = (u32) mapping & 0xffffffff;
  3766. return ((base > 0xffffdcc0) &&
  3767. (base + len + 8 < base));
  3768. }
  3769. /* Test for DMA addresses > 40-bit */
  3770. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  3771. int len)
  3772. {
  3773. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  3774. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  3775. return (((u64) mapping + len) > DMA_40BIT_MASK);
  3776. return 0;
  3777. #else
  3778. return 0;
  3779. #endif
  3780. }
  3781. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  3782. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  3783. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  3784. u32 last_plus_one, u32 *start,
  3785. u32 base_flags, u32 mss)
  3786. {
  3787. struct sk_buff *new_skb;
  3788. dma_addr_t new_addr = 0;
  3789. u32 entry = *start;
  3790. int i, ret = 0;
  3791. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  3792. new_skb = skb_copy(skb, GFP_ATOMIC);
  3793. else {
  3794. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  3795. new_skb = skb_copy_expand(skb,
  3796. skb_headroom(skb) + more_headroom,
  3797. skb_tailroom(skb), GFP_ATOMIC);
  3798. }
  3799. if (!new_skb) {
  3800. ret = -1;
  3801. } else {
  3802. /* New SKB is guaranteed to be linear. */
  3803. entry = *start;
  3804. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  3805. PCI_DMA_TODEVICE);
  3806. /* Make sure new skb does not cross any 4G boundaries.
  3807. * Drop the packet if it does.
  3808. */
  3809. if (tg3_4g_overflow_test(new_addr, new_skb->len)) {
  3810. ret = -1;
  3811. dev_kfree_skb(new_skb);
  3812. new_skb = NULL;
  3813. } else {
  3814. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  3815. base_flags, 1 | (mss << 1));
  3816. *start = NEXT_TX(entry);
  3817. }
  3818. }
  3819. /* Now clean up the sw ring entries. */
  3820. i = 0;
  3821. while (entry != last_plus_one) {
  3822. int len;
  3823. if (i == 0)
  3824. len = skb_headlen(skb);
  3825. else
  3826. len = skb_shinfo(skb)->frags[i-1].size;
  3827. pci_unmap_single(tp->pdev,
  3828. pci_unmap_addr(&tp->tx_buffers[entry], mapping),
  3829. len, PCI_DMA_TODEVICE);
  3830. if (i == 0) {
  3831. tp->tx_buffers[entry].skb = new_skb;
  3832. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, new_addr);
  3833. } else {
  3834. tp->tx_buffers[entry].skb = NULL;
  3835. }
  3836. entry = NEXT_TX(entry);
  3837. i++;
  3838. }
  3839. dev_kfree_skb(skb);
  3840. return ret;
  3841. }
  3842. static void tg3_set_txd(struct tg3 *tp, int entry,
  3843. dma_addr_t mapping, int len, u32 flags,
  3844. u32 mss_and_is_end)
  3845. {
  3846. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  3847. int is_end = (mss_and_is_end & 0x1);
  3848. u32 mss = (mss_and_is_end >> 1);
  3849. u32 vlan_tag = 0;
  3850. if (is_end)
  3851. flags |= TXD_FLAG_END;
  3852. if (flags & TXD_FLAG_VLAN) {
  3853. vlan_tag = flags >> 16;
  3854. flags &= 0xffff;
  3855. }
  3856. vlan_tag |= (mss << TXD_MSS_SHIFT);
  3857. txd->addr_hi = ((u64) mapping >> 32);
  3858. txd->addr_lo = ((u64) mapping & 0xffffffff);
  3859. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  3860. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  3861. }
  3862. /* hard_start_xmit for devices that don't have any bugs and
  3863. * support TG3_FLG2_HW_TSO_2 only.
  3864. */
  3865. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  3866. {
  3867. struct tg3 *tp = netdev_priv(dev);
  3868. dma_addr_t mapping;
  3869. u32 len, entry, base_flags, mss;
  3870. len = skb_headlen(skb);
  3871. /* We are running in BH disabled context with netif_tx_lock
  3872. * and TX reclaim runs via tp->napi.poll inside of a software
  3873. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3874. * no IRQ context deadlocks to worry about either. Rejoice!
  3875. */
  3876. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3877. if (!netif_queue_stopped(dev)) {
  3878. netif_stop_queue(dev);
  3879. /* This is a hard error, log it. */
  3880. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  3881. "queue awake!\n", dev->name);
  3882. }
  3883. return NETDEV_TX_BUSY;
  3884. }
  3885. entry = tp->tx_prod;
  3886. base_flags = 0;
  3887. mss = 0;
  3888. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  3889. int tcp_opt_len, ip_tcp_len;
  3890. if (skb_header_cloned(skb) &&
  3891. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3892. dev_kfree_skb(skb);
  3893. goto out_unlock;
  3894. }
  3895. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  3896. mss |= (skb_headlen(skb) - ETH_HLEN) << 9;
  3897. else {
  3898. struct iphdr *iph = ip_hdr(skb);
  3899. tcp_opt_len = tcp_optlen(skb);
  3900. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  3901. iph->check = 0;
  3902. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  3903. mss |= (ip_tcp_len + tcp_opt_len) << 9;
  3904. }
  3905. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3906. TXD_FLAG_CPU_POST_DMA);
  3907. tcp_hdr(skb)->check = 0;
  3908. }
  3909. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  3910. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3911. #if TG3_VLAN_TAG_USED
  3912. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3913. base_flags |= (TXD_FLAG_VLAN |
  3914. (vlan_tx_tag_get(skb) << 16));
  3915. #endif
  3916. /* Queue skb data, a.k.a. the main skb fragment. */
  3917. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  3918. tp->tx_buffers[entry].skb = skb;
  3919. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3920. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3921. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  3922. entry = NEXT_TX(entry);
  3923. /* Now loop through additional data fragments, and queue them. */
  3924. if (skb_shinfo(skb)->nr_frags > 0) {
  3925. unsigned int i, last;
  3926. last = skb_shinfo(skb)->nr_frags - 1;
  3927. for (i = 0; i <= last; i++) {
  3928. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3929. len = frag->size;
  3930. mapping = pci_map_page(tp->pdev,
  3931. frag->page,
  3932. frag->page_offset,
  3933. len, PCI_DMA_TODEVICE);
  3934. tp->tx_buffers[entry].skb = NULL;
  3935. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3936. tg3_set_txd(tp, entry, mapping, len,
  3937. base_flags, (i == last) | (mss << 1));
  3938. entry = NEXT_TX(entry);
  3939. }
  3940. }
  3941. /* Packets are ready, update Tx producer idx local and on card. */
  3942. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  3943. tp->tx_prod = entry;
  3944. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  3945. netif_stop_queue(dev);
  3946. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  3947. netif_wake_queue(tp->dev);
  3948. }
  3949. out_unlock:
  3950. mmiowb();
  3951. dev->trans_start = jiffies;
  3952. return NETDEV_TX_OK;
  3953. }
  3954. static int tg3_start_xmit_dma_bug(struct sk_buff *, struct net_device *);
  3955. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  3956. * TSO header is greater than 80 bytes.
  3957. */
  3958. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  3959. {
  3960. struct sk_buff *segs, *nskb;
  3961. /* Estimate the number of fragments in the worst case */
  3962. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))) {
  3963. netif_stop_queue(tp->dev);
  3964. if (tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))
  3965. return NETDEV_TX_BUSY;
  3966. netif_wake_queue(tp->dev);
  3967. }
  3968. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  3969. if (IS_ERR(segs))
  3970. goto tg3_tso_bug_end;
  3971. do {
  3972. nskb = segs;
  3973. segs = segs->next;
  3974. nskb->next = NULL;
  3975. tg3_start_xmit_dma_bug(nskb, tp->dev);
  3976. } while (segs);
  3977. tg3_tso_bug_end:
  3978. dev_kfree_skb(skb);
  3979. return NETDEV_TX_OK;
  3980. }
  3981. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  3982. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  3983. */
  3984. static int tg3_start_xmit_dma_bug(struct sk_buff *skb, struct net_device *dev)
  3985. {
  3986. struct tg3 *tp = netdev_priv(dev);
  3987. dma_addr_t mapping;
  3988. u32 len, entry, base_flags, mss;
  3989. int would_hit_hwbug;
  3990. len = skb_headlen(skb);
  3991. /* We are running in BH disabled context with netif_tx_lock
  3992. * and TX reclaim runs via tp->napi.poll inside of a software
  3993. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3994. * no IRQ context deadlocks to worry about either. Rejoice!
  3995. */
  3996. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3997. if (!netif_queue_stopped(dev)) {
  3998. netif_stop_queue(dev);
  3999. /* This is a hard error, log it. */
  4000. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4001. "queue awake!\n", dev->name);
  4002. }
  4003. return NETDEV_TX_BUSY;
  4004. }
  4005. entry = tp->tx_prod;
  4006. base_flags = 0;
  4007. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4008. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4009. mss = 0;
  4010. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4011. struct iphdr *iph;
  4012. int tcp_opt_len, ip_tcp_len, hdr_len;
  4013. if (skb_header_cloned(skb) &&
  4014. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4015. dev_kfree_skb(skb);
  4016. goto out_unlock;
  4017. }
  4018. tcp_opt_len = tcp_optlen(skb);
  4019. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4020. hdr_len = ip_tcp_len + tcp_opt_len;
  4021. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4022. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4023. return (tg3_tso_bug(tp, skb));
  4024. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4025. TXD_FLAG_CPU_POST_DMA);
  4026. iph = ip_hdr(skb);
  4027. iph->check = 0;
  4028. iph->tot_len = htons(mss + hdr_len);
  4029. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4030. tcp_hdr(skb)->check = 0;
  4031. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4032. } else
  4033. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4034. iph->daddr, 0,
  4035. IPPROTO_TCP,
  4036. 0);
  4037. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  4038. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  4039. if (tcp_opt_len || iph->ihl > 5) {
  4040. int tsflags;
  4041. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4042. mss |= (tsflags << 11);
  4043. }
  4044. } else {
  4045. if (tcp_opt_len || iph->ihl > 5) {
  4046. int tsflags;
  4047. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4048. base_flags |= tsflags << 12;
  4049. }
  4050. }
  4051. }
  4052. #if TG3_VLAN_TAG_USED
  4053. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4054. base_flags |= (TXD_FLAG_VLAN |
  4055. (vlan_tx_tag_get(skb) << 16));
  4056. #endif
  4057. /* Queue skb data, a.k.a. the main skb fragment. */
  4058. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4059. tp->tx_buffers[entry].skb = skb;
  4060. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  4061. would_hit_hwbug = 0;
  4062. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4063. would_hit_hwbug = 1;
  4064. else if (tg3_4g_overflow_test(mapping, len))
  4065. would_hit_hwbug = 1;
  4066. tg3_set_txd(tp, entry, mapping, len, base_flags,
  4067. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4068. entry = NEXT_TX(entry);
  4069. /* Now loop through additional data fragments, and queue them. */
  4070. if (skb_shinfo(skb)->nr_frags > 0) {
  4071. unsigned int i, last;
  4072. last = skb_shinfo(skb)->nr_frags - 1;
  4073. for (i = 0; i <= last; i++) {
  4074. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4075. len = frag->size;
  4076. mapping = pci_map_page(tp->pdev,
  4077. frag->page,
  4078. frag->page_offset,
  4079. len, PCI_DMA_TODEVICE);
  4080. tp->tx_buffers[entry].skb = NULL;
  4081. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  4082. if (tg3_4g_overflow_test(mapping, len))
  4083. would_hit_hwbug = 1;
  4084. if (tg3_40bit_overflow_test(tp, mapping, len))
  4085. would_hit_hwbug = 1;
  4086. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4087. tg3_set_txd(tp, entry, mapping, len,
  4088. base_flags, (i == last)|(mss << 1));
  4089. else
  4090. tg3_set_txd(tp, entry, mapping, len,
  4091. base_flags, (i == last));
  4092. entry = NEXT_TX(entry);
  4093. }
  4094. }
  4095. if (would_hit_hwbug) {
  4096. u32 last_plus_one = entry;
  4097. u32 start;
  4098. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4099. start &= (TG3_TX_RING_SIZE - 1);
  4100. /* If the workaround fails due to memory/mapping
  4101. * failure, silently drop this packet.
  4102. */
  4103. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  4104. &start, base_flags, mss))
  4105. goto out_unlock;
  4106. entry = start;
  4107. }
  4108. /* Packets are ready, update Tx producer idx local and on card. */
  4109. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  4110. tp->tx_prod = entry;
  4111. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  4112. netif_stop_queue(dev);
  4113. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  4114. netif_wake_queue(tp->dev);
  4115. }
  4116. out_unlock:
  4117. mmiowb();
  4118. dev->trans_start = jiffies;
  4119. return NETDEV_TX_OK;
  4120. }
  4121. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4122. int new_mtu)
  4123. {
  4124. dev->mtu = new_mtu;
  4125. if (new_mtu > ETH_DATA_LEN) {
  4126. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4127. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4128. ethtool_op_set_tso(dev, 0);
  4129. }
  4130. else
  4131. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4132. } else {
  4133. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4134. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4135. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4136. }
  4137. }
  4138. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4139. {
  4140. struct tg3 *tp = netdev_priv(dev);
  4141. int err;
  4142. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4143. return -EINVAL;
  4144. if (!netif_running(dev)) {
  4145. /* We'll just catch it later when the
  4146. * device is up'd.
  4147. */
  4148. tg3_set_mtu(dev, tp, new_mtu);
  4149. return 0;
  4150. }
  4151. tg3_phy_stop(tp);
  4152. tg3_netif_stop(tp);
  4153. tg3_full_lock(tp, 1);
  4154. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4155. tg3_set_mtu(dev, tp, new_mtu);
  4156. err = tg3_restart_hw(tp, 0);
  4157. if (!err)
  4158. tg3_netif_start(tp);
  4159. tg3_full_unlock(tp);
  4160. if (!err)
  4161. tg3_phy_start(tp);
  4162. return err;
  4163. }
  4164. /* Free up pending packets in all rx/tx rings.
  4165. *
  4166. * The chip has been shut down and the driver detached from
  4167. * the networking, so no interrupts or new tx packets will
  4168. * end up in the driver. tp->{tx,}lock is not held and we are not
  4169. * in an interrupt context and thus may sleep.
  4170. */
  4171. static void tg3_free_rings(struct tg3 *tp)
  4172. {
  4173. struct ring_info *rxp;
  4174. int i;
  4175. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4176. rxp = &tp->rx_std_buffers[i];
  4177. if (rxp->skb == NULL)
  4178. continue;
  4179. pci_unmap_single(tp->pdev,
  4180. pci_unmap_addr(rxp, mapping),
  4181. tp->rx_pkt_buf_sz - tp->rx_offset,
  4182. PCI_DMA_FROMDEVICE);
  4183. dev_kfree_skb_any(rxp->skb);
  4184. rxp->skb = NULL;
  4185. }
  4186. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4187. rxp = &tp->rx_jumbo_buffers[i];
  4188. if (rxp->skb == NULL)
  4189. continue;
  4190. pci_unmap_single(tp->pdev,
  4191. pci_unmap_addr(rxp, mapping),
  4192. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  4193. PCI_DMA_FROMDEVICE);
  4194. dev_kfree_skb_any(rxp->skb);
  4195. rxp->skb = NULL;
  4196. }
  4197. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  4198. struct tx_ring_info *txp;
  4199. struct sk_buff *skb;
  4200. int j;
  4201. txp = &tp->tx_buffers[i];
  4202. skb = txp->skb;
  4203. if (skb == NULL) {
  4204. i++;
  4205. continue;
  4206. }
  4207. pci_unmap_single(tp->pdev,
  4208. pci_unmap_addr(txp, mapping),
  4209. skb_headlen(skb),
  4210. PCI_DMA_TODEVICE);
  4211. txp->skb = NULL;
  4212. i++;
  4213. for (j = 0; j < skb_shinfo(skb)->nr_frags; j++) {
  4214. txp = &tp->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  4215. pci_unmap_page(tp->pdev,
  4216. pci_unmap_addr(txp, mapping),
  4217. skb_shinfo(skb)->frags[j].size,
  4218. PCI_DMA_TODEVICE);
  4219. i++;
  4220. }
  4221. dev_kfree_skb_any(skb);
  4222. }
  4223. }
  4224. /* Initialize tx/rx rings for packet processing.
  4225. *
  4226. * The chip has been shut down and the driver detached from
  4227. * the networking, so no interrupts or new tx packets will
  4228. * end up in the driver. tp->{tx,}lock are held and thus
  4229. * we may not sleep.
  4230. */
  4231. static int tg3_init_rings(struct tg3 *tp)
  4232. {
  4233. u32 i;
  4234. /* Free up all the SKBs. */
  4235. tg3_free_rings(tp);
  4236. /* Zero out all descriptors. */
  4237. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  4238. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  4239. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4240. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  4241. tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
  4242. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  4243. (tp->dev->mtu > ETH_DATA_LEN))
  4244. tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
  4245. /* Initialize invariants of the rings, we only set this
  4246. * stuff once. This works because the card does not
  4247. * write into the rx buffer posting rings.
  4248. */
  4249. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4250. struct tg3_rx_buffer_desc *rxd;
  4251. rxd = &tp->rx_std[i];
  4252. rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
  4253. << RXD_LEN_SHIFT;
  4254. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  4255. rxd->opaque = (RXD_OPAQUE_RING_STD |
  4256. (i << RXD_OPAQUE_INDEX_SHIFT));
  4257. }
  4258. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4259. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4260. struct tg3_rx_buffer_desc *rxd;
  4261. rxd = &tp->rx_jumbo[i];
  4262. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  4263. << RXD_LEN_SHIFT;
  4264. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  4265. RXD_FLAG_JUMBO;
  4266. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  4267. (i << RXD_OPAQUE_INDEX_SHIFT));
  4268. }
  4269. }
  4270. /* Now allocate fresh SKBs for each rx ring. */
  4271. for (i = 0; i < tp->rx_pending; i++) {
  4272. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  4273. printk(KERN_WARNING PFX
  4274. "%s: Using a smaller RX standard ring, "
  4275. "only %d out of %d buffers were allocated "
  4276. "successfully.\n",
  4277. tp->dev->name, i, tp->rx_pending);
  4278. if (i == 0)
  4279. return -ENOMEM;
  4280. tp->rx_pending = i;
  4281. break;
  4282. }
  4283. }
  4284. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4285. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  4286. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  4287. -1, i) < 0) {
  4288. printk(KERN_WARNING PFX
  4289. "%s: Using a smaller RX jumbo ring, "
  4290. "only %d out of %d buffers were "
  4291. "allocated successfully.\n",
  4292. tp->dev->name, i, tp->rx_jumbo_pending);
  4293. if (i == 0) {
  4294. tg3_free_rings(tp);
  4295. return -ENOMEM;
  4296. }
  4297. tp->rx_jumbo_pending = i;
  4298. break;
  4299. }
  4300. }
  4301. }
  4302. return 0;
  4303. }
  4304. /*
  4305. * Must not be invoked with interrupt sources disabled and
  4306. * the hardware shutdown down.
  4307. */
  4308. static void tg3_free_consistent(struct tg3 *tp)
  4309. {
  4310. kfree(tp->rx_std_buffers);
  4311. tp->rx_std_buffers = NULL;
  4312. if (tp->rx_std) {
  4313. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4314. tp->rx_std, tp->rx_std_mapping);
  4315. tp->rx_std = NULL;
  4316. }
  4317. if (tp->rx_jumbo) {
  4318. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4319. tp->rx_jumbo, tp->rx_jumbo_mapping);
  4320. tp->rx_jumbo = NULL;
  4321. }
  4322. if (tp->rx_rcb) {
  4323. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4324. tp->rx_rcb, tp->rx_rcb_mapping);
  4325. tp->rx_rcb = NULL;
  4326. }
  4327. if (tp->tx_ring) {
  4328. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4329. tp->tx_ring, tp->tx_desc_mapping);
  4330. tp->tx_ring = NULL;
  4331. }
  4332. if (tp->hw_status) {
  4333. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  4334. tp->hw_status, tp->status_mapping);
  4335. tp->hw_status = NULL;
  4336. }
  4337. if (tp->hw_stats) {
  4338. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  4339. tp->hw_stats, tp->stats_mapping);
  4340. tp->hw_stats = NULL;
  4341. }
  4342. }
  4343. /*
  4344. * Must not be invoked with interrupt sources disabled and
  4345. * the hardware shutdown down. Can sleep.
  4346. */
  4347. static int tg3_alloc_consistent(struct tg3 *tp)
  4348. {
  4349. tp->rx_std_buffers = kzalloc((sizeof(struct ring_info) *
  4350. (TG3_RX_RING_SIZE +
  4351. TG3_RX_JUMBO_RING_SIZE)) +
  4352. (sizeof(struct tx_ring_info) *
  4353. TG3_TX_RING_SIZE),
  4354. GFP_KERNEL);
  4355. if (!tp->rx_std_buffers)
  4356. return -ENOMEM;
  4357. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  4358. tp->tx_buffers = (struct tx_ring_info *)
  4359. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  4360. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4361. &tp->rx_std_mapping);
  4362. if (!tp->rx_std)
  4363. goto err_out;
  4364. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4365. &tp->rx_jumbo_mapping);
  4366. if (!tp->rx_jumbo)
  4367. goto err_out;
  4368. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4369. &tp->rx_rcb_mapping);
  4370. if (!tp->rx_rcb)
  4371. goto err_out;
  4372. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4373. &tp->tx_desc_mapping);
  4374. if (!tp->tx_ring)
  4375. goto err_out;
  4376. tp->hw_status = pci_alloc_consistent(tp->pdev,
  4377. TG3_HW_STATUS_SIZE,
  4378. &tp->status_mapping);
  4379. if (!tp->hw_status)
  4380. goto err_out;
  4381. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  4382. sizeof(struct tg3_hw_stats),
  4383. &tp->stats_mapping);
  4384. if (!tp->hw_stats)
  4385. goto err_out;
  4386. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4387. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4388. return 0;
  4389. err_out:
  4390. tg3_free_consistent(tp);
  4391. return -ENOMEM;
  4392. }
  4393. #define MAX_WAIT_CNT 1000
  4394. /* To stop a block, clear the enable bit and poll till it
  4395. * clears. tp->lock is held.
  4396. */
  4397. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  4398. {
  4399. unsigned int i;
  4400. u32 val;
  4401. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4402. switch (ofs) {
  4403. case RCVLSC_MODE:
  4404. case DMAC_MODE:
  4405. case MBFREE_MODE:
  4406. case BUFMGR_MODE:
  4407. case MEMARB_MODE:
  4408. /* We can't enable/disable these bits of the
  4409. * 5705/5750, just say success.
  4410. */
  4411. return 0;
  4412. default:
  4413. break;
  4414. };
  4415. }
  4416. val = tr32(ofs);
  4417. val &= ~enable_bit;
  4418. tw32_f(ofs, val);
  4419. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4420. udelay(100);
  4421. val = tr32(ofs);
  4422. if ((val & enable_bit) == 0)
  4423. break;
  4424. }
  4425. if (i == MAX_WAIT_CNT && !silent) {
  4426. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  4427. "ofs=%lx enable_bit=%x\n",
  4428. ofs, enable_bit);
  4429. return -ENODEV;
  4430. }
  4431. return 0;
  4432. }
  4433. /* tp->lock is held. */
  4434. static int tg3_abort_hw(struct tg3 *tp, int silent)
  4435. {
  4436. int i, err;
  4437. tg3_disable_ints(tp);
  4438. tp->rx_mode &= ~RX_MODE_ENABLE;
  4439. tw32_f(MAC_RX_MODE, tp->rx_mode);
  4440. udelay(10);
  4441. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  4442. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  4443. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  4444. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  4445. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  4446. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  4447. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  4448. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  4449. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  4450. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  4451. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  4452. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  4453. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  4454. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  4455. tw32_f(MAC_MODE, tp->mac_mode);
  4456. udelay(40);
  4457. tp->tx_mode &= ~TX_MODE_ENABLE;
  4458. tw32_f(MAC_TX_MODE, tp->tx_mode);
  4459. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4460. udelay(100);
  4461. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  4462. break;
  4463. }
  4464. if (i >= MAX_WAIT_CNT) {
  4465. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  4466. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  4467. tp->dev->name, tr32(MAC_TX_MODE));
  4468. err |= -ENODEV;
  4469. }
  4470. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  4471. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  4472. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  4473. tw32(FTQ_RESET, 0xffffffff);
  4474. tw32(FTQ_RESET, 0x00000000);
  4475. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  4476. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  4477. if (tp->hw_status)
  4478. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4479. if (tp->hw_stats)
  4480. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4481. return err;
  4482. }
  4483. /* tp->lock is held. */
  4484. static int tg3_nvram_lock(struct tg3 *tp)
  4485. {
  4486. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  4487. int i;
  4488. if (tp->nvram_lock_cnt == 0) {
  4489. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  4490. for (i = 0; i < 8000; i++) {
  4491. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  4492. break;
  4493. udelay(20);
  4494. }
  4495. if (i == 8000) {
  4496. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  4497. return -ENODEV;
  4498. }
  4499. }
  4500. tp->nvram_lock_cnt++;
  4501. }
  4502. return 0;
  4503. }
  4504. /* tp->lock is held. */
  4505. static void tg3_nvram_unlock(struct tg3 *tp)
  4506. {
  4507. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  4508. if (tp->nvram_lock_cnt > 0)
  4509. tp->nvram_lock_cnt--;
  4510. if (tp->nvram_lock_cnt == 0)
  4511. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  4512. }
  4513. }
  4514. /* tp->lock is held. */
  4515. static void tg3_enable_nvram_access(struct tg3 *tp)
  4516. {
  4517. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  4518. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  4519. u32 nvaccess = tr32(NVRAM_ACCESS);
  4520. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  4521. }
  4522. }
  4523. /* tp->lock is held. */
  4524. static void tg3_disable_nvram_access(struct tg3 *tp)
  4525. {
  4526. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  4527. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  4528. u32 nvaccess = tr32(NVRAM_ACCESS);
  4529. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  4530. }
  4531. }
  4532. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  4533. {
  4534. int i;
  4535. u32 apedata;
  4536. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  4537. if (apedata != APE_SEG_SIG_MAGIC)
  4538. return;
  4539. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  4540. if (apedata != APE_FW_STATUS_READY)
  4541. return;
  4542. /* Wait for up to 1 millisecond for APE to service previous event. */
  4543. for (i = 0; i < 10; i++) {
  4544. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  4545. return;
  4546. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  4547. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4548. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  4549. event | APE_EVENT_STATUS_EVENT_PENDING);
  4550. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  4551. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4552. break;
  4553. udelay(100);
  4554. }
  4555. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4556. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  4557. }
  4558. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  4559. {
  4560. u32 event;
  4561. u32 apedata;
  4562. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  4563. return;
  4564. switch (kind) {
  4565. case RESET_KIND_INIT:
  4566. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  4567. APE_HOST_SEG_SIG_MAGIC);
  4568. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  4569. APE_HOST_SEG_LEN_MAGIC);
  4570. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  4571. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  4572. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  4573. APE_HOST_DRIVER_ID_MAGIC);
  4574. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  4575. APE_HOST_BEHAV_NO_PHYLOCK);
  4576. event = APE_EVENT_STATUS_STATE_START;
  4577. break;
  4578. case RESET_KIND_SHUTDOWN:
  4579. event = APE_EVENT_STATUS_STATE_UNLOAD;
  4580. break;
  4581. case RESET_KIND_SUSPEND:
  4582. event = APE_EVENT_STATUS_STATE_SUSPEND;
  4583. break;
  4584. default:
  4585. return;
  4586. }
  4587. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  4588. tg3_ape_send_event(tp, event);
  4589. }
  4590. /* tp->lock is held. */
  4591. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  4592. {
  4593. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  4594. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  4595. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4596. switch (kind) {
  4597. case RESET_KIND_INIT:
  4598. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4599. DRV_STATE_START);
  4600. break;
  4601. case RESET_KIND_SHUTDOWN:
  4602. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4603. DRV_STATE_UNLOAD);
  4604. break;
  4605. case RESET_KIND_SUSPEND:
  4606. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4607. DRV_STATE_SUSPEND);
  4608. break;
  4609. default:
  4610. break;
  4611. };
  4612. }
  4613. if (kind == RESET_KIND_INIT ||
  4614. kind == RESET_KIND_SUSPEND)
  4615. tg3_ape_driver_state_change(tp, kind);
  4616. }
  4617. /* tp->lock is held. */
  4618. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  4619. {
  4620. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4621. switch (kind) {
  4622. case RESET_KIND_INIT:
  4623. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4624. DRV_STATE_START_DONE);
  4625. break;
  4626. case RESET_KIND_SHUTDOWN:
  4627. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4628. DRV_STATE_UNLOAD_DONE);
  4629. break;
  4630. default:
  4631. break;
  4632. };
  4633. }
  4634. if (kind == RESET_KIND_SHUTDOWN)
  4635. tg3_ape_driver_state_change(tp, kind);
  4636. }
  4637. /* tp->lock is held. */
  4638. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  4639. {
  4640. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  4641. switch (kind) {
  4642. case RESET_KIND_INIT:
  4643. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4644. DRV_STATE_START);
  4645. break;
  4646. case RESET_KIND_SHUTDOWN:
  4647. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4648. DRV_STATE_UNLOAD);
  4649. break;
  4650. case RESET_KIND_SUSPEND:
  4651. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4652. DRV_STATE_SUSPEND);
  4653. break;
  4654. default:
  4655. break;
  4656. };
  4657. }
  4658. }
  4659. static int tg3_poll_fw(struct tg3 *tp)
  4660. {
  4661. int i;
  4662. u32 val;
  4663. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4664. /* Wait up to 20ms for init done. */
  4665. for (i = 0; i < 200; i++) {
  4666. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  4667. return 0;
  4668. udelay(100);
  4669. }
  4670. return -ENODEV;
  4671. }
  4672. /* Wait for firmware initialization to complete. */
  4673. for (i = 0; i < 100000; i++) {
  4674. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  4675. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  4676. break;
  4677. udelay(10);
  4678. }
  4679. /* Chip might not be fitted with firmware. Some Sun onboard
  4680. * parts are configured like that. So don't signal the timeout
  4681. * of the above loop as an error, but do report the lack of
  4682. * running firmware once.
  4683. */
  4684. if (i >= 100000 &&
  4685. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  4686. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  4687. printk(KERN_INFO PFX "%s: No firmware running.\n",
  4688. tp->dev->name);
  4689. }
  4690. return 0;
  4691. }
  4692. /* Save PCI command register before chip reset */
  4693. static void tg3_save_pci_state(struct tg3 *tp)
  4694. {
  4695. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  4696. }
  4697. /* Restore PCI state after chip reset */
  4698. static void tg3_restore_pci_state(struct tg3 *tp)
  4699. {
  4700. u32 val;
  4701. /* Re-enable indirect register accesses. */
  4702. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  4703. tp->misc_host_ctrl);
  4704. /* Set MAX PCI retry to zero. */
  4705. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  4706. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  4707. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  4708. val |= PCISTATE_RETRY_SAME_DMA;
  4709. /* Allow reads and writes to the APE register and memory space. */
  4710. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  4711. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  4712. PCISTATE_ALLOW_APE_SHMEM_WR;
  4713. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  4714. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  4715. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  4716. pcie_set_readrq(tp->pdev, 4096);
  4717. else {
  4718. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  4719. tp->pci_cacheline_sz);
  4720. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  4721. tp->pci_lat_timer);
  4722. }
  4723. /* Make sure PCI-X relaxed ordering bit is clear. */
  4724. if (tp->pcix_cap) {
  4725. u16 pcix_cmd;
  4726. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4727. &pcix_cmd);
  4728. pcix_cmd &= ~PCI_X_CMD_ERO;
  4729. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4730. pcix_cmd);
  4731. }
  4732. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4733. /* Chip reset on 5780 will reset MSI enable bit,
  4734. * so need to restore it.
  4735. */
  4736. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  4737. u16 ctrl;
  4738. pci_read_config_word(tp->pdev,
  4739. tp->msi_cap + PCI_MSI_FLAGS,
  4740. &ctrl);
  4741. pci_write_config_word(tp->pdev,
  4742. tp->msi_cap + PCI_MSI_FLAGS,
  4743. ctrl | PCI_MSI_FLAGS_ENABLE);
  4744. val = tr32(MSGINT_MODE);
  4745. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  4746. }
  4747. }
  4748. }
  4749. static void tg3_stop_fw(struct tg3 *);
  4750. /* tp->lock is held. */
  4751. static int tg3_chip_reset(struct tg3 *tp)
  4752. {
  4753. u32 val;
  4754. void (*write_op)(struct tg3 *, u32, u32);
  4755. int err;
  4756. tg3_nvram_lock(tp);
  4757. tg3_mdio_stop(tp);
  4758. /* No matching tg3_nvram_unlock() after this because
  4759. * chip reset below will undo the nvram lock.
  4760. */
  4761. tp->nvram_lock_cnt = 0;
  4762. /* GRC_MISC_CFG core clock reset will clear the memory
  4763. * enable bit in PCI register 4 and the MSI enable bit
  4764. * on some chips, so we save relevant registers here.
  4765. */
  4766. tg3_save_pci_state(tp);
  4767. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  4768. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  4769. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  4770. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  4771. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  4772. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  4773. tw32(GRC_FASTBOOT_PC, 0);
  4774. /*
  4775. * We must avoid the readl() that normally takes place.
  4776. * It locks machines, causes machine checks, and other
  4777. * fun things. So, temporarily disable the 5701
  4778. * hardware workaround, while we do the reset.
  4779. */
  4780. write_op = tp->write32;
  4781. if (write_op == tg3_write_flush_reg32)
  4782. tp->write32 = tg3_write32;
  4783. /* Prevent the irq handler from reading or writing PCI registers
  4784. * during chip reset when the memory enable bit in the PCI command
  4785. * register may be cleared. The chip does not generate interrupt
  4786. * at this time, but the irq handler may still be called due to irq
  4787. * sharing or irqpoll.
  4788. */
  4789. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  4790. if (tp->hw_status) {
  4791. tp->hw_status->status = 0;
  4792. tp->hw_status->status_tag = 0;
  4793. }
  4794. tp->last_tag = 0;
  4795. smp_mb();
  4796. synchronize_irq(tp->pdev->irq);
  4797. /* do the reset */
  4798. val = GRC_MISC_CFG_CORECLK_RESET;
  4799. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  4800. if (tr32(0x7e2c) == 0x60) {
  4801. tw32(0x7e2c, 0x20);
  4802. }
  4803. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  4804. tw32(GRC_MISC_CFG, (1 << 29));
  4805. val |= (1 << 29);
  4806. }
  4807. }
  4808. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4809. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  4810. tw32(GRC_VCPU_EXT_CTRL,
  4811. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  4812. }
  4813. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4814. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  4815. tw32(GRC_MISC_CFG, val);
  4816. /* restore 5701 hardware bug workaround write method */
  4817. tp->write32 = write_op;
  4818. /* Unfortunately, we have to delay before the PCI read back.
  4819. * Some 575X chips even will not respond to a PCI cfg access
  4820. * when the reset command is given to the chip.
  4821. *
  4822. * How do these hardware designers expect things to work
  4823. * properly if the PCI write is posted for a long period
  4824. * of time? It is always necessary to have some method by
  4825. * which a register read back can occur to push the write
  4826. * out which does the reset.
  4827. *
  4828. * For most tg3 variants the trick below was working.
  4829. * Ho hum...
  4830. */
  4831. udelay(120);
  4832. /* Flush PCI posted writes. The normal MMIO registers
  4833. * are inaccessible at this time so this is the only
  4834. * way to make this reliably (actually, this is no longer
  4835. * the case, see above). I tried to use indirect
  4836. * register read/write but this upset some 5701 variants.
  4837. */
  4838. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  4839. udelay(120);
  4840. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  4841. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  4842. int i;
  4843. u32 cfg_val;
  4844. /* Wait for link training to complete. */
  4845. for (i = 0; i < 5000; i++)
  4846. udelay(100);
  4847. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  4848. pci_write_config_dword(tp->pdev, 0xc4,
  4849. cfg_val | (1 << 15));
  4850. }
  4851. /* Set PCIE max payload size and clear error status. */
  4852. pci_write_config_dword(tp->pdev, 0xd8, 0xf5000);
  4853. }
  4854. tg3_restore_pci_state(tp);
  4855. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  4856. val = 0;
  4857. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4858. val = tr32(MEMARB_MODE);
  4859. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  4860. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  4861. tg3_stop_fw(tp);
  4862. tw32(0x5000, 0x400);
  4863. }
  4864. tw32(GRC_MODE, tp->grc_mode);
  4865. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  4866. val = tr32(0xc4);
  4867. tw32(0xc4, val | (1 << 15));
  4868. }
  4869. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  4870. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4871. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  4872. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  4873. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  4874. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  4875. }
  4876. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  4877. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  4878. tw32_f(MAC_MODE, tp->mac_mode);
  4879. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  4880. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  4881. tw32_f(MAC_MODE, tp->mac_mode);
  4882. } else
  4883. tw32_f(MAC_MODE, 0);
  4884. udelay(40);
  4885. tg3_mdio_start(tp);
  4886. err = tg3_poll_fw(tp);
  4887. if (err)
  4888. return err;
  4889. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  4890. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  4891. val = tr32(0x7c00);
  4892. tw32(0x7c00, val | (1 << 25));
  4893. }
  4894. /* Reprobe ASF enable state. */
  4895. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  4896. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  4897. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  4898. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  4899. u32 nic_cfg;
  4900. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  4901. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  4902. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  4903. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  4904. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  4905. }
  4906. }
  4907. return 0;
  4908. }
  4909. /* tp->lock is held. */
  4910. static void tg3_stop_fw(struct tg3 *tp)
  4911. {
  4912. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  4913. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  4914. u32 val;
  4915. /* Wait for RX cpu to ACK the previous event. */
  4916. tg3_wait_for_event_ack(tp);
  4917. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  4918. val = tr32(GRC_RX_CPU_EVENT);
  4919. val |= GRC_RX_CPU_DRIVER_EVENT;
  4920. tw32(GRC_RX_CPU_EVENT, val);
  4921. /* Wait for RX cpu to ACK this event. */
  4922. tg3_wait_for_event_ack(tp);
  4923. }
  4924. }
  4925. /* tp->lock is held. */
  4926. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  4927. {
  4928. int err;
  4929. tg3_stop_fw(tp);
  4930. tg3_write_sig_pre_reset(tp, kind);
  4931. tg3_abort_hw(tp, silent);
  4932. err = tg3_chip_reset(tp);
  4933. tg3_write_sig_legacy(tp, kind);
  4934. tg3_write_sig_post_reset(tp, kind);
  4935. if (err)
  4936. return err;
  4937. return 0;
  4938. }
  4939. #define TG3_FW_RELEASE_MAJOR 0x0
  4940. #define TG3_FW_RELASE_MINOR 0x0
  4941. #define TG3_FW_RELEASE_FIX 0x0
  4942. #define TG3_FW_START_ADDR 0x08000000
  4943. #define TG3_FW_TEXT_ADDR 0x08000000
  4944. #define TG3_FW_TEXT_LEN 0x9c0
  4945. #define TG3_FW_RODATA_ADDR 0x080009c0
  4946. #define TG3_FW_RODATA_LEN 0x60
  4947. #define TG3_FW_DATA_ADDR 0x08000a40
  4948. #define TG3_FW_DATA_LEN 0x20
  4949. #define TG3_FW_SBSS_ADDR 0x08000a60
  4950. #define TG3_FW_SBSS_LEN 0xc
  4951. #define TG3_FW_BSS_ADDR 0x08000a70
  4952. #define TG3_FW_BSS_LEN 0x10
  4953. static const u32 tg3FwText[(TG3_FW_TEXT_LEN / sizeof(u32)) + 1] = {
  4954. 0x00000000, 0x10000003, 0x00000000, 0x0000000d, 0x0000000d, 0x3c1d0800,
  4955. 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100000, 0x0e000018, 0x00000000,
  4956. 0x0000000d, 0x3c1d0800, 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100034,
  4957. 0x0e00021c, 0x00000000, 0x0000000d, 0x00000000, 0x00000000, 0x00000000,
  4958. 0x27bdffe0, 0x3c1cc000, 0xafbf0018, 0xaf80680c, 0x0e00004c, 0x241b2105,
  4959. 0x97850000, 0x97870002, 0x9782002c, 0x9783002e, 0x3c040800, 0x248409c0,
  4960. 0xafa00014, 0x00021400, 0x00621825, 0x00052c00, 0xafa30010, 0x8f860010,
  4961. 0x00e52825, 0x0e000060, 0x24070102, 0x3c02ac00, 0x34420100, 0x3c03ac01,
  4962. 0x34630100, 0xaf820490, 0x3c02ffff, 0xaf820494, 0xaf830498, 0xaf82049c,
  4963. 0x24020001, 0xaf825ce0, 0x0e00003f, 0xaf825d00, 0x0e000140, 0x00000000,
  4964. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x2402ffff, 0xaf825404, 0x8f835400,
  4965. 0x34630400, 0xaf835400, 0xaf825404, 0x3c020800, 0x24420034, 0xaf82541c,
  4966. 0x03e00008, 0xaf805400, 0x00000000, 0x00000000, 0x3c020800, 0x34423000,
  4967. 0x3c030800, 0x34633000, 0x3c040800, 0x348437ff, 0x3c010800, 0xac220a64,
  4968. 0x24020040, 0x3c010800, 0xac220a68, 0x3c010800, 0xac200a60, 0xac600000,
  4969. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  4970. 0x00804821, 0x8faa0010, 0x3c020800, 0x8c420a60, 0x3c040800, 0x8c840a68,
  4971. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010800, 0xac230a60, 0x14400003,
  4972. 0x00004021, 0x3c010800, 0xac200a60, 0x3c020800, 0x8c420a60, 0x3c030800,
  4973. 0x8c630a64, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  4974. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020800, 0x8c420a60,
  4975. 0x3c030800, 0x8c630a64, 0x8f84680c, 0x00021140, 0x00431021, 0xac440008,
  4976. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  4977. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4978. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4979. 0, 0, 0, 0, 0, 0,
  4980. 0x02000008, 0x00000000, 0x0a0001e3, 0x3c0a0001, 0x0a0001e3, 0x3c0a0002,
  4981. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4982. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4983. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4984. 0x0a0001e3, 0x3c0a0007, 0x0a0001e3, 0x3c0a0008, 0x0a0001e3, 0x3c0a0009,
  4985. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000b,
  4986. 0x0a0001e3, 0x3c0a000c, 0x0a0001e3, 0x3c0a000d, 0x0a0001e3, 0x00000000,
  4987. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000e, 0x0a0001e3, 0x00000000,
  4988. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4989. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4990. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a0013, 0x0a0001e3, 0x3c0a0014,
  4991. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4992. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4993. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4994. 0x27bdffe0, 0x00001821, 0x00001021, 0xafbf0018, 0xafb10014, 0xafb00010,
  4995. 0x3c010800, 0x00220821, 0xac200a70, 0x3c010800, 0x00220821, 0xac200a74,
  4996. 0x3c010800, 0x00220821, 0xac200a78, 0x24630001, 0x1860fff5, 0x2442000c,
  4997. 0x24110001, 0x8f906810, 0x32020004, 0x14400005, 0x24040001, 0x3c020800,
  4998. 0x8c420a78, 0x18400003, 0x00002021, 0x0e000182, 0x00000000, 0x32020001,
  4999. 0x10400003, 0x00000000, 0x0e000169, 0x00000000, 0x0a000153, 0xaf915028,
  5000. 0x8fbf0018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020, 0x3c050800,
  5001. 0x8ca50a70, 0x3c060800, 0x8cc60a80, 0x3c070800, 0x8ce70a78, 0x27bdffe0,
  5002. 0x3c040800, 0x248409d0, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014,
  5003. 0x0e00017b, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x24020001,
  5004. 0x8f836810, 0x00821004, 0x00021027, 0x00621824, 0x03e00008, 0xaf836810,
  5005. 0x27bdffd8, 0xafbf0024, 0x1080002e, 0xafb00020, 0x8f825cec, 0xafa20018,
  5006. 0x8f825cec, 0x3c100800, 0x26100a78, 0xafa2001c, 0x34028000, 0xaf825cec,
  5007. 0x8e020000, 0x18400016, 0x00000000, 0x3c020800, 0x94420a74, 0x8fa3001c,
  5008. 0x000221c0, 0xac830004, 0x8fa2001c, 0x3c010800, 0x0e000201, 0xac220a74,
  5009. 0x10400005, 0x00000000, 0x8e020000, 0x24420001, 0x0a0001df, 0xae020000,
  5010. 0x3c020800, 0x8c420a70, 0x00021c02, 0x000321c0, 0x0a0001c5, 0xafa2001c,
  5011. 0x0e000201, 0x00000000, 0x1040001f, 0x00000000, 0x8e020000, 0x8fa3001c,
  5012. 0x24420001, 0x3c010800, 0xac230a70, 0x3c010800, 0xac230a74, 0x0a0001df,
  5013. 0xae020000, 0x3c100800, 0x26100a78, 0x8e020000, 0x18400028, 0x00000000,
  5014. 0x0e000201, 0x00000000, 0x14400024, 0x00000000, 0x8e020000, 0x3c030800,
  5015. 0x8c630a70, 0x2442ffff, 0xafa3001c, 0x18400006, 0xae020000, 0x00031402,
  5016. 0x000221c0, 0x8c820004, 0x3c010800, 0xac220a70, 0x97a2001e, 0x2442ff00,
  5017. 0x2c420300, 0x1440000b, 0x24024000, 0x3c040800, 0x248409dc, 0xafa00010,
  5018. 0xafa00014, 0x8fa6001c, 0x24050008, 0x0e000060, 0x00003821, 0x0a0001df,
  5019. 0x00000000, 0xaf825cf8, 0x3c020800, 0x8c420a40, 0x8fa3001c, 0x24420001,
  5020. 0xaf835cf8, 0x3c010800, 0xac220a40, 0x8fbf0024, 0x8fb00020, 0x03e00008,
  5021. 0x27bd0028, 0x27bdffe0, 0x3c040800, 0x248409e8, 0x00002821, 0x00003021,
  5022. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x8fbf0018,
  5023. 0x03e00008, 0x27bd0020, 0x8f82680c, 0x8f85680c, 0x00021827, 0x0003182b,
  5024. 0x00031823, 0x00431024, 0x00441021, 0x00a2282b, 0x10a00006, 0x00000000,
  5025. 0x00401821, 0x8f82680c, 0x0043102b, 0x1440fffd, 0x00000000, 0x03e00008,
  5026. 0x00000000, 0x3c040800, 0x8c840000, 0x3c030800, 0x8c630a40, 0x0064102b,
  5027. 0x54400002, 0x00831023, 0x00641023, 0x2c420008, 0x03e00008, 0x38420001,
  5028. 0x27bdffe0, 0x00802821, 0x3c040800, 0x24840a00, 0x00003021, 0x00003821,
  5029. 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x0a000216, 0x00000000,
  5030. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000, 0x27bdffe0, 0x3c1cc000,
  5031. 0xafbf0018, 0x0e00004c, 0xaf80680c, 0x3c040800, 0x24840a10, 0x03802821,
  5032. 0x00003021, 0x00003821, 0xafa00010, 0x0e000060, 0xafa00014, 0x2402ffff,
  5033. 0xaf825404, 0x3c0200aa, 0x0e000234, 0xaf825434, 0x8fbf0018, 0x03e00008,
  5034. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe8, 0xafb00010,
  5035. 0x24100001, 0xafbf0014, 0x3c01c003, 0xac200000, 0x8f826810, 0x30422000,
  5036. 0x10400003, 0x00000000, 0x0e000246, 0x00000000, 0x0a00023a, 0xaf905428,
  5037. 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x27bdfff8, 0x8f845d0c,
  5038. 0x3c0200ff, 0x3c030800, 0x8c630a50, 0x3442fff8, 0x00821024, 0x1043001e,
  5039. 0x3c0500ff, 0x34a5fff8, 0x3c06c003, 0x3c074000, 0x00851824, 0x8c620010,
  5040. 0x3c010800, 0xac230a50, 0x30420008, 0x10400005, 0x00871025, 0x8cc20000,
  5041. 0x24420001, 0xacc20000, 0x00871025, 0xaf825d0c, 0x8fa20000, 0x24420001,
  5042. 0xafa20000, 0x8fa20000, 0x8fa20000, 0x24420001, 0xafa20000, 0x8fa20000,
  5043. 0x8f845d0c, 0x3c030800, 0x8c630a50, 0x00851024, 0x1443ffe8, 0x00851824,
  5044. 0x27bd0008, 0x03e00008, 0x00000000, 0x00000000, 0x00000000
  5045. };
  5046. static const u32 tg3FwRodata[(TG3_FW_RODATA_LEN / sizeof(u32)) + 1] = {
  5047. 0x35373031, 0x726c7341, 0x00000000, 0x00000000, 0x53774576, 0x656e7430,
  5048. 0x00000000, 0x726c7045, 0x76656e74, 0x31000000, 0x556e6b6e, 0x45766e74,
  5049. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  5050. 0x00000000, 0x00000000, 0x4d61696e, 0x43707542, 0x00000000, 0x00000000,
  5051. 0x00000000
  5052. };
  5053. #if 0 /* All zeros, don't eat up space with it. */
  5054. u32 tg3FwData[(TG3_FW_DATA_LEN / sizeof(u32)) + 1] = {
  5055. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  5056. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  5057. };
  5058. #endif
  5059. #define RX_CPU_SCRATCH_BASE 0x30000
  5060. #define RX_CPU_SCRATCH_SIZE 0x04000
  5061. #define TX_CPU_SCRATCH_BASE 0x34000
  5062. #define TX_CPU_SCRATCH_SIZE 0x04000
  5063. /* tp->lock is held. */
  5064. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5065. {
  5066. int i;
  5067. BUG_ON(offset == TX_CPU_BASE &&
  5068. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5069. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5070. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5071. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5072. return 0;
  5073. }
  5074. if (offset == RX_CPU_BASE) {
  5075. for (i = 0; i < 10000; i++) {
  5076. tw32(offset + CPU_STATE, 0xffffffff);
  5077. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5078. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5079. break;
  5080. }
  5081. tw32(offset + CPU_STATE, 0xffffffff);
  5082. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5083. udelay(10);
  5084. } else {
  5085. for (i = 0; i < 10000; i++) {
  5086. tw32(offset + CPU_STATE, 0xffffffff);
  5087. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5088. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5089. break;
  5090. }
  5091. }
  5092. if (i >= 10000) {
  5093. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  5094. "and %s CPU\n",
  5095. tp->dev->name,
  5096. (offset == RX_CPU_BASE ? "RX" : "TX"));
  5097. return -ENODEV;
  5098. }
  5099. /* Clear firmware's nvram arbitration. */
  5100. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5101. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5102. return 0;
  5103. }
  5104. struct fw_info {
  5105. unsigned int text_base;
  5106. unsigned int text_len;
  5107. const u32 *text_data;
  5108. unsigned int rodata_base;
  5109. unsigned int rodata_len;
  5110. const u32 *rodata_data;
  5111. unsigned int data_base;
  5112. unsigned int data_len;
  5113. const u32 *data_data;
  5114. };
  5115. /* tp->lock is held. */
  5116. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5117. int cpu_scratch_size, struct fw_info *info)
  5118. {
  5119. int err, lock_err, i;
  5120. void (*write_op)(struct tg3 *, u32, u32);
  5121. if (cpu_base == TX_CPU_BASE &&
  5122. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5123. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  5124. "TX cpu firmware on %s which is 5705.\n",
  5125. tp->dev->name);
  5126. return -EINVAL;
  5127. }
  5128. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5129. write_op = tg3_write_mem;
  5130. else
  5131. write_op = tg3_write_indirect_reg32;
  5132. /* It is possible that bootcode is still loading at this point.
  5133. * Get the nvram lock first before halting the cpu.
  5134. */
  5135. lock_err = tg3_nvram_lock(tp);
  5136. err = tg3_halt_cpu(tp, cpu_base);
  5137. if (!lock_err)
  5138. tg3_nvram_unlock(tp);
  5139. if (err)
  5140. goto out;
  5141. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5142. write_op(tp, cpu_scratch_base + i, 0);
  5143. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5144. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5145. for (i = 0; i < (info->text_len / sizeof(u32)); i++)
  5146. write_op(tp, (cpu_scratch_base +
  5147. (info->text_base & 0xffff) +
  5148. (i * sizeof(u32))),
  5149. (info->text_data ?
  5150. info->text_data[i] : 0));
  5151. for (i = 0; i < (info->rodata_len / sizeof(u32)); i++)
  5152. write_op(tp, (cpu_scratch_base +
  5153. (info->rodata_base & 0xffff) +
  5154. (i * sizeof(u32))),
  5155. (info->rodata_data ?
  5156. info->rodata_data[i] : 0));
  5157. for (i = 0; i < (info->data_len / sizeof(u32)); i++)
  5158. write_op(tp, (cpu_scratch_base +
  5159. (info->data_base & 0xffff) +
  5160. (i * sizeof(u32))),
  5161. (info->data_data ?
  5162. info->data_data[i] : 0));
  5163. err = 0;
  5164. out:
  5165. return err;
  5166. }
  5167. /* tp->lock is held. */
  5168. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5169. {
  5170. struct fw_info info;
  5171. int err, i;
  5172. info.text_base = TG3_FW_TEXT_ADDR;
  5173. info.text_len = TG3_FW_TEXT_LEN;
  5174. info.text_data = &tg3FwText[0];
  5175. info.rodata_base = TG3_FW_RODATA_ADDR;
  5176. info.rodata_len = TG3_FW_RODATA_LEN;
  5177. info.rodata_data = &tg3FwRodata[0];
  5178. info.data_base = TG3_FW_DATA_ADDR;
  5179. info.data_len = TG3_FW_DATA_LEN;
  5180. info.data_data = NULL;
  5181. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5182. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5183. &info);
  5184. if (err)
  5185. return err;
  5186. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  5187. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  5188. &info);
  5189. if (err)
  5190. return err;
  5191. /* Now startup only the RX cpu. */
  5192. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5193. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  5194. for (i = 0; i < 5; i++) {
  5195. if (tr32(RX_CPU_BASE + CPU_PC) == TG3_FW_TEXT_ADDR)
  5196. break;
  5197. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5198. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  5199. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  5200. udelay(1000);
  5201. }
  5202. if (i >= 5) {
  5203. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  5204. "to set RX CPU PC, is %08x should be %08x\n",
  5205. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  5206. TG3_FW_TEXT_ADDR);
  5207. return -ENODEV;
  5208. }
  5209. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5210. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  5211. return 0;
  5212. }
  5213. #define TG3_TSO_FW_RELEASE_MAJOR 0x1
  5214. #define TG3_TSO_FW_RELASE_MINOR 0x6
  5215. #define TG3_TSO_FW_RELEASE_FIX 0x0
  5216. #define TG3_TSO_FW_START_ADDR 0x08000000
  5217. #define TG3_TSO_FW_TEXT_ADDR 0x08000000
  5218. #define TG3_TSO_FW_TEXT_LEN 0x1aa0
  5219. #define TG3_TSO_FW_RODATA_ADDR 0x08001aa0
  5220. #define TG3_TSO_FW_RODATA_LEN 0x60
  5221. #define TG3_TSO_FW_DATA_ADDR 0x08001b20
  5222. #define TG3_TSO_FW_DATA_LEN 0x30
  5223. #define TG3_TSO_FW_SBSS_ADDR 0x08001b50
  5224. #define TG3_TSO_FW_SBSS_LEN 0x2c
  5225. #define TG3_TSO_FW_BSS_ADDR 0x08001b80
  5226. #define TG3_TSO_FW_BSS_LEN 0x894
  5227. static const u32 tg3TsoFwText[(TG3_TSO_FW_TEXT_LEN / 4) + 1] = {
  5228. 0x0e000003, 0x00000000, 0x08001b24, 0x00000000, 0x10000003, 0x00000000,
  5229. 0x0000000d, 0x0000000d, 0x3c1d0800, 0x37bd4000, 0x03a0f021, 0x3c100800,
  5230. 0x26100000, 0x0e000010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  5231. 0xafbf0018, 0x0e0005d8, 0x34840002, 0x0e000668, 0x00000000, 0x3c030800,
  5232. 0x90631b68, 0x24020002, 0x3c040800, 0x24841aac, 0x14620003, 0x24050001,
  5233. 0x3c040800, 0x24841aa0, 0x24060006, 0x00003821, 0xafa00010, 0x0e00067c,
  5234. 0xafa00014, 0x8f625c50, 0x34420001, 0xaf625c50, 0x8f625c90, 0x34420001,
  5235. 0xaf625c90, 0x2402ffff, 0x0e000034, 0xaf625404, 0x8fbf0018, 0x03e00008,
  5236. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c,
  5237. 0xafb20018, 0xafb10014, 0x0e00005b, 0xafb00010, 0x24120002, 0x24110001,
  5238. 0x8f706820, 0x32020100, 0x10400003, 0x00000000, 0x0e0000bb, 0x00000000,
  5239. 0x8f706820, 0x32022000, 0x10400004, 0x32020001, 0x0e0001f0, 0x24040001,
  5240. 0x32020001, 0x10400003, 0x00000000, 0x0e0000a3, 0x00000000, 0x3c020800,
  5241. 0x90421b98, 0x14520003, 0x00000000, 0x0e0004c0, 0x00000000, 0x0a00003c,
  5242. 0xaf715028, 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008,
  5243. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ac0, 0x00002821, 0x00003021,
  5244. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x3c040800,
  5245. 0x248423d8, 0xa4800000, 0x3c010800, 0xa0201b98, 0x3c010800, 0xac201b9c,
  5246. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  5247. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bbc, 0x8f624434, 0x3c010800,
  5248. 0xac221b88, 0x8f624438, 0x3c010800, 0xac221b8c, 0x8f624410, 0xac80f7a8,
  5249. 0x3c010800, 0xac201b84, 0x3c010800, 0xac2023e0, 0x3c010800, 0xac2023c8,
  5250. 0x3c010800, 0xac2023cc, 0x3c010800, 0xac202400, 0x3c010800, 0xac221b90,
  5251. 0x8f620068, 0x24030007, 0x00021702, 0x10430005, 0x00000000, 0x8f620068,
  5252. 0x00021702, 0x14400004, 0x24020001, 0x3c010800, 0x0a000097, 0xac20240c,
  5253. 0xac820034, 0x3c040800, 0x24841acc, 0x3c050800, 0x8ca5240c, 0x00003021,
  5254. 0x00003821, 0xafa00010, 0x0e00067c, 0xafa00014, 0x8fbf0018, 0x03e00008,
  5255. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ad8, 0x00002821, 0x00003021,
  5256. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x0e00005b,
  5257. 0x00000000, 0x0e0000b4, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5258. 0x24020001, 0x8f636820, 0x00821004, 0x00021027, 0x00621824, 0x03e00008,
  5259. 0xaf636820, 0x27bdffd0, 0xafbf002c, 0xafb60028, 0xafb50024, 0xafb40020,
  5260. 0xafb3001c, 0xafb20018, 0xafb10014, 0xafb00010, 0x8f675c5c, 0x3c030800,
  5261. 0x24631bbc, 0x8c620000, 0x14470005, 0x3c0200ff, 0x3c020800, 0x90421b98,
  5262. 0x14400119, 0x3c0200ff, 0x3442fff8, 0x00e28824, 0xac670000, 0x00111902,
  5263. 0x306300ff, 0x30e20003, 0x000211c0, 0x00622825, 0x00a04021, 0x00071602,
  5264. 0x3c030800, 0x90631b98, 0x3044000f, 0x14600036, 0x00804821, 0x24020001,
  5265. 0x3c010800, 0xa0221b98, 0x00051100, 0x00821025, 0x3c010800, 0xac201b9c,
  5266. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  5267. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bb0, 0x3c010800, 0xac201bb4,
  5268. 0x3c010800, 0xa42223d8, 0x9622000c, 0x30437fff, 0x3c010800, 0xa4222410,
  5269. 0x30428000, 0x3c010800, 0xa4231bc6, 0x10400005, 0x24020001, 0x3c010800,
  5270. 0xac2223f4, 0x0a000102, 0x2406003e, 0x24060036, 0x3c010800, 0xac2023f4,
  5271. 0x9622000a, 0x3c030800, 0x94631bc6, 0x3c010800, 0xac2023f0, 0x3c010800,
  5272. 0xac2023f8, 0x00021302, 0x00021080, 0x00c21021, 0x00621821, 0x3c010800,
  5273. 0xa42223d0, 0x3c010800, 0x0a000115, 0xa4231b96, 0x9622000c, 0x3c010800,
  5274. 0xa42223ec, 0x3c040800, 0x24841b9c, 0x8c820000, 0x00021100, 0x3c010800,
  5275. 0x00220821, 0xac311bc8, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  5276. 0xac271bcc, 0x8c820000, 0x25030001, 0x306601ff, 0x00021100, 0x3c010800,
  5277. 0x00220821, 0xac261bd0, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  5278. 0xac291bd4, 0x96230008, 0x3c020800, 0x8c421bac, 0x00432821, 0x3c010800,
  5279. 0xac251bac, 0x9622000a, 0x30420004, 0x14400018, 0x00061100, 0x8f630c14,
  5280. 0x3063000f, 0x2c620002, 0x1440000b, 0x3c02c000, 0x8f630c14, 0x3c020800,
  5281. 0x8c421b40, 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002,
  5282. 0x1040fff7, 0x3c02c000, 0x00e21825, 0xaf635c5c, 0x8f625c50, 0x30420002,
  5283. 0x10400014, 0x00000000, 0x0a000147, 0x00000000, 0x3c030800, 0x8c631b80,
  5284. 0x3c040800, 0x94841b94, 0x01221025, 0x3c010800, 0xa42223da, 0x24020001,
  5285. 0x3c010800, 0xac221bb8, 0x24630001, 0x0085202a, 0x3c010800, 0x10800003,
  5286. 0xac231b80, 0x3c010800, 0xa4251b94, 0x3c060800, 0x24c61b9c, 0x8cc20000,
  5287. 0x24420001, 0xacc20000, 0x28420080, 0x14400005, 0x00000000, 0x0e000656,
  5288. 0x24040002, 0x0a0001e6, 0x00000000, 0x3c020800, 0x8c421bb8, 0x10400078,
  5289. 0x24020001, 0x3c050800, 0x90a51b98, 0x14a20072, 0x00000000, 0x3c150800,
  5290. 0x96b51b96, 0x3c040800, 0x8c841bac, 0x32a3ffff, 0x0083102a, 0x1440006c,
  5291. 0x00000000, 0x14830003, 0x00000000, 0x3c010800, 0xac2523f0, 0x1060005c,
  5292. 0x00009021, 0x24d60004, 0x0060a021, 0x24d30014, 0x8ec20000, 0x00028100,
  5293. 0x3c110800, 0x02308821, 0x0e000625, 0x8e311bc8, 0x00402821, 0x10a00054,
  5294. 0x00000000, 0x9628000a, 0x31020040, 0x10400005, 0x2407180c, 0x8e22000c,
  5295. 0x2407188c, 0x00021400, 0xaca20018, 0x3c030800, 0x00701821, 0x8c631bd0,
  5296. 0x3c020800, 0x00501021, 0x8c421bd4, 0x00031d00, 0x00021400, 0x00621825,
  5297. 0xaca30014, 0x8ec30004, 0x96220008, 0x00432023, 0x3242ffff, 0x3083ffff,
  5298. 0x00431021, 0x0282102a, 0x14400002, 0x02b23023, 0x00803021, 0x8e620000,
  5299. 0x30c4ffff, 0x00441021, 0xae620000, 0x8e220000, 0xaca20000, 0x8e220004,
  5300. 0x8e63fff4, 0x00431021, 0xaca20004, 0xa4a6000e, 0x8e62fff4, 0x00441021,
  5301. 0xae62fff4, 0x96230008, 0x0043102a, 0x14400005, 0x02469021, 0x8e62fff0,
  5302. 0xae60fff4, 0x24420001, 0xae62fff0, 0xaca00008, 0x3242ffff, 0x14540008,
  5303. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x24020905, 0xa4a2000c,
  5304. 0x0a0001cb, 0x34e70020, 0xa4a2000c, 0x3c020800, 0x8c4223f0, 0x10400003,
  5305. 0x3c024b65, 0x0a0001d3, 0x34427654, 0x3c02b49a, 0x344289ab, 0xaca2001c,
  5306. 0x30e2ffff, 0xaca20010, 0x0e0005a2, 0x00a02021, 0x3242ffff, 0x0054102b,
  5307. 0x1440ffa9, 0x00000000, 0x24020002, 0x3c010800, 0x0a0001e6, 0xa0221b98,
  5308. 0x8ec2083c, 0x24420001, 0x0a0001e6, 0xaec2083c, 0x0e0004c0, 0x00000000,
  5309. 0x8fbf002c, 0x8fb60028, 0x8fb50024, 0x8fb40020, 0x8fb3001c, 0x8fb20018,
  5310. 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0030, 0x27bdffd0, 0xafbf0028,
  5311. 0xafb30024, 0xafb20020, 0xafb1001c, 0xafb00018, 0x8f725c9c, 0x3c0200ff,
  5312. 0x3442fff8, 0x3c070800, 0x24e71bb4, 0x02428824, 0x9623000e, 0x8ce20000,
  5313. 0x00431021, 0xace20000, 0x8e220010, 0x30420020, 0x14400011, 0x00809821,
  5314. 0x0e00063b, 0x02202021, 0x3c02c000, 0x02421825, 0xaf635c9c, 0x8f625c90,
  5315. 0x30420002, 0x1040011e, 0x00000000, 0xaf635c9c, 0x8f625c90, 0x30420002,
  5316. 0x10400119, 0x00000000, 0x0a00020d, 0x00000000, 0x8e240008, 0x8e230014,
  5317. 0x00041402, 0x000231c0, 0x00031502, 0x304201ff, 0x2442ffff, 0x3042007f,
  5318. 0x00031942, 0x30637800, 0x00021100, 0x24424000, 0x00624821, 0x9522000a,
  5319. 0x3084ffff, 0x30420008, 0x104000b0, 0x000429c0, 0x3c020800, 0x8c422400,
  5320. 0x14400024, 0x24c50008, 0x94c20014, 0x3c010800, 0xa42223d0, 0x8cc40010,
  5321. 0x00041402, 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42423d4, 0x94c2000e,
  5322. 0x3083ffff, 0x00431023, 0x3c010800, 0xac222408, 0x94c2001a, 0x3c010800,
  5323. 0xac262400, 0x3c010800, 0xac322404, 0x3c010800, 0xac2223fc, 0x3c02c000,
  5324. 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e5, 0x00000000,
  5325. 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e0, 0x00000000, 0x0a000246,
  5326. 0x00000000, 0x94c2000e, 0x3c030800, 0x946323d4, 0x00434023, 0x3103ffff,
  5327. 0x2c620008, 0x1040001c, 0x00000000, 0x94c20014, 0x24420028, 0x00a22821,
  5328. 0x00031042, 0x1840000b, 0x00002021, 0x24e60848, 0x00403821, 0x94a30000,
  5329. 0x8cc20000, 0x24840001, 0x00431021, 0xacc20000, 0x0087102a, 0x1440fff9,
  5330. 0x24a50002, 0x31020001, 0x1040001f, 0x3c024000, 0x3c040800, 0x248423fc,
  5331. 0xa0a00001, 0x94a30000, 0x8c820000, 0x00431021, 0x0a000285, 0xac820000,
  5332. 0x8f626800, 0x3c030010, 0x00431024, 0x10400009, 0x00000000, 0x94c2001a,
  5333. 0x3c030800, 0x8c6323fc, 0x00431021, 0x3c010800, 0xac2223fc, 0x0a000286,
  5334. 0x3c024000, 0x94c2001a, 0x94c4001c, 0x3c030800, 0x8c6323fc, 0x00441023,
  5335. 0x00621821, 0x3c010800, 0xac2323fc, 0x3c024000, 0x02421825, 0xaf635c9c,
  5336. 0x8f625c90, 0x30420002, 0x1440fffc, 0x00000000, 0x9522000a, 0x30420010,
  5337. 0x1040009b, 0x00000000, 0x3c030800, 0x946323d4, 0x3c070800, 0x24e72400,
  5338. 0x8ce40000, 0x8f626800, 0x24630030, 0x00832821, 0x3c030010, 0x00431024,
  5339. 0x1440000a, 0x00000000, 0x94a20004, 0x3c040800, 0x8c842408, 0x3c030800,
  5340. 0x8c6323fc, 0x00441023, 0x00621821, 0x3c010800, 0xac2323fc, 0x3c040800,
  5341. 0x8c8423fc, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402, 0x00822021,
  5342. 0x00041027, 0xa4a20006, 0x3c030800, 0x8c632404, 0x3c0200ff, 0x3442fff8,
  5343. 0x00628824, 0x96220008, 0x24050001, 0x24034000, 0x000231c0, 0x00801021,
  5344. 0xa4c2001a, 0xa4c0001c, 0xace00000, 0x3c010800, 0xac251b60, 0xaf635cb8,
  5345. 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000, 0x3c010800, 0xac201b60,
  5346. 0x8e220008, 0xaf625cb8, 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000,
  5347. 0x3c010800, 0xac201b60, 0x3c020800, 0x8c421b60, 0x1040ffec, 0x00000000,
  5348. 0x3c040800, 0x0e00063b, 0x8c842404, 0x0a00032a, 0x00000000, 0x3c030800,
  5349. 0x90631b98, 0x24020002, 0x14620003, 0x3c034b65, 0x0a0002e1, 0x00008021,
  5350. 0x8e22001c, 0x34637654, 0x10430002, 0x24100002, 0x24100001, 0x00c02021,
  5351. 0x0e000350, 0x02003021, 0x24020003, 0x3c010800, 0xa0221b98, 0x24020002,
  5352. 0x1202000a, 0x24020001, 0x3c030800, 0x8c6323f0, 0x10620006, 0x00000000,
  5353. 0x3c020800, 0x944223d8, 0x00021400, 0x0a00031f, 0xae220014, 0x3c040800,
  5354. 0x248423da, 0x94820000, 0x00021400, 0xae220014, 0x3c020800, 0x8c421bbc,
  5355. 0x3c03c000, 0x3c010800, 0xa0201b98, 0x00431025, 0xaf625c5c, 0x8f625c50,
  5356. 0x30420002, 0x10400009, 0x00000000, 0x2484f7e2, 0x8c820000, 0x00431025,
  5357. 0xaf625c5c, 0x8f625c50, 0x30420002, 0x1440fffa, 0x00000000, 0x3c020800,
  5358. 0x24421b84, 0x8c430000, 0x24630001, 0xac430000, 0x8f630c14, 0x3063000f,
  5359. 0x2c620002, 0x1440000c, 0x3c024000, 0x8f630c14, 0x3c020800, 0x8c421b40,
  5360. 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7,
  5361. 0x00000000, 0x3c024000, 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002,
  5362. 0x1440fffc, 0x00000000, 0x12600003, 0x00000000, 0x0e0004c0, 0x00000000,
  5363. 0x8fbf0028, 0x8fb30024, 0x8fb20020, 0x8fb1001c, 0x8fb00018, 0x03e00008,
  5364. 0x27bd0030, 0x8f634450, 0x3c040800, 0x24841b88, 0x8c820000, 0x00031c02,
  5365. 0x0043102b, 0x14400007, 0x3c038000, 0x8c840004, 0x8f624450, 0x00021c02,
  5366. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  5367. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3c024000,
  5368. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00000000,
  5369. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00805821, 0x14c00011, 0x256e0008,
  5370. 0x3c020800, 0x8c4223f4, 0x10400007, 0x24020016, 0x3c010800, 0xa42223d2,
  5371. 0x2402002a, 0x3c010800, 0x0a000364, 0xa42223d4, 0x8d670010, 0x00071402,
  5372. 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42723d4, 0x3c040800, 0x948423d4,
  5373. 0x3c030800, 0x946323d2, 0x95cf0006, 0x3c020800, 0x944223d0, 0x00832023,
  5374. 0x01e2c023, 0x3065ffff, 0x24a20028, 0x01c24821, 0x3082ffff, 0x14c0001a,
  5375. 0x01226021, 0x9582000c, 0x3042003f, 0x3c010800, 0xa42223d6, 0x95820004,
  5376. 0x95830006, 0x3c010800, 0xac2023e4, 0x3c010800, 0xac2023e8, 0x00021400,
  5377. 0x00431025, 0x3c010800, 0xac221bc0, 0x95220004, 0x3c010800, 0xa4221bc4,
  5378. 0x95230002, 0x01e51023, 0x0043102a, 0x10400010, 0x24020001, 0x3c010800,
  5379. 0x0a000398, 0xac2223f8, 0x3c030800, 0x8c6323e8, 0x3c020800, 0x94421bc4,
  5380. 0x00431021, 0xa5220004, 0x3c020800, 0x94421bc0, 0xa5820004, 0x3c020800,
  5381. 0x8c421bc0, 0xa5820006, 0x3c020800, 0x8c4223f0, 0x3c0d0800, 0x8dad23e4,
  5382. 0x3c0a0800, 0x144000e5, 0x8d4a23e8, 0x3c020800, 0x94421bc4, 0x004a1821,
  5383. 0x3063ffff, 0x0062182b, 0x24020002, 0x10c2000d, 0x01435023, 0x3c020800,
  5384. 0x944223d6, 0x30420009, 0x10400008, 0x00000000, 0x9582000c, 0x3042fff6,
  5385. 0xa582000c, 0x3c020800, 0x944223d6, 0x30420009, 0x01a26823, 0x3c020800,
  5386. 0x8c4223f8, 0x1040004a, 0x01203821, 0x3c020800, 0x944223d2, 0x00004021,
  5387. 0xa520000a, 0x01e21023, 0xa5220002, 0x3082ffff, 0x00021042, 0x18400008,
  5388. 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021, 0x0103102a,
  5389. 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061402,
  5390. 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021, 0x2527000c,
  5391. 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004, 0x1440fffb,
  5392. 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023, 0x01803821,
  5393. 0x3082ffff, 0xa4e00010, 0x00621821, 0x00021042, 0x18400010, 0x00c33021,
  5394. 0x00404821, 0x94e20000, 0x24e70002, 0x00c23021, 0x30e2007f, 0x14400006,
  5395. 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80, 0x00625824, 0x25670008,
  5396. 0x0109102a, 0x1440fff3, 0x00000000, 0x30820001, 0x10400005, 0x00061c02,
  5397. 0xa0e00001, 0x94e20000, 0x00c23021, 0x00061c02, 0x30c2ffff, 0x00623021,
  5398. 0x00061402, 0x00c23021, 0x0a00047d, 0x30c6ffff, 0x24020002, 0x14c20081,
  5399. 0x00000000, 0x3c020800, 0x8c42240c, 0x14400007, 0x00000000, 0x3c020800,
  5400. 0x944223d2, 0x95230002, 0x01e21023, 0x10620077, 0x00000000, 0x3c020800,
  5401. 0x944223d2, 0x01e21023, 0xa5220002, 0x3c020800, 0x8c42240c, 0x1040001a,
  5402. 0x31e3ffff, 0x8dc70010, 0x3c020800, 0x94421b96, 0x00e04021, 0x00072c02,
  5403. 0x00aa2021, 0x00431023, 0x00823823, 0x00072402, 0x30e2ffff, 0x00823821,
  5404. 0x00071027, 0xa522000a, 0x3102ffff, 0x3c040800, 0x948423d4, 0x00453023,
  5405. 0x00e02821, 0x00641823, 0x006d1821, 0x00c33021, 0x00061c02, 0x30c2ffff,
  5406. 0x0a00047d, 0x00623021, 0x01203821, 0x00004021, 0x3082ffff, 0x00021042,
  5407. 0x18400008, 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021,
  5408. 0x0103102a, 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021,
  5409. 0x00061402, 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021,
  5410. 0x2527000c, 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004,
  5411. 0x1440fffb, 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023,
  5412. 0x01803821, 0x3082ffff, 0xa4e00010, 0x3c040800, 0x948423d4, 0x00621821,
  5413. 0x00c33021, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061c02, 0x3c020800,
  5414. 0x944223d0, 0x00c34821, 0x00441023, 0x00021fc2, 0x00431021, 0x00021043,
  5415. 0x18400010, 0x00003021, 0x00402021, 0x94e20000, 0x24e70002, 0x00c23021,
  5416. 0x30e2007f, 0x14400006, 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80,
  5417. 0x00625824, 0x25670008, 0x0104102a, 0x1440fff3, 0x00000000, 0x3c020800,
  5418. 0x944223ec, 0x00c23021, 0x3122ffff, 0x00c23021, 0x00061c02, 0x30c2ffff,
  5419. 0x00623021, 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010,
  5420. 0xadc00014, 0x0a00049d, 0xadc00000, 0x8dc70010, 0x00e04021, 0x11400007,
  5421. 0x00072c02, 0x00aa3021, 0x00061402, 0x30c3ffff, 0x00433021, 0x00061402,
  5422. 0x00c22821, 0x00051027, 0xa522000a, 0x3c030800, 0x946323d4, 0x3102ffff,
  5423. 0x01e21021, 0x00433023, 0x00cd3021, 0x00061c02, 0x30c2ffff, 0x00623021,
  5424. 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010, 0x3102ffff,
  5425. 0x00051c00, 0x00431025, 0xadc20010, 0x3c020800, 0x8c4223f4, 0x10400005,
  5426. 0x2de205eb, 0x14400002, 0x25e2fff2, 0x34028870, 0xa5c20034, 0x3c030800,
  5427. 0x246323e8, 0x8c620000, 0x24420001, 0xac620000, 0x3c040800, 0x8c8423e4,
  5428. 0x3c020800, 0x8c421bc0, 0x3303ffff, 0x00832021, 0x00431821, 0x0062102b,
  5429. 0x3c010800, 0xac2423e4, 0x10400003, 0x2482ffff, 0x3c010800, 0xac2223e4,
  5430. 0x3c010800, 0xac231bc0, 0x03e00008, 0x27bd0020, 0x27bdffb8, 0x3c050800,
  5431. 0x24a51b96, 0xafbf0044, 0xafbe0040, 0xafb7003c, 0xafb60038, 0xafb50034,
  5432. 0xafb40030, 0xafb3002c, 0xafb20028, 0xafb10024, 0xafb00020, 0x94a90000,
  5433. 0x3c020800, 0x944223d0, 0x3c030800, 0x8c631bb0, 0x3c040800, 0x8c841bac,
  5434. 0x01221023, 0x0064182a, 0xa7a9001e, 0x106000be, 0xa7a20016, 0x24be0022,
  5435. 0x97b6001e, 0x24b3001a, 0x24b70016, 0x8fc20000, 0x14400008, 0x00000000,
  5436. 0x8fc2fff8, 0x97a30016, 0x8fc4fff4, 0x00431021, 0x0082202a, 0x148000b0,
  5437. 0x00000000, 0x97d50818, 0x32a2ffff, 0x104000a3, 0x00009021, 0x0040a021,
  5438. 0x00008821, 0x0e000625, 0x00000000, 0x00403021, 0x14c00007, 0x00000000,
  5439. 0x3c020800, 0x8c4223dc, 0x24420001, 0x3c010800, 0x0a000596, 0xac2223dc,
  5440. 0x3c100800, 0x02118021, 0x8e101bc8, 0x9608000a, 0x31020040, 0x10400005,
  5441. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x31020080,
  5442. 0x54400001, 0x34e70010, 0x3c020800, 0x00511021, 0x8c421bd0, 0x3c030800,
  5443. 0x00711821, 0x8c631bd4, 0x00021500, 0x00031c00, 0x00431025, 0xacc20014,
  5444. 0x96040008, 0x3242ffff, 0x00821021, 0x0282102a, 0x14400002, 0x02b22823,
  5445. 0x00802821, 0x8e020000, 0x02459021, 0xacc20000, 0x8e020004, 0x00c02021,
  5446. 0x26310010, 0xac820004, 0x30e2ffff, 0xac800008, 0xa485000e, 0xac820010,
  5447. 0x24020305, 0x0e0005a2, 0xa482000c, 0x3242ffff, 0x0054102b, 0x1440ffc5,
  5448. 0x3242ffff, 0x0a00058e, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  5449. 0x10400067, 0x00000000, 0x8e62fff0, 0x00028900, 0x3c100800, 0x02118021,
  5450. 0x0e000625, 0x8e101bc8, 0x00403021, 0x14c00005, 0x00000000, 0x8e62082c,
  5451. 0x24420001, 0x0a000596, 0xae62082c, 0x9608000a, 0x31020040, 0x10400005,
  5452. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x3c020800,
  5453. 0x00511021, 0x8c421bd0, 0x3c030800, 0x00711821, 0x8c631bd4, 0x00021500,
  5454. 0x00031c00, 0x00431025, 0xacc20014, 0x8e63fff4, 0x96020008, 0x00432023,
  5455. 0x3242ffff, 0x3083ffff, 0x00431021, 0x02c2102a, 0x10400003, 0x00802821,
  5456. 0x97a9001e, 0x01322823, 0x8e620000, 0x30a4ffff, 0x00441021, 0xae620000,
  5457. 0xa4c5000e, 0x8e020000, 0xacc20000, 0x8e020004, 0x8e63fff4, 0x00431021,
  5458. 0xacc20004, 0x8e63fff4, 0x96020008, 0x00641821, 0x0062102a, 0x14400006,
  5459. 0x02459021, 0x8e62fff0, 0xae60fff4, 0x24420001, 0x0a000571, 0xae62fff0,
  5460. 0xae63fff4, 0xacc00008, 0x3242ffff, 0x10560003, 0x31020004, 0x10400006,
  5461. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x34e70020, 0x24020905,
  5462. 0xa4c2000c, 0x8ee30000, 0x8ee20004, 0x14620007, 0x3c02b49a, 0x8ee20860,
  5463. 0x54400001, 0x34e70400, 0x3c024b65, 0x0a000588, 0x34427654, 0x344289ab,
  5464. 0xacc2001c, 0x30e2ffff, 0xacc20010, 0x0e0005a2, 0x00c02021, 0x3242ffff,
  5465. 0x0056102b, 0x1440ff9b, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  5466. 0x1440ff48, 0x00000000, 0x8fbf0044, 0x8fbe0040, 0x8fb7003c, 0x8fb60038,
  5467. 0x8fb50034, 0x8fb40030, 0x8fb3002c, 0x8fb20028, 0x8fb10024, 0x8fb00020,
  5468. 0x03e00008, 0x27bd0048, 0x27bdffe8, 0xafbf0014, 0xafb00010, 0x8f624450,
  5469. 0x8f634410, 0x0a0005b1, 0x00808021, 0x8f626820, 0x30422000, 0x10400003,
  5470. 0x00000000, 0x0e0001f0, 0x00002021, 0x8f624450, 0x8f634410, 0x3042ffff,
  5471. 0x0043102b, 0x1440fff5, 0x00000000, 0x8f630c14, 0x3063000f, 0x2c620002,
  5472. 0x1440000b, 0x00000000, 0x8f630c14, 0x3c020800, 0x8c421b40, 0x3063000f,
  5473. 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7, 0x00000000,
  5474. 0xaf705c18, 0x8f625c10, 0x30420002, 0x10400009, 0x00000000, 0x8f626820,
  5475. 0x30422000, 0x1040fff8, 0x00000000, 0x0e0001f0, 0x00002021, 0x0a0005c4,
  5476. 0x00000000, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000,
  5477. 0x00000000, 0x00000000, 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010,
  5478. 0xaf60680c, 0x8f626804, 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50,
  5479. 0x3c010800, 0xac221b54, 0x24020b78, 0x3c010800, 0xac221b64, 0x34630002,
  5480. 0xaf634000, 0x0e000605, 0x00808021, 0x3c010800, 0xa0221b68, 0x304200ff,
  5481. 0x24030002, 0x14430005, 0x00000000, 0x3c020800, 0x8c421b54, 0x0a0005f8,
  5482. 0xac5000c0, 0x3c020800, 0x8c421b54, 0xac5000bc, 0x8f624434, 0x8f634438,
  5483. 0x8f644410, 0x3c010800, 0xac221b5c, 0x3c010800, 0xac231b6c, 0x3c010800,
  5484. 0xac241b58, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x3c040800,
  5485. 0x8c870000, 0x3c03aa55, 0x3463aa55, 0x3c06c003, 0xac830000, 0x8cc20000,
  5486. 0x14430007, 0x24050002, 0x3c0355aa, 0x346355aa, 0xac830000, 0x8cc20000,
  5487. 0x50430001, 0x24050001, 0x3c020800, 0xac470000, 0x03e00008, 0x00a01021,
  5488. 0x27bdfff8, 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe,
  5489. 0x00000000, 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008,
  5490. 0x27bd0008, 0x8f634450, 0x3c020800, 0x8c421b5c, 0x00031c02, 0x0043102b,
  5491. 0x14400008, 0x3c038000, 0x3c040800, 0x8c841b6c, 0x8f624450, 0x00021c02,
  5492. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  5493. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff,
  5494. 0x2442e000, 0x2c422001, 0x14400003, 0x3c024000, 0x0a000648, 0x2402ffff,
  5495. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021,
  5496. 0x03e00008, 0x00000000, 0x8f624450, 0x3c030800, 0x8c631b58, 0x0a000651,
  5497. 0x3042ffff, 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000,
  5498. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040800, 0x24841af0,
  5499. 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014,
  5500. 0x0a000660, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000,
  5501. 0x00000000, 0x00000000, 0x3c020800, 0x34423000, 0x3c030800, 0x34633000,
  5502. 0x3c040800, 0x348437ff, 0x3c010800, 0xac221b74, 0x24020040, 0x3c010800,
  5503. 0xac221b78, 0x3c010800, 0xac201b70, 0xac600000, 0x24630004, 0x0083102b,
  5504. 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000, 0x00804821, 0x8faa0010,
  5505. 0x3c020800, 0x8c421b70, 0x3c040800, 0x8c841b78, 0x8fab0014, 0x24430001,
  5506. 0x0044102b, 0x3c010800, 0xac231b70, 0x14400003, 0x00004021, 0x3c010800,
  5507. 0xac201b70, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74, 0x91240000,
  5508. 0x00021140, 0x00431021, 0x00481021, 0x25080001, 0xa0440000, 0x29020008,
  5509. 0x1440fff4, 0x25290001, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74,
  5510. 0x8f64680c, 0x00021140, 0x00431021, 0xac440008, 0xac45000c, 0xac460010,
  5511. 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c, 0x00000000, 0x00000000,
  5512. };
  5513. static const u32 tg3TsoFwRodata[] = {
  5514. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5515. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x496e0000, 0x73746b6f,
  5516. 0x66662a2a, 0x00000000, 0x53774576, 0x656e7430, 0x00000000, 0x00000000,
  5517. 0x00000000, 0x00000000, 0x66617461, 0x6c457272, 0x00000000, 0x00000000,
  5518. 0x00000000,
  5519. };
  5520. static const u32 tg3TsoFwData[] = {
  5521. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x362e3000, 0x00000000,
  5522. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  5523. 0x00000000,
  5524. };
  5525. /* 5705 needs a special version of the TSO firmware. */
  5526. #define TG3_TSO5_FW_RELEASE_MAJOR 0x1
  5527. #define TG3_TSO5_FW_RELASE_MINOR 0x2
  5528. #define TG3_TSO5_FW_RELEASE_FIX 0x0
  5529. #define TG3_TSO5_FW_START_ADDR 0x00010000
  5530. #define TG3_TSO5_FW_TEXT_ADDR 0x00010000
  5531. #define TG3_TSO5_FW_TEXT_LEN 0xe90
  5532. #define TG3_TSO5_FW_RODATA_ADDR 0x00010e90
  5533. #define TG3_TSO5_FW_RODATA_LEN 0x50
  5534. #define TG3_TSO5_FW_DATA_ADDR 0x00010f00
  5535. #define TG3_TSO5_FW_DATA_LEN 0x20
  5536. #define TG3_TSO5_FW_SBSS_ADDR 0x00010f20
  5537. #define TG3_TSO5_FW_SBSS_LEN 0x28
  5538. #define TG3_TSO5_FW_BSS_ADDR 0x00010f50
  5539. #define TG3_TSO5_FW_BSS_LEN 0x88
  5540. static const u32 tg3Tso5FwText[(TG3_TSO5_FW_TEXT_LEN / 4) + 1] = {
  5541. 0x0c004003, 0x00000000, 0x00010f04, 0x00000000, 0x10000003, 0x00000000,
  5542. 0x0000000d, 0x0000000d, 0x3c1d0001, 0x37bde000, 0x03a0f021, 0x3c100001,
  5543. 0x26100000, 0x0c004010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  5544. 0xafbf0018, 0x0c0042e8, 0x34840002, 0x0c004364, 0x00000000, 0x3c030001,
  5545. 0x90630f34, 0x24020002, 0x3c040001, 0x24840e9c, 0x14620003, 0x24050001,
  5546. 0x3c040001, 0x24840e90, 0x24060002, 0x00003821, 0xafa00010, 0x0c004378,
  5547. 0xafa00014, 0x0c00402c, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5548. 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c, 0xafb20018, 0xafb10014,
  5549. 0x0c0042d4, 0xafb00010, 0x3c128000, 0x24110001, 0x8f706810, 0x32020400,
  5550. 0x10400007, 0x00000000, 0x8f641008, 0x00921024, 0x14400003, 0x00000000,
  5551. 0x0c004064, 0x00000000, 0x3c020001, 0x90420f56, 0x10510003, 0x32020200,
  5552. 0x1040fff1, 0x00000000, 0x0c0041b4, 0x00000000, 0x08004034, 0x00000000,
  5553. 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020,
  5554. 0x27bdffe0, 0x3c040001, 0x24840eb0, 0x00002821, 0x00003021, 0x00003821,
  5555. 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130,
  5556. 0xaf625000, 0x3c010001, 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018,
  5557. 0x03e00008, 0x27bd0020, 0x00000000, 0x00000000, 0x3c030001, 0x24630f60,
  5558. 0x90620000, 0x27bdfff0, 0x14400003, 0x0080c021, 0x08004073, 0x00004821,
  5559. 0x3c022000, 0x03021024, 0x10400003, 0x24090002, 0x08004073, 0xa0600000,
  5560. 0x24090001, 0x00181040, 0x30431f80, 0x346f8008, 0x1520004b, 0x25eb0028,
  5561. 0x3c040001, 0x00832021, 0x8c848010, 0x3c050001, 0x24a50f7a, 0x00041402,
  5562. 0xa0a20000, 0x3c010001, 0xa0240f7b, 0x3c020001, 0x00431021, 0x94428014,
  5563. 0x3c010001, 0xa0220f7c, 0x3c0c0001, 0x01836021, 0x8d8c8018, 0x304200ff,
  5564. 0x24420008, 0x000220c3, 0x24020001, 0x3c010001, 0xa0220f60, 0x0124102b,
  5565. 0x1040000c, 0x00003821, 0x24a6000e, 0x01602821, 0x8ca20000, 0x8ca30004,
  5566. 0x24a50008, 0x24e70001, 0xacc20000, 0xacc30004, 0x00e4102b, 0x1440fff8,
  5567. 0x24c60008, 0x00003821, 0x3c080001, 0x25080f7b, 0x91060000, 0x3c020001,
  5568. 0x90420f7c, 0x2503000d, 0x00c32821, 0x00461023, 0x00021fc2, 0x00431021,
  5569. 0x00021043, 0x1840000c, 0x00002021, 0x91020001, 0x00461023, 0x00021fc2,
  5570. 0x00431021, 0x00021843, 0x94a20000, 0x24e70001, 0x00822021, 0x00e3102a,
  5571. 0x1440fffb, 0x24a50002, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  5572. 0x00822021, 0x3c02ffff, 0x01821024, 0x3083ffff, 0x00431025, 0x3c010001,
  5573. 0x080040fa, 0xac220f80, 0x3c050001, 0x24a50f7c, 0x90a20000, 0x3c0c0001,
  5574. 0x01836021, 0x8d8c8018, 0x000220c2, 0x1080000e, 0x00003821, 0x01603021,
  5575. 0x24a5000c, 0x8ca20000, 0x8ca30004, 0x24a50008, 0x24e70001, 0xacc20000,
  5576. 0xacc30004, 0x00e4102b, 0x1440fff8, 0x24c60008, 0x3c050001, 0x24a50f7c,
  5577. 0x90a20000, 0x30430007, 0x24020004, 0x10620011, 0x28620005, 0x10400005,
  5578. 0x24020002, 0x10620008, 0x000710c0, 0x080040fa, 0x00000000, 0x24020006,
  5579. 0x1062000e, 0x000710c0, 0x080040fa, 0x00000000, 0x00a21821, 0x9463000c,
  5580. 0x004b1021, 0x080040fa, 0xa4430000, 0x000710c0, 0x00a21821, 0x8c63000c,
  5581. 0x004b1021, 0x080040fa, 0xac430000, 0x00a21821, 0x8c63000c, 0x004b2021,
  5582. 0x00a21021, 0xac830000, 0x94420010, 0xa4820004, 0x95e70006, 0x3c020001,
  5583. 0x90420f7c, 0x3c030001, 0x90630f7a, 0x00e2c823, 0x3c020001, 0x90420f7b,
  5584. 0x24630028, 0x01e34021, 0x24420028, 0x15200012, 0x01e23021, 0x94c2000c,
  5585. 0x3c010001, 0xa4220f78, 0x94c20004, 0x94c30006, 0x3c010001, 0xa4200f76,
  5586. 0x3c010001, 0xa4200f72, 0x00021400, 0x00431025, 0x3c010001, 0xac220f6c,
  5587. 0x95020004, 0x3c010001, 0x08004124, 0xa4220f70, 0x3c020001, 0x94420f70,
  5588. 0x3c030001, 0x94630f72, 0x00431021, 0xa5020004, 0x3c020001, 0x94420f6c,
  5589. 0xa4c20004, 0x3c020001, 0x8c420f6c, 0xa4c20006, 0x3c040001, 0x94840f72,
  5590. 0x3c020001, 0x94420f70, 0x3c0a0001, 0x954a0f76, 0x00441821, 0x3063ffff,
  5591. 0x0062182a, 0x24020002, 0x1122000b, 0x00832023, 0x3c030001, 0x94630f78,
  5592. 0x30620009, 0x10400006, 0x3062fff6, 0xa4c2000c, 0x3c020001, 0x94420f78,
  5593. 0x30420009, 0x01425023, 0x24020001, 0x1122001b, 0x29220002, 0x50400005,
  5594. 0x24020002, 0x11200007, 0x31a2ffff, 0x08004197, 0x00000000, 0x1122001d,
  5595. 0x24020016, 0x08004197, 0x31a2ffff, 0x3c0e0001, 0x95ce0f80, 0x10800005,
  5596. 0x01806821, 0x01c42021, 0x00041c02, 0x3082ffff, 0x00627021, 0x000e1027,
  5597. 0xa502000a, 0x3c030001, 0x90630f7b, 0x31a2ffff, 0x00e21021, 0x0800418d,
  5598. 0x00432023, 0x3c020001, 0x94420f80, 0x00442021, 0x00041c02, 0x3082ffff,
  5599. 0x00622021, 0x00807021, 0x00041027, 0x08004185, 0xa502000a, 0x3c050001,
  5600. 0x24a50f7a, 0x90a30000, 0x14620002, 0x24e2fff2, 0xa5e20034, 0x90a20000,
  5601. 0x00e21023, 0xa5020002, 0x3c030001, 0x94630f80, 0x3c020001, 0x94420f5a,
  5602. 0x30e5ffff, 0x00641821, 0x00451023, 0x00622023, 0x00041c02, 0x3082ffff,
  5603. 0x00622021, 0x00041027, 0xa502000a, 0x3c030001, 0x90630f7c, 0x24620001,
  5604. 0x14a20005, 0x00807021, 0x01631021, 0x90420000, 0x08004185, 0x00026200,
  5605. 0x24620002, 0x14a20003, 0x306200fe, 0x004b1021, 0x944c0000, 0x3c020001,
  5606. 0x94420f82, 0x3183ffff, 0x3c040001, 0x90840f7b, 0x00431021, 0x00e21021,
  5607. 0x00442023, 0x008a2021, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  5608. 0x00822021, 0x00806821, 0x00041027, 0xa4c20010, 0x31a2ffff, 0x000e1c00,
  5609. 0x00431025, 0x3c040001, 0x24840f72, 0xade20010, 0x94820000, 0x3c050001,
  5610. 0x94a50f76, 0x3c030001, 0x8c630f6c, 0x24420001, 0x00b92821, 0xa4820000,
  5611. 0x3322ffff, 0x00622021, 0x0083182b, 0x3c010001, 0xa4250f76, 0x10600003,
  5612. 0x24a2ffff, 0x3c010001, 0xa4220f76, 0x3c024000, 0x03021025, 0x3c010001,
  5613. 0xac240f6c, 0xaf621008, 0x03e00008, 0x27bd0010, 0x3c030001, 0x90630f56,
  5614. 0x27bdffe8, 0x24020001, 0xafbf0014, 0x10620026, 0xafb00010, 0x8f620cf4,
  5615. 0x2442ffff, 0x3042007f, 0x00021100, 0x8c434000, 0x3c010001, 0xac230f64,
  5616. 0x8c434008, 0x24444000, 0x8c5c4004, 0x30620040, 0x14400002, 0x24020088,
  5617. 0x24020008, 0x3c010001, 0xa4220f68, 0x30620004, 0x10400005, 0x24020001,
  5618. 0x3c010001, 0xa0220f57, 0x080041d5, 0x00031402, 0x3c010001, 0xa0200f57,
  5619. 0x00031402, 0x3c010001, 0xa4220f54, 0x9483000c, 0x24020001, 0x3c010001,
  5620. 0xa4200f50, 0x3c010001, 0xa0220f56, 0x3c010001, 0xa4230f62, 0x24020001,
  5621. 0x1342001e, 0x00000000, 0x13400005, 0x24020003, 0x13420067, 0x00000000,
  5622. 0x080042cf, 0x00000000, 0x3c020001, 0x94420f62, 0x241a0001, 0x3c010001,
  5623. 0xa4200f5e, 0x3c010001, 0xa4200f52, 0x304407ff, 0x00021bc2, 0x00031823,
  5624. 0x3063003e, 0x34630036, 0x00021242, 0x3042003c, 0x00621821, 0x3c010001,
  5625. 0xa4240f58, 0x00832021, 0x24630030, 0x3c010001, 0xa4240f5a, 0x3c010001,
  5626. 0xa4230f5c, 0x3c060001, 0x24c60f52, 0x94c50000, 0x94c30002, 0x3c040001,
  5627. 0x94840f5a, 0x00651021, 0x0044102a, 0x10400013, 0x3c108000, 0x00a31021,
  5628. 0xa4c20000, 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008,
  5629. 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4,
  5630. 0x00501024, 0x104000b7, 0x00000000, 0x0800420f, 0x00000000, 0x3c030001,
  5631. 0x94630f50, 0x00851023, 0xa4c40000, 0x00621821, 0x3042ffff, 0x3c010001,
  5632. 0xa4230f50, 0xaf620ce8, 0x3c020001, 0x94420f68, 0x34420024, 0xaf620cec,
  5633. 0x94c30002, 0x3c020001, 0x94420f50, 0x14620012, 0x3c028000, 0x3c108000,
  5634. 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008, 0x00901024,
  5635. 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024,
  5636. 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003, 0xaf620cf4, 0x3c108000,
  5637. 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000,
  5638. 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003,
  5639. 0x3c070001, 0x24e70f50, 0x94e20000, 0x03821021, 0xaf620ce0, 0x3c020001,
  5640. 0x8c420f64, 0xaf620ce4, 0x3c050001, 0x94a50f54, 0x94e30000, 0x3c040001,
  5641. 0x94840f58, 0x3c020001, 0x94420f5e, 0x00a32823, 0x00822023, 0x30a6ffff,
  5642. 0x3083ffff, 0x00c3102b, 0x14400043, 0x00000000, 0x3c020001, 0x94420f5c,
  5643. 0x00021400, 0x00621025, 0xaf620ce8, 0x94e20000, 0x3c030001, 0x94630f54,
  5644. 0x00441021, 0xa4e20000, 0x3042ffff, 0x14430021, 0x3c020008, 0x3c020001,
  5645. 0x90420f57, 0x10400006, 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624,
  5646. 0x0800427c, 0x0000d021, 0x3c020001, 0x94420f68, 0x3c030008, 0x34630624,
  5647. 0x00431025, 0xaf620cec, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5648. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5649. 0x00000000, 0x8f620cf4, 0x00501024, 0x10400015, 0x00000000, 0x08004283,
  5650. 0x00000000, 0x3c030001, 0x94630f68, 0x34420624, 0x3c108000, 0x00621825,
  5651. 0x3c028000, 0xaf630cec, 0xaf620cf4, 0x8f641008, 0x00901024, 0x14400003,
  5652. 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7,
  5653. 0x00000000, 0x3c010001, 0x080042cf, 0xa4200f5e, 0x3c020001, 0x94420f5c,
  5654. 0x00021400, 0x00c21025, 0xaf620ce8, 0x3c020001, 0x90420f57, 0x10400009,
  5655. 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624, 0x0000d021, 0x00431025,
  5656. 0xaf620cec, 0x080042c1, 0x3c108000, 0x3c020001, 0x94420f68, 0x3c030008,
  5657. 0x34630604, 0x00431025, 0xaf620cec, 0x3c020001, 0x94420f5e, 0x00451021,
  5658. 0x3c010001, 0xa4220f5e, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5659. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5660. 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x8fbf0014,
  5661. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000, 0x27bdffe0, 0x3c040001,
  5662. 0x24840ec0, 0x00002821, 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010,
  5663. 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130, 0xaf625000, 0x3c010001,
  5664. 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5665. 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010, 0xaf60680c, 0x8f626804,
  5666. 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50, 0x3c010001, 0xac220f20,
  5667. 0x24020b78, 0x3c010001, 0xac220f30, 0x34630002, 0xaf634000, 0x0c004315,
  5668. 0x00808021, 0x3c010001, 0xa0220f34, 0x304200ff, 0x24030002, 0x14430005,
  5669. 0x00000000, 0x3c020001, 0x8c420f20, 0x08004308, 0xac5000c0, 0x3c020001,
  5670. 0x8c420f20, 0xac5000bc, 0x8f624434, 0x8f634438, 0x8f644410, 0x3c010001,
  5671. 0xac220f28, 0x3c010001, 0xac230f38, 0x3c010001, 0xac240f24, 0x8fbf0014,
  5672. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x03e00008, 0x24020001, 0x27bdfff8,
  5673. 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe, 0x00000000,
  5674. 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008, 0x27bd0008,
  5675. 0x8f634450, 0x3c020001, 0x8c420f28, 0x00031c02, 0x0043102b, 0x14400008,
  5676. 0x3c038000, 0x3c040001, 0x8c840f38, 0x8f624450, 0x00021c02, 0x0083102b,
  5677. 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024, 0x1440fffd,
  5678. 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff, 0x2442e000,
  5679. 0x2c422001, 0x14400003, 0x3c024000, 0x08004347, 0x2402ffff, 0x00822025,
  5680. 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021, 0x03e00008,
  5681. 0x00000000, 0x8f624450, 0x3c030001, 0x8c630f24, 0x08004350, 0x3042ffff,
  5682. 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000, 0x03e00008,
  5683. 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040001, 0x24840ed0, 0x00003021,
  5684. 0x00003821, 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0800435f,
  5685. 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x3c020001, 0x3442d600,
  5686. 0x3c030001, 0x3463d600, 0x3c040001, 0x3484ddff, 0x3c010001, 0xac220f40,
  5687. 0x24020040, 0x3c010001, 0xac220f44, 0x3c010001, 0xac200f3c, 0xac600000,
  5688. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  5689. 0x00804821, 0x8faa0010, 0x3c020001, 0x8c420f3c, 0x3c040001, 0x8c840f44,
  5690. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010001, 0xac230f3c, 0x14400003,
  5691. 0x00004021, 0x3c010001, 0xac200f3c, 0x3c020001, 0x8c420f3c, 0x3c030001,
  5692. 0x8c630f40, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  5693. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020001, 0x8c420f3c,
  5694. 0x3c030001, 0x8c630f40, 0x8f64680c, 0x00021140, 0x00431021, 0xac440008,
  5695. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  5696. 0x00000000, 0x00000000, 0x00000000,
  5697. };
  5698. static const u32 tg3Tso5FwRodata[(TG3_TSO5_FW_RODATA_LEN / 4) + 1] = {
  5699. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5700. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000,
  5701. 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  5702. 0x00000000, 0x00000000, 0x00000000,
  5703. };
  5704. static const u32 tg3Tso5FwData[(TG3_TSO5_FW_DATA_LEN / 4) + 1] = {
  5705. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x322e3000, 0x00000000,
  5706. 0x00000000, 0x00000000, 0x00000000,
  5707. };
  5708. /* tp->lock is held. */
  5709. static int tg3_load_tso_firmware(struct tg3 *tp)
  5710. {
  5711. struct fw_info info;
  5712. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5713. int err, i;
  5714. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5715. return 0;
  5716. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5717. info.text_base = TG3_TSO5_FW_TEXT_ADDR;
  5718. info.text_len = TG3_TSO5_FW_TEXT_LEN;
  5719. info.text_data = &tg3Tso5FwText[0];
  5720. info.rodata_base = TG3_TSO5_FW_RODATA_ADDR;
  5721. info.rodata_len = TG3_TSO5_FW_RODATA_LEN;
  5722. info.rodata_data = &tg3Tso5FwRodata[0];
  5723. info.data_base = TG3_TSO5_FW_DATA_ADDR;
  5724. info.data_len = TG3_TSO5_FW_DATA_LEN;
  5725. info.data_data = &tg3Tso5FwData[0];
  5726. cpu_base = RX_CPU_BASE;
  5727. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5728. cpu_scratch_size = (info.text_len +
  5729. info.rodata_len +
  5730. info.data_len +
  5731. TG3_TSO5_FW_SBSS_LEN +
  5732. TG3_TSO5_FW_BSS_LEN);
  5733. } else {
  5734. info.text_base = TG3_TSO_FW_TEXT_ADDR;
  5735. info.text_len = TG3_TSO_FW_TEXT_LEN;
  5736. info.text_data = &tg3TsoFwText[0];
  5737. info.rodata_base = TG3_TSO_FW_RODATA_ADDR;
  5738. info.rodata_len = TG3_TSO_FW_RODATA_LEN;
  5739. info.rodata_data = &tg3TsoFwRodata[0];
  5740. info.data_base = TG3_TSO_FW_DATA_ADDR;
  5741. info.data_len = TG3_TSO_FW_DATA_LEN;
  5742. info.data_data = &tg3TsoFwData[0];
  5743. cpu_base = TX_CPU_BASE;
  5744. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5745. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5746. }
  5747. err = tg3_load_firmware_cpu(tp, cpu_base,
  5748. cpu_scratch_base, cpu_scratch_size,
  5749. &info);
  5750. if (err)
  5751. return err;
  5752. /* Now startup the cpu. */
  5753. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5754. tw32_f(cpu_base + CPU_PC, info.text_base);
  5755. for (i = 0; i < 5; i++) {
  5756. if (tr32(cpu_base + CPU_PC) == info.text_base)
  5757. break;
  5758. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5759. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5760. tw32_f(cpu_base + CPU_PC, info.text_base);
  5761. udelay(1000);
  5762. }
  5763. if (i >= 5) {
  5764. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  5765. "to set CPU PC, is %08x should be %08x\n",
  5766. tp->dev->name, tr32(cpu_base + CPU_PC),
  5767. info.text_base);
  5768. return -ENODEV;
  5769. }
  5770. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5771. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  5772. return 0;
  5773. }
  5774. /* tp->lock is held. */
  5775. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  5776. {
  5777. u32 addr_high, addr_low;
  5778. int i;
  5779. addr_high = ((tp->dev->dev_addr[0] << 8) |
  5780. tp->dev->dev_addr[1]);
  5781. addr_low = ((tp->dev->dev_addr[2] << 24) |
  5782. (tp->dev->dev_addr[3] << 16) |
  5783. (tp->dev->dev_addr[4] << 8) |
  5784. (tp->dev->dev_addr[5] << 0));
  5785. for (i = 0; i < 4; i++) {
  5786. if (i == 1 && skip_mac_1)
  5787. continue;
  5788. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  5789. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  5790. }
  5791. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  5792. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5793. for (i = 0; i < 12; i++) {
  5794. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  5795. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  5796. }
  5797. }
  5798. addr_high = (tp->dev->dev_addr[0] +
  5799. tp->dev->dev_addr[1] +
  5800. tp->dev->dev_addr[2] +
  5801. tp->dev->dev_addr[3] +
  5802. tp->dev->dev_addr[4] +
  5803. tp->dev->dev_addr[5]) &
  5804. TX_BACKOFF_SEED_MASK;
  5805. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  5806. }
  5807. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  5808. {
  5809. struct tg3 *tp = netdev_priv(dev);
  5810. struct sockaddr *addr = p;
  5811. int err = 0, skip_mac_1 = 0;
  5812. if (!is_valid_ether_addr(addr->sa_data))
  5813. return -EINVAL;
  5814. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5815. if (!netif_running(dev))
  5816. return 0;
  5817. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5818. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  5819. addr0_high = tr32(MAC_ADDR_0_HIGH);
  5820. addr0_low = tr32(MAC_ADDR_0_LOW);
  5821. addr1_high = tr32(MAC_ADDR_1_HIGH);
  5822. addr1_low = tr32(MAC_ADDR_1_LOW);
  5823. /* Skip MAC addr 1 if ASF is using it. */
  5824. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  5825. !(addr1_high == 0 && addr1_low == 0))
  5826. skip_mac_1 = 1;
  5827. }
  5828. spin_lock_bh(&tp->lock);
  5829. __tg3_set_mac_addr(tp, skip_mac_1);
  5830. spin_unlock_bh(&tp->lock);
  5831. return err;
  5832. }
  5833. /* tp->lock is held. */
  5834. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5835. dma_addr_t mapping, u32 maxlen_flags,
  5836. u32 nic_addr)
  5837. {
  5838. tg3_write_mem(tp,
  5839. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5840. ((u64) mapping >> 32));
  5841. tg3_write_mem(tp,
  5842. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  5843. ((u64) mapping & 0xffffffff));
  5844. tg3_write_mem(tp,
  5845. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  5846. maxlen_flags);
  5847. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5848. tg3_write_mem(tp,
  5849. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  5850. nic_addr);
  5851. }
  5852. static void __tg3_set_rx_mode(struct net_device *);
  5853. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  5854. {
  5855. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  5856. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  5857. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  5858. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  5859. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5860. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  5861. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  5862. }
  5863. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  5864. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  5865. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5866. u32 val = ec->stats_block_coalesce_usecs;
  5867. if (!netif_carrier_ok(tp->dev))
  5868. val = 0;
  5869. tw32(HOSTCC_STAT_COAL_TICKS, val);
  5870. }
  5871. }
  5872. /* tp->lock is held. */
  5873. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  5874. {
  5875. u32 val, rdmac_mode;
  5876. int i, err, limit;
  5877. tg3_disable_ints(tp);
  5878. tg3_stop_fw(tp);
  5879. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  5880. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  5881. tg3_abort_hw(tp, 1);
  5882. }
  5883. if (reset_phy &&
  5884. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB))
  5885. tg3_phy_reset(tp);
  5886. err = tg3_chip_reset(tp);
  5887. if (err)
  5888. return err;
  5889. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  5890. if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0 ||
  5891. tp->pci_chip_rev_id == CHIPREV_ID_5784_A1) {
  5892. val = tr32(TG3_CPMU_CTRL);
  5893. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  5894. tw32(TG3_CPMU_CTRL, val);
  5895. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  5896. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  5897. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  5898. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  5899. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  5900. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  5901. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  5902. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  5903. val = tr32(TG3_CPMU_HST_ACC);
  5904. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  5905. val |= CPMU_HST_ACC_MACCLK_6_25;
  5906. tw32(TG3_CPMU_HST_ACC, val);
  5907. }
  5908. /* This works around an issue with Athlon chipsets on
  5909. * B3 tigon3 silicon. This bit has no effect on any
  5910. * other revision. But do not set this on PCI Express
  5911. * chips and don't even touch the clocks if the CPMU is present.
  5912. */
  5913. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  5914. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  5915. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  5916. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5917. }
  5918. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5919. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  5920. val = tr32(TG3PCI_PCISTATE);
  5921. val |= PCISTATE_RETRY_SAME_DMA;
  5922. tw32(TG3PCI_PCISTATE, val);
  5923. }
  5924. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5925. /* Allow reads and writes to the
  5926. * APE register and memory space.
  5927. */
  5928. val = tr32(TG3PCI_PCISTATE);
  5929. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5930. PCISTATE_ALLOW_APE_SHMEM_WR;
  5931. tw32(TG3PCI_PCISTATE, val);
  5932. }
  5933. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  5934. /* Enable some hw fixes. */
  5935. val = tr32(TG3PCI_MSI_DATA);
  5936. val |= (1 << 26) | (1 << 28) | (1 << 29);
  5937. tw32(TG3PCI_MSI_DATA, val);
  5938. }
  5939. /* Descriptor ring init may make accesses to the
  5940. * NIC SRAM area to setup the TX descriptors, so we
  5941. * can only do this after the hardware has been
  5942. * successfully reset.
  5943. */
  5944. err = tg3_init_rings(tp);
  5945. if (err)
  5946. return err;
  5947. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  5948. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761 &&
  5949. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5950. /* This value is determined during the probe time DMA
  5951. * engine test, tg3_test_dma.
  5952. */
  5953. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  5954. }
  5955. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  5956. GRC_MODE_4X_NIC_SEND_RINGS |
  5957. GRC_MODE_NO_TX_PHDR_CSUM |
  5958. GRC_MODE_NO_RX_PHDR_CSUM);
  5959. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  5960. /* Pseudo-header checksum is done by hardware logic and not
  5961. * the offload processers, so make the chip do the pseudo-
  5962. * header checksums on receive. For transmit it is more
  5963. * convenient to do the pseudo-header checksum in software
  5964. * as Linux does that on transmit for us in all cases.
  5965. */
  5966. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  5967. tw32(GRC_MODE,
  5968. tp->grc_mode |
  5969. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  5970. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  5971. val = tr32(GRC_MISC_CFG);
  5972. val &= ~0xff;
  5973. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  5974. tw32(GRC_MISC_CFG, val);
  5975. /* Initialize MBUF/DESC pool. */
  5976. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5977. /* Do nothing. */
  5978. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  5979. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  5980. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  5981. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  5982. else
  5983. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  5984. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  5985. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  5986. }
  5987. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5988. int fw_len;
  5989. fw_len = (TG3_TSO5_FW_TEXT_LEN +
  5990. TG3_TSO5_FW_RODATA_LEN +
  5991. TG3_TSO5_FW_DATA_LEN +
  5992. TG3_TSO5_FW_SBSS_LEN +
  5993. TG3_TSO5_FW_BSS_LEN);
  5994. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  5995. tw32(BUFMGR_MB_POOL_ADDR,
  5996. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  5997. tw32(BUFMGR_MB_POOL_SIZE,
  5998. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  5999. }
  6000. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6001. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6002. tp->bufmgr_config.mbuf_read_dma_low_water);
  6003. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6004. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6005. tw32(BUFMGR_MB_HIGH_WATER,
  6006. tp->bufmgr_config.mbuf_high_water);
  6007. } else {
  6008. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6009. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6010. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6011. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6012. tw32(BUFMGR_MB_HIGH_WATER,
  6013. tp->bufmgr_config.mbuf_high_water_jumbo);
  6014. }
  6015. tw32(BUFMGR_DMA_LOW_WATER,
  6016. tp->bufmgr_config.dma_low_water);
  6017. tw32(BUFMGR_DMA_HIGH_WATER,
  6018. tp->bufmgr_config.dma_high_water);
  6019. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6020. for (i = 0; i < 2000; i++) {
  6021. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6022. break;
  6023. udelay(10);
  6024. }
  6025. if (i >= 2000) {
  6026. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  6027. tp->dev->name);
  6028. return -ENODEV;
  6029. }
  6030. /* Setup replenish threshold. */
  6031. val = tp->rx_pending / 8;
  6032. if (val == 0)
  6033. val = 1;
  6034. else if (val > tp->rx_std_max_post)
  6035. val = tp->rx_std_max_post;
  6036. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6037. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6038. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6039. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6040. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6041. }
  6042. tw32(RCVBDI_STD_THRESH, val);
  6043. /* Initialize TG3_BDINFO's at:
  6044. * RCVDBDI_STD_BD: standard eth size rx ring
  6045. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6046. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6047. *
  6048. * like so:
  6049. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6050. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6051. * ring attribute flags
  6052. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6053. *
  6054. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6055. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6056. *
  6057. * The size of each ring is fixed in the firmware, but the location is
  6058. * configurable.
  6059. */
  6060. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6061. ((u64) tp->rx_std_mapping >> 32));
  6062. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6063. ((u64) tp->rx_std_mapping & 0xffffffff));
  6064. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6065. NIC_SRAM_RX_BUFFER_DESC);
  6066. /* Don't even try to program the JUMBO/MINI buffer descriptor
  6067. * configs on 5705.
  6068. */
  6069. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  6070. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6071. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  6072. } else {
  6073. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6074. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  6075. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6076. BDINFO_FLAGS_DISABLED);
  6077. /* Setup replenish threshold. */
  6078. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6079. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6080. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6081. ((u64) tp->rx_jumbo_mapping >> 32));
  6082. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6083. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  6084. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6085. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  6086. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6087. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6088. } else {
  6089. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6090. BDINFO_FLAGS_DISABLED);
  6091. }
  6092. }
  6093. /* There is only one send ring on 5705/5750, no need to explicitly
  6094. * disable the others.
  6095. */
  6096. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6097. /* Clear out send RCB ring in SRAM. */
  6098. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  6099. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  6100. BDINFO_FLAGS_DISABLED);
  6101. }
  6102. tp->tx_prod = 0;
  6103. tp->tx_cons = 0;
  6104. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  6105. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  6106. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  6107. tp->tx_desc_mapping,
  6108. (TG3_TX_RING_SIZE <<
  6109. BDINFO_FLAGS_MAXLEN_SHIFT),
  6110. NIC_SRAM_TX_BUFFER_DESC);
  6111. /* There is only one receive return ring on 5705/5750, no need
  6112. * to explicitly disable the others.
  6113. */
  6114. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6115. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  6116. i += TG3_BDINFO_SIZE) {
  6117. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  6118. BDINFO_FLAGS_DISABLED);
  6119. }
  6120. }
  6121. tp->rx_rcb_ptr = 0;
  6122. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  6123. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  6124. tp->rx_rcb_mapping,
  6125. (TG3_RX_RCB_RING_SIZE(tp) <<
  6126. BDINFO_FLAGS_MAXLEN_SHIFT),
  6127. 0);
  6128. tp->rx_std_ptr = tp->rx_pending;
  6129. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  6130. tp->rx_std_ptr);
  6131. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6132. tp->rx_jumbo_pending : 0;
  6133. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  6134. tp->rx_jumbo_ptr);
  6135. /* Initialize MAC address and backoff seed. */
  6136. __tg3_set_mac_addr(tp, 0);
  6137. /* MTU + ethernet header + FCS + optional VLAN tag */
  6138. tw32(MAC_RX_MTU_SIZE, tp->dev->mtu + ETH_HLEN + 8);
  6139. /* The slot time is changed by tg3_setup_phy if we
  6140. * run at gigabit with half duplex.
  6141. */
  6142. tw32(MAC_TX_LENGTHS,
  6143. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6144. (6 << TX_LENGTHS_IPG_SHIFT) |
  6145. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6146. /* Receive rules. */
  6147. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6148. tw32(RCVLPC_CONFIG, 0x0181);
  6149. /* Calculate RDMAC_MODE setting early, we need it to determine
  6150. * the RCVLPC_STATE_ENABLE mask.
  6151. */
  6152. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6153. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6154. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6155. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6156. RDMAC_MODE_LNGREAD_ENAB);
  6157. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6158. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6159. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6160. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6161. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6162. /* If statement applies to 5705 and 5750 PCI devices only */
  6163. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6164. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6165. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6166. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6167. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6168. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6169. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6170. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6171. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6172. }
  6173. }
  6174. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6175. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6176. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6177. rdmac_mode |= (1 << 27);
  6178. /* Receive/send statistics. */
  6179. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6180. val = tr32(RCVLPC_STATS_ENABLE);
  6181. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6182. tw32(RCVLPC_STATS_ENABLE, val);
  6183. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6184. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6185. val = tr32(RCVLPC_STATS_ENABLE);
  6186. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6187. tw32(RCVLPC_STATS_ENABLE, val);
  6188. } else {
  6189. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6190. }
  6191. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6192. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6193. tw32(SNDDATAI_STATSCTRL,
  6194. (SNDDATAI_SCTRL_ENABLE |
  6195. SNDDATAI_SCTRL_FASTUPD));
  6196. /* Setup host coalescing engine. */
  6197. tw32(HOSTCC_MODE, 0);
  6198. for (i = 0; i < 2000; i++) {
  6199. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6200. break;
  6201. udelay(10);
  6202. }
  6203. __tg3_set_coalesce(tp, &tp->coal);
  6204. /* set status block DMA address */
  6205. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6206. ((u64) tp->status_mapping >> 32));
  6207. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6208. ((u64) tp->status_mapping & 0xffffffff));
  6209. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6210. /* Status/statistics block address. See tg3_timer,
  6211. * the tg3_periodic_fetch_stats call there, and
  6212. * tg3_get_stats to see how this works for 5705/5750 chips.
  6213. */
  6214. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6215. ((u64) tp->stats_mapping >> 32));
  6216. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6217. ((u64) tp->stats_mapping & 0xffffffff));
  6218. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6219. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6220. }
  6221. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6222. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6223. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6224. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6225. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6226. /* Clear statistics/status block in chip, and status block in ram. */
  6227. for (i = NIC_SRAM_STATS_BLK;
  6228. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6229. i += sizeof(u32)) {
  6230. tg3_write_mem(tp, i, 0);
  6231. udelay(40);
  6232. }
  6233. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  6234. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6235. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6236. /* reset to prevent losing 1st rx packet intermittently */
  6237. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6238. udelay(10);
  6239. }
  6240. tp->mac_mode = MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6241. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6242. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6243. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6244. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6245. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6246. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6247. udelay(40);
  6248. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6249. * If TG3_FLG2_IS_NIC is zero, we should read the
  6250. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6251. * whether used as inputs or outputs, are set by boot code after
  6252. * reset.
  6253. */
  6254. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6255. u32 gpio_mask;
  6256. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6257. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6258. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6259. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6260. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6261. GRC_LCLCTRL_GPIO_OUTPUT3;
  6262. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6263. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6264. tp->grc_local_ctrl &= ~gpio_mask;
  6265. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6266. /* GPIO1 must be driven high for eeprom write protect */
  6267. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6268. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6269. GRC_LCLCTRL_GPIO_OUTPUT1);
  6270. }
  6271. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6272. udelay(100);
  6273. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  6274. tp->last_tag = 0;
  6275. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6276. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6277. udelay(40);
  6278. }
  6279. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6280. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6281. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6282. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6283. WDMAC_MODE_LNGREAD_ENAB);
  6284. /* If statement applies to 5705 and 5750 PCI devices only */
  6285. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6286. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6287. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6288. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  6289. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6290. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6291. /* nothing */
  6292. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6293. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6294. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6295. val |= WDMAC_MODE_RX_ACCEL;
  6296. }
  6297. }
  6298. /* Enable host coalescing bug fix */
  6299. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755) ||
  6300. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787) ||
  6301. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784) ||
  6302. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) ||
  6303. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785))
  6304. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6305. tw32_f(WDMAC_MODE, val);
  6306. udelay(40);
  6307. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6308. u16 pcix_cmd;
  6309. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6310. &pcix_cmd);
  6311. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6312. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6313. pcix_cmd |= PCI_X_CMD_READ_2K;
  6314. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6315. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6316. pcix_cmd |= PCI_X_CMD_READ_2K;
  6317. }
  6318. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6319. pcix_cmd);
  6320. }
  6321. tw32_f(RDMAC_MODE, rdmac_mode);
  6322. udelay(40);
  6323. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6324. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6325. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6326. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6327. tw32(SNDDATAC_MODE,
  6328. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6329. else
  6330. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6331. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6332. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6333. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6334. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6335. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6336. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6337. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  6338. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6339. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6340. err = tg3_load_5701_a0_firmware_fix(tp);
  6341. if (err)
  6342. return err;
  6343. }
  6344. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6345. err = tg3_load_tso_firmware(tp);
  6346. if (err)
  6347. return err;
  6348. }
  6349. tp->tx_mode = TX_MODE_ENABLE;
  6350. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6351. udelay(100);
  6352. tp->rx_mode = RX_MODE_ENABLE;
  6353. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6354. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6355. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  6356. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6357. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6358. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6359. udelay(10);
  6360. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6361. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6362. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6363. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6364. udelay(10);
  6365. }
  6366. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6367. udelay(10);
  6368. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6369. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6370. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6371. /* Set drive transmission level to 1.2V */
  6372. /* only if the signal pre-emphasis bit is not set */
  6373. val = tr32(MAC_SERDES_CFG);
  6374. val &= 0xfffff000;
  6375. val |= 0x880;
  6376. tw32(MAC_SERDES_CFG, val);
  6377. }
  6378. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6379. tw32(MAC_SERDES_CFG, 0x616000);
  6380. }
  6381. /* Prevent chip from dropping frames when flow control
  6382. * is enabled.
  6383. */
  6384. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  6385. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6386. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6387. /* Use hardware link auto-negotiation */
  6388. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6389. }
  6390. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6391. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6392. u32 tmp;
  6393. tmp = tr32(SERDES_RX_CTRL);
  6394. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6395. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6396. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6397. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6398. }
  6399. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6400. if (tp->link_config.phy_is_low_power) {
  6401. tp->link_config.phy_is_low_power = 0;
  6402. tp->link_config.speed = tp->link_config.orig_speed;
  6403. tp->link_config.duplex = tp->link_config.orig_duplex;
  6404. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6405. }
  6406. err = tg3_setup_phy(tp, 0);
  6407. if (err)
  6408. return err;
  6409. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6410. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906) {
  6411. u32 tmp;
  6412. /* Clear CRC stats. */
  6413. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6414. tg3_writephy(tp, MII_TG3_TEST1,
  6415. tmp | MII_TG3_TEST1_CRC_EN);
  6416. tg3_readphy(tp, 0x14, &tmp);
  6417. }
  6418. }
  6419. }
  6420. __tg3_set_rx_mode(tp->dev);
  6421. /* Initialize receive rules. */
  6422. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6423. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6424. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6425. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6426. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6427. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6428. limit = 8;
  6429. else
  6430. limit = 16;
  6431. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6432. limit -= 4;
  6433. switch (limit) {
  6434. case 16:
  6435. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6436. case 15:
  6437. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6438. case 14:
  6439. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6440. case 13:
  6441. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6442. case 12:
  6443. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6444. case 11:
  6445. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6446. case 10:
  6447. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6448. case 9:
  6449. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6450. case 8:
  6451. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6452. case 7:
  6453. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6454. case 6:
  6455. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6456. case 5:
  6457. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6458. case 4:
  6459. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6460. case 3:
  6461. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6462. case 2:
  6463. case 1:
  6464. default:
  6465. break;
  6466. };
  6467. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6468. /* Write our heartbeat update interval to APE. */
  6469. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6470. APE_HOST_HEARTBEAT_INT_DISABLE);
  6471. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6472. return 0;
  6473. }
  6474. /* Called at device open time to get the chip ready for
  6475. * packet processing. Invoked with tp->lock held.
  6476. */
  6477. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6478. {
  6479. int err;
  6480. /* Force the chip into D0. */
  6481. err = tg3_set_power_state(tp, PCI_D0);
  6482. if (err)
  6483. goto out;
  6484. tg3_switch_clocks(tp);
  6485. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6486. err = tg3_reset_hw(tp, reset_phy);
  6487. out:
  6488. return err;
  6489. }
  6490. #define TG3_STAT_ADD32(PSTAT, REG) \
  6491. do { u32 __val = tr32(REG); \
  6492. (PSTAT)->low += __val; \
  6493. if ((PSTAT)->low < __val) \
  6494. (PSTAT)->high += 1; \
  6495. } while (0)
  6496. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6497. {
  6498. struct tg3_hw_stats *sp = tp->hw_stats;
  6499. if (!netif_carrier_ok(tp->dev))
  6500. return;
  6501. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6502. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6503. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6504. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6505. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6506. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6507. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6508. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6509. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6510. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6511. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6512. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6513. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6514. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6515. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6516. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6517. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6518. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6519. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6520. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6521. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6522. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6523. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6524. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6525. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6526. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6527. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6528. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6529. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6530. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6531. }
  6532. static void tg3_timer(unsigned long __opaque)
  6533. {
  6534. struct tg3 *tp = (struct tg3 *) __opaque;
  6535. if (tp->irq_sync)
  6536. goto restart_timer;
  6537. spin_lock(&tp->lock);
  6538. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6539. /* All of this garbage is because when using non-tagged
  6540. * IRQ status the mailbox/status_block protocol the chip
  6541. * uses with the cpu is race prone.
  6542. */
  6543. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  6544. tw32(GRC_LOCAL_CTRL,
  6545. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6546. } else {
  6547. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6548. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  6549. }
  6550. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6551. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6552. spin_unlock(&tp->lock);
  6553. schedule_work(&tp->reset_task);
  6554. return;
  6555. }
  6556. }
  6557. /* This part only runs once per second. */
  6558. if (!--tp->timer_counter) {
  6559. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6560. tg3_periodic_fetch_stats(tp);
  6561. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6562. u32 mac_stat;
  6563. int phy_event;
  6564. mac_stat = tr32(MAC_STATUS);
  6565. phy_event = 0;
  6566. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6567. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6568. phy_event = 1;
  6569. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6570. phy_event = 1;
  6571. if (phy_event)
  6572. tg3_setup_phy(tp, 0);
  6573. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6574. u32 mac_stat = tr32(MAC_STATUS);
  6575. int need_setup = 0;
  6576. if (netif_carrier_ok(tp->dev) &&
  6577. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6578. need_setup = 1;
  6579. }
  6580. if (! netif_carrier_ok(tp->dev) &&
  6581. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6582. MAC_STATUS_SIGNAL_DET))) {
  6583. need_setup = 1;
  6584. }
  6585. if (need_setup) {
  6586. if (!tp->serdes_counter) {
  6587. tw32_f(MAC_MODE,
  6588. (tp->mac_mode &
  6589. ~MAC_MODE_PORT_MODE_MASK));
  6590. udelay(40);
  6591. tw32_f(MAC_MODE, tp->mac_mode);
  6592. udelay(40);
  6593. }
  6594. tg3_setup_phy(tp, 0);
  6595. }
  6596. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6597. tg3_serdes_parallel_detect(tp);
  6598. tp->timer_counter = tp->timer_multiplier;
  6599. }
  6600. /* Heartbeat is only sent once every 2 seconds.
  6601. *
  6602. * The heartbeat is to tell the ASF firmware that the host
  6603. * driver is still alive. In the event that the OS crashes,
  6604. * ASF needs to reset the hardware to free up the FIFO space
  6605. * that may be filled with rx packets destined for the host.
  6606. * If the FIFO is full, ASF will no longer function properly.
  6607. *
  6608. * Unintended resets have been reported on real time kernels
  6609. * where the timer doesn't run on time. Netpoll will also have
  6610. * same problem.
  6611. *
  6612. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6613. * to check the ring condition when the heartbeat is expiring
  6614. * before doing the reset. This will prevent most unintended
  6615. * resets.
  6616. */
  6617. if (!--tp->asf_counter) {
  6618. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6619. u32 val;
  6620. tg3_wait_for_event_ack(tp);
  6621. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6622. FWCMD_NICDRV_ALIVE3);
  6623. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6624. /* 5 seconds timeout */
  6625. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6626. val = tr32(GRC_RX_CPU_EVENT);
  6627. val |= GRC_RX_CPU_DRIVER_EVENT;
  6628. tw32_f(GRC_RX_CPU_EVENT, val);
  6629. }
  6630. tp->asf_counter = tp->asf_multiplier;
  6631. }
  6632. spin_unlock(&tp->lock);
  6633. restart_timer:
  6634. tp->timer.expires = jiffies + tp->timer_offset;
  6635. add_timer(&tp->timer);
  6636. }
  6637. static int tg3_request_irq(struct tg3 *tp)
  6638. {
  6639. irq_handler_t fn;
  6640. unsigned long flags;
  6641. struct net_device *dev = tp->dev;
  6642. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6643. fn = tg3_msi;
  6644. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  6645. fn = tg3_msi_1shot;
  6646. flags = IRQF_SAMPLE_RANDOM;
  6647. } else {
  6648. fn = tg3_interrupt;
  6649. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6650. fn = tg3_interrupt_tagged;
  6651. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  6652. }
  6653. return (request_irq(tp->pdev->irq, fn, flags, dev->name, dev));
  6654. }
  6655. static int tg3_test_interrupt(struct tg3 *tp)
  6656. {
  6657. struct net_device *dev = tp->dev;
  6658. int err, i, intr_ok = 0;
  6659. if (!netif_running(dev))
  6660. return -ENODEV;
  6661. tg3_disable_ints(tp);
  6662. free_irq(tp->pdev->irq, dev);
  6663. err = request_irq(tp->pdev->irq, tg3_test_isr,
  6664. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  6665. if (err)
  6666. return err;
  6667. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  6668. tg3_enable_ints(tp);
  6669. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6670. HOSTCC_MODE_NOW);
  6671. for (i = 0; i < 5; i++) {
  6672. u32 int_mbox, misc_host_ctrl;
  6673. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  6674. TG3_64BIT_REG_LOW);
  6675. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6676. if ((int_mbox != 0) ||
  6677. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6678. intr_ok = 1;
  6679. break;
  6680. }
  6681. msleep(10);
  6682. }
  6683. tg3_disable_ints(tp);
  6684. free_irq(tp->pdev->irq, dev);
  6685. err = tg3_request_irq(tp);
  6686. if (err)
  6687. return err;
  6688. if (intr_ok)
  6689. return 0;
  6690. return -EIO;
  6691. }
  6692. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6693. * successfully restored
  6694. */
  6695. static int tg3_test_msi(struct tg3 *tp)
  6696. {
  6697. struct net_device *dev = tp->dev;
  6698. int err;
  6699. u16 pci_cmd;
  6700. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6701. return 0;
  6702. /* Turn off SERR reporting in case MSI terminates with Master
  6703. * Abort.
  6704. */
  6705. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6706. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6707. pci_cmd & ~PCI_COMMAND_SERR);
  6708. err = tg3_test_interrupt(tp);
  6709. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6710. if (!err)
  6711. return 0;
  6712. /* other failures */
  6713. if (err != -EIO)
  6714. return err;
  6715. /* MSI test failed, go back to INTx mode */
  6716. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6717. "switching to INTx mode. Please report this failure to "
  6718. "the PCI maintainer and include system chipset information.\n",
  6719. tp->dev->name);
  6720. free_irq(tp->pdev->irq, dev);
  6721. pci_disable_msi(tp->pdev);
  6722. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6723. err = tg3_request_irq(tp);
  6724. if (err)
  6725. return err;
  6726. /* Need to reset the chip because the MSI cycle may have terminated
  6727. * with Master Abort.
  6728. */
  6729. tg3_full_lock(tp, 1);
  6730. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6731. err = tg3_init_hw(tp, 1);
  6732. tg3_full_unlock(tp);
  6733. if (err)
  6734. free_irq(tp->pdev->irq, dev);
  6735. return err;
  6736. }
  6737. static int tg3_open(struct net_device *dev)
  6738. {
  6739. struct tg3 *tp = netdev_priv(dev);
  6740. int err;
  6741. netif_carrier_off(tp->dev);
  6742. tg3_full_lock(tp, 0);
  6743. err = tg3_set_power_state(tp, PCI_D0);
  6744. if (err) {
  6745. tg3_full_unlock(tp);
  6746. return err;
  6747. }
  6748. tg3_disable_ints(tp);
  6749. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6750. tg3_full_unlock(tp);
  6751. /* The placement of this call is tied
  6752. * to the setup and use of Host TX descriptors.
  6753. */
  6754. err = tg3_alloc_consistent(tp);
  6755. if (err)
  6756. return err;
  6757. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) {
  6758. /* All MSI supporting chips should support tagged
  6759. * status. Assert that this is the case.
  6760. */
  6761. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6762. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6763. "Not using MSI.\n", tp->dev->name);
  6764. } else if (pci_enable_msi(tp->pdev) == 0) {
  6765. u32 msi_mode;
  6766. msi_mode = tr32(MSGINT_MODE);
  6767. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6768. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6769. }
  6770. }
  6771. err = tg3_request_irq(tp);
  6772. if (err) {
  6773. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6774. pci_disable_msi(tp->pdev);
  6775. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6776. }
  6777. tg3_free_consistent(tp);
  6778. return err;
  6779. }
  6780. napi_enable(&tp->napi);
  6781. tg3_full_lock(tp, 0);
  6782. err = tg3_init_hw(tp, 1);
  6783. if (err) {
  6784. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6785. tg3_free_rings(tp);
  6786. } else {
  6787. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6788. tp->timer_offset = HZ;
  6789. else
  6790. tp->timer_offset = HZ / 10;
  6791. BUG_ON(tp->timer_offset > HZ);
  6792. tp->timer_counter = tp->timer_multiplier =
  6793. (HZ / tp->timer_offset);
  6794. tp->asf_counter = tp->asf_multiplier =
  6795. ((HZ / tp->timer_offset) * 2);
  6796. init_timer(&tp->timer);
  6797. tp->timer.expires = jiffies + tp->timer_offset;
  6798. tp->timer.data = (unsigned long) tp;
  6799. tp->timer.function = tg3_timer;
  6800. }
  6801. tg3_full_unlock(tp);
  6802. if (err) {
  6803. napi_disable(&tp->napi);
  6804. free_irq(tp->pdev->irq, dev);
  6805. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6806. pci_disable_msi(tp->pdev);
  6807. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6808. }
  6809. tg3_free_consistent(tp);
  6810. return err;
  6811. }
  6812. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6813. err = tg3_test_msi(tp);
  6814. if (err) {
  6815. tg3_full_lock(tp, 0);
  6816. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6817. pci_disable_msi(tp->pdev);
  6818. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6819. }
  6820. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6821. tg3_free_rings(tp);
  6822. tg3_free_consistent(tp);
  6823. tg3_full_unlock(tp);
  6824. napi_disable(&tp->napi);
  6825. return err;
  6826. }
  6827. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6828. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
  6829. u32 val = tr32(PCIE_TRANSACTION_CFG);
  6830. tw32(PCIE_TRANSACTION_CFG,
  6831. val | PCIE_TRANS_CFG_1SHOT_MSI);
  6832. }
  6833. }
  6834. }
  6835. tg3_phy_start(tp);
  6836. tg3_full_lock(tp, 0);
  6837. add_timer(&tp->timer);
  6838. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  6839. tg3_enable_ints(tp);
  6840. tg3_full_unlock(tp);
  6841. netif_start_queue(dev);
  6842. return 0;
  6843. }
  6844. #if 0
  6845. /*static*/ void tg3_dump_state(struct tg3 *tp)
  6846. {
  6847. u32 val32, val32_2, val32_3, val32_4, val32_5;
  6848. u16 val16;
  6849. int i;
  6850. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  6851. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  6852. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  6853. val16, val32);
  6854. /* MAC block */
  6855. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  6856. tr32(MAC_MODE), tr32(MAC_STATUS));
  6857. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  6858. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  6859. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  6860. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  6861. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  6862. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  6863. /* Send data initiator control block */
  6864. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  6865. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  6866. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  6867. tr32(SNDDATAI_STATSCTRL));
  6868. /* Send data completion control block */
  6869. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  6870. /* Send BD ring selector block */
  6871. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  6872. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  6873. /* Send BD initiator control block */
  6874. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  6875. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  6876. /* Send BD completion control block */
  6877. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  6878. /* Receive list placement control block */
  6879. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  6880. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  6881. printk(" RCVLPC_STATSCTRL[%08x]\n",
  6882. tr32(RCVLPC_STATSCTRL));
  6883. /* Receive data and receive BD initiator control block */
  6884. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  6885. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  6886. /* Receive data completion control block */
  6887. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  6888. tr32(RCVDCC_MODE));
  6889. /* Receive BD initiator control block */
  6890. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  6891. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  6892. /* Receive BD completion control block */
  6893. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  6894. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  6895. /* Receive list selector control block */
  6896. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  6897. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  6898. /* Mbuf cluster free block */
  6899. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  6900. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  6901. /* Host coalescing control block */
  6902. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  6903. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  6904. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  6905. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6906. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6907. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  6908. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6909. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6910. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  6911. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  6912. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  6913. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  6914. /* Memory arbiter control block */
  6915. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  6916. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  6917. /* Buffer manager control block */
  6918. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  6919. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  6920. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  6921. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  6922. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  6923. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  6924. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  6925. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  6926. /* Read DMA control block */
  6927. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  6928. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  6929. /* Write DMA control block */
  6930. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  6931. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  6932. /* DMA completion block */
  6933. printk("DEBUG: DMAC_MODE[%08x]\n",
  6934. tr32(DMAC_MODE));
  6935. /* GRC block */
  6936. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  6937. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  6938. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  6939. tr32(GRC_LOCAL_CTRL));
  6940. /* TG3_BDINFOs */
  6941. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  6942. tr32(RCVDBDI_JUMBO_BD + 0x0),
  6943. tr32(RCVDBDI_JUMBO_BD + 0x4),
  6944. tr32(RCVDBDI_JUMBO_BD + 0x8),
  6945. tr32(RCVDBDI_JUMBO_BD + 0xc));
  6946. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  6947. tr32(RCVDBDI_STD_BD + 0x0),
  6948. tr32(RCVDBDI_STD_BD + 0x4),
  6949. tr32(RCVDBDI_STD_BD + 0x8),
  6950. tr32(RCVDBDI_STD_BD + 0xc));
  6951. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  6952. tr32(RCVDBDI_MINI_BD + 0x0),
  6953. tr32(RCVDBDI_MINI_BD + 0x4),
  6954. tr32(RCVDBDI_MINI_BD + 0x8),
  6955. tr32(RCVDBDI_MINI_BD + 0xc));
  6956. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  6957. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  6958. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  6959. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  6960. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  6961. val32, val32_2, val32_3, val32_4);
  6962. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  6963. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  6964. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  6965. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  6966. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  6967. val32, val32_2, val32_3, val32_4);
  6968. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  6969. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  6970. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  6971. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  6972. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  6973. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  6974. val32, val32_2, val32_3, val32_4, val32_5);
  6975. /* SW status block */
  6976. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  6977. tp->hw_status->status,
  6978. tp->hw_status->status_tag,
  6979. tp->hw_status->rx_jumbo_consumer,
  6980. tp->hw_status->rx_consumer,
  6981. tp->hw_status->rx_mini_consumer,
  6982. tp->hw_status->idx[0].rx_producer,
  6983. tp->hw_status->idx[0].tx_consumer);
  6984. /* SW statistics block */
  6985. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  6986. ((u32 *)tp->hw_stats)[0],
  6987. ((u32 *)tp->hw_stats)[1],
  6988. ((u32 *)tp->hw_stats)[2],
  6989. ((u32 *)tp->hw_stats)[3]);
  6990. /* Mailboxes */
  6991. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  6992. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  6993. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  6994. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  6995. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  6996. /* NIC side send descriptors. */
  6997. for (i = 0; i < 6; i++) {
  6998. unsigned long txd;
  6999. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  7000. + (i * sizeof(struct tg3_tx_buffer_desc));
  7001. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  7002. i,
  7003. readl(txd + 0x0), readl(txd + 0x4),
  7004. readl(txd + 0x8), readl(txd + 0xc));
  7005. }
  7006. /* NIC side RX descriptors. */
  7007. for (i = 0; i < 6; i++) {
  7008. unsigned long rxd;
  7009. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  7010. + (i * sizeof(struct tg3_rx_buffer_desc));
  7011. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  7012. i,
  7013. readl(rxd + 0x0), readl(rxd + 0x4),
  7014. readl(rxd + 0x8), readl(rxd + 0xc));
  7015. rxd += (4 * sizeof(u32));
  7016. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  7017. i,
  7018. readl(rxd + 0x0), readl(rxd + 0x4),
  7019. readl(rxd + 0x8), readl(rxd + 0xc));
  7020. }
  7021. for (i = 0; i < 6; i++) {
  7022. unsigned long rxd;
  7023. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  7024. + (i * sizeof(struct tg3_rx_buffer_desc));
  7025. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  7026. i,
  7027. readl(rxd + 0x0), readl(rxd + 0x4),
  7028. readl(rxd + 0x8), readl(rxd + 0xc));
  7029. rxd += (4 * sizeof(u32));
  7030. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  7031. i,
  7032. readl(rxd + 0x0), readl(rxd + 0x4),
  7033. readl(rxd + 0x8), readl(rxd + 0xc));
  7034. }
  7035. }
  7036. #endif
  7037. static struct net_device_stats *tg3_get_stats(struct net_device *);
  7038. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7039. static int tg3_close(struct net_device *dev)
  7040. {
  7041. struct tg3 *tp = netdev_priv(dev);
  7042. napi_disable(&tp->napi);
  7043. cancel_work_sync(&tp->reset_task);
  7044. netif_stop_queue(dev);
  7045. del_timer_sync(&tp->timer);
  7046. tg3_full_lock(tp, 1);
  7047. #if 0
  7048. tg3_dump_state(tp);
  7049. #endif
  7050. tg3_disable_ints(tp);
  7051. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7052. tg3_free_rings(tp);
  7053. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7054. tg3_full_unlock(tp);
  7055. free_irq(tp->pdev->irq, dev);
  7056. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7057. pci_disable_msi(tp->pdev);
  7058. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7059. }
  7060. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  7061. sizeof(tp->net_stats_prev));
  7062. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7063. sizeof(tp->estats_prev));
  7064. tg3_free_consistent(tp);
  7065. tg3_set_power_state(tp, PCI_D3hot);
  7066. netif_carrier_off(tp->dev);
  7067. return 0;
  7068. }
  7069. static inline unsigned long get_stat64(tg3_stat64_t *val)
  7070. {
  7071. unsigned long ret;
  7072. #if (BITS_PER_LONG == 32)
  7073. ret = val->low;
  7074. #else
  7075. ret = ((u64)val->high << 32) | ((u64)val->low);
  7076. #endif
  7077. return ret;
  7078. }
  7079. static unsigned long calc_crc_errors(struct tg3 *tp)
  7080. {
  7081. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7082. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7083. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7084. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7085. u32 val;
  7086. spin_lock_bh(&tp->lock);
  7087. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7088. tg3_writephy(tp, MII_TG3_TEST1,
  7089. val | MII_TG3_TEST1_CRC_EN);
  7090. tg3_readphy(tp, 0x14, &val);
  7091. } else
  7092. val = 0;
  7093. spin_unlock_bh(&tp->lock);
  7094. tp->phy_crc_errors += val;
  7095. return tp->phy_crc_errors;
  7096. }
  7097. return get_stat64(&hw_stats->rx_fcs_errors);
  7098. }
  7099. #define ESTAT_ADD(member) \
  7100. estats->member = old_estats->member + \
  7101. get_stat64(&hw_stats->member)
  7102. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7103. {
  7104. struct tg3_ethtool_stats *estats = &tp->estats;
  7105. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7106. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7107. if (!hw_stats)
  7108. return old_estats;
  7109. ESTAT_ADD(rx_octets);
  7110. ESTAT_ADD(rx_fragments);
  7111. ESTAT_ADD(rx_ucast_packets);
  7112. ESTAT_ADD(rx_mcast_packets);
  7113. ESTAT_ADD(rx_bcast_packets);
  7114. ESTAT_ADD(rx_fcs_errors);
  7115. ESTAT_ADD(rx_align_errors);
  7116. ESTAT_ADD(rx_xon_pause_rcvd);
  7117. ESTAT_ADD(rx_xoff_pause_rcvd);
  7118. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7119. ESTAT_ADD(rx_xoff_entered);
  7120. ESTAT_ADD(rx_frame_too_long_errors);
  7121. ESTAT_ADD(rx_jabbers);
  7122. ESTAT_ADD(rx_undersize_packets);
  7123. ESTAT_ADD(rx_in_length_errors);
  7124. ESTAT_ADD(rx_out_length_errors);
  7125. ESTAT_ADD(rx_64_or_less_octet_packets);
  7126. ESTAT_ADD(rx_65_to_127_octet_packets);
  7127. ESTAT_ADD(rx_128_to_255_octet_packets);
  7128. ESTAT_ADD(rx_256_to_511_octet_packets);
  7129. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7130. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7131. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7132. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7133. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7134. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7135. ESTAT_ADD(tx_octets);
  7136. ESTAT_ADD(tx_collisions);
  7137. ESTAT_ADD(tx_xon_sent);
  7138. ESTAT_ADD(tx_xoff_sent);
  7139. ESTAT_ADD(tx_flow_control);
  7140. ESTAT_ADD(tx_mac_errors);
  7141. ESTAT_ADD(tx_single_collisions);
  7142. ESTAT_ADD(tx_mult_collisions);
  7143. ESTAT_ADD(tx_deferred);
  7144. ESTAT_ADD(tx_excessive_collisions);
  7145. ESTAT_ADD(tx_late_collisions);
  7146. ESTAT_ADD(tx_collide_2times);
  7147. ESTAT_ADD(tx_collide_3times);
  7148. ESTAT_ADD(tx_collide_4times);
  7149. ESTAT_ADD(tx_collide_5times);
  7150. ESTAT_ADD(tx_collide_6times);
  7151. ESTAT_ADD(tx_collide_7times);
  7152. ESTAT_ADD(tx_collide_8times);
  7153. ESTAT_ADD(tx_collide_9times);
  7154. ESTAT_ADD(tx_collide_10times);
  7155. ESTAT_ADD(tx_collide_11times);
  7156. ESTAT_ADD(tx_collide_12times);
  7157. ESTAT_ADD(tx_collide_13times);
  7158. ESTAT_ADD(tx_collide_14times);
  7159. ESTAT_ADD(tx_collide_15times);
  7160. ESTAT_ADD(tx_ucast_packets);
  7161. ESTAT_ADD(tx_mcast_packets);
  7162. ESTAT_ADD(tx_bcast_packets);
  7163. ESTAT_ADD(tx_carrier_sense_errors);
  7164. ESTAT_ADD(tx_discards);
  7165. ESTAT_ADD(tx_errors);
  7166. ESTAT_ADD(dma_writeq_full);
  7167. ESTAT_ADD(dma_write_prioq_full);
  7168. ESTAT_ADD(rxbds_empty);
  7169. ESTAT_ADD(rx_discards);
  7170. ESTAT_ADD(rx_errors);
  7171. ESTAT_ADD(rx_threshold_hit);
  7172. ESTAT_ADD(dma_readq_full);
  7173. ESTAT_ADD(dma_read_prioq_full);
  7174. ESTAT_ADD(tx_comp_queue_full);
  7175. ESTAT_ADD(ring_set_send_prod_index);
  7176. ESTAT_ADD(ring_status_update);
  7177. ESTAT_ADD(nic_irqs);
  7178. ESTAT_ADD(nic_avoided_irqs);
  7179. ESTAT_ADD(nic_tx_threshold_hit);
  7180. return estats;
  7181. }
  7182. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  7183. {
  7184. struct tg3 *tp = netdev_priv(dev);
  7185. struct net_device_stats *stats = &tp->net_stats;
  7186. struct net_device_stats *old_stats = &tp->net_stats_prev;
  7187. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7188. if (!hw_stats)
  7189. return old_stats;
  7190. stats->rx_packets = old_stats->rx_packets +
  7191. get_stat64(&hw_stats->rx_ucast_packets) +
  7192. get_stat64(&hw_stats->rx_mcast_packets) +
  7193. get_stat64(&hw_stats->rx_bcast_packets);
  7194. stats->tx_packets = old_stats->tx_packets +
  7195. get_stat64(&hw_stats->tx_ucast_packets) +
  7196. get_stat64(&hw_stats->tx_mcast_packets) +
  7197. get_stat64(&hw_stats->tx_bcast_packets);
  7198. stats->rx_bytes = old_stats->rx_bytes +
  7199. get_stat64(&hw_stats->rx_octets);
  7200. stats->tx_bytes = old_stats->tx_bytes +
  7201. get_stat64(&hw_stats->tx_octets);
  7202. stats->rx_errors = old_stats->rx_errors +
  7203. get_stat64(&hw_stats->rx_errors);
  7204. stats->tx_errors = old_stats->tx_errors +
  7205. get_stat64(&hw_stats->tx_errors) +
  7206. get_stat64(&hw_stats->tx_mac_errors) +
  7207. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7208. get_stat64(&hw_stats->tx_discards);
  7209. stats->multicast = old_stats->multicast +
  7210. get_stat64(&hw_stats->rx_mcast_packets);
  7211. stats->collisions = old_stats->collisions +
  7212. get_stat64(&hw_stats->tx_collisions);
  7213. stats->rx_length_errors = old_stats->rx_length_errors +
  7214. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7215. get_stat64(&hw_stats->rx_undersize_packets);
  7216. stats->rx_over_errors = old_stats->rx_over_errors +
  7217. get_stat64(&hw_stats->rxbds_empty);
  7218. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7219. get_stat64(&hw_stats->rx_align_errors);
  7220. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7221. get_stat64(&hw_stats->tx_discards);
  7222. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7223. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7224. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7225. calc_crc_errors(tp);
  7226. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7227. get_stat64(&hw_stats->rx_discards);
  7228. return stats;
  7229. }
  7230. static inline u32 calc_crc(unsigned char *buf, int len)
  7231. {
  7232. u32 reg;
  7233. u32 tmp;
  7234. int j, k;
  7235. reg = 0xffffffff;
  7236. for (j = 0; j < len; j++) {
  7237. reg ^= buf[j];
  7238. for (k = 0; k < 8; k++) {
  7239. tmp = reg & 0x01;
  7240. reg >>= 1;
  7241. if (tmp) {
  7242. reg ^= 0xedb88320;
  7243. }
  7244. }
  7245. }
  7246. return ~reg;
  7247. }
  7248. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7249. {
  7250. /* accept or reject all multicast frames */
  7251. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7252. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7253. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7254. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7255. }
  7256. static void __tg3_set_rx_mode(struct net_device *dev)
  7257. {
  7258. struct tg3 *tp = netdev_priv(dev);
  7259. u32 rx_mode;
  7260. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7261. RX_MODE_KEEP_VLAN_TAG);
  7262. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7263. * flag clear.
  7264. */
  7265. #if TG3_VLAN_TAG_USED
  7266. if (!tp->vlgrp &&
  7267. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7268. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7269. #else
  7270. /* By definition, VLAN is disabled always in this
  7271. * case.
  7272. */
  7273. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7274. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7275. #endif
  7276. if (dev->flags & IFF_PROMISC) {
  7277. /* Promiscuous mode. */
  7278. rx_mode |= RX_MODE_PROMISC;
  7279. } else if (dev->flags & IFF_ALLMULTI) {
  7280. /* Accept all multicast. */
  7281. tg3_set_multi (tp, 1);
  7282. } else if (dev->mc_count < 1) {
  7283. /* Reject all multicast. */
  7284. tg3_set_multi (tp, 0);
  7285. } else {
  7286. /* Accept one or more multicast(s). */
  7287. struct dev_mc_list *mclist;
  7288. unsigned int i;
  7289. u32 mc_filter[4] = { 0, };
  7290. u32 regidx;
  7291. u32 bit;
  7292. u32 crc;
  7293. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  7294. i++, mclist = mclist->next) {
  7295. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7296. bit = ~crc & 0x7f;
  7297. regidx = (bit & 0x60) >> 5;
  7298. bit &= 0x1f;
  7299. mc_filter[regidx] |= (1 << bit);
  7300. }
  7301. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7302. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7303. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7304. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7305. }
  7306. if (rx_mode != tp->rx_mode) {
  7307. tp->rx_mode = rx_mode;
  7308. tw32_f(MAC_RX_MODE, rx_mode);
  7309. udelay(10);
  7310. }
  7311. }
  7312. static void tg3_set_rx_mode(struct net_device *dev)
  7313. {
  7314. struct tg3 *tp = netdev_priv(dev);
  7315. if (!netif_running(dev))
  7316. return;
  7317. tg3_full_lock(tp, 0);
  7318. __tg3_set_rx_mode(dev);
  7319. tg3_full_unlock(tp);
  7320. }
  7321. #define TG3_REGDUMP_LEN (32 * 1024)
  7322. static int tg3_get_regs_len(struct net_device *dev)
  7323. {
  7324. return TG3_REGDUMP_LEN;
  7325. }
  7326. static void tg3_get_regs(struct net_device *dev,
  7327. struct ethtool_regs *regs, void *_p)
  7328. {
  7329. u32 *p = _p;
  7330. struct tg3 *tp = netdev_priv(dev);
  7331. u8 *orig_p = _p;
  7332. int i;
  7333. regs->version = 0;
  7334. memset(p, 0, TG3_REGDUMP_LEN);
  7335. if (tp->link_config.phy_is_low_power)
  7336. return;
  7337. tg3_full_lock(tp, 0);
  7338. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7339. #define GET_REG32_LOOP(base,len) \
  7340. do { p = (u32 *)(orig_p + (base)); \
  7341. for (i = 0; i < len; i += 4) \
  7342. __GET_REG32((base) + i); \
  7343. } while (0)
  7344. #define GET_REG32_1(reg) \
  7345. do { p = (u32 *)(orig_p + (reg)); \
  7346. __GET_REG32((reg)); \
  7347. } while (0)
  7348. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7349. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7350. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7351. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7352. GET_REG32_1(SNDDATAC_MODE);
  7353. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7354. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7355. GET_REG32_1(SNDBDC_MODE);
  7356. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7357. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7358. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7359. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7360. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7361. GET_REG32_1(RCVDCC_MODE);
  7362. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7363. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7364. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7365. GET_REG32_1(MBFREE_MODE);
  7366. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7367. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7368. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7369. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7370. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7371. GET_REG32_1(RX_CPU_MODE);
  7372. GET_REG32_1(RX_CPU_STATE);
  7373. GET_REG32_1(RX_CPU_PGMCTR);
  7374. GET_REG32_1(RX_CPU_HWBKPT);
  7375. GET_REG32_1(TX_CPU_MODE);
  7376. GET_REG32_1(TX_CPU_STATE);
  7377. GET_REG32_1(TX_CPU_PGMCTR);
  7378. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7379. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7380. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7381. GET_REG32_1(DMAC_MODE);
  7382. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7383. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7384. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7385. #undef __GET_REG32
  7386. #undef GET_REG32_LOOP
  7387. #undef GET_REG32_1
  7388. tg3_full_unlock(tp);
  7389. }
  7390. static int tg3_get_eeprom_len(struct net_device *dev)
  7391. {
  7392. struct tg3 *tp = netdev_priv(dev);
  7393. return tp->nvram_size;
  7394. }
  7395. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val);
  7396. static int tg3_nvram_read_le(struct tg3 *tp, u32 offset, __le32 *val);
  7397. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val);
  7398. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7399. {
  7400. struct tg3 *tp = netdev_priv(dev);
  7401. int ret;
  7402. u8 *pd;
  7403. u32 i, offset, len, b_offset, b_count;
  7404. __le32 val;
  7405. if (tp->link_config.phy_is_low_power)
  7406. return -EAGAIN;
  7407. offset = eeprom->offset;
  7408. len = eeprom->len;
  7409. eeprom->len = 0;
  7410. eeprom->magic = TG3_EEPROM_MAGIC;
  7411. if (offset & 3) {
  7412. /* adjustments to start on required 4 byte boundary */
  7413. b_offset = offset & 3;
  7414. b_count = 4 - b_offset;
  7415. if (b_count > len) {
  7416. /* i.e. offset=1 len=2 */
  7417. b_count = len;
  7418. }
  7419. ret = tg3_nvram_read_le(tp, offset-b_offset, &val);
  7420. if (ret)
  7421. return ret;
  7422. memcpy(data, ((char*)&val) + b_offset, b_count);
  7423. len -= b_count;
  7424. offset += b_count;
  7425. eeprom->len += b_count;
  7426. }
  7427. /* read bytes upto the last 4 byte boundary */
  7428. pd = &data[eeprom->len];
  7429. for (i = 0; i < (len - (len & 3)); i += 4) {
  7430. ret = tg3_nvram_read_le(tp, offset + i, &val);
  7431. if (ret) {
  7432. eeprom->len += i;
  7433. return ret;
  7434. }
  7435. memcpy(pd + i, &val, 4);
  7436. }
  7437. eeprom->len += i;
  7438. if (len & 3) {
  7439. /* read last bytes not ending on 4 byte boundary */
  7440. pd = &data[eeprom->len];
  7441. b_count = len & 3;
  7442. b_offset = offset + len - b_count;
  7443. ret = tg3_nvram_read_le(tp, b_offset, &val);
  7444. if (ret)
  7445. return ret;
  7446. memcpy(pd, &val, b_count);
  7447. eeprom->len += b_count;
  7448. }
  7449. return 0;
  7450. }
  7451. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7452. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7453. {
  7454. struct tg3 *tp = netdev_priv(dev);
  7455. int ret;
  7456. u32 offset, len, b_offset, odd_len;
  7457. u8 *buf;
  7458. __le32 start, end;
  7459. if (tp->link_config.phy_is_low_power)
  7460. return -EAGAIN;
  7461. if (eeprom->magic != TG3_EEPROM_MAGIC)
  7462. return -EINVAL;
  7463. offset = eeprom->offset;
  7464. len = eeprom->len;
  7465. if ((b_offset = (offset & 3))) {
  7466. /* adjustments to start on required 4 byte boundary */
  7467. ret = tg3_nvram_read_le(tp, offset-b_offset, &start);
  7468. if (ret)
  7469. return ret;
  7470. len += b_offset;
  7471. offset &= ~3;
  7472. if (len < 4)
  7473. len = 4;
  7474. }
  7475. odd_len = 0;
  7476. if (len & 3) {
  7477. /* adjustments to end on required 4 byte boundary */
  7478. odd_len = 1;
  7479. len = (len + 3) & ~3;
  7480. ret = tg3_nvram_read_le(tp, offset+len-4, &end);
  7481. if (ret)
  7482. return ret;
  7483. }
  7484. buf = data;
  7485. if (b_offset || odd_len) {
  7486. buf = kmalloc(len, GFP_KERNEL);
  7487. if (!buf)
  7488. return -ENOMEM;
  7489. if (b_offset)
  7490. memcpy(buf, &start, 4);
  7491. if (odd_len)
  7492. memcpy(buf+len-4, &end, 4);
  7493. memcpy(buf + b_offset, data, eeprom->len);
  7494. }
  7495. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7496. if (buf != data)
  7497. kfree(buf);
  7498. return ret;
  7499. }
  7500. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7501. {
  7502. struct tg3 *tp = netdev_priv(dev);
  7503. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7504. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7505. return -EAGAIN;
  7506. return phy_ethtool_gset(tp->mdio_bus.phy_map[PHY_ADDR], cmd);
  7507. }
  7508. cmd->supported = (SUPPORTED_Autoneg);
  7509. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7510. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7511. SUPPORTED_1000baseT_Full);
  7512. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7513. cmd->supported |= (SUPPORTED_100baseT_Half |
  7514. SUPPORTED_100baseT_Full |
  7515. SUPPORTED_10baseT_Half |
  7516. SUPPORTED_10baseT_Full |
  7517. SUPPORTED_TP);
  7518. cmd->port = PORT_TP;
  7519. } else {
  7520. cmd->supported |= SUPPORTED_FIBRE;
  7521. cmd->port = PORT_FIBRE;
  7522. }
  7523. cmd->advertising = tp->link_config.advertising;
  7524. if (netif_running(dev)) {
  7525. cmd->speed = tp->link_config.active_speed;
  7526. cmd->duplex = tp->link_config.active_duplex;
  7527. }
  7528. cmd->phy_address = PHY_ADDR;
  7529. cmd->transceiver = 0;
  7530. cmd->autoneg = tp->link_config.autoneg;
  7531. cmd->maxtxpkt = 0;
  7532. cmd->maxrxpkt = 0;
  7533. return 0;
  7534. }
  7535. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7536. {
  7537. struct tg3 *tp = netdev_priv(dev);
  7538. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7539. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7540. return -EAGAIN;
  7541. return phy_ethtool_sset(tp->mdio_bus.phy_map[PHY_ADDR], cmd);
  7542. }
  7543. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7544. /* These are the only valid advertisement bits allowed. */
  7545. if (cmd->autoneg == AUTONEG_ENABLE &&
  7546. (cmd->advertising & ~(ADVERTISED_1000baseT_Half |
  7547. ADVERTISED_1000baseT_Full |
  7548. ADVERTISED_Autoneg |
  7549. ADVERTISED_FIBRE)))
  7550. return -EINVAL;
  7551. /* Fiber can only do SPEED_1000. */
  7552. else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  7553. (cmd->speed != SPEED_1000))
  7554. return -EINVAL;
  7555. /* Copper cannot force SPEED_1000. */
  7556. } else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  7557. (cmd->speed == SPEED_1000))
  7558. return -EINVAL;
  7559. else if ((cmd->speed == SPEED_1000) &&
  7560. (tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  7561. return -EINVAL;
  7562. tg3_full_lock(tp, 0);
  7563. tp->link_config.autoneg = cmd->autoneg;
  7564. if (cmd->autoneg == AUTONEG_ENABLE) {
  7565. tp->link_config.advertising = (cmd->advertising |
  7566. ADVERTISED_Autoneg);
  7567. tp->link_config.speed = SPEED_INVALID;
  7568. tp->link_config.duplex = DUPLEX_INVALID;
  7569. } else {
  7570. tp->link_config.advertising = 0;
  7571. tp->link_config.speed = cmd->speed;
  7572. tp->link_config.duplex = cmd->duplex;
  7573. }
  7574. tp->link_config.orig_speed = tp->link_config.speed;
  7575. tp->link_config.orig_duplex = tp->link_config.duplex;
  7576. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7577. if (netif_running(dev))
  7578. tg3_setup_phy(tp, 1);
  7579. tg3_full_unlock(tp);
  7580. return 0;
  7581. }
  7582. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7583. {
  7584. struct tg3 *tp = netdev_priv(dev);
  7585. strcpy(info->driver, DRV_MODULE_NAME);
  7586. strcpy(info->version, DRV_MODULE_VERSION);
  7587. strcpy(info->fw_version, tp->fw_ver);
  7588. strcpy(info->bus_info, pci_name(tp->pdev));
  7589. }
  7590. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7591. {
  7592. struct tg3 *tp = netdev_priv(dev);
  7593. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  7594. wol->supported = WAKE_MAGIC;
  7595. else
  7596. wol->supported = 0;
  7597. wol->wolopts = 0;
  7598. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)
  7599. wol->wolopts = WAKE_MAGIC;
  7600. memset(&wol->sopass, 0, sizeof(wol->sopass));
  7601. }
  7602. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7603. {
  7604. struct tg3 *tp = netdev_priv(dev);
  7605. if (wol->wolopts & ~WAKE_MAGIC)
  7606. return -EINVAL;
  7607. if ((wol->wolopts & WAKE_MAGIC) &&
  7608. !(tp->tg3_flags & TG3_FLAG_WOL_CAP))
  7609. return -EINVAL;
  7610. spin_lock_bh(&tp->lock);
  7611. if (wol->wolopts & WAKE_MAGIC)
  7612. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  7613. else
  7614. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7615. spin_unlock_bh(&tp->lock);
  7616. return 0;
  7617. }
  7618. static u32 tg3_get_msglevel(struct net_device *dev)
  7619. {
  7620. struct tg3 *tp = netdev_priv(dev);
  7621. return tp->msg_enable;
  7622. }
  7623. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  7624. {
  7625. struct tg3 *tp = netdev_priv(dev);
  7626. tp->msg_enable = value;
  7627. }
  7628. static int tg3_set_tso(struct net_device *dev, u32 value)
  7629. {
  7630. struct tg3 *tp = netdev_priv(dev);
  7631. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7632. if (value)
  7633. return -EINVAL;
  7634. return 0;
  7635. }
  7636. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  7637. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)) {
  7638. if (value) {
  7639. dev->features |= NETIF_F_TSO6;
  7640. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7641. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  7642. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  7643. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7644. dev->features |= NETIF_F_TSO_ECN;
  7645. } else
  7646. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  7647. }
  7648. return ethtool_op_set_tso(dev, value);
  7649. }
  7650. static int tg3_nway_reset(struct net_device *dev)
  7651. {
  7652. struct tg3 *tp = netdev_priv(dev);
  7653. int r;
  7654. if (!netif_running(dev))
  7655. return -EAGAIN;
  7656. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7657. return -EINVAL;
  7658. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7659. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7660. return -EAGAIN;
  7661. r = phy_start_aneg(tp->mdio_bus.phy_map[PHY_ADDR]);
  7662. } else {
  7663. u32 bmcr;
  7664. spin_lock_bh(&tp->lock);
  7665. r = -EINVAL;
  7666. tg3_readphy(tp, MII_BMCR, &bmcr);
  7667. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  7668. ((bmcr & BMCR_ANENABLE) ||
  7669. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  7670. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  7671. BMCR_ANENABLE);
  7672. r = 0;
  7673. }
  7674. spin_unlock_bh(&tp->lock);
  7675. }
  7676. return r;
  7677. }
  7678. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7679. {
  7680. struct tg3 *tp = netdev_priv(dev);
  7681. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  7682. ering->rx_mini_max_pending = 0;
  7683. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7684. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  7685. else
  7686. ering->rx_jumbo_max_pending = 0;
  7687. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  7688. ering->rx_pending = tp->rx_pending;
  7689. ering->rx_mini_pending = 0;
  7690. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7691. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  7692. else
  7693. ering->rx_jumbo_pending = 0;
  7694. ering->tx_pending = tp->tx_pending;
  7695. }
  7696. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7697. {
  7698. struct tg3 *tp = netdev_priv(dev);
  7699. int irq_sync = 0, err = 0;
  7700. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  7701. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  7702. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  7703. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  7704. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  7705. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  7706. return -EINVAL;
  7707. if (netif_running(dev)) {
  7708. tg3_phy_stop(tp);
  7709. tg3_netif_stop(tp);
  7710. irq_sync = 1;
  7711. }
  7712. tg3_full_lock(tp, irq_sync);
  7713. tp->rx_pending = ering->rx_pending;
  7714. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  7715. tp->rx_pending > 63)
  7716. tp->rx_pending = 63;
  7717. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  7718. tp->tx_pending = ering->tx_pending;
  7719. if (netif_running(dev)) {
  7720. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7721. err = tg3_restart_hw(tp, 1);
  7722. if (!err)
  7723. tg3_netif_start(tp);
  7724. }
  7725. tg3_full_unlock(tp);
  7726. if (irq_sync && !err)
  7727. tg3_phy_start(tp);
  7728. return err;
  7729. }
  7730. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7731. {
  7732. struct tg3 *tp = netdev_priv(dev);
  7733. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  7734. if (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_RX)
  7735. epause->rx_pause = 1;
  7736. else
  7737. epause->rx_pause = 0;
  7738. if (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_TX)
  7739. epause->tx_pause = 1;
  7740. else
  7741. epause->tx_pause = 0;
  7742. }
  7743. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7744. {
  7745. struct tg3 *tp = netdev_priv(dev);
  7746. int err = 0;
  7747. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7748. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7749. return -EAGAIN;
  7750. if (epause->autoneg) {
  7751. u32 newadv;
  7752. struct phy_device *phydev;
  7753. phydev = tp->mdio_bus.phy_map[PHY_ADDR];
  7754. if (epause->rx_pause) {
  7755. if (epause->tx_pause)
  7756. newadv = ADVERTISED_Pause;
  7757. else
  7758. newadv = ADVERTISED_Pause |
  7759. ADVERTISED_Asym_Pause;
  7760. } else if (epause->tx_pause) {
  7761. newadv = ADVERTISED_Asym_Pause;
  7762. } else
  7763. newadv = 0;
  7764. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  7765. u32 oldadv = phydev->advertising &
  7766. (ADVERTISED_Pause |
  7767. ADVERTISED_Asym_Pause);
  7768. if (oldadv != newadv) {
  7769. phydev->advertising &=
  7770. ~(ADVERTISED_Pause |
  7771. ADVERTISED_Asym_Pause);
  7772. phydev->advertising |= newadv;
  7773. err = phy_start_aneg(phydev);
  7774. }
  7775. } else {
  7776. tp->link_config.advertising &=
  7777. ~(ADVERTISED_Pause |
  7778. ADVERTISED_Asym_Pause);
  7779. tp->link_config.advertising |= newadv;
  7780. }
  7781. } else {
  7782. if (epause->rx_pause)
  7783. tp->link_config.flowctrl |= TG3_FLOW_CTRL_RX;
  7784. else
  7785. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_RX;
  7786. if (epause->tx_pause)
  7787. tp->link_config.flowctrl |= TG3_FLOW_CTRL_TX;
  7788. else
  7789. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_TX;
  7790. if (netif_running(dev))
  7791. tg3_setup_flow_control(tp, 0, 0);
  7792. }
  7793. } else {
  7794. int irq_sync = 0;
  7795. if (netif_running(dev)) {
  7796. tg3_netif_stop(tp);
  7797. irq_sync = 1;
  7798. }
  7799. tg3_full_lock(tp, irq_sync);
  7800. if (epause->autoneg)
  7801. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  7802. else
  7803. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  7804. if (epause->rx_pause)
  7805. tp->link_config.flowctrl |= TG3_FLOW_CTRL_RX;
  7806. else
  7807. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_RX;
  7808. if (epause->tx_pause)
  7809. tp->link_config.flowctrl |= TG3_FLOW_CTRL_TX;
  7810. else
  7811. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_TX;
  7812. if (netif_running(dev)) {
  7813. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7814. err = tg3_restart_hw(tp, 1);
  7815. if (!err)
  7816. tg3_netif_start(tp);
  7817. }
  7818. tg3_full_unlock(tp);
  7819. }
  7820. return err;
  7821. }
  7822. static u32 tg3_get_rx_csum(struct net_device *dev)
  7823. {
  7824. struct tg3 *tp = netdev_priv(dev);
  7825. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  7826. }
  7827. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  7828. {
  7829. struct tg3 *tp = netdev_priv(dev);
  7830. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7831. if (data != 0)
  7832. return -EINVAL;
  7833. return 0;
  7834. }
  7835. spin_lock_bh(&tp->lock);
  7836. if (data)
  7837. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  7838. else
  7839. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  7840. spin_unlock_bh(&tp->lock);
  7841. return 0;
  7842. }
  7843. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  7844. {
  7845. struct tg3 *tp = netdev_priv(dev);
  7846. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7847. if (data != 0)
  7848. return -EINVAL;
  7849. return 0;
  7850. }
  7851. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7852. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  7853. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7854. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7855. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7856. ethtool_op_set_tx_ipv6_csum(dev, data);
  7857. else
  7858. ethtool_op_set_tx_csum(dev, data);
  7859. return 0;
  7860. }
  7861. static int tg3_get_sset_count (struct net_device *dev, int sset)
  7862. {
  7863. switch (sset) {
  7864. case ETH_SS_TEST:
  7865. return TG3_NUM_TEST;
  7866. case ETH_SS_STATS:
  7867. return TG3_NUM_STATS;
  7868. default:
  7869. return -EOPNOTSUPP;
  7870. }
  7871. }
  7872. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  7873. {
  7874. switch (stringset) {
  7875. case ETH_SS_STATS:
  7876. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  7877. break;
  7878. case ETH_SS_TEST:
  7879. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  7880. break;
  7881. default:
  7882. WARN_ON(1); /* we need a WARN() */
  7883. break;
  7884. }
  7885. }
  7886. static int tg3_phys_id(struct net_device *dev, u32 data)
  7887. {
  7888. struct tg3 *tp = netdev_priv(dev);
  7889. int i;
  7890. if (!netif_running(tp->dev))
  7891. return -EAGAIN;
  7892. if (data == 0)
  7893. data = UINT_MAX / 2;
  7894. for (i = 0; i < (data * 2); i++) {
  7895. if ((i % 2) == 0)
  7896. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7897. LED_CTRL_1000MBPS_ON |
  7898. LED_CTRL_100MBPS_ON |
  7899. LED_CTRL_10MBPS_ON |
  7900. LED_CTRL_TRAFFIC_OVERRIDE |
  7901. LED_CTRL_TRAFFIC_BLINK |
  7902. LED_CTRL_TRAFFIC_LED);
  7903. else
  7904. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7905. LED_CTRL_TRAFFIC_OVERRIDE);
  7906. if (msleep_interruptible(500))
  7907. break;
  7908. }
  7909. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7910. return 0;
  7911. }
  7912. static void tg3_get_ethtool_stats (struct net_device *dev,
  7913. struct ethtool_stats *estats, u64 *tmp_stats)
  7914. {
  7915. struct tg3 *tp = netdev_priv(dev);
  7916. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  7917. }
  7918. #define NVRAM_TEST_SIZE 0x100
  7919. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  7920. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  7921. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  7922. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  7923. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  7924. static int tg3_test_nvram(struct tg3 *tp)
  7925. {
  7926. u32 csum, magic;
  7927. __le32 *buf;
  7928. int i, j, k, err = 0, size;
  7929. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  7930. return -EIO;
  7931. if (magic == TG3_EEPROM_MAGIC)
  7932. size = NVRAM_TEST_SIZE;
  7933. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  7934. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  7935. TG3_EEPROM_SB_FORMAT_1) {
  7936. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  7937. case TG3_EEPROM_SB_REVISION_0:
  7938. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  7939. break;
  7940. case TG3_EEPROM_SB_REVISION_2:
  7941. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  7942. break;
  7943. case TG3_EEPROM_SB_REVISION_3:
  7944. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  7945. break;
  7946. default:
  7947. return 0;
  7948. }
  7949. } else
  7950. return 0;
  7951. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  7952. size = NVRAM_SELFBOOT_HW_SIZE;
  7953. else
  7954. return -EIO;
  7955. buf = kmalloc(size, GFP_KERNEL);
  7956. if (buf == NULL)
  7957. return -ENOMEM;
  7958. err = -EIO;
  7959. for (i = 0, j = 0; i < size; i += 4, j++) {
  7960. if ((err = tg3_nvram_read_le(tp, i, &buf[j])) != 0)
  7961. break;
  7962. }
  7963. if (i < size)
  7964. goto out;
  7965. /* Selfboot format */
  7966. magic = swab32(le32_to_cpu(buf[0]));
  7967. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  7968. TG3_EEPROM_MAGIC_FW) {
  7969. u8 *buf8 = (u8 *) buf, csum8 = 0;
  7970. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  7971. TG3_EEPROM_SB_REVISION_2) {
  7972. /* For rev 2, the csum doesn't include the MBA. */
  7973. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  7974. csum8 += buf8[i];
  7975. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  7976. csum8 += buf8[i];
  7977. } else {
  7978. for (i = 0; i < size; i++)
  7979. csum8 += buf8[i];
  7980. }
  7981. if (csum8 == 0) {
  7982. err = 0;
  7983. goto out;
  7984. }
  7985. err = -EIO;
  7986. goto out;
  7987. }
  7988. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  7989. TG3_EEPROM_MAGIC_HW) {
  7990. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  7991. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  7992. u8 *buf8 = (u8 *) buf;
  7993. /* Separate the parity bits and the data bytes. */
  7994. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  7995. if ((i == 0) || (i == 8)) {
  7996. int l;
  7997. u8 msk;
  7998. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  7999. parity[k++] = buf8[i] & msk;
  8000. i++;
  8001. }
  8002. else if (i == 16) {
  8003. int l;
  8004. u8 msk;
  8005. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8006. parity[k++] = buf8[i] & msk;
  8007. i++;
  8008. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8009. parity[k++] = buf8[i] & msk;
  8010. i++;
  8011. }
  8012. data[j++] = buf8[i];
  8013. }
  8014. err = -EIO;
  8015. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8016. u8 hw8 = hweight8(data[i]);
  8017. if ((hw8 & 0x1) && parity[i])
  8018. goto out;
  8019. else if (!(hw8 & 0x1) && !parity[i])
  8020. goto out;
  8021. }
  8022. err = 0;
  8023. goto out;
  8024. }
  8025. /* Bootstrap checksum at offset 0x10 */
  8026. csum = calc_crc((unsigned char *) buf, 0x10);
  8027. if(csum != le32_to_cpu(buf[0x10/4]))
  8028. goto out;
  8029. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8030. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8031. if (csum != le32_to_cpu(buf[0xfc/4]))
  8032. goto out;
  8033. err = 0;
  8034. out:
  8035. kfree(buf);
  8036. return err;
  8037. }
  8038. #define TG3_SERDES_TIMEOUT_SEC 2
  8039. #define TG3_COPPER_TIMEOUT_SEC 6
  8040. static int tg3_test_link(struct tg3 *tp)
  8041. {
  8042. int i, max;
  8043. if (!netif_running(tp->dev))
  8044. return -ENODEV;
  8045. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8046. max = TG3_SERDES_TIMEOUT_SEC;
  8047. else
  8048. max = TG3_COPPER_TIMEOUT_SEC;
  8049. for (i = 0; i < max; i++) {
  8050. if (netif_carrier_ok(tp->dev))
  8051. return 0;
  8052. if (msleep_interruptible(1000))
  8053. break;
  8054. }
  8055. return -EIO;
  8056. }
  8057. /* Only test the commonly used registers */
  8058. static int tg3_test_registers(struct tg3 *tp)
  8059. {
  8060. int i, is_5705, is_5750;
  8061. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8062. static struct {
  8063. u16 offset;
  8064. u16 flags;
  8065. #define TG3_FL_5705 0x1
  8066. #define TG3_FL_NOT_5705 0x2
  8067. #define TG3_FL_NOT_5788 0x4
  8068. #define TG3_FL_NOT_5750 0x8
  8069. u32 read_mask;
  8070. u32 write_mask;
  8071. } reg_tbl[] = {
  8072. /* MAC Control Registers */
  8073. { MAC_MODE, TG3_FL_NOT_5705,
  8074. 0x00000000, 0x00ef6f8c },
  8075. { MAC_MODE, TG3_FL_5705,
  8076. 0x00000000, 0x01ef6b8c },
  8077. { MAC_STATUS, TG3_FL_NOT_5705,
  8078. 0x03800107, 0x00000000 },
  8079. { MAC_STATUS, TG3_FL_5705,
  8080. 0x03800100, 0x00000000 },
  8081. { MAC_ADDR_0_HIGH, 0x0000,
  8082. 0x00000000, 0x0000ffff },
  8083. { MAC_ADDR_0_LOW, 0x0000,
  8084. 0x00000000, 0xffffffff },
  8085. { MAC_RX_MTU_SIZE, 0x0000,
  8086. 0x00000000, 0x0000ffff },
  8087. { MAC_TX_MODE, 0x0000,
  8088. 0x00000000, 0x00000070 },
  8089. { MAC_TX_LENGTHS, 0x0000,
  8090. 0x00000000, 0x00003fff },
  8091. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8092. 0x00000000, 0x000007fc },
  8093. { MAC_RX_MODE, TG3_FL_5705,
  8094. 0x00000000, 0x000007dc },
  8095. { MAC_HASH_REG_0, 0x0000,
  8096. 0x00000000, 0xffffffff },
  8097. { MAC_HASH_REG_1, 0x0000,
  8098. 0x00000000, 0xffffffff },
  8099. { MAC_HASH_REG_2, 0x0000,
  8100. 0x00000000, 0xffffffff },
  8101. { MAC_HASH_REG_3, 0x0000,
  8102. 0x00000000, 0xffffffff },
  8103. /* Receive Data and Receive BD Initiator Control Registers. */
  8104. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8105. 0x00000000, 0xffffffff },
  8106. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8107. 0x00000000, 0xffffffff },
  8108. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8109. 0x00000000, 0x00000003 },
  8110. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8111. 0x00000000, 0xffffffff },
  8112. { RCVDBDI_STD_BD+0, 0x0000,
  8113. 0x00000000, 0xffffffff },
  8114. { RCVDBDI_STD_BD+4, 0x0000,
  8115. 0x00000000, 0xffffffff },
  8116. { RCVDBDI_STD_BD+8, 0x0000,
  8117. 0x00000000, 0xffff0002 },
  8118. { RCVDBDI_STD_BD+0xc, 0x0000,
  8119. 0x00000000, 0xffffffff },
  8120. /* Receive BD Initiator Control Registers. */
  8121. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8122. 0x00000000, 0xffffffff },
  8123. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8124. 0x00000000, 0x000003ff },
  8125. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8126. 0x00000000, 0xffffffff },
  8127. /* Host Coalescing Control Registers. */
  8128. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8129. 0x00000000, 0x00000004 },
  8130. { HOSTCC_MODE, TG3_FL_5705,
  8131. 0x00000000, 0x000000f6 },
  8132. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8133. 0x00000000, 0xffffffff },
  8134. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8135. 0x00000000, 0x000003ff },
  8136. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8137. 0x00000000, 0xffffffff },
  8138. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8139. 0x00000000, 0x000003ff },
  8140. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8141. 0x00000000, 0xffffffff },
  8142. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8143. 0x00000000, 0x000000ff },
  8144. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8145. 0x00000000, 0xffffffff },
  8146. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8147. 0x00000000, 0x000000ff },
  8148. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8149. 0x00000000, 0xffffffff },
  8150. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8151. 0x00000000, 0xffffffff },
  8152. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8153. 0x00000000, 0xffffffff },
  8154. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8155. 0x00000000, 0x000000ff },
  8156. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8157. 0x00000000, 0xffffffff },
  8158. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8159. 0x00000000, 0x000000ff },
  8160. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8161. 0x00000000, 0xffffffff },
  8162. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8163. 0x00000000, 0xffffffff },
  8164. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8165. 0x00000000, 0xffffffff },
  8166. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8167. 0x00000000, 0xffffffff },
  8168. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8169. 0x00000000, 0xffffffff },
  8170. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8171. 0xffffffff, 0x00000000 },
  8172. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8173. 0xffffffff, 0x00000000 },
  8174. /* Buffer Manager Control Registers. */
  8175. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8176. 0x00000000, 0x007fff80 },
  8177. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8178. 0x00000000, 0x007fffff },
  8179. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8180. 0x00000000, 0x0000003f },
  8181. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8182. 0x00000000, 0x000001ff },
  8183. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8184. 0x00000000, 0x000001ff },
  8185. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8186. 0xffffffff, 0x00000000 },
  8187. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8188. 0xffffffff, 0x00000000 },
  8189. /* Mailbox Registers */
  8190. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8191. 0x00000000, 0x000001ff },
  8192. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8193. 0x00000000, 0x000001ff },
  8194. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8195. 0x00000000, 0x000007ff },
  8196. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8197. 0x00000000, 0x000001ff },
  8198. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8199. };
  8200. is_5705 = is_5750 = 0;
  8201. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8202. is_5705 = 1;
  8203. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8204. is_5750 = 1;
  8205. }
  8206. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8207. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8208. continue;
  8209. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8210. continue;
  8211. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8212. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8213. continue;
  8214. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8215. continue;
  8216. offset = (u32) reg_tbl[i].offset;
  8217. read_mask = reg_tbl[i].read_mask;
  8218. write_mask = reg_tbl[i].write_mask;
  8219. /* Save the original register content */
  8220. save_val = tr32(offset);
  8221. /* Determine the read-only value. */
  8222. read_val = save_val & read_mask;
  8223. /* Write zero to the register, then make sure the read-only bits
  8224. * are not changed and the read/write bits are all zeros.
  8225. */
  8226. tw32(offset, 0);
  8227. val = tr32(offset);
  8228. /* Test the read-only and read/write bits. */
  8229. if (((val & read_mask) != read_val) || (val & write_mask))
  8230. goto out;
  8231. /* Write ones to all the bits defined by RdMask and WrMask, then
  8232. * make sure the read-only bits are not changed and the
  8233. * read/write bits are all ones.
  8234. */
  8235. tw32(offset, read_mask | write_mask);
  8236. val = tr32(offset);
  8237. /* Test the read-only bits. */
  8238. if ((val & read_mask) != read_val)
  8239. goto out;
  8240. /* Test the read/write bits. */
  8241. if ((val & write_mask) != write_mask)
  8242. goto out;
  8243. tw32(offset, save_val);
  8244. }
  8245. return 0;
  8246. out:
  8247. if (netif_msg_hw(tp))
  8248. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  8249. offset);
  8250. tw32(offset, save_val);
  8251. return -EIO;
  8252. }
  8253. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8254. {
  8255. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8256. int i;
  8257. u32 j;
  8258. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8259. for (j = 0; j < len; j += 4) {
  8260. u32 val;
  8261. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8262. tg3_read_mem(tp, offset + j, &val);
  8263. if (val != test_pattern[i])
  8264. return -EIO;
  8265. }
  8266. }
  8267. return 0;
  8268. }
  8269. static int tg3_test_memory(struct tg3 *tp)
  8270. {
  8271. static struct mem_entry {
  8272. u32 offset;
  8273. u32 len;
  8274. } mem_tbl_570x[] = {
  8275. { 0x00000000, 0x00b50},
  8276. { 0x00002000, 0x1c000},
  8277. { 0xffffffff, 0x00000}
  8278. }, mem_tbl_5705[] = {
  8279. { 0x00000100, 0x0000c},
  8280. { 0x00000200, 0x00008},
  8281. { 0x00004000, 0x00800},
  8282. { 0x00006000, 0x01000},
  8283. { 0x00008000, 0x02000},
  8284. { 0x00010000, 0x0e000},
  8285. { 0xffffffff, 0x00000}
  8286. }, mem_tbl_5755[] = {
  8287. { 0x00000200, 0x00008},
  8288. { 0x00004000, 0x00800},
  8289. { 0x00006000, 0x00800},
  8290. { 0x00008000, 0x02000},
  8291. { 0x00010000, 0x0c000},
  8292. { 0xffffffff, 0x00000}
  8293. }, mem_tbl_5906[] = {
  8294. { 0x00000200, 0x00008},
  8295. { 0x00004000, 0x00400},
  8296. { 0x00006000, 0x00400},
  8297. { 0x00008000, 0x01000},
  8298. { 0x00010000, 0x01000},
  8299. { 0xffffffff, 0x00000}
  8300. };
  8301. struct mem_entry *mem_tbl;
  8302. int err = 0;
  8303. int i;
  8304. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8305. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  8306. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  8307. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8308. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8309. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  8310. mem_tbl = mem_tbl_5755;
  8311. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8312. mem_tbl = mem_tbl_5906;
  8313. else
  8314. mem_tbl = mem_tbl_5705;
  8315. } else
  8316. mem_tbl = mem_tbl_570x;
  8317. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8318. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8319. mem_tbl[i].len)) != 0)
  8320. break;
  8321. }
  8322. return err;
  8323. }
  8324. #define TG3_MAC_LOOPBACK 0
  8325. #define TG3_PHY_LOOPBACK 1
  8326. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8327. {
  8328. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8329. u32 desc_idx;
  8330. struct sk_buff *skb, *rx_skb;
  8331. u8 *tx_data;
  8332. dma_addr_t map;
  8333. int num_pkts, tx_len, rx_len, i, err;
  8334. struct tg3_rx_buffer_desc *desc;
  8335. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8336. /* HW errata - mac loopback fails in some cases on 5780.
  8337. * Normal traffic and PHY loopback are not affected by
  8338. * errata.
  8339. */
  8340. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8341. return 0;
  8342. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8343. MAC_MODE_PORT_INT_LPBACK;
  8344. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8345. mac_mode |= MAC_MODE_LINK_POLARITY;
  8346. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8347. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8348. else
  8349. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8350. tw32(MAC_MODE, mac_mode);
  8351. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8352. u32 val;
  8353. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8354. u32 phytest;
  8355. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &phytest)) {
  8356. u32 phy;
  8357. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  8358. phytest | MII_TG3_EPHY_SHADOW_EN);
  8359. if (!tg3_readphy(tp, 0x1b, &phy))
  8360. tg3_writephy(tp, 0x1b, phy & ~0x20);
  8361. tg3_writephy(tp, MII_TG3_EPHY_TEST, phytest);
  8362. }
  8363. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8364. } else
  8365. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8366. tg3_phy_toggle_automdix(tp, 0);
  8367. tg3_writephy(tp, MII_BMCR, val);
  8368. udelay(40);
  8369. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8370. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8371. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x1800);
  8372. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8373. } else
  8374. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8375. /* reset to prevent losing 1st rx packet intermittently */
  8376. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8377. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8378. udelay(10);
  8379. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8380. }
  8381. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8382. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  8383. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8384. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  8385. mac_mode |= MAC_MODE_LINK_POLARITY;
  8386. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8387. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8388. }
  8389. tw32(MAC_MODE, mac_mode);
  8390. }
  8391. else
  8392. return -EINVAL;
  8393. err = -EIO;
  8394. tx_len = 1514;
  8395. skb = netdev_alloc_skb(tp->dev, tx_len);
  8396. if (!skb)
  8397. return -ENOMEM;
  8398. tx_data = skb_put(skb, tx_len);
  8399. memcpy(tx_data, tp->dev->dev_addr, 6);
  8400. memset(tx_data + 6, 0x0, 8);
  8401. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8402. for (i = 14; i < tx_len; i++)
  8403. tx_data[i] = (u8) (i & 0xff);
  8404. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8405. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8406. HOSTCC_MODE_NOW);
  8407. udelay(10);
  8408. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  8409. num_pkts = 0;
  8410. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  8411. tp->tx_prod++;
  8412. num_pkts++;
  8413. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  8414. tp->tx_prod);
  8415. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  8416. udelay(10);
  8417. /* 250 usec to allow enough time on some 10/100 Mbps devices. */
  8418. for (i = 0; i < 25; i++) {
  8419. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8420. HOSTCC_MODE_NOW);
  8421. udelay(10);
  8422. tx_idx = tp->hw_status->idx[0].tx_consumer;
  8423. rx_idx = tp->hw_status->idx[0].rx_producer;
  8424. if ((tx_idx == tp->tx_prod) &&
  8425. (rx_idx == (rx_start_idx + num_pkts)))
  8426. break;
  8427. }
  8428. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  8429. dev_kfree_skb(skb);
  8430. if (tx_idx != tp->tx_prod)
  8431. goto out;
  8432. if (rx_idx != rx_start_idx + num_pkts)
  8433. goto out;
  8434. desc = &tp->rx_rcb[rx_start_idx];
  8435. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8436. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8437. if (opaque_key != RXD_OPAQUE_RING_STD)
  8438. goto out;
  8439. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8440. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8441. goto out;
  8442. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8443. if (rx_len != tx_len)
  8444. goto out;
  8445. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  8446. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  8447. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8448. for (i = 14; i < tx_len; i++) {
  8449. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8450. goto out;
  8451. }
  8452. err = 0;
  8453. /* tg3_free_rings will unmap and free the rx_skb */
  8454. out:
  8455. return err;
  8456. }
  8457. #define TG3_MAC_LOOPBACK_FAILED 1
  8458. #define TG3_PHY_LOOPBACK_FAILED 2
  8459. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8460. TG3_PHY_LOOPBACK_FAILED)
  8461. static int tg3_test_loopback(struct tg3 *tp)
  8462. {
  8463. int err = 0;
  8464. u32 cpmuctrl = 0;
  8465. if (!netif_running(tp->dev))
  8466. return TG3_LOOPBACK_FAILED;
  8467. err = tg3_reset_hw(tp, 1);
  8468. if (err)
  8469. return TG3_LOOPBACK_FAILED;
  8470. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8471. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8472. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  8473. int i;
  8474. u32 status;
  8475. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8476. /* Wait for up to 40 microseconds to acquire lock. */
  8477. for (i = 0; i < 4; i++) {
  8478. status = tr32(TG3_CPMU_MUTEX_GNT);
  8479. if (status == CPMU_MUTEX_GNT_DRIVER)
  8480. break;
  8481. udelay(10);
  8482. }
  8483. if (status != CPMU_MUTEX_GNT_DRIVER)
  8484. return TG3_LOOPBACK_FAILED;
  8485. /* Turn off link-based power management. */
  8486. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8487. tw32(TG3_CPMU_CTRL,
  8488. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8489. CPMU_CTRL_LINK_AWARE_MODE));
  8490. }
  8491. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8492. err |= TG3_MAC_LOOPBACK_FAILED;
  8493. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8494. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8495. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  8496. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8497. /* Release the mutex */
  8498. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  8499. }
  8500. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  8501. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  8502. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  8503. err |= TG3_PHY_LOOPBACK_FAILED;
  8504. }
  8505. return err;
  8506. }
  8507. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  8508. u64 *data)
  8509. {
  8510. struct tg3 *tp = netdev_priv(dev);
  8511. if (tp->link_config.phy_is_low_power)
  8512. tg3_set_power_state(tp, PCI_D0);
  8513. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  8514. if (tg3_test_nvram(tp) != 0) {
  8515. etest->flags |= ETH_TEST_FL_FAILED;
  8516. data[0] = 1;
  8517. }
  8518. if (tg3_test_link(tp) != 0) {
  8519. etest->flags |= ETH_TEST_FL_FAILED;
  8520. data[1] = 1;
  8521. }
  8522. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  8523. int err, err2 = 0, irq_sync = 0;
  8524. if (netif_running(dev)) {
  8525. tg3_phy_stop(tp);
  8526. tg3_netif_stop(tp);
  8527. irq_sync = 1;
  8528. }
  8529. tg3_full_lock(tp, irq_sync);
  8530. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  8531. err = tg3_nvram_lock(tp);
  8532. tg3_halt_cpu(tp, RX_CPU_BASE);
  8533. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8534. tg3_halt_cpu(tp, TX_CPU_BASE);
  8535. if (!err)
  8536. tg3_nvram_unlock(tp);
  8537. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  8538. tg3_phy_reset(tp);
  8539. if (tg3_test_registers(tp) != 0) {
  8540. etest->flags |= ETH_TEST_FL_FAILED;
  8541. data[2] = 1;
  8542. }
  8543. if (tg3_test_memory(tp) != 0) {
  8544. etest->flags |= ETH_TEST_FL_FAILED;
  8545. data[3] = 1;
  8546. }
  8547. if ((data[4] = tg3_test_loopback(tp)) != 0)
  8548. etest->flags |= ETH_TEST_FL_FAILED;
  8549. tg3_full_unlock(tp);
  8550. if (tg3_test_interrupt(tp) != 0) {
  8551. etest->flags |= ETH_TEST_FL_FAILED;
  8552. data[5] = 1;
  8553. }
  8554. tg3_full_lock(tp, 0);
  8555. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8556. if (netif_running(dev)) {
  8557. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  8558. err2 = tg3_restart_hw(tp, 1);
  8559. if (!err2)
  8560. tg3_netif_start(tp);
  8561. }
  8562. tg3_full_unlock(tp);
  8563. if (irq_sync && !err2)
  8564. tg3_phy_start(tp);
  8565. }
  8566. if (tp->link_config.phy_is_low_power)
  8567. tg3_set_power_state(tp, PCI_D3hot);
  8568. }
  8569. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  8570. {
  8571. struct mii_ioctl_data *data = if_mii(ifr);
  8572. struct tg3 *tp = netdev_priv(dev);
  8573. int err;
  8574. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8575. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8576. return -EAGAIN;
  8577. return phy_mii_ioctl(tp->mdio_bus.phy_map[PHY_ADDR], data, cmd);
  8578. }
  8579. switch(cmd) {
  8580. case SIOCGMIIPHY:
  8581. data->phy_id = PHY_ADDR;
  8582. /* fallthru */
  8583. case SIOCGMIIREG: {
  8584. u32 mii_regval;
  8585. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8586. break; /* We have no PHY */
  8587. if (tp->link_config.phy_is_low_power)
  8588. return -EAGAIN;
  8589. spin_lock_bh(&tp->lock);
  8590. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  8591. spin_unlock_bh(&tp->lock);
  8592. data->val_out = mii_regval;
  8593. return err;
  8594. }
  8595. case SIOCSMIIREG:
  8596. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8597. break; /* We have no PHY */
  8598. if (!capable(CAP_NET_ADMIN))
  8599. return -EPERM;
  8600. if (tp->link_config.phy_is_low_power)
  8601. return -EAGAIN;
  8602. spin_lock_bh(&tp->lock);
  8603. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  8604. spin_unlock_bh(&tp->lock);
  8605. return err;
  8606. default:
  8607. /* do nothing */
  8608. break;
  8609. }
  8610. return -EOPNOTSUPP;
  8611. }
  8612. #if TG3_VLAN_TAG_USED
  8613. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  8614. {
  8615. struct tg3 *tp = netdev_priv(dev);
  8616. if (netif_running(dev))
  8617. tg3_netif_stop(tp);
  8618. tg3_full_lock(tp, 0);
  8619. tp->vlgrp = grp;
  8620. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  8621. __tg3_set_rx_mode(dev);
  8622. if (netif_running(dev))
  8623. tg3_netif_start(tp);
  8624. tg3_full_unlock(tp);
  8625. }
  8626. #endif
  8627. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8628. {
  8629. struct tg3 *tp = netdev_priv(dev);
  8630. memcpy(ec, &tp->coal, sizeof(*ec));
  8631. return 0;
  8632. }
  8633. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8634. {
  8635. struct tg3 *tp = netdev_priv(dev);
  8636. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  8637. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  8638. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  8639. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  8640. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  8641. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  8642. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  8643. }
  8644. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  8645. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  8646. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  8647. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  8648. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  8649. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  8650. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  8651. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  8652. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  8653. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  8654. return -EINVAL;
  8655. /* No rx interrupts will be generated if both are zero */
  8656. if ((ec->rx_coalesce_usecs == 0) &&
  8657. (ec->rx_max_coalesced_frames == 0))
  8658. return -EINVAL;
  8659. /* No tx interrupts will be generated if both are zero */
  8660. if ((ec->tx_coalesce_usecs == 0) &&
  8661. (ec->tx_max_coalesced_frames == 0))
  8662. return -EINVAL;
  8663. /* Only copy relevant parameters, ignore all others. */
  8664. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  8665. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  8666. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  8667. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  8668. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  8669. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  8670. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  8671. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  8672. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  8673. if (netif_running(dev)) {
  8674. tg3_full_lock(tp, 0);
  8675. __tg3_set_coalesce(tp, &tp->coal);
  8676. tg3_full_unlock(tp);
  8677. }
  8678. return 0;
  8679. }
  8680. static const struct ethtool_ops tg3_ethtool_ops = {
  8681. .get_settings = tg3_get_settings,
  8682. .set_settings = tg3_set_settings,
  8683. .get_drvinfo = tg3_get_drvinfo,
  8684. .get_regs_len = tg3_get_regs_len,
  8685. .get_regs = tg3_get_regs,
  8686. .get_wol = tg3_get_wol,
  8687. .set_wol = tg3_set_wol,
  8688. .get_msglevel = tg3_get_msglevel,
  8689. .set_msglevel = tg3_set_msglevel,
  8690. .nway_reset = tg3_nway_reset,
  8691. .get_link = ethtool_op_get_link,
  8692. .get_eeprom_len = tg3_get_eeprom_len,
  8693. .get_eeprom = tg3_get_eeprom,
  8694. .set_eeprom = tg3_set_eeprom,
  8695. .get_ringparam = tg3_get_ringparam,
  8696. .set_ringparam = tg3_set_ringparam,
  8697. .get_pauseparam = tg3_get_pauseparam,
  8698. .set_pauseparam = tg3_set_pauseparam,
  8699. .get_rx_csum = tg3_get_rx_csum,
  8700. .set_rx_csum = tg3_set_rx_csum,
  8701. .set_tx_csum = tg3_set_tx_csum,
  8702. .set_sg = ethtool_op_set_sg,
  8703. .set_tso = tg3_set_tso,
  8704. .self_test = tg3_self_test,
  8705. .get_strings = tg3_get_strings,
  8706. .phys_id = tg3_phys_id,
  8707. .get_ethtool_stats = tg3_get_ethtool_stats,
  8708. .get_coalesce = tg3_get_coalesce,
  8709. .set_coalesce = tg3_set_coalesce,
  8710. .get_sset_count = tg3_get_sset_count,
  8711. };
  8712. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  8713. {
  8714. u32 cursize, val, magic;
  8715. tp->nvram_size = EEPROM_CHIP_SIZE;
  8716. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  8717. return;
  8718. if ((magic != TG3_EEPROM_MAGIC) &&
  8719. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  8720. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  8721. return;
  8722. /*
  8723. * Size the chip by reading offsets at increasing powers of two.
  8724. * When we encounter our validation signature, we know the addressing
  8725. * has wrapped around, and thus have our chip size.
  8726. */
  8727. cursize = 0x10;
  8728. while (cursize < tp->nvram_size) {
  8729. if (tg3_nvram_read_swab(tp, cursize, &val) != 0)
  8730. return;
  8731. if (val == magic)
  8732. break;
  8733. cursize <<= 1;
  8734. }
  8735. tp->nvram_size = cursize;
  8736. }
  8737. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  8738. {
  8739. u32 val;
  8740. if (tg3_nvram_read_swab(tp, 0, &val) != 0)
  8741. return;
  8742. /* Selfboot format */
  8743. if (val != TG3_EEPROM_MAGIC) {
  8744. tg3_get_eeprom_size(tp);
  8745. return;
  8746. }
  8747. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  8748. if (val != 0) {
  8749. tp->nvram_size = (val >> 16) * 1024;
  8750. return;
  8751. }
  8752. }
  8753. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8754. }
  8755. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  8756. {
  8757. u32 nvcfg1;
  8758. nvcfg1 = tr32(NVRAM_CFG1);
  8759. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  8760. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8761. }
  8762. else {
  8763. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8764. tw32(NVRAM_CFG1, nvcfg1);
  8765. }
  8766. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  8767. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8768. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  8769. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  8770. tp->nvram_jedecnum = JEDEC_ATMEL;
  8771. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8772. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8773. break;
  8774. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  8775. tp->nvram_jedecnum = JEDEC_ATMEL;
  8776. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  8777. break;
  8778. case FLASH_VENDOR_ATMEL_EEPROM:
  8779. tp->nvram_jedecnum = JEDEC_ATMEL;
  8780. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8781. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8782. break;
  8783. case FLASH_VENDOR_ST:
  8784. tp->nvram_jedecnum = JEDEC_ST;
  8785. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  8786. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8787. break;
  8788. case FLASH_VENDOR_SAIFUN:
  8789. tp->nvram_jedecnum = JEDEC_SAIFUN;
  8790. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  8791. break;
  8792. case FLASH_VENDOR_SST_SMALL:
  8793. case FLASH_VENDOR_SST_LARGE:
  8794. tp->nvram_jedecnum = JEDEC_SST;
  8795. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  8796. break;
  8797. }
  8798. }
  8799. else {
  8800. tp->nvram_jedecnum = JEDEC_ATMEL;
  8801. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8802. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8803. }
  8804. }
  8805. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  8806. {
  8807. u32 nvcfg1;
  8808. nvcfg1 = tr32(NVRAM_CFG1);
  8809. /* NVRAM protection for TPM */
  8810. if (nvcfg1 & (1 << 27))
  8811. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8812. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8813. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  8814. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  8815. tp->nvram_jedecnum = JEDEC_ATMEL;
  8816. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8817. break;
  8818. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8819. tp->nvram_jedecnum = JEDEC_ATMEL;
  8820. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8821. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8822. break;
  8823. case FLASH_5752VENDOR_ST_M45PE10:
  8824. case FLASH_5752VENDOR_ST_M45PE20:
  8825. case FLASH_5752VENDOR_ST_M45PE40:
  8826. tp->nvram_jedecnum = JEDEC_ST;
  8827. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8828. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8829. break;
  8830. }
  8831. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  8832. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  8833. case FLASH_5752PAGE_SIZE_256:
  8834. tp->nvram_pagesize = 256;
  8835. break;
  8836. case FLASH_5752PAGE_SIZE_512:
  8837. tp->nvram_pagesize = 512;
  8838. break;
  8839. case FLASH_5752PAGE_SIZE_1K:
  8840. tp->nvram_pagesize = 1024;
  8841. break;
  8842. case FLASH_5752PAGE_SIZE_2K:
  8843. tp->nvram_pagesize = 2048;
  8844. break;
  8845. case FLASH_5752PAGE_SIZE_4K:
  8846. tp->nvram_pagesize = 4096;
  8847. break;
  8848. case FLASH_5752PAGE_SIZE_264:
  8849. tp->nvram_pagesize = 264;
  8850. break;
  8851. }
  8852. }
  8853. else {
  8854. /* For eeprom, set pagesize to maximum eeprom size */
  8855. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8856. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8857. tw32(NVRAM_CFG1, nvcfg1);
  8858. }
  8859. }
  8860. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  8861. {
  8862. u32 nvcfg1, protect = 0;
  8863. nvcfg1 = tr32(NVRAM_CFG1);
  8864. /* NVRAM protection for TPM */
  8865. if (nvcfg1 & (1 << 27)) {
  8866. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8867. protect = 1;
  8868. }
  8869. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8870. switch (nvcfg1) {
  8871. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8872. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8873. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8874. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  8875. tp->nvram_jedecnum = JEDEC_ATMEL;
  8876. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8877. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8878. tp->nvram_pagesize = 264;
  8879. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  8880. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  8881. tp->nvram_size = (protect ? 0x3e200 :
  8882. TG3_NVRAM_SIZE_512KB);
  8883. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  8884. tp->nvram_size = (protect ? 0x1f200 :
  8885. TG3_NVRAM_SIZE_256KB);
  8886. else
  8887. tp->nvram_size = (protect ? 0x1f200 :
  8888. TG3_NVRAM_SIZE_128KB);
  8889. break;
  8890. case FLASH_5752VENDOR_ST_M45PE10:
  8891. case FLASH_5752VENDOR_ST_M45PE20:
  8892. case FLASH_5752VENDOR_ST_M45PE40:
  8893. tp->nvram_jedecnum = JEDEC_ST;
  8894. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8895. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8896. tp->nvram_pagesize = 256;
  8897. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  8898. tp->nvram_size = (protect ?
  8899. TG3_NVRAM_SIZE_64KB :
  8900. TG3_NVRAM_SIZE_128KB);
  8901. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  8902. tp->nvram_size = (protect ?
  8903. TG3_NVRAM_SIZE_64KB :
  8904. TG3_NVRAM_SIZE_256KB);
  8905. else
  8906. tp->nvram_size = (protect ?
  8907. TG3_NVRAM_SIZE_128KB :
  8908. TG3_NVRAM_SIZE_512KB);
  8909. break;
  8910. }
  8911. }
  8912. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  8913. {
  8914. u32 nvcfg1;
  8915. nvcfg1 = tr32(NVRAM_CFG1);
  8916. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8917. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  8918. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  8919. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  8920. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  8921. tp->nvram_jedecnum = JEDEC_ATMEL;
  8922. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8923. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8924. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8925. tw32(NVRAM_CFG1, nvcfg1);
  8926. break;
  8927. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8928. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8929. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8930. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8931. tp->nvram_jedecnum = JEDEC_ATMEL;
  8932. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8933. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8934. tp->nvram_pagesize = 264;
  8935. break;
  8936. case FLASH_5752VENDOR_ST_M45PE10:
  8937. case FLASH_5752VENDOR_ST_M45PE20:
  8938. case FLASH_5752VENDOR_ST_M45PE40:
  8939. tp->nvram_jedecnum = JEDEC_ST;
  8940. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8941. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8942. tp->nvram_pagesize = 256;
  8943. break;
  8944. }
  8945. }
  8946. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  8947. {
  8948. u32 nvcfg1, protect = 0;
  8949. nvcfg1 = tr32(NVRAM_CFG1);
  8950. /* NVRAM protection for TPM */
  8951. if (nvcfg1 & (1 << 27)) {
  8952. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8953. protect = 1;
  8954. }
  8955. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8956. switch (nvcfg1) {
  8957. case FLASH_5761VENDOR_ATMEL_ADB021D:
  8958. case FLASH_5761VENDOR_ATMEL_ADB041D:
  8959. case FLASH_5761VENDOR_ATMEL_ADB081D:
  8960. case FLASH_5761VENDOR_ATMEL_ADB161D:
  8961. case FLASH_5761VENDOR_ATMEL_MDB021D:
  8962. case FLASH_5761VENDOR_ATMEL_MDB041D:
  8963. case FLASH_5761VENDOR_ATMEL_MDB081D:
  8964. case FLASH_5761VENDOR_ATMEL_MDB161D:
  8965. tp->nvram_jedecnum = JEDEC_ATMEL;
  8966. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8967. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8968. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8969. tp->nvram_pagesize = 256;
  8970. break;
  8971. case FLASH_5761VENDOR_ST_A_M45PE20:
  8972. case FLASH_5761VENDOR_ST_A_M45PE40:
  8973. case FLASH_5761VENDOR_ST_A_M45PE80:
  8974. case FLASH_5761VENDOR_ST_A_M45PE16:
  8975. case FLASH_5761VENDOR_ST_M_M45PE20:
  8976. case FLASH_5761VENDOR_ST_M_M45PE40:
  8977. case FLASH_5761VENDOR_ST_M_M45PE80:
  8978. case FLASH_5761VENDOR_ST_M_M45PE16:
  8979. tp->nvram_jedecnum = JEDEC_ST;
  8980. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8981. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8982. tp->nvram_pagesize = 256;
  8983. break;
  8984. }
  8985. if (protect) {
  8986. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  8987. } else {
  8988. switch (nvcfg1) {
  8989. case FLASH_5761VENDOR_ATMEL_ADB161D:
  8990. case FLASH_5761VENDOR_ATMEL_MDB161D:
  8991. case FLASH_5761VENDOR_ST_A_M45PE16:
  8992. case FLASH_5761VENDOR_ST_M_M45PE16:
  8993. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  8994. break;
  8995. case FLASH_5761VENDOR_ATMEL_ADB081D:
  8996. case FLASH_5761VENDOR_ATMEL_MDB081D:
  8997. case FLASH_5761VENDOR_ST_A_M45PE80:
  8998. case FLASH_5761VENDOR_ST_M_M45PE80:
  8999. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9000. break;
  9001. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9002. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9003. case FLASH_5761VENDOR_ST_A_M45PE40:
  9004. case FLASH_5761VENDOR_ST_M_M45PE40:
  9005. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9006. break;
  9007. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9008. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9009. case FLASH_5761VENDOR_ST_A_M45PE20:
  9010. case FLASH_5761VENDOR_ST_M_M45PE20:
  9011. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9012. break;
  9013. }
  9014. }
  9015. }
  9016. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9017. {
  9018. tp->nvram_jedecnum = JEDEC_ATMEL;
  9019. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9020. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9021. }
  9022. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9023. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9024. {
  9025. tw32_f(GRC_EEPROM_ADDR,
  9026. (EEPROM_ADDR_FSM_RESET |
  9027. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9028. EEPROM_ADDR_CLKPERD_SHIFT)));
  9029. msleep(1);
  9030. /* Enable seeprom accesses. */
  9031. tw32_f(GRC_LOCAL_CTRL,
  9032. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9033. udelay(100);
  9034. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9035. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9036. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9037. if (tg3_nvram_lock(tp)) {
  9038. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  9039. "tg3_nvram_init failed.\n", tp->dev->name);
  9040. return;
  9041. }
  9042. tg3_enable_nvram_access(tp);
  9043. tp->nvram_size = 0;
  9044. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9045. tg3_get_5752_nvram_info(tp);
  9046. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9047. tg3_get_5755_nvram_info(tp);
  9048. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9049. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9050. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9051. tg3_get_5787_nvram_info(tp);
  9052. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9053. tg3_get_5761_nvram_info(tp);
  9054. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9055. tg3_get_5906_nvram_info(tp);
  9056. else
  9057. tg3_get_nvram_info(tp);
  9058. if (tp->nvram_size == 0)
  9059. tg3_get_nvram_size(tp);
  9060. tg3_disable_nvram_access(tp);
  9061. tg3_nvram_unlock(tp);
  9062. } else {
  9063. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9064. tg3_get_eeprom_size(tp);
  9065. }
  9066. }
  9067. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  9068. u32 offset, u32 *val)
  9069. {
  9070. u32 tmp;
  9071. int i;
  9072. if (offset > EEPROM_ADDR_ADDR_MASK ||
  9073. (offset % 4) != 0)
  9074. return -EINVAL;
  9075. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  9076. EEPROM_ADDR_DEVID_MASK |
  9077. EEPROM_ADDR_READ);
  9078. tw32(GRC_EEPROM_ADDR,
  9079. tmp |
  9080. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9081. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  9082. EEPROM_ADDR_ADDR_MASK) |
  9083. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  9084. for (i = 0; i < 1000; i++) {
  9085. tmp = tr32(GRC_EEPROM_ADDR);
  9086. if (tmp & EEPROM_ADDR_COMPLETE)
  9087. break;
  9088. msleep(1);
  9089. }
  9090. if (!(tmp & EEPROM_ADDR_COMPLETE))
  9091. return -EBUSY;
  9092. *val = tr32(GRC_EEPROM_DATA);
  9093. return 0;
  9094. }
  9095. #define NVRAM_CMD_TIMEOUT 10000
  9096. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  9097. {
  9098. int i;
  9099. tw32(NVRAM_CMD, nvram_cmd);
  9100. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  9101. udelay(10);
  9102. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  9103. udelay(10);
  9104. break;
  9105. }
  9106. }
  9107. if (i == NVRAM_CMD_TIMEOUT) {
  9108. return -EBUSY;
  9109. }
  9110. return 0;
  9111. }
  9112. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  9113. {
  9114. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  9115. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  9116. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  9117. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  9118. (tp->nvram_jedecnum == JEDEC_ATMEL))
  9119. addr = ((addr / tp->nvram_pagesize) <<
  9120. ATMEL_AT45DB0X1B_PAGE_POS) +
  9121. (addr % tp->nvram_pagesize);
  9122. return addr;
  9123. }
  9124. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  9125. {
  9126. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  9127. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  9128. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  9129. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  9130. (tp->nvram_jedecnum == JEDEC_ATMEL))
  9131. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  9132. tp->nvram_pagesize) +
  9133. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  9134. return addr;
  9135. }
  9136. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  9137. {
  9138. int ret;
  9139. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  9140. return tg3_nvram_read_using_eeprom(tp, offset, val);
  9141. offset = tg3_nvram_phys_addr(tp, offset);
  9142. if (offset > NVRAM_ADDR_MSK)
  9143. return -EINVAL;
  9144. ret = tg3_nvram_lock(tp);
  9145. if (ret)
  9146. return ret;
  9147. tg3_enable_nvram_access(tp);
  9148. tw32(NVRAM_ADDR, offset);
  9149. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  9150. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  9151. if (ret == 0)
  9152. *val = swab32(tr32(NVRAM_RDDATA));
  9153. tg3_disable_nvram_access(tp);
  9154. tg3_nvram_unlock(tp);
  9155. return ret;
  9156. }
  9157. static int tg3_nvram_read_le(struct tg3 *tp, u32 offset, __le32 *val)
  9158. {
  9159. u32 v;
  9160. int res = tg3_nvram_read(tp, offset, &v);
  9161. if (!res)
  9162. *val = cpu_to_le32(v);
  9163. return res;
  9164. }
  9165. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val)
  9166. {
  9167. int err;
  9168. u32 tmp;
  9169. err = tg3_nvram_read(tp, offset, &tmp);
  9170. *val = swab32(tmp);
  9171. return err;
  9172. }
  9173. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9174. u32 offset, u32 len, u8 *buf)
  9175. {
  9176. int i, j, rc = 0;
  9177. u32 val;
  9178. for (i = 0; i < len; i += 4) {
  9179. u32 addr;
  9180. __le32 data;
  9181. addr = offset + i;
  9182. memcpy(&data, buf + i, 4);
  9183. tw32(GRC_EEPROM_DATA, le32_to_cpu(data));
  9184. val = tr32(GRC_EEPROM_ADDR);
  9185. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9186. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9187. EEPROM_ADDR_READ);
  9188. tw32(GRC_EEPROM_ADDR, val |
  9189. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9190. (addr & EEPROM_ADDR_ADDR_MASK) |
  9191. EEPROM_ADDR_START |
  9192. EEPROM_ADDR_WRITE);
  9193. for (j = 0; j < 1000; j++) {
  9194. val = tr32(GRC_EEPROM_ADDR);
  9195. if (val & EEPROM_ADDR_COMPLETE)
  9196. break;
  9197. msleep(1);
  9198. }
  9199. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9200. rc = -EBUSY;
  9201. break;
  9202. }
  9203. }
  9204. return rc;
  9205. }
  9206. /* offset and length are dword aligned */
  9207. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9208. u8 *buf)
  9209. {
  9210. int ret = 0;
  9211. u32 pagesize = tp->nvram_pagesize;
  9212. u32 pagemask = pagesize - 1;
  9213. u32 nvram_cmd;
  9214. u8 *tmp;
  9215. tmp = kmalloc(pagesize, GFP_KERNEL);
  9216. if (tmp == NULL)
  9217. return -ENOMEM;
  9218. while (len) {
  9219. int j;
  9220. u32 phy_addr, page_off, size;
  9221. phy_addr = offset & ~pagemask;
  9222. for (j = 0; j < pagesize; j += 4) {
  9223. if ((ret = tg3_nvram_read_le(tp, phy_addr + j,
  9224. (__le32 *) (tmp + j))))
  9225. break;
  9226. }
  9227. if (ret)
  9228. break;
  9229. page_off = offset & pagemask;
  9230. size = pagesize;
  9231. if (len < size)
  9232. size = len;
  9233. len -= size;
  9234. memcpy(tmp + page_off, buf, size);
  9235. offset = offset + (pagesize - page_off);
  9236. tg3_enable_nvram_access(tp);
  9237. /*
  9238. * Before we can erase the flash page, we need
  9239. * to issue a special "write enable" command.
  9240. */
  9241. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9242. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9243. break;
  9244. /* Erase the target page */
  9245. tw32(NVRAM_ADDR, phy_addr);
  9246. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9247. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9248. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9249. break;
  9250. /* Issue another write enable to start the write. */
  9251. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9252. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9253. break;
  9254. for (j = 0; j < pagesize; j += 4) {
  9255. __be32 data;
  9256. data = *((__be32 *) (tmp + j));
  9257. /* swab32(le32_to_cpu(data)), actually */
  9258. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9259. tw32(NVRAM_ADDR, phy_addr + j);
  9260. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9261. NVRAM_CMD_WR;
  9262. if (j == 0)
  9263. nvram_cmd |= NVRAM_CMD_FIRST;
  9264. else if (j == (pagesize - 4))
  9265. nvram_cmd |= NVRAM_CMD_LAST;
  9266. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9267. break;
  9268. }
  9269. if (ret)
  9270. break;
  9271. }
  9272. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9273. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9274. kfree(tmp);
  9275. return ret;
  9276. }
  9277. /* offset and length are dword aligned */
  9278. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9279. u8 *buf)
  9280. {
  9281. int i, ret = 0;
  9282. for (i = 0; i < len; i += 4, offset += 4) {
  9283. u32 page_off, phy_addr, nvram_cmd;
  9284. __be32 data;
  9285. memcpy(&data, buf + i, 4);
  9286. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9287. page_off = offset % tp->nvram_pagesize;
  9288. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9289. tw32(NVRAM_ADDR, phy_addr);
  9290. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9291. if ((page_off == 0) || (i == 0))
  9292. nvram_cmd |= NVRAM_CMD_FIRST;
  9293. if (page_off == (tp->nvram_pagesize - 4))
  9294. nvram_cmd |= NVRAM_CMD_LAST;
  9295. if (i == (len - 4))
  9296. nvram_cmd |= NVRAM_CMD_LAST;
  9297. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752) &&
  9298. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755) &&
  9299. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787) &&
  9300. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784) &&
  9301. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) &&
  9302. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) &&
  9303. (tp->nvram_jedecnum == JEDEC_ST) &&
  9304. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9305. if ((ret = tg3_nvram_exec_cmd(tp,
  9306. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9307. NVRAM_CMD_DONE)))
  9308. break;
  9309. }
  9310. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9311. /* We always do complete word writes to eeprom. */
  9312. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9313. }
  9314. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9315. break;
  9316. }
  9317. return ret;
  9318. }
  9319. /* offset and length are dword aligned */
  9320. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9321. {
  9322. int ret;
  9323. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9324. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9325. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9326. udelay(40);
  9327. }
  9328. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9329. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9330. }
  9331. else {
  9332. u32 grc_mode;
  9333. ret = tg3_nvram_lock(tp);
  9334. if (ret)
  9335. return ret;
  9336. tg3_enable_nvram_access(tp);
  9337. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9338. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  9339. tw32(NVRAM_WRITE1, 0x406);
  9340. grc_mode = tr32(GRC_MODE);
  9341. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9342. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9343. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9344. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9345. buf);
  9346. }
  9347. else {
  9348. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9349. buf);
  9350. }
  9351. grc_mode = tr32(GRC_MODE);
  9352. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9353. tg3_disable_nvram_access(tp);
  9354. tg3_nvram_unlock(tp);
  9355. }
  9356. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9357. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9358. udelay(40);
  9359. }
  9360. return ret;
  9361. }
  9362. struct subsys_tbl_ent {
  9363. u16 subsys_vendor, subsys_devid;
  9364. u32 phy_id;
  9365. };
  9366. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  9367. /* Broadcom boards. */
  9368. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  9369. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  9370. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  9371. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  9372. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  9373. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  9374. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  9375. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  9376. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  9377. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  9378. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  9379. /* 3com boards. */
  9380. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  9381. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  9382. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  9383. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  9384. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  9385. /* DELL boards. */
  9386. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  9387. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  9388. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  9389. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  9390. /* Compaq boards. */
  9391. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  9392. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  9393. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  9394. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  9395. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  9396. /* IBM boards. */
  9397. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  9398. };
  9399. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  9400. {
  9401. int i;
  9402. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9403. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9404. tp->pdev->subsystem_vendor) &&
  9405. (subsys_id_to_phy_id[i].subsys_devid ==
  9406. tp->pdev->subsystem_device))
  9407. return &subsys_id_to_phy_id[i];
  9408. }
  9409. return NULL;
  9410. }
  9411. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9412. {
  9413. u32 val;
  9414. u16 pmcsr;
  9415. /* On some early chips the SRAM cannot be accessed in D3hot state,
  9416. * so need make sure we're in D0.
  9417. */
  9418. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  9419. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  9420. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  9421. msleep(1);
  9422. /* Make sure register accesses (indirect or otherwise)
  9423. * will function correctly.
  9424. */
  9425. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9426. tp->misc_host_ctrl);
  9427. /* The memory arbiter has to be enabled in order for SRAM accesses
  9428. * to succeed. Normally on powerup the tg3 chip firmware will make
  9429. * sure it is enabled, but other entities such as system netboot
  9430. * code might disable it.
  9431. */
  9432. val = tr32(MEMARB_MODE);
  9433. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  9434. tp->phy_id = PHY_ID_INVALID;
  9435. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9436. /* Assume an onboard device and WOL capable by default. */
  9437. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  9438. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9439. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  9440. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9441. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9442. }
  9443. val = tr32(VCPU_CFGSHDW);
  9444. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  9445. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9446. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  9447. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  9448. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9449. return;
  9450. }
  9451. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  9452. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  9453. u32 nic_cfg, led_cfg;
  9454. u32 nic_phy_id, ver, cfg2 = 0, eeprom_phy_id;
  9455. int eeprom_phy_serdes = 0;
  9456. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  9457. tp->nic_sram_data_cfg = nic_cfg;
  9458. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  9459. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  9460. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  9461. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  9462. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  9463. (ver > 0) && (ver < 0x100))
  9464. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  9465. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  9466. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  9467. eeprom_phy_serdes = 1;
  9468. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  9469. if (nic_phy_id != 0) {
  9470. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  9471. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  9472. eeprom_phy_id = (id1 >> 16) << 10;
  9473. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  9474. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  9475. } else
  9476. eeprom_phy_id = 0;
  9477. tp->phy_id = eeprom_phy_id;
  9478. if (eeprom_phy_serdes) {
  9479. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  9480. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  9481. else
  9482. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9483. }
  9484. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9485. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  9486. SHASTA_EXT_LED_MODE_MASK);
  9487. else
  9488. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  9489. switch (led_cfg) {
  9490. default:
  9491. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  9492. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9493. break;
  9494. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  9495. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9496. break;
  9497. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  9498. tp->led_ctrl = LED_CTRL_MODE_MAC;
  9499. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  9500. * read on some older 5700/5701 bootcode.
  9501. */
  9502. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9503. ASIC_REV_5700 ||
  9504. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9505. ASIC_REV_5701)
  9506. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9507. break;
  9508. case SHASTA_EXT_LED_SHARED:
  9509. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  9510. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  9511. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  9512. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9513. LED_CTRL_MODE_PHY_2);
  9514. break;
  9515. case SHASTA_EXT_LED_MAC:
  9516. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  9517. break;
  9518. case SHASTA_EXT_LED_COMBO:
  9519. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  9520. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  9521. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9522. LED_CTRL_MODE_PHY_2);
  9523. break;
  9524. };
  9525. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9526. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  9527. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  9528. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9529. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  9530. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9531. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  9532. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  9533. if ((tp->pdev->subsystem_vendor ==
  9534. PCI_VENDOR_ID_ARIMA) &&
  9535. (tp->pdev->subsystem_device == 0x205a ||
  9536. tp->pdev->subsystem_device == 0x2063))
  9537. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9538. } else {
  9539. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9540. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9541. }
  9542. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  9543. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  9544. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9545. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  9546. }
  9547. if (nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE)
  9548. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  9549. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  9550. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  9551. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  9552. if (tp->tg3_flags & TG3_FLAG_WOL_CAP &&
  9553. nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)
  9554. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9555. if (cfg2 & (1 << 17))
  9556. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  9557. /* serdes signal pre-emphasis in register 0x590 set by */
  9558. /* bootcode if bit 18 is set */
  9559. if (cfg2 & (1 << 18))
  9560. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  9561. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9562. u32 cfg3;
  9563. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  9564. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  9565. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9566. }
  9567. }
  9568. }
  9569. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  9570. {
  9571. int i;
  9572. u32 val;
  9573. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  9574. tw32(OTP_CTRL, cmd);
  9575. /* Wait for up to 1 ms for command to execute. */
  9576. for (i = 0; i < 100; i++) {
  9577. val = tr32(OTP_STATUS);
  9578. if (val & OTP_STATUS_CMD_DONE)
  9579. break;
  9580. udelay(10);
  9581. }
  9582. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  9583. }
  9584. /* Read the gphy configuration from the OTP region of the chip. The gphy
  9585. * configuration is a 32-bit value that straddles the alignment boundary.
  9586. * We do two 32-bit reads and then shift and merge the results.
  9587. */
  9588. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  9589. {
  9590. u32 bhalf_otp, thalf_otp;
  9591. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  9592. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  9593. return 0;
  9594. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  9595. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9596. return 0;
  9597. thalf_otp = tr32(OTP_READ_DATA);
  9598. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  9599. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9600. return 0;
  9601. bhalf_otp = tr32(OTP_READ_DATA);
  9602. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  9603. }
  9604. static int __devinit tg3_phy_probe(struct tg3 *tp)
  9605. {
  9606. u32 hw_phy_id_1, hw_phy_id_2;
  9607. u32 hw_phy_id, hw_phy_id_masked;
  9608. int err;
  9609. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  9610. return tg3_phy_init(tp);
  9611. /* Reading the PHY ID register can conflict with ASF
  9612. * firwmare access to the PHY hardware.
  9613. */
  9614. err = 0;
  9615. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9616. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  9617. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  9618. } else {
  9619. /* Now read the physical PHY_ID from the chip and verify
  9620. * that it is sane. If it doesn't look good, we fall back
  9621. * to either the hard-coded table based PHY_ID and failing
  9622. * that the value found in the eeprom area.
  9623. */
  9624. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  9625. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  9626. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  9627. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  9628. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  9629. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  9630. }
  9631. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  9632. tp->phy_id = hw_phy_id;
  9633. if (hw_phy_id_masked == PHY_ID_BCM8002)
  9634. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9635. else
  9636. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  9637. } else {
  9638. if (tp->phy_id != PHY_ID_INVALID) {
  9639. /* Do nothing, phy ID already set up in
  9640. * tg3_get_eeprom_hw_cfg().
  9641. */
  9642. } else {
  9643. struct subsys_tbl_ent *p;
  9644. /* No eeprom signature? Try the hardcoded
  9645. * subsys device table.
  9646. */
  9647. p = lookup_by_subsys(tp);
  9648. if (!p)
  9649. return -ENODEV;
  9650. tp->phy_id = p->phy_id;
  9651. if (!tp->phy_id ||
  9652. tp->phy_id == PHY_ID_BCM8002)
  9653. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9654. }
  9655. }
  9656. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  9657. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  9658. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  9659. u32 bmsr, adv_reg, tg3_ctrl, mask;
  9660. tg3_readphy(tp, MII_BMSR, &bmsr);
  9661. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  9662. (bmsr & BMSR_LSTATUS))
  9663. goto skip_phy_reset;
  9664. err = tg3_phy_reset(tp);
  9665. if (err)
  9666. return err;
  9667. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  9668. ADVERTISE_100HALF | ADVERTISE_100FULL |
  9669. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  9670. tg3_ctrl = 0;
  9671. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  9672. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  9673. MII_TG3_CTRL_ADV_1000_FULL);
  9674. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9675. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  9676. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  9677. MII_TG3_CTRL_ENABLE_AS_MASTER);
  9678. }
  9679. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  9680. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  9681. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  9682. if (!tg3_copper_is_advertising_all(tp, mask)) {
  9683. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9684. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9685. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9686. tg3_writephy(tp, MII_BMCR,
  9687. BMCR_ANENABLE | BMCR_ANRESTART);
  9688. }
  9689. tg3_phy_set_wirespeed(tp);
  9690. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9691. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9692. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9693. }
  9694. skip_phy_reset:
  9695. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  9696. err = tg3_init_5401phy_dsp(tp);
  9697. if (err)
  9698. return err;
  9699. }
  9700. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  9701. err = tg3_init_5401phy_dsp(tp);
  9702. }
  9703. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  9704. tp->link_config.advertising =
  9705. (ADVERTISED_1000baseT_Half |
  9706. ADVERTISED_1000baseT_Full |
  9707. ADVERTISED_Autoneg |
  9708. ADVERTISED_FIBRE);
  9709. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  9710. tp->link_config.advertising &=
  9711. ~(ADVERTISED_1000baseT_Half |
  9712. ADVERTISED_1000baseT_Full);
  9713. return err;
  9714. }
  9715. static void __devinit tg3_read_partno(struct tg3 *tp)
  9716. {
  9717. unsigned char vpd_data[256];
  9718. unsigned int i;
  9719. u32 magic;
  9720. if (tg3_nvram_read_swab(tp, 0x0, &magic))
  9721. goto out_not_found;
  9722. if (magic == TG3_EEPROM_MAGIC) {
  9723. for (i = 0; i < 256; i += 4) {
  9724. u32 tmp;
  9725. if (tg3_nvram_read(tp, 0x100 + i, &tmp))
  9726. goto out_not_found;
  9727. vpd_data[i + 0] = ((tmp >> 0) & 0xff);
  9728. vpd_data[i + 1] = ((tmp >> 8) & 0xff);
  9729. vpd_data[i + 2] = ((tmp >> 16) & 0xff);
  9730. vpd_data[i + 3] = ((tmp >> 24) & 0xff);
  9731. }
  9732. } else {
  9733. int vpd_cap;
  9734. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  9735. for (i = 0; i < 256; i += 4) {
  9736. u32 tmp, j = 0;
  9737. __le32 v;
  9738. u16 tmp16;
  9739. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  9740. i);
  9741. while (j++ < 100) {
  9742. pci_read_config_word(tp->pdev, vpd_cap +
  9743. PCI_VPD_ADDR, &tmp16);
  9744. if (tmp16 & 0x8000)
  9745. break;
  9746. msleep(1);
  9747. }
  9748. if (!(tmp16 & 0x8000))
  9749. goto out_not_found;
  9750. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  9751. &tmp);
  9752. v = cpu_to_le32(tmp);
  9753. memcpy(&vpd_data[i], &v, 4);
  9754. }
  9755. }
  9756. /* Now parse and find the part number. */
  9757. for (i = 0; i < 254; ) {
  9758. unsigned char val = vpd_data[i];
  9759. unsigned int block_end;
  9760. if (val == 0x82 || val == 0x91) {
  9761. i = (i + 3 +
  9762. (vpd_data[i + 1] +
  9763. (vpd_data[i + 2] << 8)));
  9764. continue;
  9765. }
  9766. if (val != 0x90)
  9767. goto out_not_found;
  9768. block_end = (i + 3 +
  9769. (vpd_data[i + 1] +
  9770. (vpd_data[i + 2] << 8)));
  9771. i += 3;
  9772. if (block_end > 256)
  9773. goto out_not_found;
  9774. while (i < (block_end - 2)) {
  9775. if (vpd_data[i + 0] == 'P' &&
  9776. vpd_data[i + 1] == 'N') {
  9777. int partno_len = vpd_data[i + 2];
  9778. i += 3;
  9779. if (partno_len > 24 || (partno_len + i) > 256)
  9780. goto out_not_found;
  9781. memcpy(tp->board_part_number,
  9782. &vpd_data[i], partno_len);
  9783. /* Success. */
  9784. return;
  9785. }
  9786. i += 3 + vpd_data[i + 2];
  9787. }
  9788. /* Part number not found. */
  9789. goto out_not_found;
  9790. }
  9791. out_not_found:
  9792. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9793. strcpy(tp->board_part_number, "BCM95906");
  9794. else
  9795. strcpy(tp->board_part_number, "none");
  9796. }
  9797. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  9798. {
  9799. u32 val;
  9800. if (tg3_nvram_read_swab(tp, offset, &val) ||
  9801. (val & 0xfc000000) != 0x0c000000 ||
  9802. tg3_nvram_read_swab(tp, offset + 4, &val) ||
  9803. val != 0)
  9804. return 0;
  9805. return 1;
  9806. }
  9807. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  9808. {
  9809. u32 val, offset, start;
  9810. u32 ver_offset;
  9811. int i, bcnt;
  9812. if (tg3_nvram_read_swab(tp, 0, &val))
  9813. return;
  9814. if (val != TG3_EEPROM_MAGIC)
  9815. return;
  9816. if (tg3_nvram_read_swab(tp, 0xc, &offset) ||
  9817. tg3_nvram_read_swab(tp, 0x4, &start))
  9818. return;
  9819. offset = tg3_nvram_logical_addr(tp, offset);
  9820. if (!tg3_fw_img_is_valid(tp, offset) ||
  9821. tg3_nvram_read_swab(tp, offset + 8, &ver_offset))
  9822. return;
  9823. offset = offset + ver_offset - start;
  9824. for (i = 0; i < 16; i += 4) {
  9825. __le32 v;
  9826. if (tg3_nvram_read_le(tp, offset + i, &v))
  9827. return;
  9828. memcpy(tp->fw_ver + i, &v, 4);
  9829. }
  9830. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9831. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  9832. return;
  9833. for (offset = TG3_NVM_DIR_START;
  9834. offset < TG3_NVM_DIR_END;
  9835. offset += TG3_NVM_DIRENT_SIZE) {
  9836. if (tg3_nvram_read_swab(tp, offset, &val))
  9837. return;
  9838. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  9839. break;
  9840. }
  9841. if (offset == TG3_NVM_DIR_END)
  9842. return;
  9843. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9844. start = 0x08000000;
  9845. else if (tg3_nvram_read_swab(tp, offset - 4, &start))
  9846. return;
  9847. if (tg3_nvram_read_swab(tp, offset + 4, &offset) ||
  9848. !tg3_fw_img_is_valid(tp, offset) ||
  9849. tg3_nvram_read_swab(tp, offset + 8, &val))
  9850. return;
  9851. offset += val - start;
  9852. bcnt = strlen(tp->fw_ver);
  9853. tp->fw_ver[bcnt++] = ',';
  9854. tp->fw_ver[bcnt++] = ' ';
  9855. for (i = 0; i < 4; i++) {
  9856. __le32 v;
  9857. if (tg3_nvram_read_le(tp, offset, &v))
  9858. return;
  9859. offset += sizeof(v);
  9860. if (bcnt > TG3_VER_SIZE - sizeof(v)) {
  9861. memcpy(&tp->fw_ver[bcnt], &v, TG3_VER_SIZE - bcnt);
  9862. break;
  9863. }
  9864. memcpy(&tp->fw_ver[bcnt], &v, sizeof(v));
  9865. bcnt += sizeof(v);
  9866. }
  9867. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  9868. }
  9869. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  9870. static int __devinit tg3_get_invariants(struct tg3 *tp)
  9871. {
  9872. static struct pci_device_id write_reorder_chipsets[] = {
  9873. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9874. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  9875. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9876. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  9877. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  9878. PCI_DEVICE_ID_VIA_8385_0) },
  9879. { },
  9880. };
  9881. u32 misc_ctrl_reg;
  9882. u32 cacheline_sz_reg;
  9883. u32 pci_state_reg, grc_misc_cfg;
  9884. u32 val;
  9885. u16 pci_cmd;
  9886. int err, pcie_cap;
  9887. /* Force memory write invalidate off. If we leave it on,
  9888. * then on 5700_BX chips we have to enable a workaround.
  9889. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  9890. * to match the cacheline size. The Broadcom driver have this
  9891. * workaround but turns MWI off all the times so never uses
  9892. * it. This seems to suggest that the workaround is insufficient.
  9893. */
  9894. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9895. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  9896. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9897. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  9898. * has the register indirect write enable bit set before
  9899. * we try to access any of the MMIO registers. It is also
  9900. * critical that the PCI-X hw workaround situation is decided
  9901. * before that as well.
  9902. */
  9903. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9904. &misc_ctrl_reg);
  9905. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  9906. MISC_HOST_CTRL_CHIPREV_SHIFT);
  9907. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  9908. u32 prod_id_asic_rev;
  9909. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  9910. &prod_id_asic_rev);
  9911. tp->pci_chip_rev_id = prod_id_asic_rev & PROD_ID_ASIC_REV_MASK;
  9912. }
  9913. /* Wrong chip ID in 5752 A0. This code can be removed later
  9914. * as A0 is not in production.
  9915. */
  9916. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  9917. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  9918. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  9919. * we need to disable memory and use config. cycles
  9920. * only to access all registers. The 5702/03 chips
  9921. * can mistakenly decode the special cycles from the
  9922. * ICH chipsets as memory write cycles, causing corruption
  9923. * of register and memory space. Only certain ICH bridges
  9924. * will drive special cycles with non-zero data during the
  9925. * address phase which can fall within the 5703's address
  9926. * range. This is not an ICH bug as the PCI spec allows
  9927. * non-zero address during special cycles. However, only
  9928. * these ICH bridges are known to drive non-zero addresses
  9929. * during special cycles.
  9930. *
  9931. * Since special cycles do not cross PCI bridges, we only
  9932. * enable this workaround if the 5703 is on the secondary
  9933. * bus of these ICH bridges.
  9934. */
  9935. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  9936. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  9937. static struct tg3_dev_id {
  9938. u32 vendor;
  9939. u32 device;
  9940. u32 rev;
  9941. } ich_chipsets[] = {
  9942. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  9943. PCI_ANY_ID },
  9944. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  9945. PCI_ANY_ID },
  9946. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  9947. 0xa },
  9948. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  9949. PCI_ANY_ID },
  9950. { },
  9951. };
  9952. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  9953. struct pci_dev *bridge = NULL;
  9954. while (pci_id->vendor != 0) {
  9955. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  9956. bridge);
  9957. if (!bridge) {
  9958. pci_id++;
  9959. continue;
  9960. }
  9961. if (pci_id->rev != PCI_ANY_ID) {
  9962. if (bridge->revision > pci_id->rev)
  9963. continue;
  9964. }
  9965. if (bridge->subordinate &&
  9966. (bridge->subordinate->number ==
  9967. tp->pdev->bus->number)) {
  9968. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  9969. pci_dev_put(bridge);
  9970. break;
  9971. }
  9972. }
  9973. }
  9974. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  9975. static struct tg3_dev_id {
  9976. u32 vendor;
  9977. u32 device;
  9978. } bridge_chipsets[] = {
  9979. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  9980. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  9981. { },
  9982. };
  9983. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  9984. struct pci_dev *bridge = NULL;
  9985. while (pci_id->vendor != 0) {
  9986. bridge = pci_get_device(pci_id->vendor,
  9987. pci_id->device,
  9988. bridge);
  9989. if (!bridge) {
  9990. pci_id++;
  9991. continue;
  9992. }
  9993. if (bridge->subordinate &&
  9994. (bridge->subordinate->number <=
  9995. tp->pdev->bus->number) &&
  9996. (bridge->subordinate->subordinate >=
  9997. tp->pdev->bus->number)) {
  9998. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  9999. pci_dev_put(bridge);
  10000. break;
  10001. }
  10002. }
  10003. }
  10004. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10005. * DMA addresses > 40-bit. This bridge may have other additional
  10006. * 57xx devices behind it in some 4-port NIC designs for example.
  10007. * Any tg3 device found behind the bridge will also need the 40-bit
  10008. * DMA workaround.
  10009. */
  10010. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10011. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10012. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10013. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10014. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10015. }
  10016. else {
  10017. struct pci_dev *bridge = NULL;
  10018. do {
  10019. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10020. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10021. bridge);
  10022. if (bridge && bridge->subordinate &&
  10023. (bridge->subordinate->number <=
  10024. tp->pdev->bus->number) &&
  10025. (bridge->subordinate->subordinate >=
  10026. tp->pdev->bus->number)) {
  10027. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10028. pci_dev_put(bridge);
  10029. break;
  10030. }
  10031. } while (bridge);
  10032. }
  10033. /* Initialize misc host control in PCI block. */
  10034. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10035. MISC_HOST_CTRL_CHIPREV);
  10036. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10037. tp->misc_host_ctrl);
  10038. pci_read_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  10039. &cacheline_sz_reg);
  10040. tp->pci_cacheline_sz = (cacheline_sz_reg >> 0) & 0xff;
  10041. tp->pci_lat_timer = (cacheline_sz_reg >> 8) & 0xff;
  10042. tp->pci_hdr_type = (cacheline_sz_reg >> 16) & 0xff;
  10043. tp->pci_bist = (cacheline_sz_reg >> 24) & 0xff;
  10044. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10045. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  10046. tp->pdev_peer = tg3_find_peer(tp);
  10047. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10048. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10049. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10050. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10051. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10052. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10053. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10054. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10055. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10056. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10057. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10058. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10059. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10060. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10061. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10062. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10063. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10064. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10065. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10066. tp->pdev_peer == tp->pdev))
  10067. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10068. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10069. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10070. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10071. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10072. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10073. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10074. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10075. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10076. } else {
  10077. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10078. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10079. ASIC_REV_5750 &&
  10080. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10081. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10082. }
  10083. }
  10084. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10085. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10086. tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
  10087. pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10088. if (pcie_cap != 0) {
  10089. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10090. pcie_set_readrq(tp->pdev, 4096);
  10091. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10092. u16 lnkctl;
  10093. pci_read_config_word(tp->pdev,
  10094. pcie_cap + PCI_EXP_LNKCTL,
  10095. &lnkctl);
  10096. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN)
  10097. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10098. }
  10099. }
  10100. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10101. * reordering to the mailbox registers done by the host
  10102. * controller can cause major troubles. We read back from
  10103. * every mailbox register write to force the writes to be
  10104. * posted to the chip in order.
  10105. */
  10106. if (pci_dev_present(write_reorder_chipsets) &&
  10107. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10108. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10109. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10110. tp->pci_lat_timer < 64) {
  10111. tp->pci_lat_timer = 64;
  10112. cacheline_sz_reg = ((tp->pci_cacheline_sz & 0xff) << 0);
  10113. cacheline_sz_reg |= ((tp->pci_lat_timer & 0xff) << 8);
  10114. cacheline_sz_reg |= ((tp->pci_hdr_type & 0xff) << 16);
  10115. cacheline_sz_reg |= ((tp->pci_bist & 0xff) << 24);
  10116. pci_write_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  10117. cacheline_sz_reg);
  10118. }
  10119. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10120. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10121. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10122. if (!tp->pcix_cap) {
  10123. printk(KERN_ERR PFX "Cannot find PCI-X "
  10124. "capability, aborting.\n");
  10125. return -EIO;
  10126. }
  10127. }
  10128. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10129. &pci_state_reg);
  10130. if (tp->pcix_cap && (pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0) {
  10131. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10132. /* If this is a 5700 BX chipset, and we are in PCI-X
  10133. * mode, enable register write workaround.
  10134. *
  10135. * The workaround is to use indirect register accesses
  10136. * for all chip writes not to mailbox registers.
  10137. */
  10138. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10139. u32 pm_reg;
  10140. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10141. /* The chip can have it's power management PCI config
  10142. * space registers clobbered due to this bug.
  10143. * So explicitly force the chip into D0 here.
  10144. */
  10145. pci_read_config_dword(tp->pdev,
  10146. tp->pm_cap + PCI_PM_CTRL,
  10147. &pm_reg);
  10148. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10149. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10150. pci_write_config_dword(tp->pdev,
  10151. tp->pm_cap + PCI_PM_CTRL,
  10152. pm_reg);
  10153. /* Also, force SERR#/PERR# in PCI command. */
  10154. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10155. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10156. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10157. }
  10158. }
  10159. /* 5700 BX chips need to have their TX producer index mailboxes
  10160. * written twice to workaround a bug.
  10161. */
  10162. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX)
  10163. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10164. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10165. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10166. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10167. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10168. /* Chip-specific fixup from Broadcom driver */
  10169. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10170. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10171. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10172. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10173. }
  10174. /* Default fast path register access methods */
  10175. tp->read32 = tg3_read32;
  10176. tp->write32 = tg3_write32;
  10177. tp->read32_mbox = tg3_read32;
  10178. tp->write32_mbox = tg3_write32;
  10179. tp->write32_tx_mbox = tg3_write32;
  10180. tp->write32_rx_mbox = tg3_write32;
  10181. /* Various workaround register access methods */
  10182. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  10183. tp->write32 = tg3_write_indirect_reg32;
  10184. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10185. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10186. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  10187. /*
  10188. * Back to back register writes can cause problems on these
  10189. * chips, the workaround is to read back all reg writes
  10190. * except those to mailbox regs.
  10191. *
  10192. * See tg3_write_indirect_reg32().
  10193. */
  10194. tp->write32 = tg3_write_flush_reg32;
  10195. }
  10196. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  10197. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  10198. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  10199. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  10200. tp->write32_rx_mbox = tg3_write_flush_reg32;
  10201. }
  10202. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  10203. tp->read32 = tg3_read_indirect_reg32;
  10204. tp->write32 = tg3_write_indirect_reg32;
  10205. tp->read32_mbox = tg3_read_indirect_mbox;
  10206. tp->write32_mbox = tg3_write_indirect_mbox;
  10207. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  10208. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  10209. iounmap(tp->regs);
  10210. tp->regs = NULL;
  10211. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10212. pci_cmd &= ~PCI_COMMAND_MEMORY;
  10213. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10214. }
  10215. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10216. tp->read32_mbox = tg3_read32_mbox_5906;
  10217. tp->write32_mbox = tg3_write32_mbox_5906;
  10218. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  10219. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  10220. }
  10221. if (tp->write32 == tg3_write_indirect_reg32 ||
  10222. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10223. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10224. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  10225. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  10226. /* Get eeprom hw config before calling tg3_set_power_state().
  10227. * In particular, the TG3_FLG2_IS_NIC flag must be
  10228. * determined before calling tg3_set_power_state() so that
  10229. * we know whether or not to switch out of Vaux power.
  10230. * When the flag is set, it means that GPIO1 is used for eeprom
  10231. * write protect and also implies that it is a LOM where GPIOs
  10232. * are not used to switch power.
  10233. */
  10234. tg3_get_eeprom_hw_cfg(tp);
  10235. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10236. /* Allow reads and writes to the
  10237. * APE register and memory space.
  10238. */
  10239. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  10240. PCISTATE_ALLOW_APE_SHMEM_WR;
  10241. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10242. pci_state_reg);
  10243. }
  10244. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10245. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10246. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10247. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  10248. if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0 ||
  10249. tp->pci_chip_rev_id == CHIPREV_ID_5784_A1 ||
  10250. tp->pci_chip_rev_id == CHIPREV_ID_5761_A0 ||
  10251. tp->pci_chip_rev_id == CHIPREV_ID_5761_A1)
  10252. tp->tg3_flags3 |= TG3_FLG3_5761_5784_AX_FIXES;
  10253. }
  10254. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  10255. * GPIO1 driven high will bring 5700's external PHY out of reset.
  10256. * It is also used as eeprom write protect on LOMs.
  10257. */
  10258. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  10259. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10260. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  10261. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  10262. GRC_LCLCTRL_GPIO_OUTPUT1);
  10263. /* Unused GPIO3 must be driven as output on 5752 because there
  10264. * are no pull-up resistors on unused GPIO pins.
  10265. */
  10266. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10267. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  10268. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10269. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10270. /* Force the chip into D0. */
  10271. err = tg3_set_power_state(tp, PCI_D0);
  10272. if (err) {
  10273. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  10274. pci_name(tp->pdev));
  10275. return err;
  10276. }
  10277. /* 5700 B0 chips do not support checksumming correctly due
  10278. * to hardware bugs.
  10279. */
  10280. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10281. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10282. /* Derive initial jumbo mode from MTU assigned in
  10283. * ether_setup() via the alloc_etherdev() call
  10284. */
  10285. if (tp->dev->mtu > ETH_DATA_LEN &&
  10286. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10287. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  10288. /* Determine WakeOnLan speed to use. */
  10289. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10290. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10291. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  10292. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  10293. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  10294. } else {
  10295. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  10296. }
  10297. /* A few boards don't want Ethernet@WireSpeed phy feature */
  10298. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10299. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  10300. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  10301. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  10302. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) ||
  10303. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  10304. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  10305. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  10306. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  10307. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  10308. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  10309. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  10310. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  10311. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10312. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10313. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10314. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  10315. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  10316. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  10317. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  10318. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  10319. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  10320. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906 &&
  10321. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  10322. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  10323. }
  10324. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10325. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  10326. tp->phy_otp = tg3_read_otp_phycfg(tp);
  10327. if (tp->phy_otp == 0)
  10328. tp->phy_otp = TG3_OTP_DEFAULT;
  10329. }
  10330. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  10331. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  10332. else
  10333. tp->mi_mode = MAC_MI_MODE_BASE;
  10334. tp->coalesce_mode = 0;
  10335. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  10336. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  10337. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  10338. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10339. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  10340. err = tg3_mdio_init(tp);
  10341. if (err)
  10342. return err;
  10343. /* Initialize data/descriptor byte/word swapping. */
  10344. val = tr32(GRC_MODE);
  10345. val &= GRC_MODE_HOST_STACKUP;
  10346. tw32(GRC_MODE, val | tp->grc_mode);
  10347. tg3_switch_clocks(tp);
  10348. /* Clear this out for sanity. */
  10349. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10350. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10351. &pci_state_reg);
  10352. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  10353. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  10354. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  10355. if (chiprevid == CHIPREV_ID_5701_A0 ||
  10356. chiprevid == CHIPREV_ID_5701_B0 ||
  10357. chiprevid == CHIPREV_ID_5701_B2 ||
  10358. chiprevid == CHIPREV_ID_5701_B5) {
  10359. void __iomem *sram_base;
  10360. /* Write some dummy words into the SRAM status block
  10361. * area, see if it reads back correctly. If the return
  10362. * value is bad, force enable the PCIX workaround.
  10363. */
  10364. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  10365. writel(0x00000000, sram_base);
  10366. writel(0x00000000, sram_base + 4);
  10367. writel(0xffffffff, sram_base + 4);
  10368. if (readl(sram_base) != 0x00000000)
  10369. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10370. }
  10371. }
  10372. udelay(50);
  10373. tg3_nvram_init(tp);
  10374. grc_misc_cfg = tr32(GRC_MISC_CFG);
  10375. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  10376. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10377. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  10378. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  10379. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  10380. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  10381. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  10382. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  10383. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  10384. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  10385. HOSTCC_MODE_CLRTICK_TXBD);
  10386. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  10387. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10388. tp->misc_host_ctrl);
  10389. }
  10390. /* these are limited to 10/100 only */
  10391. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10392. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  10393. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10394. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10395. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  10396. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  10397. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  10398. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10399. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  10400. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  10401. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  10402. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10403. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  10404. err = tg3_phy_probe(tp);
  10405. if (err) {
  10406. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  10407. pci_name(tp->pdev), err);
  10408. /* ... but do not return immediately ... */
  10409. tg3_mdio_fini(tp);
  10410. }
  10411. tg3_read_partno(tp);
  10412. tg3_read_fw_ver(tp);
  10413. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  10414. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10415. } else {
  10416. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10417. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  10418. else
  10419. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10420. }
  10421. /* 5700 {AX,BX} chips have a broken status block link
  10422. * change bit implementation, so we must use the
  10423. * status register in those cases.
  10424. */
  10425. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10426. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  10427. else
  10428. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  10429. /* The led_ctrl is set during tg3_phy_probe, here we might
  10430. * have to force the link status polling mechanism based
  10431. * upon subsystem IDs.
  10432. */
  10433. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  10434. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10435. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  10436. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  10437. TG3_FLAG_USE_LINKCHG_REG);
  10438. }
  10439. /* For all SERDES we poll the MAC status register. */
  10440. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  10441. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  10442. else
  10443. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  10444. /* All chips before 5787 can get confused if TX buffers
  10445. * straddle the 4GB address boundary in some cases.
  10446. */
  10447. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10448. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10449. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10450. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10451. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10452. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10453. tp->dev->hard_start_xmit = tg3_start_xmit;
  10454. else
  10455. tp->dev->hard_start_xmit = tg3_start_xmit_dma_bug;
  10456. tp->rx_offset = 2;
  10457. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10458. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  10459. tp->rx_offset = 0;
  10460. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  10461. /* Increment the rx prod index on the rx std ring by at most
  10462. * 8 for these chips to workaround hw errata.
  10463. */
  10464. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10465. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10466. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10467. tp->rx_std_max_post = 8;
  10468. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  10469. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  10470. PCIE_PWR_MGMT_L1_THRESH_MSK;
  10471. return err;
  10472. }
  10473. #ifdef CONFIG_SPARC
  10474. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  10475. {
  10476. struct net_device *dev = tp->dev;
  10477. struct pci_dev *pdev = tp->pdev;
  10478. struct device_node *dp = pci_device_to_OF_node(pdev);
  10479. const unsigned char *addr;
  10480. int len;
  10481. addr = of_get_property(dp, "local-mac-address", &len);
  10482. if (addr && len == 6) {
  10483. memcpy(dev->dev_addr, addr, 6);
  10484. memcpy(dev->perm_addr, dev->dev_addr, 6);
  10485. return 0;
  10486. }
  10487. return -ENODEV;
  10488. }
  10489. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  10490. {
  10491. struct net_device *dev = tp->dev;
  10492. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  10493. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  10494. return 0;
  10495. }
  10496. #endif
  10497. static int __devinit tg3_get_device_address(struct tg3 *tp)
  10498. {
  10499. struct net_device *dev = tp->dev;
  10500. u32 hi, lo, mac_offset;
  10501. int addr_ok = 0;
  10502. #ifdef CONFIG_SPARC
  10503. if (!tg3_get_macaddr_sparc(tp))
  10504. return 0;
  10505. #endif
  10506. mac_offset = 0x7c;
  10507. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10508. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10509. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  10510. mac_offset = 0xcc;
  10511. if (tg3_nvram_lock(tp))
  10512. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  10513. else
  10514. tg3_nvram_unlock(tp);
  10515. }
  10516. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10517. mac_offset = 0x10;
  10518. /* First try to get it from MAC address mailbox. */
  10519. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  10520. if ((hi >> 16) == 0x484b) {
  10521. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10522. dev->dev_addr[1] = (hi >> 0) & 0xff;
  10523. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  10524. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10525. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10526. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10527. dev->dev_addr[5] = (lo >> 0) & 0xff;
  10528. /* Some old bootcode may report a 0 MAC address in SRAM */
  10529. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  10530. }
  10531. if (!addr_ok) {
  10532. /* Next, try NVRAM. */
  10533. if (!tg3_nvram_read(tp, mac_offset + 0, &hi) &&
  10534. !tg3_nvram_read(tp, mac_offset + 4, &lo)) {
  10535. dev->dev_addr[0] = ((hi >> 16) & 0xff);
  10536. dev->dev_addr[1] = ((hi >> 24) & 0xff);
  10537. dev->dev_addr[2] = ((lo >> 0) & 0xff);
  10538. dev->dev_addr[3] = ((lo >> 8) & 0xff);
  10539. dev->dev_addr[4] = ((lo >> 16) & 0xff);
  10540. dev->dev_addr[5] = ((lo >> 24) & 0xff);
  10541. }
  10542. /* Finally just fetch it out of the MAC control regs. */
  10543. else {
  10544. hi = tr32(MAC_ADDR_0_HIGH);
  10545. lo = tr32(MAC_ADDR_0_LOW);
  10546. dev->dev_addr[5] = lo & 0xff;
  10547. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10548. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10549. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10550. dev->dev_addr[1] = hi & 0xff;
  10551. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10552. }
  10553. }
  10554. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  10555. #ifdef CONFIG_SPARC
  10556. if (!tg3_get_default_macaddr_sparc(tp))
  10557. return 0;
  10558. #endif
  10559. return -EINVAL;
  10560. }
  10561. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  10562. return 0;
  10563. }
  10564. #define BOUNDARY_SINGLE_CACHELINE 1
  10565. #define BOUNDARY_MULTI_CACHELINE 2
  10566. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  10567. {
  10568. int cacheline_size;
  10569. u8 byte;
  10570. int goal;
  10571. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  10572. if (byte == 0)
  10573. cacheline_size = 1024;
  10574. else
  10575. cacheline_size = (int) byte * 4;
  10576. /* On 5703 and later chips, the boundary bits have no
  10577. * effect.
  10578. */
  10579. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10580. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10581. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10582. goto out;
  10583. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  10584. goal = BOUNDARY_MULTI_CACHELINE;
  10585. #else
  10586. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  10587. goal = BOUNDARY_SINGLE_CACHELINE;
  10588. #else
  10589. goal = 0;
  10590. #endif
  10591. #endif
  10592. if (!goal)
  10593. goto out;
  10594. /* PCI controllers on most RISC systems tend to disconnect
  10595. * when a device tries to burst across a cache-line boundary.
  10596. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  10597. *
  10598. * Unfortunately, for PCI-E there are only limited
  10599. * write-side controls for this, and thus for reads
  10600. * we will still get the disconnects. We'll also waste
  10601. * these PCI cycles for both read and write for chips
  10602. * other than 5700 and 5701 which do not implement the
  10603. * boundary bits.
  10604. */
  10605. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10606. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  10607. switch (cacheline_size) {
  10608. case 16:
  10609. case 32:
  10610. case 64:
  10611. case 128:
  10612. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10613. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  10614. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  10615. } else {
  10616. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10617. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10618. }
  10619. break;
  10620. case 256:
  10621. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  10622. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  10623. break;
  10624. default:
  10625. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10626. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10627. break;
  10628. };
  10629. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10630. switch (cacheline_size) {
  10631. case 16:
  10632. case 32:
  10633. case 64:
  10634. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10635. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10636. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  10637. break;
  10638. }
  10639. /* fallthrough */
  10640. case 128:
  10641. default:
  10642. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10643. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  10644. break;
  10645. };
  10646. } else {
  10647. switch (cacheline_size) {
  10648. case 16:
  10649. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10650. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  10651. DMA_RWCTRL_WRITE_BNDRY_16);
  10652. break;
  10653. }
  10654. /* fallthrough */
  10655. case 32:
  10656. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10657. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  10658. DMA_RWCTRL_WRITE_BNDRY_32);
  10659. break;
  10660. }
  10661. /* fallthrough */
  10662. case 64:
  10663. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10664. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  10665. DMA_RWCTRL_WRITE_BNDRY_64);
  10666. break;
  10667. }
  10668. /* fallthrough */
  10669. case 128:
  10670. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10671. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  10672. DMA_RWCTRL_WRITE_BNDRY_128);
  10673. break;
  10674. }
  10675. /* fallthrough */
  10676. case 256:
  10677. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  10678. DMA_RWCTRL_WRITE_BNDRY_256);
  10679. break;
  10680. case 512:
  10681. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  10682. DMA_RWCTRL_WRITE_BNDRY_512);
  10683. break;
  10684. case 1024:
  10685. default:
  10686. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  10687. DMA_RWCTRL_WRITE_BNDRY_1024);
  10688. break;
  10689. };
  10690. }
  10691. out:
  10692. return val;
  10693. }
  10694. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  10695. {
  10696. struct tg3_internal_buffer_desc test_desc;
  10697. u32 sram_dma_descs;
  10698. int i, ret;
  10699. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  10700. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  10701. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  10702. tw32(RDMAC_STATUS, 0);
  10703. tw32(WDMAC_STATUS, 0);
  10704. tw32(BUFMGR_MODE, 0);
  10705. tw32(FTQ_RESET, 0);
  10706. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  10707. test_desc.addr_lo = buf_dma & 0xffffffff;
  10708. test_desc.nic_mbuf = 0x00002100;
  10709. test_desc.len = size;
  10710. /*
  10711. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  10712. * the *second* time the tg3 driver was getting loaded after an
  10713. * initial scan.
  10714. *
  10715. * Broadcom tells me:
  10716. * ...the DMA engine is connected to the GRC block and a DMA
  10717. * reset may affect the GRC block in some unpredictable way...
  10718. * The behavior of resets to individual blocks has not been tested.
  10719. *
  10720. * Broadcom noted the GRC reset will also reset all sub-components.
  10721. */
  10722. if (to_device) {
  10723. test_desc.cqid_sqid = (13 << 8) | 2;
  10724. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  10725. udelay(40);
  10726. } else {
  10727. test_desc.cqid_sqid = (16 << 8) | 7;
  10728. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  10729. udelay(40);
  10730. }
  10731. test_desc.flags = 0x00000005;
  10732. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  10733. u32 val;
  10734. val = *(((u32 *)&test_desc) + i);
  10735. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  10736. sram_dma_descs + (i * sizeof(u32)));
  10737. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  10738. }
  10739. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10740. if (to_device) {
  10741. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  10742. } else {
  10743. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  10744. }
  10745. ret = -ENODEV;
  10746. for (i = 0; i < 40; i++) {
  10747. u32 val;
  10748. if (to_device)
  10749. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  10750. else
  10751. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  10752. if ((val & 0xffff) == sram_dma_descs) {
  10753. ret = 0;
  10754. break;
  10755. }
  10756. udelay(100);
  10757. }
  10758. return ret;
  10759. }
  10760. #define TEST_BUFFER_SIZE 0x2000
  10761. static int __devinit tg3_test_dma(struct tg3 *tp)
  10762. {
  10763. dma_addr_t buf_dma;
  10764. u32 *buf, saved_dma_rwctrl;
  10765. int ret;
  10766. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  10767. if (!buf) {
  10768. ret = -ENOMEM;
  10769. goto out_nofree;
  10770. }
  10771. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  10772. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  10773. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  10774. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10775. /* DMA read watermark not used on PCIE */
  10776. tp->dma_rwctrl |= 0x00180000;
  10777. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  10778. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  10779. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  10780. tp->dma_rwctrl |= 0x003f0000;
  10781. else
  10782. tp->dma_rwctrl |= 0x003f000f;
  10783. } else {
  10784. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10785. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  10786. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  10787. u32 read_water = 0x7;
  10788. /* If the 5704 is behind the EPB bridge, we can
  10789. * do the less restrictive ONE_DMA workaround for
  10790. * better performance.
  10791. */
  10792. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  10793. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10794. tp->dma_rwctrl |= 0x8000;
  10795. else if (ccval == 0x6 || ccval == 0x7)
  10796. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  10797. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  10798. read_water = 4;
  10799. /* Set bit 23 to enable PCIX hw bug fix */
  10800. tp->dma_rwctrl |=
  10801. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  10802. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  10803. (1 << 23);
  10804. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  10805. /* 5780 always in PCIX mode */
  10806. tp->dma_rwctrl |= 0x00144000;
  10807. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10808. /* 5714 always in PCIX mode */
  10809. tp->dma_rwctrl |= 0x00148000;
  10810. } else {
  10811. tp->dma_rwctrl |= 0x001b000f;
  10812. }
  10813. }
  10814. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10815. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10816. tp->dma_rwctrl &= 0xfffffff0;
  10817. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10818. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  10819. /* Remove this if it causes problems for some boards. */
  10820. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  10821. /* On 5700/5701 chips, we need to set this bit.
  10822. * Otherwise the chip will issue cacheline transactions
  10823. * to streamable DMA memory with not all the byte
  10824. * enables turned on. This is an error on several
  10825. * RISC PCI controllers, in particular sparc64.
  10826. *
  10827. * On 5703/5704 chips, this bit has been reassigned
  10828. * a different meaning. In particular, it is used
  10829. * on those chips to enable a PCI-X workaround.
  10830. */
  10831. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  10832. }
  10833. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10834. #if 0
  10835. /* Unneeded, already done by tg3_get_invariants. */
  10836. tg3_switch_clocks(tp);
  10837. #endif
  10838. ret = 0;
  10839. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10840. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  10841. goto out;
  10842. /* It is best to perform DMA test with maximum write burst size
  10843. * to expose the 5700/5701 write DMA bug.
  10844. */
  10845. saved_dma_rwctrl = tp->dma_rwctrl;
  10846. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10847. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10848. while (1) {
  10849. u32 *p = buf, i;
  10850. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  10851. p[i] = i;
  10852. /* Send the buffer to the chip. */
  10853. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  10854. if (ret) {
  10855. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  10856. break;
  10857. }
  10858. #if 0
  10859. /* validate data reached card RAM correctly. */
  10860. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10861. u32 val;
  10862. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  10863. if (le32_to_cpu(val) != p[i]) {
  10864. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  10865. /* ret = -ENODEV here? */
  10866. }
  10867. p[i] = 0;
  10868. }
  10869. #endif
  10870. /* Now read it back. */
  10871. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  10872. if (ret) {
  10873. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  10874. break;
  10875. }
  10876. /* Verify it. */
  10877. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10878. if (p[i] == i)
  10879. continue;
  10880. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10881. DMA_RWCTRL_WRITE_BNDRY_16) {
  10882. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10883. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10884. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10885. break;
  10886. } else {
  10887. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  10888. ret = -ENODEV;
  10889. goto out;
  10890. }
  10891. }
  10892. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  10893. /* Success. */
  10894. ret = 0;
  10895. break;
  10896. }
  10897. }
  10898. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10899. DMA_RWCTRL_WRITE_BNDRY_16) {
  10900. static struct pci_device_id dma_wait_state_chipsets[] = {
  10901. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  10902. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  10903. { },
  10904. };
  10905. /* DMA test passed without adjusting DMA boundary,
  10906. * now look for chipsets that are known to expose the
  10907. * DMA bug without failing the test.
  10908. */
  10909. if (pci_dev_present(dma_wait_state_chipsets)) {
  10910. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10911. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10912. }
  10913. else
  10914. /* Safe to use the calculated DMA boundary. */
  10915. tp->dma_rwctrl = saved_dma_rwctrl;
  10916. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10917. }
  10918. out:
  10919. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  10920. out_nofree:
  10921. return ret;
  10922. }
  10923. static void __devinit tg3_init_link_config(struct tg3 *tp)
  10924. {
  10925. tp->link_config.advertising =
  10926. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10927. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10928. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  10929. ADVERTISED_Autoneg | ADVERTISED_MII);
  10930. tp->link_config.speed = SPEED_INVALID;
  10931. tp->link_config.duplex = DUPLEX_INVALID;
  10932. tp->link_config.autoneg = AUTONEG_ENABLE;
  10933. tp->link_config.active_speed = SPEED_INVALID;
  10934. tp->link_config.active_duplex = DUPLEX_INVALID;
  10935. tp->link_config.phy_is_low_power = 0;
  10936. tp->link_config.orig_speed = SPEED_INVALID;
  10937. tp->link_config.orig_duplex = DUPLEX_INVALID;
  10938. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  10939. }
  10940. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  10941. {
  10942. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  10943. tp->bufmgr_config.mbuf_read_dma_low_water =
  10944. DEFAULT_MB_RDMA_LOW_WATER_5705;
  10945. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10946. DEFAULT_MB_MACRX_LOW_WATER_5705;
  10947. tp->bufmgr_config.mbuf_high_water =
  10948. DEFAULT_MB_HIGH_WATER_5705;
  10949. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10950. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10951. DEFAULT_MB_MACRX_LOW_WATER_5906;
  10952. tp->bufmgr_config.mbuf_high_water =
  10953. DEFAULT_MB_HIGH_WATER_5906;
  10954. }
  10955. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  10956. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  10957. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  10958. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  10959. tp->bufmgr_config.mbuf_high_water_jumbo =
  10960. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  10961. } else {
  10962. tp->bufmgr_config.mbuf_read_dma_low_water =
  10963. DEFAULT_MB_RDMA_LOW_WATER;
  10964. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10965. DEFAULT_MB_MACRX_LOW_WATER;
  10966. tp->bufmgr_config.mbuf_high_water =
  10967. DEFAULT_MB_HIGH_WATER;
  10968. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  10969. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  10970. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  10971. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  10972. tp->bufmgr_config.mbuf_high_water_jumbo =
  10973. DEFAULT_MB_HIGH_WATER_JUMBO;
  10974. }
  10975. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  10976. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  10977. }
  10978. static char * __devinit tg3_phy_string(struct tg3 *tp)
  10979. {
  10980. switch (tp->phy_id & PHY_ID_MASK) {
  10981. case PHY_ID_BCM5400: return "5400";
  10982. case PHY_ID_BCM5401: return "5401";
  10983. case PHY_ID_BCM5411: return "5411";
  10984. case PHY_ID_BCM5701: return "5701";
  10985. case PHY_ID_BCM5703: return "5703";
  10986. case PHY_ID_BCM5704: return "5704";
  10987. case PHY_ID_BCM5705: return "5705";
  10988. case PHY_ID_BCM5750: return "5750";
  10989. case PHY_ID_BCM5752: return "5752";
  10990. case PHY_ID_BCM5714: return "5714";
  10991. case PHY_ID_BCM5780: return "5780";
  10992. case PHY_ID_BCM5755: return "5755";
  10993. case PHY_ID_BCM5787: return "5787";
  10994. case PHY_ID_BCM5784: return "5784";
  10995. case PHY_ID_BCM5756: return "5722/5756";
  10996. case PHY_ID_BCM5906: return "5906";
  10997. case PHY_ID_BCM5761: return "5761";
  10998. case PHY_ID_BCM8002: return "8002/serdes";
  10999. case 0: return "serdes";
  11000. default: return "unknown";
  11001. };
  11002. }
  11003. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11004. {
  11005. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11006. strcpy(str, "PCI Express");
  11007. return str;
  11008. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11009. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11010. strcpy(str, "PCIX:");
  11011. if ((clock_ctrl == 7) ||
  11012. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11013. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11014. strcat(str, "133MHz");
  11015. else if (clock_ctrl == 0)
  11016. strcat(str, "33MHz");
  11017. else if (clock_ctrl == 2)
  11018. strcat(str, "50MHz");
  11019. else if (clock_ctrl == 4)
  11020. strcat(str, "66MHz");
  11021. else if (clock_ctrl == 6)
  11022. strcat(str, "100MHz");
  11023. } else {
  11024. strcpy(str, "PCI:");
  11025. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11026. strcat(str, "66MHz");
  11027. else
  11028. strcat(str, "33MHz");
  11029. }
  11030. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11031. strcat(str, ":32-bit");
  11032. else
  11033. strcat(str, ":64-bit");
  11034. return str;
  11035. }
  11036. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11037. {
  11038. struct pci_dev *peer;
  11039. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11040. for (func = 0; func < 8; func++) {
  11041. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11042. if (peer && peer != tp->pdev)
  11043. break;
  11044. pci_dev_put(peer);
  11045. }
  11046. /* 5704 can be configured in single-port mode, set peer to
  11047. * tp->pdev in that case.
  11048. */
  11049. if (!peer) {
  11050. peer = tp->pdev;
  11051. return peer;
  11052. }
  11053. /*
  11054. * We don't need to keep the refcount elevated; there's no way
  11055. * to remove one half of this device without removing the other
  11056. */
  11057. pci_dev_put(peer);
  11058. return peer;
  11059. }
  11060. static void __devinit tg3_init_coal(struct tg3 *tp)
  11061. {
  11062. struct ethtool_coalesce *ec = &tp->coal;
  11063. memset(ec, 0, sizeof(*ec));
  11064. ec->cmd = ETHTOOL_GCOALESCE;
  11065. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11066. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11067. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11068. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11069. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11070. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11071. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11072. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11073. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11074. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11075. HOSTCC_MODE_CLRTICK_TXBD)) {
  11076. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11077. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11078. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11079. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11080. }
  11081. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11082. ec->rx_coalesce_usecs_irq = 0;
  11083. ec->tx_coalesce_usecs_irq = 0;
  11084. ec->stats_block_coalesce_usecs = 0;
  11085. }
  11086. }
  11087. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11088. const struct pci_device_id *ent)
  11089. {
  11090. static int tg3_version_printed = 0;
  11091. resource_size_t tg3reg_base;
  11092. unsigned long tg3reg_len;
  11093. struct net_device *dev;
  11094. struct tg3 *tp;
  11095. int err, pm_cap;
  11096. char str[40];
  11097. u64 dma_mask, persist_dma_mask;
  11098. DECLARE_MAC_BUF(mac);
  11099. if (tg3_version_printed++ == 0)
  11100. printk(KERN_INFO "%s", version);
  11101. err = pci_enable_device(pdev);
  11102. if (err) {
  11103. printk(KERN_ERR PFX "Cannot enable PCI device, "
  11104. "aborting.\n");
  11105. return err;
  11106. }
  11107. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  11108. printk(KERN_ERR PFX "Cannot find proper PCI device "
  11109. "base address, aborting.\n");
  11110. err = -ENODEV;
  11111. goto err_out_disable_pdev;
  11112. }
  11113. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  11114. if (err) {
  11115. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  11116. "aborting.\n");
  11117. goto err_out_disable_pdev;
  11118. }
  11119. pci_set_master(pdev);
  11120. /* Find power-management capability. */
  11121. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  11122. if (pm_cap == 0) {
  11123. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  11124. "aborting.\n");
  11125. err = -EIO;
  11126. goto err_out_free_res;
  11127. }
  11128. tg3reg_base = pci_resource_start(pdev, 0);
  11129. tg3reg_len = pci_resource_len(pdev, 0);
  11130. dev = alloc_etherdev(sizeof(*tp));
  11131. if (!dev) {
  11132. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  11133. err = -ENOMEM;
  11134. goto err_out_free_res;
  11135. }
  11136. SET_NETDEV_DEV(dev, &pdev->dev);
  11137. #if TG3_VLAN_TAG_USED
  11138. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  11139. dev->vlan_rx_register = tg3_vlan_rx_register;
  11140. #endif
  11141. tp = netdev_priv(dev);
  11142. tp->pdev = pdev;
  11143. tp->dev = dev;
  11144. tp->pm_cap = pm_cap;
  11145. tp->mac_mode = TG3_DEF_MAC_MODE;
  11146. tp->rx_mode = TG3_DEF_RX_MODE;
  11147. tp->tx_mode = TG3_DEF_TX_MODE;
  11148. if (tg3_debug > 0)
  11149. tp->msg_enable = tg3_debug;
  11150. else
  11151. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  11152. /* The word/byte swap controls here control register access byte
  11153. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  11154. * setting below.
  11155. */
  11156. tp->misc_host_ctrl =
  11157. MISC_HOST_CTRL_MASK_PCI_INT |
  11158. MISC_HOST_CTRL_WORD_SWAP |
  11159. MISC_HOST_CTRL_INDIR_ACCESS |
  11160. MISC_HOST_CTRL_PCISTATE_RW;
  11161. /* The NONFRM (non-frame) byte/word swap controls take effect
  11162. * on descriptor entries, anything which isn't packet data.
  11163. *
  11164. * The StrongARM chips on the board (one for tx, one for rx)
  11165. * are running in big-endian mode.
  11166. */
  11167. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  11168. GRC_MODE_WSWAP_NONFRM_DATA);
  11169. #ifdef __BIG_ENDIAN
  11170. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  11171. #endif
  11172. spin_lock_init(&tp->lock);
  11173. spin_lock_init(&tp->indirect_lock);
  11174. INIT_WORK(&tp->reset_task, tg3_reset_task);
  11175. tp->regs = ioremap_nocache(tg3reg_base, tg3reg_len);
  11176. if (!tp->regs) {
  11177. printk(KERN_ERR PFX "Cannot map device registers, "
  11178. "aborting.\n");
  11179. err = -ENOMEM;
  11180. goto err_out_free_dev;
  11181. }
  11182. tg3_init_link_config(tp);
  11183. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  11184. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  11185. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  11186. dev->open = tg3_open;
  11187. dev->stop = tg3_close;
  11188. dev->get_stats = tg3_get_stats;
  11189. dev->set_multicast_list = tg3_set_rx_mode;
  11190. dev->set_mac_address = tg3_set_mac_addr;
  11191. dev->do_ioctl = tg3_ioctl;
  11192. dev->tx_timeout = tg3_tx_timeout;
  11193. netif_napi_add(dev, &tp->napi, tg3_poll, 64);
  11194. dev->ethtool_ops = &tg3_ethtool_ops;
  11195. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  11196. dev->change_mtu = tg3_change_mtu;
  11197. dev->irq = pdev->irq;
  11198. #ifdef CONFIG_NET_POLL_CONTROLLER
  11199. dev->poll_controller = tg3_poll_controller;
  11200. #endif
  11201. err = tg3_get_invariants(tp);
  11202. if (err) {
  11203. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  11204. "aborting.\n");
  11205. goto err_out_iounmap;
  11206. }
  11207. /* The EPB bridge inside 5714, 5715, and 5780 and any
  11208. * device behind the EPB cannot support DMA addresses > 40-bit.
  11209. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  11210. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  11211. * do DMA address check in tg3_start_xmit().
  11212. */
  11213. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  11214. persist_dma_mask = dma_mask = DMA_32BIT_MASK;
  11215. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  11216. persist_dma_mask = dma_mask = DMA_40BIT_MASK;
  11217. #ifdef CONFIG_HIGHMEM
  11218. dma_mask = DMA_64BIT_MASK;
  11219. #endif
  11220. } else
  11221. persist_dma_mask = dma_mask = DMA_64BIT_MASK;
  11222. /* Configure DMA attributes. */
  11223. if (dma_mask > DMA_32BIT_MASK) {
  11224. err = pci_set_dma_mask(pdev, dma_mask);
  11225. if (!err) {
  11226. dev->features |= NETIF_F_HIGHDMA;
  11227. err = pci_set_consistent_dma_mask(pdev,
  11228. persist_dma_mask);
  11229. if (err < 0) {
  11230. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  11231. "DMA for consistent allocations\n");
  11232. goto err_out_iounmap;
  11233. }
  11234. }
  11235. }
  11236. if (err || dma_mask == DMA_32BIT_MASK) {
  11237. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  11238. if (err) {
  11239. printk(KERN_ERR PFX "No usable DMA configuration, "
  11240. "aborting.\n");
  11241. goto err_out_iounmap;
  11242. }
  11243. }
  11244. tg3_init_bufmgr_config(tp);
  11245. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11246. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  11247. }
  11248. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11249. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11250. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  11251. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11252. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  11253. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  11254. } else {
  11255. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  11256. }
  11257. /* TSO is on by default on chips that support hardware TSO.
  11258. * Firmware TSO on older chips gives lower performance, so it
  11259. * is off by default, but can be enabled using ethtool.
  11260. */
  11261. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11262. dev->features |= NETIF_F_TSO;
  11263. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  11264. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906))
  11265. dev->features |= NETIF_F_TSO6;
  11266. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11267. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11268. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  11269. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11270. dev->features |= NETIF_F_TSO_ECN;
  11271. }
  11272. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  11273. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  11274. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  11275. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  11276. tp->rx_pending = 63;
  11277. }
  11278. err = tg3_get_device_address(tp);
  11279. if (err) {
  11280. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  11281. "aborting.\n");
  11282. goto err_out_iounmap;
  11283. }
  11284. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11285. if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  11286. printk(KERN_ERR PFX "Cannot find proper PCI device "
  11287. "base address for APE, aborting.\n");
  11288. err = -ENODEV;
  11289. goto err_out_iounmap;
  11290. }
  11291. tg3reg_base = pci_resource_start(pdev, 2);
  11292. tg3reg_len = pci_resource_len(pdev, 2);
  11293. tp->aperegs = ioremap_nocache(tg3reg_base, tg3reg_len);
  11294. if (!tp->aperegs) {
  11295. printk(KERN_ERR PFX "Cannot map APE registers, "
  11296. "aborting.\n");
  11297. err = -ENOMEM;
  11298. goto err_out_iounmap;
  11299. }
  11300. tg3_ape_lock_init(tp);
  11301. }
  11302. /*
  11303. * Reset chip in case UNDI or EFI driver did not shutdown
  11304. * DMA self test will enable WDMAC and we'll see (spurious)
  11305. * pending DMA on the PCI bus at that point.
  11306. */
  11307. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  11308. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  11309. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  11310. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11311. }
  11312. err = tg3_test_dma(tp);
  11313. if (err) {
  11314. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  11315. goto err_out_apeunmap;
  11316. }
  11317. /* Tigon3 can do ipv4 only... and some chips have buggy
  11318. * checksumming.
  11319. */
  11320. if ((tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) == 0) {
  11321. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  11322. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11323. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11324. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11325. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11326. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11327. dev->features |= NETIF_F_IPV6_CSUM;
  11328. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  11329. } else
  11330. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  11331. /* flow control autonegotiation is default behavior */
  11332. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  11333. tp->link_config.flowctrl = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  11334. tg3_init_coal(tp);
  11335. pci_set_drvdata(pdev, dev);
  11336. err = register_netdev(dev);
  11337. if (err) {
  11338. printk(KERN_ERR PFX "Cannot register net device, "
  11339. "aborting.\n");
  11340. goto err_out_apeunmap;
  11341. }
  11342. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x PHY(%s)] "
  11343. "(%s) %s Ethernet %s\n",
  11344. dev->name,
  11345. tp->board_part_number,
  11346. tp->pci_chip_rev_id,
  11347. tg3_phy_string(tp),
  11348. tg3_bus_string(tp, str),
  11349. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  11350. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  11351. "10/100/1000Base-T")),
  11352. print_mac(mac, dev->dev_addr));
  11353. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] "
  11354. "MIirq[%d] ASF[%d] WireSpeed[%d] TSOcap[%d]\n",
  11355. dev->name,
  11356. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  11357. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  11358. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  11359. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  11360. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0,
  11361. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  11362. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  11363. dev->name, tp->dma_rwctrl,
  11364. (pdev->dma_mask == DMA_32BIT_MASK) ? 32 :
  11365. (((u64) pdev->dma_mask == DMA_40BIT_MASK) ? 40 : 64));
  11366. return 0;
  11367. err_out_apeunmap:
  11368. if (tp->aperegs) {
  11369. iounmap(tp->aperegs);
  11370. tp->aperegs = NULL;
  11371. }
  11372. err_out_iounmap:
  11373. if (tp->regs) {
  11374. iounmap(tp->regs);
  11375. tp->regs = NULL;
  11376. }
  11377. err_out_free_dev:
  11378. free_netdev(dev);
  11379. err_out_free_res:
  11380. pci_release_regions(pdev);
  11381. err_out_disable_pdev:
  11382. pci_disable_device(pdev);
  11383. pci_set_drvdata(pdev, NULL);
  11384. return err;
  11385. }
  11386. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  11387. {
  11388. struct net_device *dev = pci_get_drvdata(pdev);
  11389. if (dev) {
  11390. struct tg3 *tp = netdev_priv(dev);
  11391. flush_scheduled_work();
  11392. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  11393. tg3_phy_fini(tp);
  11394. tg3_mdio_fini(tp);
  11395. }
  11396. unregister_netdev(dev);
  11397. if (tp->aperegs) {
  11398. iounmap(tp->aperegs);
  11399. tp->aperegs = NULL;
  11400. }
  11401. if (tp->regs) {
  11402. iounmap(tp->regs);
  11403. tp->regs = NULL;
  11404. }
  11405. free_netdev(dev);
  11406. pci_release_regions(pdev);
  11407. pci_disable_device(pdev);
  11408. pci_set_drvdata(pdev, NULL);
  11409. }
  11410. }
  11411. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  11412. {
  11413. struct net_device *dev = pci_get_drvdata(pdev);
  11414. struct tg3 *tp = netdev_priv(dev);
  11415. int err;
  11416. /* PCI register 4 needs to be saved whether netif_running() or not.
  11417. * MSI address and data need to be saved if using MSI and
  11418. * netif_running().
  11419. */
  11420. pci_save_state(pdev);
  11421. if (!netif_running(dev))
  11422. return 0;
  11423. flush_scheduled_work();
  11424. tg3_phy_stop(tp);
  11425. tg3_netif_stop(tp);
  11426. del_timer_sync(&tp->timer);
  11427. tg3_full_lock(tp, 1);
  11428. tg3_disable_ints(tp);
  11429. tg3_full_unlock(tp);
  11430. netif_device_detach(dev);
  11431. tg3_full_lock(tp, 0);
  11432. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11433. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  11434. tg3_full_unlock(tp);
  11435. err = tg3_set_power_state(tp, pci_choose_state(pdev, state));
  11436. if (err) {
  11437. int err2;
  11438. tg3_full_lock(tp, 0);
  11439. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11440. err2 = tg3_restart_hw(tp, 1);
  11441. if (err2)
  11442. goto out;
  11443. tp->timer.expires = jiffies + tp->timer_offset;
  11444. add_timer(&tp->timer);
  11445. netif_device_attach(dev);
  11446. tg3_netif_start(tp);
  11447. out:
  11448. tg3_full_unlock(tp);
  11449. if (!err2)
  11450. tg3_phy_start(tp);
  11451. }
  11452. return err;
  11453. }
  11454. static int tg3_resume(struct pci_dev *pdev)
  11455. {
  11456. struct net_device *dev = pci_get_drvdata(pdev);
  11457. struct tg3 *tp = netdev_priv(dev);
  11458. int err;
  11459. pci_restore_state(tp->pdev);
  11460. if (!netif_running(dev))
  11461. return 0;
  11462. err = tg3_set_power_state(tp, PCI_D0);
  11463. if (err)
  11464. return err;
  11465. netif_device_attach(dev);
  11466. tg3_full_lock(tp, 0);
  11467. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11468. err = tg3_restart_hw(tp, 1);
  11469. if (err)
  11470. goto out;
  11471. tp->timer.expires = jiffies + tp->timer_offset;
  11472. add_timer(&tp->timer);
  11473. tg3_netif_start(tp);
  11474. out:
  11475. tg3_full_unlock(tp);
  11476. if (!err)
  11477. tg3_phy_start(tp);
  11478. return err;
  11479. }
  11480. static struct pci_driver tg3_driver = {
  11481. .name = DRV_MODULE_NAME,
  11482. .id_table = tg3_pci_tbl,
  11483. .probe = tg3_init_one,
  11484. .remove = __devexit_p(tg3_remove_one),
  11485. .suspend = tg3_suspend,
  11486. .resume = tg3_resume
  11487. };
  11488. static int __init tg3_init(void)
  11489. {
  11490. return pci_register_driver(&tg3_driver);
  11491. }
  11492. static void __exit tg3_cleanup(void)
  11493. {
  11494. pci_unregister_driver(&tg3_driver);
  11495. }
  11496. module_init(tg3_init);
  11497. module_exit(tg3_cleanup);