be_cmds.c 57 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395
  1. /*
  2. * Copyright (C) 2005 - 2011 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include "be.h"
  18. #include "be_cmds.h"
  19. /* Must be a power of 2 or else MODULO will BUG_ON */
  20. static int be_get_temp_freq = 64;
  21. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  22. {
  23. return wrb->payload.embedded_payload;
  24. }
  25. static void be_mcc_notify(struct be_adapter *adapter)
  26. {
  27. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  28. u32 val = 0;
  29. if (be_error(adapter))
  30. return;
  31. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  32. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  33. wmb();
  34. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  35. }
  36. /* To check if valid bit is set, check the entire word as we don't know
  37. * the endianness of the data (old entry is host endian while a new entry is
  38. * little endian) */
  39. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  40. {
  41. if (compl->flags != 0) {
  42. compl->flags = le32_to_cpu(compl->flags);
  43. BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
  44. return true;
  45. } else {
  46. return false;
  47. }
  48. }
  49. /* Need to reset the entire word that houses the valid bit */
  50. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  51. {
  52. compl->flags = 0;
  53. }
  54. static int be_mcc_compl_process(struct be_adapter *adapter,
  55. struct be_mcc_compl *compl)
  56. {
  57. u16 compl_status, extd_status;
  58. /* Just swap the status to host endian; mcc tag is opaquely copied
  59. * from mcc_wrb */
  60. be_dws_le_to_cpu(compl, 4);
  61. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  62. CQE_STATUS_COMPL_MASK;
  63. if (((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) ||
  64. (compl->tag0 == OPCODE_COMMON_WRITE_OBJECT)) &&
  65. (compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
  66. adapter->flash_status = compl_status;
  67. complete(&adapter->flash_compl);
  68. }
  69. if (compl_status == MCC_STATUS_SUCCESS) {
  70. if (((compl->tag0 == OPCODE_ETH_GET_STATISTICS) ||
  71. (compl->tag0 == OPCODE_ETH_GET_PPORT_STATS)) &&
  72. (compl->tag1 == CMD_SUBSYSTEM_ETH)) {
  73. be_parse_stats(adapter);
  74. adapter->stats_cmd_sent = false;
  75. }
  76. if (compl->tag0 ==
  77. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES) {
  78. struct be_mcc_wrb *mcc_wrb =
  79. queue_index_node(&adapter->mcc_obj.q,
  80. compl->tag1);
  81. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  82. embedded_payload(mcc_wrb);
  83. adapter->drv_stats.be_on_die_temperature =
  84. resp->on_die_temperature;
  85. }
  86. } else {
  87. if (compl->tag0 == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
  88. be_get_temp_freq = 0;
  89. if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
  90. compl_status == MCC_STATUS_ILLEGAL_REQUEST)
  91. goto done;
  92. if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
  93. dev_warn(&adapter->pdev->dev, "This domain(VM) is not "
  94. "permitted to execute this cmd (opcode %d)\n",
  95. compl->tag0);
  96. } else {
  97. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  98. CQE_STATUS_EXTD_MASK;
  99. dev_err(&adapter->pdev->dev, "Cmd (opcode %d) failed:"
  100. "status %d, extd-status %d\n",
  101. compl->tag0, compl_status, extd_status);
  102. }
  103. }
  104. done:
  105. return compl_status;
  106. }
  107. /* Link state evt is a string of bytes; no need for endian swapping */
  108. static void be_async_link_state_process(struct be_adapter *adapter,
  109. struct be_async_event_link_state *evt)
  110. {
  111. /* When link status changes, link speed must be re-queried from FW */
  112. adapter->link_speed = -1;
  113. /* For the initial link status do not rely on the ASYNC event as
  114. * it may not be received in some cases.
  115. */
  116. if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
  117. be_link_status_update(adapter, evt->port_link_status);
  118. }
  119. /* Grp5 CoS Priority evt */
  120. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  121. struct be_async_event_grp5_cos_priority *evt)
  122. {
  123. if (evt->valid) {
  124. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  125. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  126. adapter->recommended_prio =
  127. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  128. }
  129. }
  130. /* Grp5 QOS Speed evt */
  131. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  132. struct be_async_event_grp5_qos_link_speed *evt)
  133. {
  134. if (evt->physical_port == adapter->port_num) {
  135. /* qos_link_speed is in units of 10 Mbps */
  136. adapter->link_speed = evt->qos_link_speed * 10;
  137. }
  138. }
  139. /*Grp5 PVID evt*/
  140. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  141. struct be_async_event_grp5_pvid_state *evt)
  142. {
  143. if (evt->enabled)
  144. adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
  145. else
  146. adapter->pvid = 0;
  147. }
  148. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  149. u32 trailer, struct be_mcc_compl *evt)
  150. {
  151. u8 event_type = 0;
  152. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  153. ASYNC_TRAILER_EVENT_TYPE_MASK;
  154. switch (event_type) {
  155. case ASYNC_EVENT_COS_PRIORITY:
  156. be_async_grp5_cos_priority_process(adapter,
  157. (struct be_async_event_grp5_cos_priority *)evt);
  158. break;
  159. case ASYNC_EVENT_QOS_SPEED:
  160. be_async_grp5_qos_speed_process(adapter,
  161. (struct be_async_event_grp5_qos_link_speed *)evt);
  162. break;
  163. case ASYNC_EVENT_PVID_STATE:
  164. be_async_grp5_pvid_state_process(adapter,
  165. (struct be_async_event_grp5_pvid_state *)evt);
  166. break;
  167. default:
  168. dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
  169. break;
  170. }
  171. }
  172. static inline bool is_link_state_evt(u32 trailer)
  173. {
  174. return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  175. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  176. ASYNC_EVENT_CODE_LINK_STATE;
  177. }
  178. static inline bool is_grp5_evt(u32 trailer)
  179. {
  180. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  181. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  182. ASYNC_EVENT_CODE_GRP_5);
  183. }
  184. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  185. {
  186. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  187. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  188. if (be_mcc_compl_is_new(compl)) {
  189. queue_tail_inc(mcc_cq);
  190. return compl;
  191. }
  192. return NULL;
  193. }
  194. void be_async_mcc_enable(struct be_adapter *adapter)
  195. {
  196. spin_lock_bh(&adapter->mcc_cq_lock);
  197. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  198. adapter->mcc_obj.rearm_cq = true;
  199. spin_unlock_bh(&adapter->mcc_cq_lock);
  200. }
  201. void be_async_mcc_disable(struct be_adapter *adapter)
  202. {
  203. adapter->mcc_obj.rearm_cq = false;
  204. }
  205. int be_process_mcc(struct be_adapter *adapter, int *status)
  206. {
  207. struct be_mcc_compl *compl;
  208. int num = 0;
  209. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  210. spin_lock_bh(&adapter->mcc_cq_lock);
  211. while ((compl = be_mcc_compl_get(adapter))) {
  212. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  213. /* Interpret flags as an async trailer */
  214. if (is_link_state_evt(compl->flags))
  215. be_async_link_state_process(adapter,
  216. (struct be_async_event_link_state *) compl);
  217. else if (is_grp5_evt(compl->flags))
  218. be_async_grp5_evt_process(adapter,
  219. compl->flags, compl);
  220. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  221. *status = be_mcc_compl_process(adapter, compl);
  222. atomic_dec(&mcc_obj->q.used);
  223. }
  224. be_mcc_compl_use(compl);
  225. num++;
  226. }
  227. spin_unlock_bh(&adapter->mcc_cq_lock);
  228. return num;
  229. }
  230. /* Wait till no more pending mcc requests are present */
  231. static int be_mcc_wait_compl(struct be_adapter *adapter)
  232. {
  233. #define mcc_timeout 120000 /* 12s timeout */
  234. int i, num, status = 0;
  235. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  236. for (i = 0; i < mcc_timeout; i++) {
  237. if (be_error(adapter))
  238. return -EIO;
  239. num = be_process_mcc(adapter, &status);
  240. if (num)
  241. be_cq_notify(adapter, mcc_obj->cq.id,
  242. mcc_obj->rearm_cq, num);
  243. if (atomic_read(&mcc_obj->q.used) == 0)
  244. break;
  245. udelay(100);
  246. }
  247. if (i == mcc_timeout) {
  248. dev_err(&adapter->pdev->dev, "FW not responding\n");
  249. adapter->fw_timeout = true;
  250. return -1;
  251. }
  252. return status;
  253. }
  254. /* Notify MCC requests and wait for completion */
  255. static int be_mcc_notify_wait(struct be_adapter *adapter)
  256. {
  257. be_mcc_notify(adapter);
  258. return be_mcc_wait_compl(adapter);
  259. }
  260. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  261. {
  262. int msecs = 0;
  263. u32 ready;
  264. do {
  265. if (be_error(adapter))
  266. return -EIO;
  267. ready = ioread32(db);
  268. if (ready == 0xffffffff)
  269. return -1;
  270. ready &= MPU_MAILBOX_DB_RDY_MASK;
  271. if (ready)
  272. break;
  273. if (msecs > 4000) {
  274. dev_err(&adapter->pdev->dev, "FW not responding\n");
  275. adapter->fw_timeout = true;
  276. be_detect_dump_ue(adapter);
  277. return -1;
  278. }
  279. msleep(1);
  280. msecs++;
  281. } while (true);
  282. return 0;
  283. }
  284. /*
  285. * Insert the mailbox address into the doorbell in two steps
  286. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  287. */
  288. static int be_mbox_notify_wait(struct be_adapter *adapter)
  289. {
  290. int status;
  291. u32 val = 0;
  292. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  293. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  294. struct be_mcc_mailbox *mbox = mbox_mem->va;
  295. struct be_mcc_compl *compl = &mbox->compl;
  296. /* wait for ready to be set */
  297. status = be_mbox_db_ready_wait(adapter, db);
  298. if (status != 0)
  299. return status;
  300. val |= MPU_MAILBOX_DB_HI_MASK;
  301. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  302. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  303. iowrite32(val, db);
  304. /* wait for ready to be set */
  305. status = be_mbox_db_ready_wait(adapter, db);
  306. if (status != 0)
  307. return status;
  308. val = 0;
  309. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  310. val |= (u32)(mbox_mem->dma >> 4) << 2;
  311. iowrite32(val, db);
  312. status = be_mbox_db_ready_wait(adapter, db);
  313. if (status != 0)
  314. return status;
  315. /* A cq entry has been made now */
  316. if (be_mcc_compl_is_new(compl)) {
  317. status = be_mcc_compl_process(adapter, &mbox->compl);
  318. be_mcc_compl_use(compl);
  319. if (status)
  320. return status;
  321. } else {
  322. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  323. return -1;
  324. }
  325. return 0;
  326. }
  327. static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
  328. {
  329. u32 sem;
  330. if (lancer_chip(adapter))
  331. sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
  332. else
  333. sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
  334. *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
  335. if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
  336. return -1;
  337. else
  338. return 0;
  339. }
  340. int be_cmd_POST(struct be_adapter *adapter)
  341. {
  342. u16 stage;
  343. int status, timeout = 0;
  344. struct device *dev = &adapter->pdev->dev;
  345. do {
  346. status = be_POST_stage_get(adapter, &stage);
  347. if (status) {
  348. dev_err(dev, "POST error; stage=0x%x\n", stage);
  349. return -1;
  350. } else if (stage != POST_STAGE_ARMFW_RDY) {
  351. if (msleep_interruptible(2000)) {
  352. dev_err(dev, "Waiting for POST aborted\n");
  353. return -EINTR;
  354. }
  355. timeout += 2;
  356. } else {
  357. return 0;
  358. }
  359. } while (timeout < 60);
  360. dev_err(dev, "POST timeout; stage=0x%x\n", stage);
  361. return -1;
  362. }
  363. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  364. {
  365. return &wrb->payload.sgl[0];
  366. }
  367. /* Don't touch the hdr after it's prepared */
  368. /* mem will be NULL for embedded commands */
  369. static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  370. u8 subsystem, u8 opcode, int cmd_len,
  371. struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
  372. {
  373. struct be_sge *sge;
  374. req_hdr->opcode = opcode;
  375. req_hdr->subsystem = subsystem;
  376. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  377. req_hdr->version = 0;
  378. wrb->tag0 = opcode;
  379. wrb->tag1 = subsystem;
  380. wrb->payload_length = cmd_len;
  381. if (mem) {
  382. wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
  383. MCC_WRB_SGE_CNT_SHIFT;
  384. sge = nonembedded_sgl(wrb);
  385. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  386. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  387. sge->len = cpu_to_le32(mem->size);
  388. } else
  389. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  390. be_dws_cpu_to_le(wrb, 8);
  391. }
  392. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  393. struct be_dma_mem *mem)
  394. {
  395. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  396. u64 dma = (u64)mem->dma;
  397. for (i = 0; i < buf_pages; i++) {
  398. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  399. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  400. dma += PAGE_SIZE_4K;
  401. }
  402. }
  403. /* Converts interrupt delay in microseconds to multiplier value */
  404. static u32 eq_delay_to_mult(u32 usec_delay)
  405. {
  406. #define MAX_INTR_RATE 651042
  407. const u32 round = 10;
  408. u32 multiplier;
  409. if (usec_delay == 0)
  410. multiplier = 0;
  411. else {
  412. u32 interrupt_rate = 1000000 / usec_delay;
  413. /* Max delay, corresponding to the lowest interrupt rate */
  414. if (interrupt_rate == 0)
  415. multiplier = 1023;
  416. else {
  417. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  418. multiplier /= interrupt_rate;
  419. /* Round the multiplier to the closest value.*/
  420. multiplier = (multiplier + round/2) / round;
  421. multiplier = min(multiplier, (u32)1023);
  422. }
  423. }
  424. return multiplier;
  425. }
  426. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  427. {
  428. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  429. struct be_mcc_wrb *wrb
  430. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  431. memset(wrb, 0, sizeof(*wrb));
  432. return wrb;
  433. }
  434. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  435. {
  436. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  437. struct be_mcc_wrb *wrb;
  438. if (atomic_read(&mccq->used) >= mccq->len) {
  439. dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
  440. return NULL;
  441. }
  442. wrb = queue_head_node(mccq);
  443. queue_head_inc(mccq);
  444. atomic_inc(&mccq->used);
  445. memset(wrb, 0, sizeof(*wrb));
  446. return wrb;
  447. }
  448. /* Tell fw we're about to start firing cmds by writing a
  449. * special pattern across the wrb hdr; uses mbox
  450. */
  451. int be_cmd_fw_init(struct be_adapter *adapter)
  452. {
  453. u8 *wrb;
  454. int status;
  455. if (mutex_lock_interruptible(&adapter->mbox_lock))
  456. return -1;
  457. wrb = (u8 *)wrb_from_mbox(adapter);
  458. *wrb++ = 0xFF;
  459. *wrb++ = 0x12;
  460. *wrb++ = 0x34;
  461. *wrb++ = 0xFF;
  462. *wrb++ = 0xFF;
  463. *wrb++ = 0x56;
  464. *wrb++ = 0x78;
  465. *wrb = 0xFF;
  466. status = be_mbox_notify_wait(adapter);
  467. mutex_unlock(&adapter->mbox_lock);
  468. return status;
  469. }
  470. /* Tell fw we're done with firing cmds by writing a
  471. * special pattern across the wrb hdr; uses mbox
  472. */
  473. int be_cmd_fw_clean(struct be_adapter *adapter)
  474. {
  475. u8 *wrb;
  476. int status;
  477. if (mutex_lock_interruptible(&adapter->mbox_lock))
  478. return -1;
  479. wrb = (u8 *)wrb_from_mbox(adapter);
  480. *wrb++ = 0xFF;
  481. *wrb++ = 0xAA;
  482. *wrb++ = 0xBB;
  483. *wrb++ = 0xFF;
  484. *wrb++ = 0xFF;
  485. *wrb++ = 0xCC;
  486. *wrb++ = 0xDD;
  487. *wrb = 0xFF;
  488. status = be_mbox_notify_wait(adapter);
  489. mutex_unlock(&adapter->mbox_lock);
  490. return status;
  491. }
  492. int be_cmd_eq_create(struct be_adapter *adapter,
  493. struct be_queue_info *eq, int eq_delay)
  494. {
  495. struct be_mcc_wrb *wrb;
  496. struct be_cmd_req_eq_create *req;
  497. struct be_dma_mem *q_mem = &eq->dma_mem;
  498. int status;
  499. if (mutex_lock_interruptible(&adapter->mbox_lock))
  500. return -1;
  501. wrb = wrb_from_mbox(adapter);
  502. req = embedded_payload(wrb);
  503. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  504. OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
  505. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  506. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  507. /* 4byte eqe*/
  508. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  509. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  510. __ilog2_u32(eq->len/256));
  511. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  512. eq_delay_to_mult(eq_delay));
  513. be_dws_cpu_to_le(req->context, sizeof(req->context));
  514. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  515. status = be_mbox_notify_wait(adapter);
  516. if (!status) {
  517. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  518. eq->id = le16_to_cpu(resp->eq_id);
  519. eq->created = true;
  520. }
  521. mutex_unlock(&adapter->mbox_lock);
  522. return status;
  523. }
  524. /* Use MCC */
  525. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  526. u8 type, bool permanent, u32 if_handle, u32 pmac_id)
  527. {
  528. struct be_mcc_wrb *wrb;
  529. struct be_cmd_req_mac_query *req;
  530. int status;
  531. spin_lock_bh(&adapter->mcc_lock);
  532. wrb = wrb_from_mccq(adapter);
  533. if (!wrb) {
  534. status = -EBUSY;
  535. goto err;
  536. }
  537. req = embedded_payload(wrb);
  538. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  539. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
  540. req->type = type;
  541. if (permanent) {
  542. req->permanent = 1;
  543. } else {
  544. req->if_id = cpu_to_le16((u16) if_handle);
  545. req->pmac_id = cpu_to_le32(pmac_id);
  546. req->permanent = 0;
  547. }
  548. status = be_mcc_notify_wait(adapter);
  549. if (!status) {
  550. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  551. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  552. }
  553. err:
  554. spin_unlock_bh(&adapter->mcc_lock);
  555. return status;
  556. }
  557. /* Uses synchronous MCCQ */
  558. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  559. u32 if_id, u32 *pmac_id, u32 domain)
  560. {
  561. struct be_mcc_wrb *wrb;
  562. struct be_cmd_req_pmac_add *req;
  563. int status;
  564. spin_lock_bh(&adapter->mcc_lock);
  565. wrb = wrb_from_mccq(adapter);
  566. if (!wrb) {
  567. status = -EBUSY;
  568. goto err;
  569. }
  570. req = embedded_payload(wrb);
  571. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  572. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
  573. req->hdr.domain = domain;
  574. req->if_id = cpu_to_le32(if_id);
  575. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  576. status = be_mcc_notify_wait(adapter);
  577. if (!status) {
  578. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  579. *pmac_id = le32_to_cpu(resp->pmac_id);
  580. }
  581. err:
  582. spin_unlock_bh(&adapter->mcc_lock);
  583. if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
  584. status = -EPERM;
  585. return status;
  586. }
  587. /* Uses synchronous MCCQ */
  588. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
  589. {
  590. struct be_mcc_wrb *wrb;
  591. struct be_cmd_req_pmac_del *req;
  592. int status;
  593. if (pmac_id == -1)
  594. return 0;
  595. spin_lock_bh(&adapter->mcc_lock);
  596. wrb = wrb_from_mccq(adapter);
  597. if (!wrb) {
  598. status = -EBUSY;
  599. goto err;
  600. }
  601. req = embedded_payload(wrb);
  602. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  603. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
  604. req->hdr.domain = dom;
  605. req->if_id = cpu_to_le32(if_id);
  606. req->pmac_id = cpu_to_le32(pmac_id);
  607. status = be_mcc_notify_wait(adapter);
  608. err:
  609. spin_unlock_bh(&adapter->mcc_lock);
  610. return status;
  611. }
  612. /* Uses Mbox */
  613. int be_cmd_cq_create(struct be_adapter *adapter,
  614. struct be_queue_info *cq, struct be_queue_info *eq,
  615. bool sol_evts, bool no_delay, int coalesce_wm)
  616. {
  617. struct be_mcc_wrb *wrb;
  618. struct be_cmd_req_cq_create *req;
  619. struct be_dma_mem *q_mem = &cq->dma_mem;
  620. void *ctxt;
  621. int status;
  622. if (mutex_lock_interruptible(&adapter->mbox_lock))
  623. return -1;
  624. wrb = wrb_from_mbox(adapter);
  625. req = embedded_payload(wrb);
  626. ctxt = &req->context;
  627. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  628. OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
  629. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  630. if (lancer_chip(adapter)) {
  631. req->hdr.version = 2;
  632. req->page_size = 1; /* 1 for 4K */
  633. AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
  634. no_delay);
  635. AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
  636. __ilog2_u32(cq->len/256));
  637. AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
  638. AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
  639. ctxt, 1);
  640. AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
  641. ctxt, eq->id);
  642. AMAP_SET_BITS(struct amap_cq_context_lancer, armed, ctxt, 1);
  643. } else {
  644. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  645. coalesce_wm);
  646. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  647. ctxt, no_delay);
  648. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  649. __ilog2_u32(cq->len/256));
  650. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  651. AMAP_SET_BITS(struct amap_cq_context_be, solevent,
  652. ctxt, sol_evts);
  653. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  654. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  655. AMAP_SET_BITS(struct amap_cq_context_be, armed, ctxt, 1);
  656. }
  657. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  658. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  659. status = be_mbox_notify_wait(adapter);
  660. if (!status) {
  661. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  662. cq->id = le16_to_cpu(resp->cq_id);
  663. cq->created = true;
  664. }
  665. mutex_unlock(&adapter->mbox_lock);
  666. return status;
  667. }
  668. static u32 be_encoded_q_len(int q_len)
  669. {
  670. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  671. if (len_encoded == 16)
  672. len_encoded = 0;
  673. return len_encoded;
  674. }
  675. int be_cmd_mccq_ext_create(struct be_adapter *adapter,
  676. struct be_queue_info *mccq,
  677. struct be_queue_info *cq)
  678. {
  679. struct be_mcc_wrb *wrb;
  680. struct be_cmd_req_mcc_ext_create *req;
  681. struct be_dma_mem *q_mem = &mccq->dma_mem;
  682. void *ctxt;
  683. int status;
  684. if (mutex_lock_interruptible(&adapter->mbox_lock))
  685. return -1;
  686. wrb = wrb_from_mbox(adapter);
  687. req = embedded_payload(wrb);
  688. ctxt = &req->context;
  689. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  690. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
  691. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  692. if (lancer_chip(adapter)) {
  693. req->hdr.version = 1;
  694. req->cq_id = cpu_to_le16(cq->id);
  695. AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
  696. be_encoded_q_len(mccq->len));
  697. AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
  698. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
  699. ctxt, cq->id);
  700. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
  701. ctxt, 1);
  702. } else {
  703. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  704. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  705. be_encoded_q_len(mccq->len));
  706. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  707. }
  708. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  709. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  710. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  711. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  712. status = be_mbox_notify_wait(adapter);
  713. if (!status) {
  714. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  715. mccq->id = le16_to_cpu(resp->id);
  716. mccq->created = true;
  717. }
  718. mutex_unlock(&adapter->mbox_lock);
  719. return status;
  720. }
  721. int be_cmd_mccq_org_create(struct be_adapter *adapter,
  722. struct be_queue_info *mccq,
  723. struct be_queue_info *cq)
  724. {
  725. struct be_mcc_wrb *wrb;
  726. struct be_cmd_req_mcc_create *req;
  727. struct be_dma_mem *q_mem = &mccq->dma_mem;
  728. void *ctxt;
  729. int status;
  730. if (mutex_lock_interruptible(&adapter->mbox_lock))
  731. return -1;
  732. wrb = wrb_from_mbox(adapter);
  733. req = embedded_payload(wrb);
  734. ctxt = &req->context;
  735. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  736. OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
  737. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  738. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  739. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  740. be_encoded_q_len(mccq->len));
  741. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  742. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  743. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  744. status = be_mbox_notify_wait(adapter);
  745. if (!status) {
  746. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  747. mccq->id = le16_to_cpu(resp->id);
  748. mccq->created = true;
  749. }
  750. mutex_unlock(&adapter->mbox_lock);
  751. return status;
  752. }
  753. int be_cmd_mccq_create(struct be_adapter *adapter,
  754. struct be_queue_info *mccq,
  755. struct be_queue_info *cq)
  756. {
  757. int status;
  758. status = be_cmd_mccq_ext_create(adapter, mccq, cq);
  759. if (status && !lancer_chip(adapter)) {
  760. dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
  761. "or newer to avoid conflicting priorities between NIC "
  762. "and FCoE traffic");
  763. status = be_cmd_mccq_org_create(adapter, mccq, cq);
  764. }
  765. return status;
  766. }
  767. int be_cmd_txq_create(struct be_adapter *adapter,
  768. struct be_queue_info *txq,
  769. struct be_queue_info *cq)
  770. {
  771. struct be_mcc_wrb *wrb;
  772. struct be_cmd_req_eth_tx_create *req;
  773. struct be_dma_mem *q_mem = &txq->dma_mem;
  774. void *ctxt;
  775. int status;
  776. spin_lock_bh(&adapter->mcc_lock);
  777. wrb = wrb_from_mccq(adapter);
  778. if (!wrb) {
  779. status = -EBUSY;
  780. goto err;
  781. }
  782. req = embedded_payload(wrb);
  783. ctxt = &req->context;
  784. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  785. OPCODE_ETH_TX_CREATE, sizeof(*req), wrb, NULL);
  786. if (lancer_chip(adapter)) {
  787. req->hdr.version = 1;
  788. AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
  789. adapter->if_handle);
  790. }
  791. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  792. req->ulp_num = BE_ULP1_NUM;
  793. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  794. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
  795. be_encoded_q_len(txq->len));
  796. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  797. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  798. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  799. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  800. status = be_mcc_notify_wait(adapter);
  801. if (!status) {
  802. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  803. txq->id = le16_to_cpu(resp->cid);
  804. txq->created = true;
  805. }
  806. err:
  807. spin_unlock_bh(&adapter->mcc_lock);
  808. return status;
  809. }
  810. /* Uses MCC */
  811. int be_cmd_rxq_create(struct be_adapter *adapter,
  812. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  813. u16 max_frame_size, u32 if_id, u32 rss, u8 *rss_id)
  814. {
  815. struct be_mcc_wrb *wrb;
  816. struct be_cmd_req_eth_rx_create *req;
  817. struct be_dma_mem *q_mem = &rxq->dma_mem;
  818. int status;
  819. spin_lock_bh(&adapter->mcc_lock);
  820. wrb = wrb_from_mccq(adapter);
  821. if (!wrb) {
  822. status = -EBUSY;
  823. goto err;
  824. }
  825. req = embedded_payload(wrb);
  826. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  827. OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
  828. req->cq_id = cpu_to_le16(cq_id);
  829. req->frag_size = fls(frag_size) - 1;
  830. req->num_pages = 2;
  831. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  832. req->interface_id = cpu_to_le32(if_id);
  833. req->max_frame_size = cpu_to_le16(max_frame_size);
  834. req->rss_queue = cpu_to_le32(rss);
  835. status = be_mcc_notify_wait(adapter);
  836. if (!status) {
  837. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  838. rxq->id = le16_to_cpu(resp->id);
  839. rxq->created = true;
  840. *rss_id = resp->rss_id;
  841. }
  842. err:
  843. spin_unlock_bh(&adapter->mcc_lock);
  844. return status;
  845. }
  846. /* Generic destroyer function for all types of queues
  847. * Uses Mbox
  848. */
  849. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  850. int queue_type)
  851. {
  852. struct be_mcc_wrb *wrb;
  853. struct be_cmd_req_q_destroy *req;
  854. u8 subsys = 0, opcode = 0;
  855. int status;
  856. if (mutex_lock_interruptible(&adapter->mbox_lock))
  857. return -1;
  858. wrb = wrb_from_mbox(adapter);
  859. req = embedded_payload(wrb);
  860. switch (queue_type) {
  861. case QTYPE_EQ:
  862. subsys = CMD_SUBSYSTEM_COMMON;
  863. opcode = OPCODE_COMMON_EQ_DESTROY;
  864. break;
  865. case QTYPE_CQ:
  866. subsys = CMD_SUBSYSTEM_COMMON;
  867. opcode = OPCODE_COMMON_CQ_DESTROY;
  868. break;
  869. case QTYPE_TXQ:
  870. subsys = CMD_SUBSYSTEM_ETH;
  871. opcode = OPCODE_ETH_TX_DESTROY;
  872. break;
  873. case QTYPE_RXQ:
  874. subsys = CMD_SUBSYSTEM_ETH;
  875. opcode = OPCODE_ETH_RX_DESTROY;
  876. break;
  877. case QTYPE_MCCQ:
  878. subsys = CMD_SUBSYSTEM_COMMON;
  879. opcode = OPCODE_COMMON_MCC_DESTROY;
  880. break;
  881. default:
  882. BUG();
  883. }
  884. be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
  885. NULL);
  886. req->id = cpu_to_le16(q->id);
  887. status = be_mbox_notify_wait(adapter);
  888. if (!status)
  889. q->created = false;
  890. mutex_unlock(&adapter->mbox_lock);
  891. return status;
  892. }
  893. /* Uses MCC */
  894. int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
  895. {
  896. struct be_mcc_wrb *wrb;
  897. struct be_cmd_req_q_destroy *req;
  898. int status;
  899. spin_lock_bh(&adapter->mcc_lock);
  900. wrb = wrb_from_mccq(adapter);
  901. if (!wrb) {
  902. status = -EBUSY;
  903. goto err;
  904. }
  905. req = embedded_payload(wrb);
  906. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  907. OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
  908. req->id = cpu_to_le16(q->id);
  909. status = be_mcc_notify_wait(adapter);
  910. if (!status)
  911. q->created = false;
  912. err:
  913. spin_unlock_bh(&adapter->mcc_lock);
  914. return status;
  915. }
  916. /* Create an rx filtering policy configuration on an i/f
  917. * Uses MCCQ
  918. */
  919. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  920. u8 *mac, u32 *if_handle, u32 *pmac_id, u32 domain)
  921. {
  922. struct be_mcc_wrb *wrb;
  923. struct be_cmd_req_if_create *req;
  924. int status;
  925. spin_lock_bh(&adapter->mcc_lock);
  926. wrb = wrb_from_mccq(adapter);
  927. if (!wrb) {
  928. status = -EBUSY;
  929. goto err;
  930. }
  931. req = embedded_payload(wrb);
  932. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  933. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), wrb, NULL);
  934. req->hdr.domain = domain;
  935. req->capability_flags = cpu_to_le32(cap_flags);
  936. req->enable_flags = cpu_to_le32(en_flags);
  937. if (mac)
  938. memcpy(req->mac_addr, mac, ETH_ALEN);
  939. else
  940. req->pmac_invalid = true;
  941. status = be_mcc_notify_wait(adapter);
  942. if (!status) {
  943. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  944. *if_handle = le32_to_cpu(resp->interface_id);
  945. if (mac)
  946. *pmac_id = le32_to_cpu(resp->pmac_id);
  947. }
  948. err:
  949. spin_unlock_bh(&adapter->mcc_lock);
  950. return status;
  951. }
  952. /* Uses MCCQ */
  953. int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
  954. {
  955. struct be_mcc_wrb *wrb;
  956. struct be_cmd_req_if_destroy *req;
  957. int status;
  958. if (interface_id == -1)
  959. return 0;
  960. spin_lock_bh(&adapter->mcc_lock);
  961. wrb = wrb_from_mccq(adapter);
  962. if (!wrb) {
  963. status = -EBUSY;
  964. goto err;
  965. }
  966. req = embedded_payload(wrb);
  967. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  968. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
  969. req->hdr.domain = domain;
  970. req->interface_id = cpu_to_le32(interface_id);
  971. status = be_mcc_notify_wait(adapter);
  972. err:
  973. spin_unlock_bh(&adapter->mcc_lock);
  974. return status;
  975. }
  976. /* Get stats is a non embedded command: the request is not embedded inside
  977. * WRB but is a separate dma memory block
  978. * Uses asynchronous MCC
  979. */
  980. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  981. {
  982. struct be_mcc_wrb *wrb;
  983. struct be_cmd_req_hdr *hdr;
  984. int status = 0;
  985. if (MODULO(adapter->work_counter, be_get_temp_freq) == 0)
  986. be_cmd_get_die_temperature(adapter);
  987. spin_lock_bh(&adapter->mcc_lock);
  988. wrb = wrb_from_mccq(adapter);
  989. if (!wrb) {
  990. status = -EBUSY;
  991. goto err;
  992. }
  993. hdr = nonemb_cmd->va;
  994. be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  995. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
  996. if (adapter->generation == BE_GEN3)
  997. hdr->version = 1;
  998. be_mcc_notify(adapter);
  999. adapter->stats_cmd_sent = true;
  1000. err:
  1001. spin_unlock_bh(&adapter->mcc_lock);
  1002. return status;
  1003. }
  1004. /* Lancer Stats */
  1005. int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1006. struct be_dma_mem *nonemb_cmd)
  1007. {
  1008. struct be_mcc_wrb *wrb;
  1009. struct lancer_cmd_req_pport_stats *req;
  1010. int status = 0;
  1011. spin_lock_bh(&adapter->mcc_lock);
  1012. wrb = wrb_from_mccq(adapter);
  1013. if (!wrb) {
  1014. status = -EBUSY;
  1015. goto err;
  1016. }
  1017. req = nonemb_cmd->va;
  1018. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1019. OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
  1020. nonemb_cmd);
  1021. req->cmd_params.params.pport_num = cpu_to_le16(adapter->port_num);
  1022. req->cmd_params.params.reset_stats = 0;
  1023. be_mcc_notify(adapter);
  1024. adapter->stats_cmd_sent = true;
  1025. err:
  1026. spin_unlock_bh(&adapter->mcc_lock);
  1027. return status;
  1028. }
  1029. /* Uses synchronous mcc */
  1030. int be_cmd_link_status_query(struct be_adapter *adapter, u8 *mac_speed,
  1031. u16 *link_speed, u8 *link_status, u32 dom)
  1032. {
  1033. struct be_mcc_wrb *wrb;
  1034. struct be_cmd_req_link_status *req;
  1035. int status;
  1036. spin_lock_bh(&adapter->mcc_lock);
  1037. if (link_status)
  1038. *link_status = LINK_DOWN;
  1039. wrb = wrb_from_mccq(adapter);
  1040. if (!wrb) {
  1041. status = -EBUSY;
  1042. goto err;
  1043. }
  1044. req = embedded_payload(wrb);
  1045. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1046. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
  1047. if (adapter->generation == BE_GEN3 || lancer_chip(adapter))
  1048. req->hdr.version = 1;
  1049. req->hdr.domain = dom;
  1050. status = be_mcc_notify_wait(adapter);
  1051. if (!status) {
  1052. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  1053. if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
  1054. if (link_speed)
  1055. *link_speed = le16_to_cpu(resp->link_speed);
  1056. if (mac_speed)
  1057. *mac_speed = resp->mac_speed;
  1058. }
  1059. if (link_status)
  1060. *link_status = resp->logical_link_status;
  1061. }
  1062. err:
  1063. spin_unlock_bh(&adapter->mcc_lock);
  1064. return status;
  1065. }
  1066. /* Uses synchronous mcc */
  1067. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  1068. {
  1069. struct be_mcc_wrb *wrb;
  1070. struct be_cmd_req_get_cntl_addnl_attribs *req;
  1071. u16 mccq_index;
  1072. int status;
  1073. spin_lock_bh(&adapter->mcc_lock);
  1074. mccq_index = adapter->mcc_obj.q.head;
  1075. wrb = wrb_from_mccq(adapter);
  1076. if (!wrb) {
  1077. status = -EBUSY;
  1078. goto err;
  1079. }
  1080. req = embedded_payload(wrb);
  1081. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1082. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
  1083. wrb, NULL);
  1084. wrb->tag1 = mccq_index;
  1085. be_mcc_notify(adapter);
  1086. err:
  1087. spin_unlock_bh(&adapter->mcc_lock);
  1088. return status;
  1089. }
  1090. /* Uses synchronous mcc */
  1091. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  1092. {
  1093. struct be_mcc_wrb *wrb;
  1094. struct be_cmd_req_get_fat *req;
  1095. int status;
  1096. spin_lock_bh(&adapter->mcc_lock);
  1097. wrb = wrb_from_mccq(adapter);
  1098. if (!wrb) {
  1099. status = -EBUSY;
  1100. goto err;
  1101. }
  1102. req = embedded_payload(wrb);
  1103. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1104. OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
  1105. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1106. status = be_mcc_notify_wait(adapter);
  1107. if (!status) {
  1108. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1109. if (log_size && resp->log_size)
  1110. *log_size = le32_to_cpu(resp->log_size) -
  1111. sizeof(u32);
  1112. }
  1113. err:
  1114. spin_unlock_bh(&adapter->mcc_lock);
  1115. return status;
  1116. }
  1117. void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1118. {
  1119. struct be_dma_mem get_fat_cmd;
  1120. struct be_mcc_wrb *wrb;
  1121. struct be_cmd_req_get_fat *req;
  1122. u32 offset = 0, total_size, buf_size,
  1123. log_offset = sizeof(u32), payload_len;
  1124. int status;
  1125. if (buf_len == 0)
  1126. return;
  1127. total_size = buf_len;
  1128. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1129. get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
  1130. get_fat_cmd.size,
  1131. &get_fat_cmd.dma);
  1132. if (!get_fat_cmd.va) {
  1133. status = -ENOMEM;
  1134. dev_err(&adapter->pdev->dev,
  1135. "Memory allocation failure while retrieving FAT data\n");
  1136. return;
  1137. }
  1138. spin_lock_bh(&adapter->mcc_lock);
  1139. while (total_size) {
  1140. buf_size = min(total_size, (u32)60*1024);
  1141. total_size -= buf_size;
  1142. wrb = wrb_from_mccq(adapter);
  1143. if (!wrb) {
  1144. status = -EBUSY;
  1145. goto err;
  1146. }
  1147. req = get_fat_cmd.va;
  1148. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1149. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1150. OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
  1151. &get_fat_cmd);
  1152. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1153. req->read_log_offset = cpu_to_le32(log_offset);
  1154. req->read_log_length = cpu_to_le32(buf_size);
  1155. req->data_buffer_size = cpu_to_le32(buf_size);
  1156. status = be_mcc_notify_wait(adapter);
  1157. if (!status) {
  1158. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1159. memcpy(buf + offset,
  1160. resp->data_buffer,
  1161. le32_to_cpu(resp->read_log_length));
  1162. } else {
  1163. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1164. goto err;
  1165. }
  1166. offset += buf_size;
  1167. log_offset += buf_size;
  1168. }
  1169. err:
  1170. pci_free_consistent(adapter->pdev, get_fat_cmd.size,
  1171. get_fat_cmd.va,
  1172. get_fat_cmd.dma);
  1173. spin_unlock_bh(&adapter->mcc_lock);
  1174. }
  1175. /* Uses synchronous mcc */
  1176. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
  1177. char *fw_on_flash)
  1178. {
  1179. struct be_mcc_wrb *wrb;
  1180. struct be_cmd_req_get_fw_version *req;
  1181. int status;
  1182. spin_lock_bh(&adapter->mcc_lock);
  1183. wrb = wrb_from_mccq(adapter);
  1184. if (!wrb) {
  1185. status = -EBUSY;
  1186. goto err;
  1187. }
  1188. req = embedded_payload(wrb);
  1189. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1190. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
  1191. status = be_mcc_notify_wait(adapter);
  1192. if (!status) {
  1193. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1194. strcpy(fw_ver, resp->firmware_version_string);
  1195. if (fw_on_flash)
  1196. strcpy(fw_on_flash, resp->fw_on_flash_version_string);
  1197. }
  1198. err:
  1199. spin_unlock_bh(&adapter->mcc_lock);
  1200. return status;
  1201. }
  1202. /* set the EQ delay interval of an EQ to specified value
  1203. * Uses async mcc
  1204. */
  1205. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  1206. {
  1207. struct be_mcc_wrb *wrb;
  1208. struct be_cmd_req_modify_eq_delay *req;
  1209. int status = 0;
  1210. spin_lock_bh(&adapter->mcc_lock);
  1211. wrb = wrb_from_mccq(adapter);
  1212. if (!wrb) {
  1213. status = -EBUSY;
  1214. goto err;
  1215. }
  1216. req = embedded_payload(wrb);
  1217. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1218. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
  1219. req->num_eq = cpu_to_le32(1);
  1220. req->delay[0].eq_id = cpu_to_le32(eq_id);
  1221. req->delay[0].phase = 0;
  1222. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  1223. be_mcc_notify(adapter);
  1224. err:
  1225. spin_unlock_bh(&adapter->mcc_lock);
  1226. return status;
  1227. }
  1228. /* Uses sycnhronous mcc */
  1229. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1230. u32 num, bool untagged, bool promiscuous)
  1231. {
  1232. struct be_mcc_wrb *wrb;
  1233. struct be_cmd_req_vlan_config *req;
  1234. int status;
  1235. spin_lock_bh(&adapter->mcc_lock);
  1236. wrb = wrb_from_mccq(adapter);
  1237. if (!wrb) {
  1238. status = -EBUSY;
  1239. goto err;
  1240. }
  1241. req = embedded_payload(wrb);
  1242. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1243. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
  1244. req->interface_id = if_id;
  1245. req->promiscuous = promiscuous;
  1246. req->untagged = untagged;
  1247. req->num_vlan = num;
  1248. if (!promiscuous) {
  1249. memcpy(req->normal_vlan, vtag_array,
  1250. req->num_vlan * sizeof(vtag_array[0]));
  1251. }
  1252. status = be_mcc_notify_wait(adapter);
  1253. err:
  1254. spin_unlock_bh(&adapter->mcc_lock);
  1255. return status;
  1256. }
  1257. int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1258. {
  1259. struct be_mcc_wrb *wrb;
  1260. struct be_dma_mem *mem = &adapter->rx_filter;
  1261. struct be_cmd_req_rx_filter *req = mem->va;
  1262. int status;
  1263. spin_lock_bh(&adapter->mcc_lock);
  1264. wrb = wrb_from_mccq(adapter);
  1265. if (!wrb) {
  1266. status = -EBUSY;
  1267. goto err;
  1268. }
  1269. memset(req, 0, sizeof(*req));
  1270. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1271. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
  1272. wrb, mem);
  1273. req->if_id = cpu_to_le32(adapter->if_handle);
  1274. if (flags & IFF_PROMISC) {
  1275. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1276. BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1277. if (value == ON)
  1278. req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1279. BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1280. } else if (flags & IFF_ALLMULTI) {
  1281. req->if_flags_mask = req->if_flags =
  1282. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1283. } else {
  1284. struct netdev_hw_addr *ha;
  1285. int i = 0;
  1286. req->if_flags_mask = req->if_flags =
  1287. cpu_to_le32(BE_IF_FLAGS_MULTICAST);
  1288. /* Reset mcast promisc mode if already set by setting mask
  1289. * and not setting flags field
  1290. */
  1291. req->if_flags_mask |=
  1292. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1293. req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
  1294. netdev_for_each_mc_addr(ha, adapter->netdev)
  1295. memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
  1296. }
  1297. status = be_mcc_notify_wait(adapter);
  1298. err:
  1299. spin_unlock_bh(&adapter->mcc_lock);
  1300. return status;
  1301. }
  1302. /* Uses synchrounous mcc */
  1303. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1304. {
  1305. struct be_mcc_wrb *wrb;
  1306. struct be_cmd_req_set_flow_control *req;
  1307. int status;
  1308. spin_lock_bh(&adapter->mcc_lock);
  1309. wrb = wrb_from_mccq(adapter);
  1310. if (!wrb) {
  1311. status = -EBUSY;
  1312. goto err;
  1313. }
  1314. req = embedded_payload(wrb);
  1315. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1316. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1317. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1318. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1319. status = be_mcc_notify_wait(adapter);
  1320. err:
  1321. spin_unlock_bh(&adapter->mcc_lock);
  1322. return status;
  1323. }
  1324. /* Uses sycn mcc */
  1325. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1326. {
  1327. struct be_mcc_wrb *wrb;
  1328. struct be_cmd_req_get_flow_control *req;
  1329. int status;
  1330. spin_lock_bh(&adapter->mcc_lock);
  1331. wrb = wrb_from_mccq(adapter);
  1332. if (!wrb) {
  1333. status = -EBUSY;
  1334. goto err;
  1335. }
  1336. req = embedded_payload(wrb);
  1337. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1338. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1339. status = be_mcc_notify_wait(adapter);
  1340. if (!status) {
  1341. struct be_cmd_resp_get_flow_control *resp =
  1342. embedded_payload(wrb);
  1343. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1344. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1345. }
  1346. err:
  1347. spin_unlock_bh(&adapter->mcc_lock);
  1348. return status;
  1349. }
  1350. /* Uses mbox */
  1351. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1352. u32 *mode, u32 *caps)
  1353. {
  1354. struct be_mcc_wrb *wrb;
  1355. struct be_cmd_req_query_fw_cfg *req;
  1356. int status;
  1357. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1358. return -1;
  1359. wrb = wrb_from_mbox(adapter);
  1360. req = embedded_payload(wrb);
  1361. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1362. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
  1363. status = be_mbox_notify_wait(adapter);
  1364. if (!status) {
  1365. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1366. *port_num = le32_to_cpu(resp->phys_port);
  1367. *mode = le32_to_cpu(resp->function_mode);
  1368. *caps = le32_to_cpu(resp->function_caps);
  1369. }
  1370. mutex_unlock(&adapter->mbox_lock);
  1371. return status;
  1372. }
  1373. /* Uses mbox */
  1374. int be_cmd_reset_function(struct be_adapter *adapter)
  1375. {
  1376. struct be_mcc_wrb *wrb;
  1377. struct be_cmd_req_hdr *req;
  1378. int status;
  1379. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1380. return -1;
  1381. wrb = wrb_from_mbox(adapter);
  1382. req = embedded_payload(wrb);
  1383. be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1384. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
  1385. status = be_mbox_notify_wait(adapter);
  1386. mutex_unlock(&adapter->mbox_lock);
  1387. return status;
  1388. }
  1389. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
  1390. {
  1391. struct be_mcc_wrb *wrb;
  1392. struct be_cmd_req_rss_config *req;
  1393. u32 myhash[10] = {0x15d43fa5, 0x2534685a, 0x5f87693a, 0x5668494e,
  1394. 0x33cf6a53, 0x383334c6, 0x76ac4257, 0x59b242b2,
  1395. 0x3ea83c02, 0x4a110304};
  1396. int status;
  1397. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1398. return -1;
  1399. wrb = wrb_from_mbox(adapter);
  1400. req = embedded_payload(wrb);
  1401. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1402. OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
  1403. req->if_id = cpu_to_le32(adapter->if_handle);
  1404. req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4);
  1405. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1406. memcpy(req->cpu_table, rsstable, table_size);
  1407. memcpy(req->hash, myhash, sizeof(myhash));
  1408. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1409. status = be_mbox_notify_wait(adapter);
  1410. mutex_unlock(&adapter->mbox_lock);
  1411. return status;
  1412. }
  1413. /* Uses sync mcc */
  1414. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1415. u8 bcn, u8 sts, u8 state)
  1416. {
  1417. struct be_mcc_wrb *wrb;
  1418. struct be_cmd_req_enable_disable_beacon *req;
  1419. int status;
  1420. spin_lock_bh(&adapter->mcc_lock);
  1421. wrb = wrb_from_mccq(adapter);
  1422. if (!wrb) {
  1423. status = -EBUSY;
  1424. goto err;
  1425. }
  1426. req = embedded_payload(wrb);
  1427. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1428. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
  1429. req->port_num = port_num;
  1430. req->beacon_state = state;
  1431. req->beacon_duration = bcn;
  1432. req->status_duration = sts;
  1433. status = be_mcc_notify_wait(adapter);
  1434. err:
  1435. spin_unlock_bh(&adapter->mcc_lock);
  1436. return status;
  1437. }
  1438. /* Uses sync mcc */
  1439. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1440. {
  1441. struct be_mcc_wrb *wrb;
  1442. struct be_cmd_req_get_beacon_state *req;
  1443. int status;
  1444. spin_lock_bh(&adapter->mcc_lock);
  1445. wrb = wrb_from_mccq(adapter);
  1446. if (!wrb) {
  1447. status = -EBUSY;
  1448. goto err;
  1449. }
  1450. req = embedded_payload(wrb);
  1451. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1452. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
  1453. req->port_num = port_num;
  1454. status = be_mcc_notify_wait(adapter);
  1455. if (!status) {
  1456. struct be_cmd_resp_get_beacon_state *resp =
  1457. embedded_payload(wrb);
  1458. *state = resp->beacon_state;
  1459. }
  1460. err:
  1461. spin_unlock_bh(&adapter->mcc_lock);
  1462. return status;
  1463. }
  1464. int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1465. u32 data_size, u32 data_offset, const char *obj_name,
  1466. u32 *data_written, u8 *addn_status)
  1467. {
  1468. struct be_mcc_wrb *wrb;
  1469. struct lancer_cmd_req_write_object *req;
  1470. struct lancer_cmd_resp_write_object *resp;
  1471. void *ctxt = NULL;
  1472. int status;
  1473. spin_lock_bh(&adapter->mcc_lock);
  1474. adapter->flash_status = 0;
  1475. wrb = wrb_from_mccq(adapter);
  1476. if (!wrb) {
  1477. status = -EBUSY;
  1478. goto err_unlock;
  1479. }
  1480. req = embedded_payload(wrb);
  1481. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1482. OPCODE_COMMON_WRITE_OBJECT,
  1483. sizeof(struct lancer_cmd_req_write_object), wrb,
  1484. NULL);
  1485. ctxt = &req->context;
  1486. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1487. write_length, ctxt, data_size);
  1488. if (data_size == 0)
  1489. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1490. eof, ctxt, 1);
  1491. else
  1492. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1493. eof, ctxt, 0);
  1494. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1495. req->write_offset = cpu_to_le32(data_offset);
  1496. strcpy(req->object_name, obj_name);
  1497. req->descriptor_count = cpu_to_le32(1);
  1498. req->buf_len = cpu_to_le32(data_size);
  1499. req->addr_low = cpu_to_le32((cmd->dma +
  1500. sizeof(struct lancer_cmd_req_write_object))
  1501. & 0xFFFFFFFF);
  1502. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
  1503. sizeof(struct lancer_cmd_req_write_object)));
  1504. be_mcc_notify(adapter);
  1505. spin_unlock_bh(&adapter->mcc_lock);
  1506. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1507. msecs_to_jiffies(12000)))
  1508. status = -1;
  1509. else
  1510. status = adapter->flash_status;
  1511. resp = embedded_payload(wrb);
  1512. if (!status) {
  1513. *data_written = le32_to_cpu(resp->actual_write_len);
  1514. } else {
  1515. *addn_status = resp->additional_status;
  1516. status = resp->status;
  1517. }
  1518. return status;
  1519. err_unlock:
  1520. spin_unlock_bh(&adapter->mcc_lock);
  1521. return status;
  1522. }
  1523. int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1524. u32 data_size, u32 data_offset, const char *obj_name,
  1525. u32 *data_read, u32 *eof, u8 *addn_status)
  1526. {
  1527. struct be_mcc_wrb *wrb;
  1528. struct lancer_cmd_req_read_object *req;
  1529. struct lancer_cmd_resp_read_object *resp;
  1530. int status;
  1531. spin_lock_bh(&adapter->mcc_lock);
  1532. wrb = wrb_from_mccq(adapter);
  1533. if (!wrb) {
  1534. status = -EBUSY;
  1535. goto err_unlock;
  1536. }
  1537. req = embedded_payload(wrb);
  1538. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1539. OPCODE_COMMON_READ_OBJECT,
  1540. sizeof(struct lancer_cmd_req_read_object), wrb,
  1541. NULL);
  1542. req->desired_read_len = cpu_to_le32(data_size);
  1543. req->read_offset = cpu_to_le32(data_offset);
  1544. strcpy(req->object_name, obj_name);
  1545. req->descriptor_count = cpu_to_le32(1);
  1546. req->buf_len = cpu_to_le32(data_size);
  1547. req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
  1548. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
  1549. status = be_mcc_notify_wait(adapter);
  1550. resp = embedded_payload(wrb);
  1551. if (!status) {
  1552. *data_read = le32_to_cpu(resp->actual_read_len);
  1553. *eof = le32_to_cpu(resp->eof);
  1554. } else {
  1555. *addn_status = resp->additional_status;
  1556. }
  1557. err_unlock:
  1558. spin_unlock_bh(&adapter->mcc_lock);
  1559. return status;
  1560. }
  1561. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1562. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1563. {
  1564. struct be_mcc_wrb *wrb;
  1565. struct be_cmd_write_flashrom *req;
  1566. int status;
  1567. spin_lock_bh(&adapter->mcc_lock);
  1568. adapter->flash_status = 0;
  1569. wrb = wrb_from_mccq(adapter);
  1570. if (!wrb) {
  1571. status = -EBUSY;
  1572. goto err_unlock;
  1573. }
  1574. req = cmd->va;
  1575. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1576. OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
  1577. req->params.op_type = cpu_to_le32(flash_type);
  1578. req->params.op_code = cpu_to_le32(flash_opcode);
  1579. req->params.data_buf_size = cpu_to_le32(buf_size);
  1580. be_mcc_notify(adapter);
  1581. spin_unlock_bh(&adapter->mcc_lock);
  1582. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1583. msecs_to_jiffies(40000)))
  1584. status = -1;
  1585. else
  1586. status = adapter->flash_status;
  1587. return status;
  1588. err_unlock:
  1589. spin_unlock_bh(&adapter->mcc_lock);
  1590. return status;
  1591. }
  1592. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1593. int offset)
  1594. {
  1595. struct be_mcc_wrb *wrb;
  1596. struct be_cmd_write_flashrom *req;
  1597. int status;
  1598. spin_lock_bh(&adapter->mcc_lock);
  1599. wrb = wrb_from_mccq(adapter);
  1600. if (!wrb) {
  1601. status = -EBUSY;
  1602. goto err;
  1603. }
  1604. req = embedded_payload(wrb);
  1605. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1606. OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4, wrb, NULL);
  1607. req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
  1608. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1609. req->params.offset = cpu_to_le32(offset);
  1610. req->params.data_buf_size = cpu_to_le32(0x4);
  1611. status = be_mcc_notify_wait(adapter);
  1612. if (!status)
  1613. memcpy(flashed_crc, req->params.data_buf, 4);
  1614. err:
  1615. spin_unlock_bh(&adapter->mcc_lock);
  1616. return status;
  1617. }
  1618. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1619. struct be_dma_mem *nonemb_cmd)
  1620. {
  1621. struct be_mcc_wrb *wrb;
  1622. struct be_cmd_req_acpi_wol_magic_config *req;
  1623. int status;
  1624. spin_lock_bh(&adapter->mcc_lock);
  1625. wrb = wrb_from_mccq(adapter);
  1626. if (!wrb) {
  1627. status = -EBUSY;
  1628. goto err;
  1629. }
  1630. req = nonemb_cmd->va;
  1631. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1632. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
  1633. nonemb_cmd);
  1634. memcpy(req->magic_mac, mac, ETH_ALEN);
  1635. status = be_mcc_notify_wait(adapter);
  1636. err:
  1637. spin_unlock_bh(&adapter->mcc_lock);
  1638. return status;
  1639. }
  1640. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1641. u8 loopback_type, u8 enable)
  1642. {
  1643. struct be_mcc_wrb *wrb;
  1644. struct be_cmd_req_set_lmode *req;
  1645. int status;
  1646. spin_lock_bh(&adapter->mcc_lock);
  1647. wrb = wrb_from_mccq(adapter);
  1648. if (!wrb) {
  1649. status = -EBUSY;
  1650. goto err;
  1651. }
  1652. req = embedded_payload(wrb);
  1653. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1654. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
  1655. NULL);
  1656. req->src_port = port_num;
  1657. req->dest_port = port_num;
  1658. req->loopback_type = loopback_type;
  1659. req->loopback_state = enable;
  1660. status = be_mcc_notify_wait(adapter);
  1661. err:
  1662. spin_unlock_bh(&adapter->mcc_lock);
  1663. return status;
  1664. }
  1665. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1666. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1667. {
  1668. struct be_mcc_wrb *wrb;
  1669. struct be_cmd_req_loopback_test *req;
  1670. int status;
  1671. spin_lock_bh(&adapter->mcc_lock);
  1672. wrb = wrb_from_mccq(adapter);
  1673. if (!wrb) {
  1674. status = -EBUSY;
  1675. goto err;
  1676. }
  1677. req = embedded_payload(wrb);
  1678. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1679. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
  1680. req->hdr.timeout = cpu_to_le32(4);
  1681. req->pattern = cpu_to_le64(pattern);
  1682. req->src_port = cpu_to_le32(port_num);
  1683. req->dest_port = cpu_to_le32(port_num);
  1684. req->pkt_size = cpu_to_le32(pkt_size);
  1685. req->num_pkts = cpu_to_le32(num_pkts);
  1686. req->loopback_type = cpu_to_le32(loopback_type);
  1687. status = be_mcc_notify_wait(adapter);
  1688. if (!status) {
  1689. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1690. status = le32_to_cpu(resp->status);
  1691. }
  1692. err:
  1693. spin_unlock_bh(&adapter->mcc_lock);
  1694. return status;
  1695. }
  1696. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1697. u32 byte_cnt, struct be_dma_mem *cmd)
  1698. {
  1699. struct be_mcc_wrb *wrb;
  1700. struct be_cmd_req_ddrdma_test *req;
  1701. int status;
  1702. int i, j = 0;
  1703. spin_lock_bh(&adapter->mcc_lock);
  1704. wrb = wrb_from_mccq(adapter);
  1705. if (!wrb) {
  1706. status = -EBUSY;
  1707. goto err;
  1708. }
  1709. req = cmd->va;
  1710. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1711. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
  1712. req->pattern = cpu_to_le64(pattern);
  1713. req->byte_count = cpu_to_le32(byte_cnt);
  1714. for (i = 0; i < byte_cnt; i++) {
  1715. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1716. j++;
  1717. if (j > 7)
  1718. j = 0;
  1719. }
  1720. status = be_mcc_notify_wait(adapter);
  1721. if (!status) {
  1722. struct be_cmd_resp_ddrdma_test *resp;
  1723. resp = cmd->va;
  1724. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1725. resp->snd_err) {
  1726. status = -1;
  1727. }
  1728. }
  1729. err:
  1730. spin_unlock_bh(&adapter->mcc_lock);
  1731. return status;
  1732. }
  1733. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1734. struct be_dma_mem *nonemb_cmd)
  1735. {
  1736. struct be_mcc_wrb *wrb;
  1737. struct be_cmd_req_seeprom_read *req;
  1738. struct be_sge *sge;
  1739. int status;
  1740. spin_lock_bh(&adapter->mcc_lock);
  1741. wrb = wrb_from_mccq(adapter);
  1742. if (!wrb) {
  1743. status = -EBUSY;
  1744. goto err;
  1745. }
  1746. req = nonemb_cmd->va;
  1747. sge = nonembedded_sgl(wrb);
  1748. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1749. OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
  1750. nonemb_cmd);
  1751. status = be_mcc_notify_wait(adapter);
  1752. err:
  1753. spin_unlock_bh(&adapter->mcc_lock);
  1754. return status;
  1755. }
  1756. int be_cmd_get_phy_info(struct be_adapter *adapter,
  1757. struct be_phy_info *phy_info)
  1758. {
  1759. struct be_mcc_wrb *wrb;
  1760. struct be_cmd_req_get_phy_info *req;
  1761. struct be_dma_mem cmd;
  1762. int status;
  1763. spin_lock_bh(&adapter->mcc_lock);
  1764. wrb = wrb_from_mccq(adapter);
  1765. if (!wrb) {
  1766. status = -EBUSY;
  1767. goto err;
  1768. }
  1769. cmd.size = sizeof(struct be_cmd_req_get_phy_info);
  1770. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  1771. &cmd.dma);
  1772. if (!cmd.va) {
  1773. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  1774. status = -ENOMEM;
  1775. goto err;
  1776. }
  1777. req = cmd.va;
  1778. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1779. OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
  1780. wrb, &cmd);
  1781. status = be_mcc_notify_wait(adapter);
  1782. if (!status) {
  1783. struct be_phy_info *resp_phy_info =
  1784. cmd.va + sizeof(struct be_cmd_req_hdr);
  1785. phy_info->phy_type = le16_to_cpu(resp_phy_info->phy_type);
  1786. phy_info->interface_type =
  1787. le16_to_cpu(resp_phy_info->interface_type);
  1788. }
  1789. pci_free_consistent(adapter->pdev, cmd.size,
  1790. cmd.va, cmd.dma);
  1791. err:
  1792. spin_unlock_bh(&adapter->mcc_lock);
  1793. return status;
  1794. }
  1795. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  1796. {
  1797. struct be_mcc_wrb *wrb;
  1798. struct be_cmd_req_set_qos *req;
  1799. int status;
  1800. spin_lock_bh(&adapter->mcc_lock);
  1801. wrb = wrb_from_mccq(adapter);
  1802. if (!wrb) {
  1803. status = -EBUSY;
  1804. goto err;
  1805. }
  1806. req = embedded_payload(wrb);
  1807. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1808. OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
  1809. req->hdr.domain = domain;
  1810. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  1811. req->max_bps_nic = cpu_to_le32(bps);
  1812. status = be_mcc_notify_wait(adapter);
  1813. err:
  1814. spin_unlock_bh(&adapter->mcc_lock);
  1815. return status;
  1816. }
  1817. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  1818. {
  1819. struct be_mcc_wrb *wrb;
  1820. struct be_cmd_req_cntl_attribs *req;
  1821. struct be_cmd_resp_cntl_attribs *resp;
  1822. int status;
  1823. int payload_len = max(sizeof(*req), sizeof(*resp));
  1824. struct mgmt_controller_attrib *attribs;
  1825. struct be_dma_mem attribs_cmd;
  1826. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  1827. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  1828. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  1829. &attribs_cmd.dma);
  1830. if (!attribs_cmd.va) {
  1831. dev_err(&adapter->pdev->dev,
  1832. "Memory allocation failure\n");
  1833. return -ENOMEM;
  1834. }
  1835. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1836. return -1;
  1837. wrb = wrb_from_mbox(adapter);
  1838. if (!wrb) {
  1839. status = -EBUSY;
  1840. goto err;
  1841. }
  1842. req = attribs_cmd.va;
  1843. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1844. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
  1845. &attribs_cmd);
  1846. status = be_mbox_notify_wait(adapter);
  1847. if (!status) {
  1848. attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
  1849. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  1850. }
  1851. err:
  1852. mutex_unlock(&adapter->mbox_lock);
  1853. pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
  1854. attribs_cmd.dma);
  1855. return status;
  1856. }
  1857. /* Uses mbox */
  1858. int be_cmd_req_native_mode(struct be_adapter *adapter)
  1859. {
  1860. struct be_mcc_wrb *wrb;
  1861. struct be_cmd_req_set_func_cap *req;
  1862. int status;
  1863. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1864. return -1;
  1865. wrb = wrb_from_mbox(adapter);
  1866. if (!wrb) {
  1867. status = -EBUSY;
  1868. goto err;
  1869. }
  1870. req = embedded_payload(wrb);
  1871. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1872. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
  1873. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  1874. CAPABILITY_BE3_NATIVE_ERX_API);
  1875. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  1876. status = be_mbox_notify_wait(adapter);
  1877. if (!status) {
  1878. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  1879. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  1880. CAPABILITY_BE3_NATIVE_ERX_API;
  1881. }
  1882. err:
  1883. mutex_unlock(&adapter->mbox_lock);
  1884. return status;
  1885. }
  1886. /* Uses synchronous MCCQ */
  1887. int be_cmd_get_mac_from_list(struct be_adapter *adapter, u32 domain,
  1888. u32 *pmac_id)
  1889. {
  1890. struct be_mcc_wrb *wrb;
  1891. struct be_cmd_req_get_mac_list *req;
  1892. int status;
  1893. int mac_count;
  1894. spin_lock_bh(&adapter->mcc_lock);
  1895. wrb = wrb_from_mccq(adapter);
  1896. if (!wrb) {
  1897. status = -EBUSY;
  1898. goto err;
  1899. }
  1900. req = embedded_payload(wrb);
  1901. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1902. OPCODE_COMMON_GET_MAC_LIST, sizeof(*req),
  1903. wrb, NULL);
  1904. req->hdr.domain = domain;
  1905. status = be_mcc_notify_wait(adapter);
  1906. if (!status) {
  1907. struct be_cmd_resp_get_mac_list *resp =
  1908. embedded_payload(wrb);
  1909. int i;
  1910. u8 *ctxt = &resp->context[0][0];
  1911. status = -EIO;
  1912. mac_count = resp->mac_count;
  1913. be_dws_le_to_cpu(&resp->context, sizeof(resp->context));
  1914. for (i = 0; i < mac_count; i++) {
  1915. if (!AMAP_GET_BITS(struct amap_get_mac_list_context,
  1916. act, ctxt)) {
  1917. *pmac_id = AMAP_GET_BITS
  1918. (struct amap_get_mac_list_context,
  1919. macid, ctxt);
  1920. status = 0;
  1921. break;
  1922. }
  1923. ctxt += sizeof(struct amap_get_mac_list_context) / 8;
  1924. }
  1925. }
  1926. err:
  1927. spin_unlock_bh(&adapter->mcc_lock);
  1928. return status;
  1929. }
  1930. /* Uses synchronous MCCQ */
  1931. int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
  1932. u8 mac_count, u32 domain)
  1933. {
  1934. struct be_mcc_wrb *wrb;
  1935. struct be_cmd_req_set_mac_list *req;
  1936. int status;
  1937. struct be_dma_mem cmd;
  1938. memset(&cmd, 0, sizeof(struct be_dma_mem));
  1939. cmd.size = sizeof(struct be_cmd_req_set_mac_list);
  1940. cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
  1941. &cmd.dma, GFP_KERNEL);
  1942. if (!cmd.va) {
  1943. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  1944. return -ENOMEM;
  1945. }
  1946. spin_lock_bh(&adapter->mcc_lock);
  1947. wrb = wrb_from_mccq(adapter);
  1948. if (!wrb) {
  1949. status = -EBUSY;
  1950. goto err;
  1951. }
  1952. req = cmd.va;
  1953. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1954. OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
  1955. wrb, &cmd);
  1956. req->hdr.domain = domain;
  1957. req->mac_count = mac_count;
  1958. if (mac_count)
  1959. memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
  1960. status = be_mcc_notify_wait(adapter);
  1961. err:
  1962. dma_free_coherent(&adapter->pdev->dev, cmd.size,
  1963. cmd.va, cmd.dma);
  1964. spin_unlock_bh(&adapter->mcc_lock);
  1965. return status;
  1966. }