r300.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "radeon_reg.h"
  32. #include "radeon.h"
  33. #include "radeon_asic.h"
  34. #include "radeon_drm.h"
  35. #include "r100_track.h"
  36. #include "r300d.h"
  37. #include "rv350d.h"
  38. #include "r300_reg_safe.h"
  39. /* This files gather functions specifics to: r300,r350,rv350,rv370,rv380
  40. *
  41. * GPU Errata:
  42. * - HOST_PATH_CNTL: r300 family seems to dislike write to HOST_PATH_CNTL
  43. * using MMIO to flush host path read cache, this lead to HARDLOCKUP.
  44. * However, scheduling such write to the ring seems harmless, i suspect
  45. * the CP read collide with the flush somehow, or maybe the MC, hard to
  46. * tell. (Jerome Glisse)
  47. */
  48. /*
  49. * rv370,rv380 PCIE GART
  50. */
  51. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev);
  52. void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev)
  53. {
  54. uint32_t tmp;
  55. int i;
  56. /* Workaround HW bug do flush 2 times */
  57. for (i = 0; i < 2; i++) {
  58. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  59. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp | RADEON_PCIE_TX_GART_INVALIDATE_TLB);
  60. (void)RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  61. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  62. }
  63. mb();
  64. }
  65. int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  66. {
  67. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  68. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  69. return -EINVAL;
  70. }
  71. addr = (lower_32_bits(addr) >> 8) |
  72. ((upper_32_bits(addr) & 0xff) << 24) |
  73. 0xc;
  74. /* on x86 we want this to be CPU endian, on powerpc
  75. * on powerpc without HW swappers, it'll get swapped on way
  76. * into VRAM - so no need for cpu_to_le32 on VRAM tables */
  77. writel(addr, ((void __iomem *)ptr) + (i * 4));
  78. return 0;
  79. }
  80. int rv370_pcie_gart_init(struct radeon_device *rdev)
  81. {
  82. int r;
  83. if (rdev->gart.table.vram.robj) {
  84. WARN(1, "RV370 PCIE GART already initialized.\n");
  85. return 0;
  86. }
  87. /* Initialize common gart structure */
  88. r = radeon_gart_init(rdev);
  89. if (r)
  90. return r;
  91. r = rv370_debugfs_pcie_gart_info_init(rdev);
  92. if (r)
  93. DRM_ERROR("Failed to register debugfs file for PCIE gart !\n");
  94. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  95. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  96. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  97. return radeon_gart_table_vram_alloc(rdev);
  98. }
  99. int rv370_pcie_gart_enable(struct radeon_device *rdev)
  100. {
  101. uint32_t table_addr;
  102. uint32_t tmp;
  103. int r;
  104. if (rdev->gart.table.vram.robj == NULL) {
  105. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  106. return -EINVAL;
  107. }
  108. r = radeon_gart_table_vram_pin(rdev);
  109. if (r)
  110. return r;
  111. radeon_gart_restore(rdev);
  112. /* discard memory request outside of configured range */
  113. tmp = RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  114. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  115. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, rdev->mc.gtt_start);
  116. tmp = rdev->mc.gtt_end & ~RADEON_GPU_PAGE_MASK;
  117. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, tmp);
  118. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  119. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  120. table_addr = rdev->gart.table_addr;
  121. WREG32_PCIE(RADEON_PCIE_TX_GART_BASE, table_addr);
  122. /* FIXME: setup default page */
  123. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO, rdev->mc.vram_start);
  124. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_HI, 0);
  125. /* Clear error */
  126. WREG32_PCIE(0x18, 0);
  127. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  128. tmp |= RADEON_PCIE_TX_GART_EN;
  129. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  130. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  131. rv370_pcie_gart_tlb_flush(rdev);
  132. DRM_INFO("PCIE GART of %uM enabled (table at 0x%08X).\n",
  133. (unsigned)(rdev->mc.gtt_size >> 20), table_addr);
  134. rdev->gart.ready = true;
  135. return 0;
  136. }
  137. void rv370_pcie_gart_disable(struct radeon_device *rdev)
  138. {
  139. u32 tmp;
  140. int r;
  141. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  142. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  143. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp & ~RADEON_PCIE_TX_GART_EN);
  144. if (rdev->gart.table.vram.robj) {
  145. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  146. if (likely(r == 0)) {
  147. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  148. radeon_bo_unpin(rdev->gart.table.vram.robj);
  149. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  150. }
  151. }
  152. }
  153. void rv370_pcie_gart_fini(struct radeon_device *rdev)
  154. {
  155. radeon_gart_fini(rdev);
  156. rv370_pcie_gart_disable(rdev);
  157. radeon_gart_table_vram_free(rdev);
  158. }
  159. void r300_fence_ring_emit(struct radeon_device *rdev,
  160. struct radeon_fence *fence)
  161. {
  162. /* Who ever call radeon_fence_emit should call ring_lock and ask
  163. * for enough space (today caller are ib schedule and buffer move) */
  164. /* Write SC register so SC & US assert idle */
  165. radeon_ring_write(rdev, PACKET0(R300_RE_SCISSORS_TL, 0));
  166. radeon_ring_write(rdev, 0);
  167. radeon_ring_write(rdev, PACKET0(R300_RE_SCISSORS_BR, 0));
  168. radeon_ring_write(rdev, 0);
  169. /* Flush 3D cache */
  170. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  171. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH);
  172. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  173. radeon_ring_write(rdev, R300_ZC_FLUSH);
  174. /* Wait until IDLE & CLEAN */
  175. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  176. radeon_ring_write(rdev, (RADEON_WAIT_3D_IDLECLEAN |
  177. RADEON_WAIT_2D_IDLECLEAN |
  178. RADEON_WAIT_DMA_GUI_IDLE));
  179. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  180. radeon_ring_write(rdev, rdev->config.r300.hdp_cntl |
  181. RADEON_HDP_READ_BUFFER_INVALIDATE);
  182. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  183. radeon_ring_write(rdev, rdev->config.r300.hdp_cntl);
  184. /* Emit fence sequence & fire IRQ */
  185. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  186. radeon_ring_write(rdev, fence->seq);
  187. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  188. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  189. }
  190. void r300_ring_start(struct radeon_device *rdev)
  191. {
  192. unsigned gb_tile_config;
  193. int r;
  194. /* Sub pixel 1/12 so we can have 4K rendering according to doc */
  195. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  196. switch(rdev->num_gb_pipes) {
  197. case 2:
  198. gb_tile_config |= R300_PIPE_COUNT_R300;
  199. break;
  200. case 3:
  201. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  202. break;
  203. case 4:
  204. gb_tile_config |= R300_PIPE_COUNT_R420;
  205. break;
  206. case 1:
  207. default:
  208. gb_tile_config |= R300_PIPE_COUNT_RV350;
  209. break;
  210. }
  211. r = radeon_ring_lock(rdev, 64);
  212. if (r) {
  213. return;
  214. }
  215. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  216. radeon_ring_write(rdev,
  217. RADEON_ISYNC_ANY2D_IDLE3D |
  218. RADEON_ISYNC_ANY3D_IDLE2D |
  219. RADEON_ISYNC_WAIT_IDLEGUI |
  220. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  221. radeon_ring_write(rdev, PACKET0(R300_GB_TILE_CONFIG, 0));
  222. radeon_ring_write(rdev, gb_tile_config);
  223. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  224. radeon_ring_write(rdev,
  225. RADEON_WAIT_2D_IDLECLEAN |
  226. RADEON_WAIT_3D_IDLECLEAN);
  227. radeon_ring_write(rdev, PACKET0(R300_DST_PIPE_CONFIG, 0));
  228. radeon_ring_write(rdev, R300_PIPE_AUTO_CONFIG);
  229. radeon_ring_write(rdev, PACKET0(R300_GB_SELECT, 0));
  230. radeon_ring_write(rdev, 0);
  231. radeon_ring_write(rdev, PACKET0(R300_GB_ENABLE, 0));
  232. radeon_ring_write(rdev, 0);
  233. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  234. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  235. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  236. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  237. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  238. radeon_ring_write(rdev,
  239. RADEON_WAIT_2D_IDLECLEAN |
  240. RADEON_WAIT_3D_IDLECLEAN);
  241. radeon_ring_write(rdev, PACKET0(R300_GB_AA_CONFIG, 0));
  242. radeon_ring_write(rdev, 0);
  243. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  244. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  245. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  246. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  247. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS0, 0));
  248. radeon_ring_write(rdev,
  249. ((6 << R300_MS_X0_SHIFT) |
  250. (6 << R300_MS_Y0_SHIFT) |
  251. (6 << R300_MS_X1_SHIFT) |
  252. (6 << R300_MS_Y1_SHIFT) |
  253. (6 << R300_MS_X2_SHIFT) |
  254. (6 << R300_MS_Y2_SHIFT) |
  255. (6 << R300_MSBD0_Y_SHIFT) |
  256. (6 << R300_MSBD0_X_SHIFT)));
  257. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS1, 0));
  258. radeon_ring_write(rdev,
  259. ((6 << R300_MS_X3_SHIFT) |
  260. (6 << R300_MS_Y3_SHIFT) |
  261. (6 << R300_MS_X4_SHIFT) |
  262. (6 << R300_MS_Y4_SHIFT) |
  263. (6 << R300_MS_X5_SHIFT) |
  264. (6 << R300_MS_Y5_SHIFT) |
  265. (6 << R300_MSBD1_SHIFT)));
  266. radeon_ring_write(rdev, PACKET0(R300_GA_ENHANCE, 0));
  267. radeon_ring_write(rdev, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL);
  268. radeon_ring_write(rdev, PACKET0(R300_GA_POLY_MODE, 0));
  269. radeon_ring_write(rdev,
  270. R300_FRONT_PTYPE_TRIANGE | R300_BACK_PTYPE_TRIANGE);
  271. radeon_ring_write(rdev, PACKET0(R300_GA_ROUND_MODE, 0));
  272. radeon_ring_write(rdev,
  273. R300_GEOMETRY_ROUND_NEAREST |
  274. R300_COLOR_ROUND_NEAREST);
  275. radeon_ring_unlock_commit(rdev);
  276. }
  277. void r300_errata(struct radeon_device *rdev)
  278. {
  279. rdev->pll_errata = 0;
  280. if (rdev->family == CHIP_R300 &&
  281. (RREG32(RADEON_CONFIG_CNTL) & RADEON_CFG_ATI_REV_ID_MASK) == RADEON_CFG_ATI_REV_A11) {
  282. rdev->pll_errata |= CHIP_ERRATA_R300_CG;
  283. }
  284. }
  285. int r300_mc_wait_for_idle(struct radeon_device *rdev)
  286. {
  287. unsigned i;
  288. uint32_t tmp;
  289. for (i = 0; i < rdev->usec_timeout; i++) {
  290. /* read MC_STATUS */
  291. tmp = RREG32(RADEON_MC_STATUS);
  292. if (tmp & R300_MC_IDLE) {
  293. return 0;
  294. }
  295. DRM_UDELAY(1);
  296. }
  297. return -1;
  298. }
  299. void r300_gpu_init(struct radeon_device *rdev)
  300. {
  301. uint32_t gb_tile_config, tmp;
  302. r100_hdp_reset(rdev);
  303. /* FIXME: rv380 one pipes ? */
  304. if ((rdev->family == CHIP_R300 && rdev->pdev->device != 0x4144) ||
  305. (rdev->family == CHIP_R350)) {
  306. /* r300,r350 */
  307. rdev->num_gb_pipes = 2;
  308. } else {
  309. /* rv350,rv370,rv380,r300 AD */
  310. rdev->num_gb_pipes = 1;
  311. }
  312. rdev->num_z_pipes = 1;
  313. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  314. switch (rdev->num_gb_pipes) {
  315. case 2:
  316. gb_tile_config |= R300_PIPE_COUNT_R300;
  317. break;
  318. case 3:
  319. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  320. break;
  321. case 4:
  322. gb_tile_config |= R300_PIPE_COUNT_R420;
  323. break;
  324. default:
  325. case 1:
  326. gb_tile_config |= R300_PIPE_COUNT_RV350;
  327. break;
  328. }
  329. WREG32(R300_GB_TILE_CONFIG, gb_tile_config);
  330. if (r100_gui_wait_for_idle(rdev)) {
  331. printk(KERN_WARNING "Failed to wait GUI idle while "
  332. "programming pipes. Bad things might happen.\n");
  333. }
  334. tmp = RREG32(R300_DST_PIPE_CONFIG);
  335. WREG32(R300_DST_PIPE_CONFIG, tmp | R300_PIPE_AUTO_CONFIG);
  336. WREG32(R300_RB2D_DSTCACHE_MODE,
  337. R300_DC_AUTOFLUSH_ENABLE |
  338. R300_DC_DC_DISABLE_IGNORE_PE);
  339. if (r100_gui_wait_for_idle(rdev)) {
  340. printk(KERN_WARNING "Failed to wait GUI idle while "
  341. "programming pipes. Bad things might happen.\n");
  342. }
  343. if (r300_mc_wait_for_idle(rdev)) {
  344. printk(KERN_WARNING "Failed to wait MC idle while "
  345. "programming pipes. Bad things might happen.\n");
  346. }
  347. DRM_INFO("radeon: %d quad pipes, %d Z pipes initialized.\n",
  348. rdev->num_gb_pipes, rdev->num_z_pipes);
  349. }
  350. int r300_ga_reset(struct radeon_device *rdev)
  351. {
  352. uint32_t tmp;
  353. bool reinit_cp;
  354. int i;
  355. reinit_cp = rdev->cp.ready;
  356. rdev->cp.ready = false;
  357. for (i = 0; i < rdev->usec_timeout; i++) {
  358. WREG32(RADEON_CP_CSQ_MODE, 0);
  359. WREG32(RADEON_CP_CSQ_CNTL, 0);
  360. WREG32(RADEON_RBBM_SOFT_RESET, 0x32005);
  361. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  362. udelay(200);
  363. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  364. /* Wait to prevent race in RBBM_STATUS */
  365. mdelay(1);
  366. tmp = RREG32(RADEON_RBBM_STATUS);
  367. if (tmp & ((1 << 20) | (1 << 26))) {
  368. DRM_ERROR("VAP & CP still busy (RBBM_STATUS=0x%08X)", tmp);
  369. /* GA still busy soft reset it */
  370. WREG32(0x429C, 0x200);
  371. WREG32(R300_VAP_PVS_STATE_FLUSH_REG, 0);
  372. WREG32(R300_RE_SCISSORS_TL, 0);
  373. WREG32(R300_RE_SCISSORS_BR, 0);
  374. WREG32(0x24AC, 0);
  375. }
  376. /* Wait to prevent race in RBBM_STATUS */
  377. mdelay(1);
  378. tmp = RREG32(RADEON_RBBM_STATUS);
  379. if (!(tmp & ((1 << 20) | (1 << 26)))) {
  380. break;
  381. }
  382. }
  383. for (i = 0; i < rdev->usec_timeout; i++) {
  384. tmp = RREG32(RADEON_RBBM_STATUS);
  385. if (!(tmp & ((1 << 20) | (1 << 26)))) {
  386. DRM_INFO("GA reset succeed (RBBM_STATUS=0x%08X)\n",
  387. tmp);
  388. if (reinit_cp) {
  389. return r100_cp_init(rdev, rdev->cp.ring_size);
  390. }
  391. return 0;
  392. }
  393. DRM_UDELAY(1);
  394. }
  395. tmp = RREG32(RADEON_RBBM_STATUS);
  396. DRM_ERROR("Failed to reset GA ! (RBBM_STATUS=0x%08X)\n", tmp);
  397. return -1;
  398. }
  399. int r300_gpu_reset(struct radeon_device *rdev)
  400. {
  401. uint32_t status;
  402. /* reset order likely matter */
  403. status = RREG32(RADEON_RBBM_STATUS);
  404. /* reset HDP */
  405. r100_hdp_reset(rdev);
  406. /* reset rb2d */
  407. if (status & ((1 << 17) | (1 << 18) | (1 << 27))) {
  408. r100_rb2d_reset(rdev);
  409. }
  410. /* reset GA */
  411. if (status & ((1 << 20) | (1 << 26))) {
  412. r300_ga_reset(rdev);
  413. }
  414. /* reset CP */
  415. status = RREG32(RADEON_RBBM_STATUS);
  416. if (status & (1 << 16)) {
  417. r100_cp_reset(rdev);
  418. }
  419. /* Check if GPU is idle */
  420. status = RREG32(RADEON_RBBM_STATUS);
  421. if (status & RADEON_RBBM_ACTIVE) {
  422. DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status);
  423. return -1;
  424. }
  425. DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status);
  426. return 0;
  427. }
  428. /*
  429. * r300,r350,rv350,rv380 VRAM info
  430. */
  431. void r300_mc_init(struct radeon_device *rdev)
  432. {
  433. u64 base;
  434. u32 tmp;
  435. /* DDR for all card after R300 & IGP */
  436. rdev->mc.vram_is_ddr = true;
  437. tmp = RREG32(RADEON_MEM_CNTL);
  438. tmp &= R300_MEM_NUM_CHANNELS_MASK;
  439. switch (tmp) {
  440. case 0: rdev->mc.vram_width = 64; break;
  441. case 1: rdev->mc.vram_width = 128; break;
  442. case 2: rdev->mc.vram_width = 256; break;
  443. default: rdev->mc.vram_width = 128; break;
  444. }
  445. r100_vram_init_sizes(rdev);
  446. base = rdev->mc.aper_base;
  447. if (rdev->flags & RADEON_IS_IGP)
  448. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  449. radeon_vram_location(rdev, &rdev->mc, base);
  450. if (!(rdev->flags & RADEON_IS_AGP))
  451. radeon_gtt_location(rdev, &rdev->mc);
  452. radeon_update_bandwidth_info(rdev);
  453. }
  454. void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  455. {
  456. uint32_t link_width_cntl, mask;
  457. if (rdev->flags & RADEON_IS_IGP)
  458. return;
  459. if (!(rdev->flags & RADEON_IS_PCIE))
  460. return;
  461. /* FIXME wait for idle */
  462. switch (lanes) {
  463. case 0:
  464. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  465. break;
  466. case 1:
  467. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  468. break;
  469. case 2:
  470. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  471. break;
  472. case 4:
  473. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  474. break;
  475. case 8:
  476. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  477. break;
  478. case 12:
  479. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  480. break;
  481. case 16:
  482. default:
  483. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  484. break;
  485. }
  486. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  487. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  488. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  489. return;
  490. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  491. RADEON_PCIE_LC_RECONFIG_NOW |
  492. RADEON_PCIE_LC_RECONFIG_LATER |
  493. RADEON_PCIE_LC_SHORT_RECONFIG_EN);
  494. link_width_cntl |= mask;
  495. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  496. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  497. RADEON_PCIE_LC_RECONFIG_NOW));
  498. /* wait for lane set to complete */
  499. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  500. while (link_width_cntl == 0xffffffff)
  501. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  502. }
  503. int rv370_get_pcie_lanes(struct radeon_device *rdev)
  504. {
  505. u32 link_width_cntl;
  506. if (rdev->flags & RADEON_IS_IGP)
  507. return 0;
  508. if (!(rdev->flags & RADEON_IS_PCIE))
  509. return 0;
  510. /* FIXME wait for idle */
  511. if (rdev->family < CHIP_R600)
  512. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  513. else
  514. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  515. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  516. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  517. return 0;
  518. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  519. return 1;
  520. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  521. return 2;
  522. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  523. return 4;
  524. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  525. return 8;
  526. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  527. default:
  528. return 16;
  529. }
  530. }
  531. #if defined(CONFIG_DEBUG_FS)
  532. static int rv370_debugfs_pcie_gart_info(struct seq_file *m, void *data)
  533. {
  534. struct drm_info_node *node = (struct drm_info_node *) m->private;
  535. struct drm_device *dev = node->minor->dev;
  536. struct radeon_device *rdev = dev->dev_private;
  537. uint32_t tmp;
  538. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  539. seq_printf(m, "PCIE_TX_GART_CNTL 0x%08x\n", tmp);
  540. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_BASE);
  541. seq_printf(m, "PCIE_TX_GART_BASE 0x%08x\n", tmp);
  542. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_LO);
  543. seq_printf(m, "PCIE_TX_GART_START_LO 0x%08x\n", tmp);
  544. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_HI);
  545. seq_printf(m, "PCIE_TX_GART_START_HI 0x%08x\n", tmp);
  546. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_LO);
  547. seq_printf(m, "PCIE_TX_GART_END_LO 0x%08x\n", tmp);
  548. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_HI);
  549. seq_printf(m, "PCIE_TX_GART_END_HI 0x%08x\n", tmp);
  550. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_ERROR);
  551. seq_printf(m, "PCIE_TX_GART_ERROR 0x%08x\n", tmp);
  552. return 0;
  553. }
  554. static struct drm_info_list rv370_pcie_gart_info_list[] = {
  555. {"rv370_pcie_gart_info", rv370_debugfs_pcie_gart_info, 0, NULL},
  556. };
  557. #endif
  558. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev)
  559. {
  560. #if defined(CONFIG_DEBUG_FS)
  561. return radeon_debugfs_add_files(rdev, rv370_pcie_gart_info_list, 1);
  562. #else
  563. return 0;
  564. #endif
  565. }
  566. static int r300_packet0_check(struct radeon_cs_parser *p,
  567. struct radeon_cs_packet *pkt,
  568. unsigned idx, unsigned reg)
  569. {
  570. struct radeon_cs_reloc *reloc;
  571. struct r100_cs_track *track;
  572. volatile uint32_t *ib;
  573. uint32_t tmp, tile_flags = 0;
  574. unsigned i;
  575. int r;
  576. u32 idx_value;
  577. ib = p->ib->ptr;
  578. track = (struct r100_cs_track *)p->track;
  579. idx_value = radeon_get_ib_value(p, idx);
  580. switch(reg) {
  581. case AVIVO_D1MODE_VLINE_START_END:
  582. case RADEON_CRTC_GUI_TRIG_VLINE:
  583. r = r100_cs_packet_parse_vline(p);
  584. if (r) {
  585. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  586. idx, reg);
  587. r100_cs_dump_packet(p, pkt);
  588. return r;
  589. }
  590. break;
  591. case RADEON_DST_PITCH_OFFSET:
  592. case RADEON_SRC_PITCH_OFFSET:
  593. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  594. if (r)
  595. return r;
  596. break;
  597. case R300_RB3D_COLOROFFSET0:
  598. case R300_RB3D_COLOROFFSET1:
  599. case R300_RB3D_COLOROFFSET2:
  600. case R300_RB3D_COLOROFFSET3:
  601. i = (reg - R300_RB3D_COLOROFFSET0) >> 2;
  602. r = r100_cs_packet_next_reloc(p, &reloc);
  603. if (r) {
  604. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  605. idx, reg);
  606. r100_cs_dump_packet(p, pkt);
  607. return r;
  608. }
  609. track->cb[i].robj = reloc->robj;
  610. track->cb[i].offset = idx_value;
  611. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  612. break;
  613. case R300_ZB_DEPTHOFFSET:
  614. r = r100_cs_packet_next_reloc(p, &reloc);
  615. if (r) {
  616. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  617. idx, reg);
  618. r100_cs_dump_packet(p, pkt);
  619. return r;
  620. }
  621. track->zb.robj = reloc->robj;
  622. track->zb.offset = idx_value;
  623. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  624. break;
  625. case R300_TX_OFFSET_0:
  626. case R300_TX_OFFSET_0+4:
  627. case R300_TX_OFFSET_0+8:
  628. case R300_TX_OFFSET_0+12:
  629. case R300_TX_OFFSET_0+16:
  630. case R300_TX_OFFSET_0+20:
  631. case R300_TX_OFFSET_0+24:
  632. case R300_TX_OFFSET_0+28:
  633. case R300_TX_OFFSET_0+32:
  634. case R300_TX_OFFSET_0+36:
  635. case R300_TX_OFFSET_0+40:
  636. case R300_TX_OFFSET_0+44:
  637. case R300_TX_OFFSET_0+48:
  638. case R300_TX_OFFSET_0+52:
  639. case R300_TX_OFFSET_0+56:
  640. case R300_TX_OFFSET_0+60:
  641. i = (reg - R300_TX_OFFSET_0) >> 2;
  642. r = r100_cs_packet_next_reloc(p, &reloc);
  643. if (r) {
  644. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  645. idx, reg);
  646. r100_cs_dump_packet(p, pkt);
  647. return r;
  648. }
  649. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  650. tile_flags |= R300_TXO_MACRO_TILE;
  651. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  652. tile_flags |= R300_TXO_MICRO_TILE;
  653. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  654. tile_flags |= R300_TXO_MICRO_TILE_SQUARE;
  655. tmp = idx_value + ((u32)reloc->lobj.gpu_offset);
  656. tmp |= tile_flags;
  657. ib[idx] = tmp;
  658. track->textures[i].robj = reloc->robj;
  659. break;
  660. /* Tracked registers */
  661. case 0x2084:
  662. /* VAP_VF_CNTL */
  663. track->vap_vf_cntl = idx_value;
  664. break;
  665. case 0x20B4:
  666. /* VAP_VTX_SIZE */
  667. track->vtx_size = idx_value & 0x7F;
  668. break;
  669. case 0x2134:
  670. /* VAP_VF_MAX_VTX_INDX */
  671. track->max_indx = idx_value & 0x00FFFFFFUL;
  672. break;
  673. case 0x43E4:
  674. /* SC_SCISSOR1 */
  675. track->maxy = ((idx_value >> 13) & 0x1FFF) + 1;
  676. if (p->rdev->family < CHIP_RV515) {
  677. track->maxy -= 1440;
  678. }
  679. break;
  680. case 0x4E00:
  681. /* RB3D_CCTL */
  682. track->num_cb = ((idx_value >> 5) & 0x3) + 1;
  683. break;
  684. case 0x4E38:
  685. case 0x4E3C:
  686. case 0x4E40:
  687. case 0x4E44:
  688. /* RB3D_COLORPITCH0 */
  689. /* RB3D_COLORPITCH1 */
  690. /* RB3D_COLORPITCH2 */
  691. /* RB3D_COLORPITCH3 */
  692. r = r100_cs_packet_next_reloc(p, &reloc);
  693. if (r) {
  694. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  695. idx, reg);
  696. r100_cs_dump_packet(p, pkt);
  697. return r;
  698. }
  699. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  700. tile_flags |= R300_COLOR_TILE_ENABLE;
  701. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  702. tile_flags |= R300_COLOR_MICROTILE_ENABLE;
  703. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  704. tile_flags |= R300_COLOR_MICROTILE_SQUARE_ENABLE;
  705. tmp = idx_value & ~(0x7 << 16);
  706. tmp |= tile_flags;
  707. ib[idx] = tmp;
  708. i = (reg - 0x4E38) >> 2;
  709. track->cb[i].pitch = idx_value & 0x3FFE;
  710. switch (((idx_value >> 21) & 0xF)) {
  711. case 9:
  712. case 11:
  713. case 12:
  714. track->cb[i].cpp = 1;
  715. break;
  716. case 3:
  717. case 4:
  718. case 13:
  719. case 15:
  720. track->cb[i].cpp = 2;
  721. break;
  722. case 6:
  723. track->cb[i].cpp = 4;
  724. break;
  725. case 10:
  726. track->cb[i].cpp = 8;
  727. break;
  728. case 7:
  729. track->cb[i].cpp = 16;
  730. break;
  731. default:
  732. DRM_ERROR("Invalid color buffer format (%d) !\n",
  733. ((idx_value >> 21) & 0xF));
  734. return -EINVAL;
  735. }
  736. break;
  737. case 0x4F00:
  738. /* ZB_CNTL */
  739. if (idx_value & 2) {
  740. track->z_enabled = true;
  741. } else {
  742. track->z_enabled = false;
  743. }
  744. break;
  745. case 0x4F10:
  746. /* ZB_FORMAT */
  747. switch ((idx_value & 0xF)) {
  748. case 0:
  749. case 1:
  750. track->zb.cpp = 2;
  751. break;
  752. case 2:
  753. track->zb.cpp = 4;
  754. break;
  755. default:
  756. DRM_ERROR("Invalid z buffer format (%d) !\n",
  757. (idx_value & 0xF));
  758. return -EINVAL;
  759. }
  760. break;
  761. case 0x4F24:
  762. /* ZB_DEPTHPITCH */
  763. r = r100_cs_packet_next_reloc(p, &reloc);
  764. if (r) {
  765. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  766. idx, reg);
  767. r100_cs_dump_packet(p, pkt);
  768. return r;
  769. }
  770. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  771. tile_flags |= R300_DEPTHMACROTILE_ENABLE;
  772. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  773. tile_flags |= R300_DEPTHMICROTILE_TILED;
  774. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  775. tile_flags |= R300_DEPTHMICROTILE_TILED_SQUARE;
  776. tmp = idx_value & ~(0x7 << 16);
  777. tmp |= tile_flags;
  778. ib[idx] = tmp;
  779. track->zb.pitch = idx_value & 0x3FFC;
  780. break;
  781. case 0x4104:
  782. for (i = 0; i < 16; i++) {
  783. bool enabled;
  784. enabled = !!(idx_value & (1 << i));
  785. track->textures[i].enabled = enabled;
  786. }
  787. break;
  788. case 0x44C0:
  789. case 0x44C4:
  790. case 0x44C8:
  791. case 0x44CC:
  792. case 0x44D0:
  793. case 0x44D4:
  794. case 0x44D8:
  795. case 0x44DC:
  796. case 0x44E0:
  797. case 0x44E4:
  798. case 0x44E8:
  799. case 0x44EC:
  800. case 0x44F0:
  801. case 0x44F4:
  802. case 0x44F8:
  803. case 0x44FC:
  804. /* TX_FORMAT1_[0-15] */
  805. i = (reg - 0x44C0) >> 2;
  806. tmp = (idx_value >> 25) & 0x3;
  807. track->textures[i].tex_coord_type = tmp;
  808. switch ((idx_value & 0x1F)) {
  809. case R300_TX_FORMAT_X8:
  810. case R300_TX_FORMAT_Y4X4:
  811. case R300_TX_FORMAT_Z3Y3X2:
  812. track->textures[i].cpp = 1;
  813. break;
  814. case R300_TX_FORMAT_X16:
  815. case R300_TX_FORMAT_Y8X8:
  816. case R300_TX_FORMAT_Z5Y6X5:
  817. case R300_TX_FORMAT_Z6Y5X5:
  818. case R300_TX_FORMAT_W4Z4Y4X4:
  819. case R300_TX_FORMAT_W1Z5Y5X5:
  820. case R300_TX_FORMAT_D3DMFT_CxV8U8:
  821. case R300_TX_FORMAT_B8G8_B8G8:
  822. case R300_TX_FORMAT_G8R8_G8B8:
  823. track->textures[i].cpp = 2;
  824. break;
  825. case R300_TX_FORMAT_Y16X16:
  826. case R300_TX_FORMAT_Z11Y11X10:
  827. case R300_TX_FORMAT_Z10Y11X11:
  828. case R300_TX_FORMAT_W8Z8Y8X8:
  829. case R300_TX_FORMAT_W2Z10Y10X10:
  830. case 0x17:
  831. case R300_TX_FORMAT_FL_I32:
  832. case 0x1e:
  833. track->textures[i].cpp = 4;
  834. break;
  835. case R300_TX_FORMAT_W16Z16Y16X16:
  836. case R300_TX_FORMAT_FL_R16G16B16A16:
  837. case R300_TX_FORMAT_FL_I32A32:
  838. track->textures[i].cpp = 8;
  839. break;
  840. case R300_TX_FORMAT_FL_R32G32B32A32:
  841. track->textures[i].cpp = 16;
  842. break;
  843. case R300_TX_FORMAT_DXT1:
  844. track->textures[i].cpp = 1;
  845. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  846. break;
  847. case R300_TX_FORMAT_ATI2N:
  848. if (p->rdev->family < CHIP_R420) {
  849. DRM_ERROR("Invalid texture format %u\n",
  850. (idx_value & 0x1F));
  851. return -EINVAL;
  852. }
  853. /* The same rules apply as for DXT3/5. */
  854. /* Pass through. */
  855. case R300_TX_FORMAT_DXT3:
  856. case R300_TX_FORMAT_DXT5:
  857. track->textures[i].cpp = 1;
  858. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  859. break;
  860. default:
  861. DRM_ERROR("Invalid texture format %u\n",
  862. (idx_value & 0x1F));
  863. return -EINVAL;
  864. break;
  865. }
  866. break;
  867. case 0x4400:
  868. case 0x4404:
  869. case 0x4408:
  870. case 0x440C:
  871. case 0x4410:
  872. case 0x4414:
  873. case 0x4418:
  874. case 0x441C:
  875. case 0x4420:
  876. case 0x4424:
  877. case 0x4428:
  878. case 0x442C:
  879. case 0x4430:
  880. case 0x4434:
  881. case 0x4438:
  882. case 0x443C:
  883. /* TX_FILTER0_[0-15] */
  884. i = (reg - 0x4400) >> 2;
  885. tmp = idx_value & 0x7;
  886. if (tmp == 2 || tmp == 4 || tmp == 6) {
  887. track->textures[i].roundup_w = false;
  888. }
  889. tmp = (idx_value >> 3) & 0x7;
  890. if (tmp == 2 || tmp == 4 || tmp == 6) {
  891. track->textures[i].roundup_h = false;
  892. }
  893. break;
  894. case 0x4500:
  895. case 0x4504:
  896. case 0x4508:
  897. case 0x450C:
  898. case 0x4510:
  899. case 0x4514:
  900. case 0x4518:
  901. case 0x451C:
  902. case 0x4520:
  903. case 0x4524:
  904. case 0x4528:
  905. case 0x452C:
  906. case 0x4530:
  907. case 0x4534:
  908. case 0x4538:
  909. case 0x453C:
  910. /* TX_FORMAT2_[0-15] */
  911. i = (reg - 0x4500) >> 2;
  912. tmp = idx_value & 0x3FFF;
  913. track->textures[i].pitch = tmp + 1;
  914. if (p->rdev->family >= CHIP_RV515) {
  915. tmp = ((idx_value >> 15) & 1) << 11;
  916. track->textures[i].width_11 = tmp;
  917. tmp = ((idx_value >> 16) & 1) << 11;
  918. track->textures[i].height_11 = tmp;
  919. /* ATI1N */
  920. if (idx_value & (1 << 14)) {
  921. /* The same rules apply as for DXT1. */
  922. track->textures[i].compress_format =
  923. R100_TRACK_COMP_DXT1;
  924. }
  925. } else if (idx_value & (1 << 14)) {
  926. DRM_ERROR("Forbidden bit TXFORMAT_MSB\n");
  927. return -EINVAL;
  928. }
  929. break;
  930. case 0x4480:
  931. case 0x4484:
  932. case 0x4488:
  933. case 0x448C:
  934. case 0x4490:
  935. case 0x4494:
  936. case 0x4498:
  937. case 0x449C:
  938. case 0x44A0:
  939. case 0x44A4:
  940. case 0x44A8:
  941. case 0x44AC:
  942. case 0x44B0:
  943. case 0x44B4:
  944. case 0x44B8:
  945. case 0x44BC:
  946. /* TX_FORMAT0_[0-15] */
  947. i = (reg - 0x4480) >> 2;
  948. tmp = idx_value & 0x7FF;
  949. track->textures[i].width = tmp + 1;
  950. tmp = (idx_value >> 11) & 0x7FF;
  951. track->textures[i].height = tmp + 1;
  952. tmp = (idx_value >> 26) & 0xF;
  953. track->textures[i].num_levels = tmp;
  954. tmp = idx_value & (1 << 31);
  955. track->textures[i].use_pitch = !!tmp;
  956. tmp = (idx_value >> 22) & 0xF;
  957. track->textures[i].txdepth = tmp;
  958. break;
  959. case R300_ZB_ZPASS_ADDR:
  960. r = r100_cs_packet_next_reloc(p, &reloc);
  961. if (r) {
  962. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  963. idx, reg);
  964. r100_cs_dump_packet(p, pkt);
  965. return r;
  966. }
  967. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  968. break;
  969. case 0x4e0c:
  970. /* RB3D_COLOR_CHANNEL_MASK */
  971. track->color_channel_mask = idx_value;
  972. break;
  973. case 0x4d1c:
  974. /* ZB_BW_CNTL */
  975. track->fastfill = !!(idx_value & (1 << 2));
  976. break;
  977. case 0x4e04:
  978. /* RB3D_BLENDCNTL */
  979. track->blend_read_enable = !!(idx_value & (1 << 2));
  980. break;
  981. case 0x4be8:
  982. /* valid register only on RV530 */
  983. if (p->rdev->family == CHIP_RV530)
  984. break;
  985. /* fallthrough do not move */
  986. default:
  987. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  988. reg, idx);
  989. return -EINVAL;
  990. }
  991. return 0;
  992. }
  993. static int r300_packet3_check(struct radeon_cs_parser *p,
  994. struct radeon_cs_packet *pkt)
  995. {
  996. struct radeon_cs_reloc *reloc;
  997. struct r100_cs_track *track;
  998. volatile uint32_t *ib;
  999. unsigned idx;
  1000. int r;
  1001. ib = p->ib->ptr;
  1002. idx = pkt->idx + 1;
  1003. track = (struct r100_cs_track *)p->track;
  1004. switch(pkt->opcode) {
  1005. case PACKET3_3D_LOAD_VBPNTR:
  1006. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1007. if (r)
  1008. return r;
  1009. break;
  1010. case PACKET3_INDX_BUFFER:
  1011. r = r100_cs_packet_next_reloc(p, &reloc);
  1012. if (r) {
  1013. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1014. r100_cs_dump_packet(p, pkt);
  1015. return r;
  1016. }
  1017. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  1018. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1019. if (r) {
  1020. return r;
  1021. }
  1022. break;
  1023. /* Draw packet */
  1024. case PACKET3_3D_DRAW_IMMD:
  1025. /* Number of dwords is vtx_size * (num_vertices - 1)
  1026. * PRIM_WALK must be equal to 3 vertex data in embedded
  1027. * in cmd stream */
  1028. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1029. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1030. return -EINVAL;
  1031. }
  1032. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1033. track->immd_dwords = pkt->count - 1;
  1034. r = r100_cs_track_check(p->rdev, track);
  1035. if (r) {
  1036. return r;
  1037. }
  1038. break;
  1039. case PACKET3_3D_DRAW_IMMD_2:
  1040. /* Number of dwords is vtx_size * (num_vertices - 1)
  1041. * PRIM_WALK must be equal to 3 vertex data in embedded
  1042. * in cmd stream */
  1043. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1044. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1045. return -EINVAL;
  1046. }
  1047. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1048. track->immd_dwords = pkt->count;
  1049. r = r100_cs_track_check(p->rdev, track);
  1050. if (r) {
  1051. return r;
  1052. }
  1053. break;
  1054. case PACKET3_3D_DRAW_VBUF:
  1055. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1056. r = r100_cs_track_check(p->rdev, track);
  1057. if (r) {
  1058. return r;
  1059. }
  1060. break;
  1061. case PACKET3_3D_DRAW_VBUF_2:
  1062. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1063. r = r100_cs_track_check(p->rdev, track);
  1064. if (r) {
  1065. return r;
  1066. }
  1067. break;
  1068. case PACKET3_3D_DRAW_INDX:
  1069. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1070. r = r100_cs_track_check(p->rdev, track);
  1071. if (r) {
  1072. return r;
  1073. }
  1074. break;
  1075. case PACKET3_3D_DRAW_INDX_2:
  1076. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1077. r = r100_cs_track_check(p->rdev, track);
  1078. if (r) {
  1079. return r;
  1080. }
  1081. break;
  1082. case PACKET3_NOP:
  1083. break;
  1084. default:
  1085. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1086. return -EINVAL;
  1087. }
  1088. return 0;
  1089. }
  1090. int r300_cs_parse(struct radeon_cs_parser *p)
  1091. {
  1092. struct radeon_cs_packet pkt;
  1093. struct r100_cs_track *track;
  1094. int r;
  1095. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1096. r100_cs_track_clear(p->rdev, track);
  1097. p->track = track;
  1098. do {
  1099. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1100. if (r) {
  1101. return r;
  1102. }
  1103. p->idx += pkt.count + 2;
  1104. switch (pkt.type) {
  1105. case PACKET_TYPE0:
  1106. r = r100_cs_parse_packet0(p, &pkt,
  1107. p->rdev->config.r300.reg_safe_bm,
  1108. p->rdev->config.r300.reg_safe_bm_size,
  1109. &r300_packet0_check);
  1110. break;
  1111. case PACKET_TYPE2:
  1112. break;
  1113. case PACKET_TYPE3:
  1114. r = r300_packet3_check(p, &pkt);
  1115. break;
  1116. default:
  1117. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  1118. return -EINVAL;
  1119. }
  1120. if (r) {
  1121. return r;
  1122. }
  1123. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1124. return 0;
  1125. }
  1126. void r300_set_reg_safe(struct radeon_device *rdev)
  1127. {
  1128. rdev->config.r300.reg_safe_bm = r300_reg_safe_bm;
  1129. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r300_reg_safe_bm);
  1130. }
  1131. void r300_mc_program(struct radeon_device *rdev)
  1132. {
  1133. struct r100_mc_save save;
  1134. int r;
  1135. r = r100_debugfs_mc_info_init(rdev);
  1136. if (r) {
  1137. dev_err(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  1138. }
  1139. /* Stops all mc clients */
  1140. r100_mc_stop(rdev, &save);
  1141. if (rdev->flags & RADEON_IS_AGP) {
  1142. WREG32(R_00014C_MC_AGP_LOCATION,
  1143. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  1144. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  1145. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  1146. WREG32(R_00015C_AGP_BASE_2,
  1147. upper_32_bits(rdev->mc.agp_base) & 0xff);
  1148. } else {
  1149. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  1150. WREG32(R_000170_AGP_BASE, 0);
  1151. WREG32(R_00015C_AGP_BASE_2, 0);
  1152. }
  1153. /* Wait for mc idle */
  1154. if (r300_mc_wait_for_idle(rdev))
  1155. DRM_INFO("Failed to wait MC idle before programming MC.\n");
  1156. /* Program MC, should be a 32bits limited address space */
  1157. WREG32(R_000148_MC_FB_LOCATION,
  1158. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  1159. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  1160. r100_mc_resume(rdev, &save);
  1161. }
  1162. void r300_clock_startup(struct radeon_device *rdev)
  1163. {
  1164. u32 tmp;
  1165. if (radeon_dynclks != -1 && radeon_dynclks)
  1166. radeon_legacy_set_clock_gating(rdev, 1);
  1167. /* We need to force on some of the block */
  1168. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  1169. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  1170. if ((rdev->family == CHIP_RV350) || (rdev->family == CHIP_RV380))
  1171. tmp |= S_00000D_FORCE_VAP(1);
  1172. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  1173. }
  1174. static int r300_startup(struct radeon_device *rdev)
  1175. {
  1176. int r;
  1177. /* set common regs */
  1178. r100_set_common_regs(rdev);
  1179. /* program mc */
  1180. r300_mc_program(rdev);
  1181. /* Resume clock */
  1182. r300_clock_startup(rdev);
  1183. /* Initialize GPU configuration (# pipes, ...) */
  1184. r300_gpu_init(rdev);
  1185. /* Initialize GART (initialize after TTM so we can allocate
  1186. * memory through TTM but finalize after TTM) */
  1187. if (rdev->flags & RADEON_IS_PCIE) {
  1188. r = rv370_pcie_gart_enable(rdev);
  1189. if (r)
  1190. return r;
  1191. }
  1192. if (rdev->family == CHIP_R300 ||
  1193. rdev->family == CHIP_R350 ||
  1194. rdev->family == CHIP_RV350)
  1195. r100_enable_bm(rdev);
  1196. if (rdev->flags & RADEON_IS_PCI) {
  1197. r = r100_pci_gart_enable(rdev);
  1198. if (r)
  1199. return r;
  1200. }
  1201. /* Enable IRQ */
  1202. r100_irq_set(rdev);
  1203. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  1204. /* 1M ring buffer */
  1205. r = r100_cp_init(rdev, 1024 * 1024);
  1206. if (r) {
  1207. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  1208. return r;
  1209. }
  1210. r = r100_wb_init(rdev);
  1211. if (r)
  1212. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  1213. r = r100_ib_init(rdev);
  1214. if (r) {
  1215. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  1216. return r;
  1217. }
  1218. return 0;
  1219. }
  1220. int r300_resume(struct radeon_device *rdev)
  1221. {
  1222. /* Make sur GART are not working */
  1223. if (rdev->flags & RADEON_IS_PCIE)
  1224. rv370_pcie_gart_disable(rdev);
  1225. if (rdev->flags & RADEON_IS_PCI)
  1226. r100_pci_gart_disable(rdev);
  1227. /* Resume clock before doing reset */
  1228. r300_clock_startup(rdev);
  1229. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1230. if (radeon_gpu_reset(rdev)) {
  1231. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1232. RREG32(R_000E40_RBBM_STATUS),
  1233. RREG32(R_0007C0_CP_STAT));
  1234. }
  1235. /* post */
  1236. radeon_combios_asic_init(rdev->ddev);
  1237. /* Resume clock after posting */
  1238. r300_clock_startup(rdev);
  1239. /* Initialize surface registers */
  1240. radeon_surface_init(rdev);
  1241. return r300_startup(rdev);
  1242. }
  1243. int r300_suspend(struct radeon_device *rdev)
  1244. {
  1245. r100_cp_disable(rdev);
  1246. r100_wb_disable(rdev);
  1247. r100_irq_disable(rdev);
  1248. if (rdev->flags & RADEON_IS_PCIE)
  1249. rv370_pcie_gart_disable(rdev);
  1250. if (rdev->flags & RADEON_IS_PCI)
  1251. r100_pci_gart_disable(rdev);
  1252. return 0;
  1253. }
  1254. void r300_fini(struct radeon_device *rdev)
  1255. {
  1256. radeon_pm_fini(rdev);
  1257. r100_cp_fini(rdev);
  1258. r100_wb_fini(rdev);
  1259. r100_ib_fini(rdev);
  1260. radeon_gem_fini(rdev);
  1261. if (rdev->flags & RADEON_IS_PCIE)
  1262. rv370_pcie_gart_fini(rdev);
  1263. if (rdev->flags & RADEON_IS_PCI)
  1264. r100_pci_gart_fini(rdev);
  1265. radeon_agp_fini(rdev);
  1266. radeon_irq_kms_fini(rdev);
  1267. radeon_fence_driver_fini(rdev);
  1268. radeon_bo_fini(rdev);
  1269. radeon_atombios_fini(rdev);
  1270. kfree(rdev->bios);
  1271. rdev->bios = NULL;
  1272. }
  1273. int r300_init(struct radeon_device *rdev)
  1274. {
  1275. int r;
  1276. /* Disable VGA */
  1277. r100_vga_render_disable(rdev);
  1278. /* Initialize scratch registers */
  1279. radeon_scratch_init(rdev);
  1280. /* Initialize surface registers */
  1281. radeon_surface_init(rdev);
  1282. /* TODO: disable VGA need to use VGA request */
  1283. /* BIOS*/
  1284. if (!radeon_get_bios(rdev)) {
  1285. if (ASIC_IS_AVIVO(rdev))
  1286. return -EINVAL;
  1287. }
  1288. if (rdev->is_atom_bios) {
  1289. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  1290. return -EINVAL;
  1291. } else {
  1292. r = radeon_combios_init(rdev);
  1293. if (r)
  1294. return r;
  1295. }
  1296. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1297. if (radeon_gpu_reset(rdev)) {
  1298. dev_warn(rdev->dev,
  1299. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1300. RREG32(R_000E40_RBBM_STATUS),
  1301. RREG32(R_0007C0_CP_STAT));
  1302. }
  1303. /* check if cards are posted or not */
  1304. if (radeon_boot_test_post_card(rdev) == false)
  1305. return -EINVAL;
  1306. /* Set asic errata */
  1307. r300_errata(rdev);
  1308. /* Initialize clocks */
  1309. radeon_get_clock_info(rdev->ddev);
  1310. /* Initialize power management */
  1311. radeon_pm_init(rdev);
  1312. /* initialize AGP */
  1313. if (rdev->flags & RADEON_IS_AGP) {
  1314. r = radeon_agp_init(rdev);
  1315. if (r) {
  1316. radeon_agp_disable(rdev);
  1317. }
  1318. }
  1319. /* initialize memory controller */
  1320. r300_mc_init(rdev);
  1321. /* Fence driver */
  1322. r = radeon_fence_driver_init(rdev);
  1323. if (r)
  1324. return r;
  1325. r = radeon_irq_kms_init(rdev);
  1326. if (r)
  1327. return r;
  1328. /* Memory manager */
  1329. r = radeon_bo_init(rdev);
  1330. if (r)
  1331. return r;
  1332. if (rdev->flags & RADEON_IS_PCIE) {
  1333. r = rv370_pcie_gart_init(rdev);
  1334. if (r)
  1335. return r;
  1336. }
  1337. if (rdev->flags & RADEON_IS_PCI) {
  1338. r = r100_pci_gart_init(rdev);
  1339. if (r)
  1340. return r;
  1341. }
  1342. r300_set_reg_safe(rdev);
  1343. rdev->accel_working = true;
  1344. r = r300_startup(rdev);
  1345. if (r) {
  1346. /* Somethings want wront with the accel init stop accel */
  1347. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  1348. r100_cp_fini(rdev);
  1349. r100_wb_fini(rdev);
  1350. r100_ib_fini(rdev);
  1351. radeon_irq_kms_fini(rdev);
  1352. if (rdev->flags & RADEON_IS_PCIE)
  1353. rv370_pcie_gart_fini(rdev);
  1354. if (rdev->flags & RADEON_IS_PCI)
  1355. r100_pci_gart_fini(rdev);
  1356. radeon_agp_fini(rdev);
  1357. rdev->accel_working = false;
  1358. }
  1359. return 0;
  1360. }