qla_nx.c 96 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2010 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #include "qla_def.h"
  8. #include <linux/delay.h>
  9. #include <linux/pci.h>
  10. #define MASK(n) ((1ULL<<(n))-1)
  11. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | \
  12. ((addr >> 25) & 0x3ff))
  13. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | \
  14. ((addr >> 25) & 0x3ff))
  15. #define MS_WIN(addr) (addr & 0x0ffc0000)
  16. #define QLA82XX_PCI_MN_2M (0)
  17. #define QLA82XX_PCI_MS_2M (0x80000)
  18. #define QLA82XX_PCI_OCM0_2M (0xc0000)
  19. #define VALID_OCM_ADDR(addr) (((addr) & 0x3f800) != 0x3f800)
  20. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  21. #define BLOCK_PROTECT_BITS 0x0F
  22. /* CRB window related */
  23. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  24. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  25. #define CRB_WINDOW_2M (0x130060)
  26. #define QLA82XX_PCI_CAMQM_2M_END (0x04800800UL)
  27. #define CRB_HI(off) ((qla82xx_crb_hub_agt[CRB_BLK(off)] << 20) | \
  28. ((off) & 0xf0000))
  29. #define QLA82XX_PCI_CAMQM_2M_BASE (0x000ff800UL)
  30. #define CRB_INDIRECT_2M (0x1e0000UL)
  31. #define MAX_CRB_XFORM 60
  32. static unsigned long crb_addr_xform[MAX_CRB_XFORM];
  33. int qla82xx_crb_table_initialized;
  34. #define qla82xx_crb_addr_transform(name) \
  35. (crb_addr_xform[QLA82XX_HW_PX_MAP_CRB_##name] = \
  36. QLA82XX_HW_CRB_HUB_AGT_ADR_##name << 20)
  37. static void qla82xx_crb_addr_transform_setup(void)
  38. {
  39. qla82xx_crb_addr_transform(XDMA);
  40. qla82xx_crb_addr_transform(TIMR);
  41. qla82xx_crb_addr_transform(SRE);
  42. qla82xx_crb_addr_transform(SQN3);
  43. qla82xx_crb_addr_transform(SQN2);
  44. qla82xx_crb_addr_transform(SQN1);
  45. qla82xx_crb_addr_transform(SQN0);
  46. qla82xx_crb_addr_transform(SQS3);
  47. qla82xx_crb_addr_transform(SQS2);
  48. qla82xx_crb_addr_transform(SQS1);
  49. qla82xx_crb_addr_transform(SQS0);
  50. qla82xx_crb_addr_transform(RPMX7);
  51. qla82xx_crb_addr_transform(RPMX6);
  52. qla82xx_crb_addr_transform(RPMX5);
  53. qla82xx_crb_addr_transform(RPMX4);
  54. qla82xx_crb_addr_transform(RPMX3);
  55. qla82xx_crb_addr_transform(RPMX2);
  56. qla82xx_crb_addr_transform(RPMX1);
  57. qla82xx_crb_addr_transform(RPMX0);
  58. qla82xx_crb_addr_transform(ROMUSB);
  59. qla82xx_crb_addr_transform(SN);
  60. qla82xx_crb_addr_transform(QMN);
  61. qla82xx_crb_addr_transform(QMS);
  62. qla82xx_crb_addr_transform(PGNI);
  63. qla82xx_crb_addr_transform(PGND);
  64. qla82xx_crb_addr_transform(PGN3);
  65. qla82xx_crb_addr_transform(PGN2);
  66. qla82xx_crb_addr_transform(PGN1);
  67. qla82xx_crb_addr_transform(PGN0);
  68. qla82xx_crb_addr_transform(PGSI);
  69. qla82xx_crb_addr_transform(PGSD);
  70. qla82xx_crb_addr_transform(PGS3);
  71. qla82xx_crb_addr_transform(PGS2);
  72. qla82xx_crb_addr_transform(PGS1);
  73. qla82xx_crb_addr_transform(PGS0);
  74. qla82xx_crb_addr_transform(PS);
  75. qla82xx_crb_addr_transform(PH);
  76. qla82xx_crb_addr_transform(NIU);
  77. qla82xx_crb_addr_transform(I2Q);
  78. qla82xx_crb_addr_transform(EG);
  79. qla82xx_crb_addr_transform(MN);
  80. qla82xx_crb_addr_transform(MS);
  81. qla82xx_crb_addr_transform(CAS2);
  82. qla82xx_crb_addr_transform(CAS1);
  83. qla82xx_crb_addr_transform(CAS0);
  84. qla82xx_crb_addr_transform(CAM);
  85. qla82xx_crb_addr_transform(C2C1);
  86. qla82xx_crb_addr_transform(C2C0);
  87. qla82xx_crb_addr_transform(SMB);
  88. qla82xx_crb_addr_transform(OCM0);
  89. /*
  90. * Used only in P3 just define it for P2 also.
  91. */
  92. qla82xx_crb_addr_transform(I2C0);
  93. qla82xx_crb_table_initialized = 1;
  94. }
  95. struct crb_128M_2M_block_map crb_128M_2M_map[64] = {
  96. {{{0, 0, 0, 0} } },
  97. {{{1, 0x0100000, 0x0102000, 0x120000},
  98. {1, 0x0110000, 0x0120000, 0x130000},
  99. {1, 0x0120000, 0x0122000, 0x124000},
  100. {1, 0x0130000, 0x0132000, 0x126000},
  101. {1, 0x0140000, 0x0142000, 0x128000},
  102. {1, 0x0150000, 0x0152000, 0x12a000},
  103. {1, 0x0160000, 0x0170000, 0x110000},
  104. {1, 0x0170000, 0x0172000, 0x12e000},
  105. {0, 0x0000000, 0x0000000, 0x000000},
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {1, 0x01e0000, 0x01e0800, 0x122000},
  112. {0, 0x0000000, 0x0000000, 0x000000} } } ,
  113. {{{1, 0x0200000, 0x0210000, 0x180000} } },
  114. {{{0, 0, 0, 0} } },
  115. {{{1, 0x0400000, 0x0401000, 0x169000} } },
  116. {{{1, 0x0500000, 0x0510000, 0x140000} } },
  117. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },
  118. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },
  119. {{{1, 0x0800000, 0x0802000, 0x170000},
  120. {0, 0x0000000, 0x0000000, 0x000000},
  121. {0, 0x0000000, 0x0000000, 0x000000},
  122. {0, 0x0000000, 0x0000000, 0x000000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {0, 0x0000000, 0x0000000, 0x000000},
  134. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  135. {{{1, 0x0900000, 0x0902000, 0x174000},
  136. {0, 0x0000000, 0x0000000, 0x000000},
  137. {0, 0x0000000, 0x0000000, 0x000000},
  138. {0, 0x0000000, 0x0000000, 0x000000},
  139. {0, 0x0000000, 0x0000000, 0x000000},
  140. {0, 0x0000000, 0x0000000, 0x000000},
  141. {0, 0x0000000, 0x0000000, 0x000000},
  142. {0, 0x0000000, 0x0000000, 0x000000},
  143. {0, 0x0000000, 0x0000000, 0x000000},
  144. {0, 0x0000000, 0x0000000, 0x000000},
  145. {0, 0x0000000, 0x0000000, 0x000000},
  146. {0, 0x0000000, 0x0000000, 0x000000},
  147. {0, 0x0000000, 0x0000000, 0x000000},
  148. {0, 0x0000000, 0x0000000, 0x000000},
  149. {0, 0x0000000, 0x0000000, 0x000000},
  150. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  151. {{{0, 0x0a00000, 0x0a02000, 0x178000},
  152. {0, 0x0000000, 0x0000000, 0x000000},
  153. {0, 0x0000000, 0x0000000, 0x000000},
  154. {0, 0x0000000, 0x0000000, 0x000000},
  155. {0, 0x0000000, 0x0000000, 0x000000},
  156. {0, 0x0000000, 0x0000000, 0x000000},
  157. {0, 0x0000000, 0x0000000, 0x000000},
  158. {0, 0x0000000, 0x0000000, 0x000000},
  159. {0, 0x0000000, 0x0000000, 0x000000},
  160. {0, 0x0000000, 0x0000000, 0x000000},
  161. {0, 0x0000000, 0x0000000, 0x000000},
  162. {0, 0x0000000, 0x0000000, 0x000000},
  163. {0, 0x0000000, 0x0000000, 0x000000},
  164. {0, 0x0000000, 0x0000000, 0x000000},
  165. {0, 0x0000000, 0x0000000, 0x000000},
  166. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  167. {{{0, 0x0b00000, 0x0b02000, 0x17c000},
  168. {0, 0x0000000, 0x0000000, 0x000000},
  169. {0, 0x0000000, 0x0000000, 0x000000},
  170. {0, 0x0000000, 0x0000000, 0x000000},
  171. {0, 0x0000000, 0x0000000, 0x000000},
  172. {0, 0x0000000, 0x0000000, 0x000000},
  173. {0, 0x0000000, 0x0000000, 0x000000},
  174. {0, 0x0000000, 0x0000000, 0x000000},
  175. {0, 0x0000000, 0x0000000, 0x000000},
  176. {0, 0x0000000, 0x0000000, 0x000000},
  177. {0, 0x0000000, 0x0000000, 0x000000},
  178. {0, 0x0000000, 0x0000000, 0x000000},
  179. {0, 0x0000000, 0x0000000, 0x000000},
  180. {0, 0x0000000, 0x0000000, 0x000000},
  181. {0, 0x0000000, 0x0000000, 0x000000},
  182. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  183. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },
  184. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },
  185. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },
  186. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },
  187. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },
  188. {{{1, 0x1100000, 0x1101000, 0x160000} } },
  189. {{{1, 0x1200000, 0x1201000, 0x161000} } },
  190. {{{1, 0x1300000, 0x1301000, 0x162000} } },
  191. {{{1, 0x1400000, 0x1401000, 0x163000} } },
  192. {{{1, 0x1500000, 0x1501000, 0x165000} } },
  193. {{{1, 0x1600000, 0x1601000, 0x166000} } },
  194. {{{0, 0, 0, 0} } },
  195. {{{0, 0, 0, 0} } },
  196. {{{0, 0, 0, 0} } },
  197. {{{0, 0, 0, 0} } },
  198. {{{0, 0, 0, 0} } },
  199. {{{0, 0, 0, 0} } },
  200. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },
  201. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },
  202. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },
  203. {{{0} } },
  204. {{{1, 0x2100000, 0x2102000, 0x120000},
  205. {1, 0x2110000, 0x2120000, 0x130000},
  206. {1, 0x2120000, 0x2122000, 0x124000},
  207. {1, 0x2130000, 0x2132000, 0x126000},
  208. {1, 0x2140000, 0x2142000, 0x128000},
  209. {1, 0x2150000, 0x2152000, 0x12a000},
  210. {1, 0x2160000, 0x2170000, 0x110000},
  211. {1, 0x2170000, 0x2172000, 0x12e000},
  212. {0, 0x0000000, 0x0000000, 0x000000},
  213. {0, 0x0000000, 0x0000000, 0x000000},
  214. {0, 0x0000000, 0x0000000, 0x000000},
  215. {0, 0x0000000, 0x0000000, 0x000000},
  216. {0, 0x0000000, 0x0000000, 0x000000},
  217. {0, 0x0000000, 0x0000000, 0x000000},
  218. {0, 0x0000000, 0x0000000, 0x000000},
  219. {0, 0x0000000, 0x0000000, 0x000000} } },
  220. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },
  221. {{{0} } },
  222. {{{0} } },
  223. {{{0} } },
  224. {{{0} } },
  225. {{{0} } },
  226. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },
  227. {{{1, 0x2900000, 0x2901000, 0x16b000} } },
  228. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },
  229. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },
  230. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },
  231. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },
  232. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },
  233. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },
  234. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },
  235. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },
  236. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },
  237. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },
  238. {{{0} } },
  239. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },
  240. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },
  241. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },
  242. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },
  243. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },
  244. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },
  245. {{{0} } },
  246. {{{0} } },
  247. {{{1, 0x3d00000, 0x3d04000, 0x1dc000} } },
  248. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },
  249. {{{1, 0x3f00000, 0x3f01000, 0x168000} } }
  250. };
  251. /*
  252. * top 12 bits of crb internal address (hub, agent)
  253. */
  254. unsigned qla82xx_crb_hub_agt[64] = {
  255. 0,
  256. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  257. QLA82XX_HW_CRB_HUB_AGT_ADR_MN,
  258. QLA82XX_HW_CRB_HUB_AGT_ADR_MS,
  259. 0,
  260. QLA82XX_HW_CRB_HUB_AGT_ADR_SRE,
  261. QLA82XX_HW_CRB_HUB_AGT_ADR_NIU,
  262. QLA82XX_HW_CRB_HUB_AGT_ADR_QMN,
  263. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN0,
  264. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN1,
  265. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN2,
  266. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN3,
  267. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  268. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  269. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  270. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN4,
  271. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  272. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN0,
  273. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN1,
  274. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN2,
  275. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN3,
  276. QLA82XX_HW_CRB_HUB_AGT_ADR_PGND,
  277. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNI,
  278. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS0,
  279. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS1,
  280. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS2,
  281. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS3,
  282. 0,
  283. QLA82XX_HW_CRB_HUB_AGT_ADR_PGSI,
  284. QLA82XX_HW_CRB_HUB_AGT_ADR_SN,
  285. 0,
  286. QLA82XX_HW_CRB_HUB_AGT_ADR_EG,
  287. 0,
  288. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  289. QLA82XX_HW_CRB_HUB_AGT_ADR_CAM,
  290. 0,
  291. 0,
  292. 0,
  293. 0,
  294. 0,
  295. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  296. 0,
  297. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX1,
  298. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX2,
  299. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX3,
  300. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX4,
  301. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX5,
  302. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX6,
  303. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX7,
  304. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  305. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  306. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  307. 0,
  308. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX0,
  309. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX8,
  310. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX9,
  311. QLA82XX_HW_CRB_HUB_AGT_ADR_OCM0,
  312. 0,
  313. QLA82XX_HW_CRB_HUB_AGT_ADR_SMB,
  314. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C0,
  315. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C1,
  316. 0,
  317. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNC,
  318. 0,
  319. };
  320. /* Device states */
  321. char *qdev_state[] = {
  322. "Unknown",
  323. "Cold",
  324. "Initializing",
  325. "Ready",
  326. "Need Reset",
  327. "Need Quiescent",
  328. "Failed",
  329. "Quiescent",
  330. };
  331. /*
  332. * In: 'off' is offset from CRB space in 128M pci map
  333. * Out: 'off' is 2M pci map addr
  334. * side effect: lock crb window
  335. */
  336. static void
  337. qla82xx_pci_set_crbwindow_2M(struct qla_hw_data *ha, ulong *off)
  338. {
  339. u32 win_read;
  340. ha->crb_win = CRB_HI(*off);
  341. writel(ha->crb_win,
  342. (void *)(CRB_WINDOW_2M + ha->nx_pcibase));
  343. /* Read back value to make sure write has gone through before trying
  344. * to use it.
  345. */
  346. win_read = RD_REG_DWORD((void *)(CRB_WINDOW_2M + ha->nx_pcibase));
  347. if (win_read != ha->crb_win) {
  348. DEBUG2(qla_printk(KERN_INFO, ha,
  349. "%s: Written crbwin (0x%x) != Read crbwin (0x%x), "
  350. "off=0x%lx\n", __func__, ha->crb_win, win_read, *off));
  351. }
  352. *off = (*off & MASK(16)) + CRB_INDIRECT_2M + ha->nx_pcibase;
  353. }
  354. static inline unsigned long
  355. qla82xx_pci_set_crbwindow(struct qla_hw_data *ha, u64 off)
  356. {
  357. /* See if we are currently pointing to the region we want to use next */
  358. if ((off >= QLA82XX_CRB_PCIX_HOST) && (off < QLA82XX_CRB_DDR_NET)) {
  359. /* No need to change window. PCIX and PCIEregs are in both
  360. * regs are in both windows.
  361. */
  362. return off;
  363. }
  364. if ((off >= QLA82XX_CRB_PCIX_HOST) && (off < QLA82XX_CRB_PCIX_HOST2)) {
  365. /* We are in first CRB window */
  366. if (ha->curr_window != 0)
  367. WARN_ON(1);
  368. return off;
  369. }
  370. if ((off > QLA82XX_CRB_PCIX_HOST2) && (off < QLA82XX_CRB_MAX)) {
  371. /* We are in second CRB window */
  372. off = off - QLA82XX_CRB_PCIX_HOST2 + QLA82XX_CRB_PCIX_HOST;
  373. if (ha->curr_window != 1)
  374. return off;
  375. /* We are in the QM or direct access
  376. * register region - do nothing
  377. */
  378. if ((off >= QLA82XX_PCI_DIRECT_CRB) &&
  379. (off < QLA82XX_PCI_CAMQM_MAX))
  380. return off;
  381. }
  382. /* strange address given */
  383. qla_printk(KERN_WARNING, ha,
  384. "%s: Warning: unm_nic_pci_set_crbwindow called with"
  385. " an unknown address(%llx)\n", QLA2XXX_DRIVER_NAME, off);
  386. return off;
  387. }
  388. static int
  389. qla82xx_pci_get_crb_addr_2M(struct qla_hw_data *ha, ulong *off)
  390. {
  391. struct crb_128M_2M_sub_block_map *m;
  392. if (*off >= QLA82XX_CRB_MAX)
  393. return -1;
  394. if (*off >= QLA82XX_PCI_CAMQM && (*off < QLA82XX_PCI_CAMQM_2M_END)) {
  395. *off = (*off - QLA82XX_PCI_CAMQM) +
  396. QLA82XX_PCI_CAMQM_2M_BASE + ha->nx_pcibase;
  397. return 0;
  398. }
  399. if (*off < QLA82XX_PCI_CRBSPACE)
  400. return -1;
  401. *off -= QLA82XX_PCI_CRBSPACE;
  402. /* Try direct map */
  403. m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
  404. if (m->valid && (m->start_128M <= *off) && (m->end_128M > *off)) {
  405. *off = *off + m->start_2M - m->start_128M + ha->nx_pcibase;
  406. return 0;
  407. }
  408. /* Not in direct map, use crb window */
  409. return 1;
  410. }
  411. #define CRB_WIN_LOCK_TIMEOUT 100000000
  412. static int qla82xx_crb_win_lock(struct qla_hw_data *ha)
  413. {
  414. int done = 0, timeout = 0;
  415. while (!done) {
  416. /* acquire semaphore3 from PCI HW block */
  417. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_LOCK));
  418. if (done == 1)
  419. break;
  420. if (timeout >= CRB_WIN_LOCK_TIMEOUT)
  421. return -1;
  422. timeout++;
  423. }
  424. qla82xx_wr_32(ha, QLA82XX_CRB_WIN_LOCK_ID, ha->portnum);
  425. return 0;
  426. }
  427. int
  428. qla82xx_wr_32(struct qla_hw_data *ha, ulong off, u32 data)
  429. {
  430. unsigned long flags = 0;
  431. int rv;
  432. rv = qla82xx_pci_get_crb_addr_2M(ha, &off);
  433. BUG_ON(rv == -1);
  434. if (rv == 1) {
  435. write_lock_irqsave(&ha->hw_lock, flags);
  436. qla82xx_crb_win_lock(ha);
  437. qla82xx_pci_set_crbwindow_2M(ha, &off);
  438. }
  439. writel(data, (void __iomem *)off);
  440. if (rv == 1) {
  441. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
  442. write_unlock_irqrestore(&ha->hw_lock, flags);
  443. }
  444. return 0;
  445. }
  446. int
  447. qla82xx_rd_32(struct qla_hw_data *ha, ulong off)
  448. {
  449. unsigned long flags = 0;
  450. int rv;
  451. u32 data;
  452. rv = qla82xx_pci_get_crb_addr_2M(ha, &off);
  453. BUG_ON(rv == -1);
  454. if (rv == 1) {
  455. write_lock_irqsave(&ha->hw_lock, flags);
  456. qla82xx_crb_win_lock(ha);
  457. qla82xx_pci_set_crbwindow_2M(ha, &off);
  458. }
  459. data = RD_REG_DWORD((void __iomem *)off);
  460. if (rv == 1) {
  461. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
  462. write_unlock_irqrestore(&ha->hw_lock, flags);
  463. }
  464. return data;
  465. }
  466. #define IDC_LOCK_TIMEOUT 100000000
  467. int qla82xx_idc_lock(struct qla_hw_data *ha)
  468. {
  469. int i;
  470. int done = 0, timeout = 0;
  471. while (!done) {
  472. /* acquire semaphore5 from PCI HW block */
  473. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_LOCK));
  474. if (done == 1)
  475. break;
  476. if (timeout >= IDC_LOCK_TIMEOUT)
  477. return -1;
  478. timeout++;
  479. /* Yield CPU */
  480. if (!in_interrupt())
  481. schedule();
  482. else {
  483. for (i = 0; i < 20; i++)
  484. cpu_relax();
  485. }
  486. }
  487. return 0;
  488. }
  489. void qla82xx_idc_unlock(struct qla_hw_data *ha)
  490. {
  491. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_UNLOCK));
  492. }
  493. /* PCI Windowing for DDR regions. */
  494. #define QLA82XX_ADDR_IN_RANGE(addr, low, high) \
  495. (((addr) <= (high)) && ((addr) >= (low)))
  496. /*
  497. * check memory access boundary.
  498. * used by test agent. support ddr access only for now
  499. */
  500. static unsigned long
  501. qla82xx_pci_mem_bound_check(struct qla_hw_data *ha,
  502. unsigned long long addr, int size)
  503. {
  504. if (!QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  505. QLA82XX_ADDR_DDR_NET_MAX) ||
  506. !QLA82XX_ADDR_IN_RANGE(addr + size - 1, QLA82XX_ADDR_DDR_NET,
  507. QLA82XX_ADDR_DDR_NET_MAX) ||
  508. ((size != 1) && (size != 2) && (size != 4) && (size != 8)))
  509. return 0;
  510. else
  511. return 1;
  512. }
  513. int qla82xx_pci_set_window_warning_count;
  514. static unsigned long
  515. qla82xx_pci_set_window(struct qla_hw_data *ha, unsigned long long addr)
  516. {
  517. int window;
  518. u32 win_read;
  519. if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  520. QLA82XX_ADDR_DDR_NET_MAX)) {
  521. /* DDR network side */
  522. window = MN_WIN(addr);
  523. ha->ddr_mn_window = window;
  524. qla82xx_wr_32(ha,
  525. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window);
  526. win_read = qla82xx_rd_32(ha,
  527. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE);
  528. if ((win_read << 17) != window) {
  529. qla_printk(KERN_WARNING, ha,
  530. "%s: Written MNwin (0x%x) != Read MNwin (0x%x)\n",
  531. __func__, window, win_read);
  532. }
  533. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_DDR_NET;
  534. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0,
  535. QLA82XX_ADDR_OCM0_MAX)) {
  536. unsigned int temp1;
  537. if ((addr & 0x00ff800) == 0xff800) {
  538. qla_printk(KERN_WARNING, ha,
  539. "%s: QM access not handled.\n", __func__);
  540. addr = -1UL;
  541. }
  542. window = OCM_WIN(addr);
  543. ha->ddr_mn_window = window;
  544. qla82xx_wr_32(ha,
  545. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window);
  546. win_read = qla82xx_rd_32(ha,
  547. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE);
  548. temp1 = ((window & 0x1FF) << 7) |
  549. ((window & 0x0FFFE0000) >> 17);
  550. if (win_read != temp1) {
  551. qla_printk(KERN_WARNING, ha,
  552. "%s: Written OCMwin (0x%x) != Read OCMwin (0x%x)\n",
  553. __func__, temp1, win_read);
  554. }
  555. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_OCM0_2M;
  556. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET,
  557. QLA82XX_P3_ADDR_QDR_NET_MAX)) {
  558. /* QDR network side */
  559. window = MS_WIN(addr);
  560. ha->qdr_sn_window = window;
  561. qla82xx_wr_32(ha,
  562. ha->ms_win_crb | QLA82XX_PCI_CRBSPACE, window);
  563. win_read = qla82xx_rd_32(ha,
  564. ha->ms_win_crb | QLA82XX_PCI_CRBSPACE);
  565. if (win_read != window) {
  566. qla_printk(KERN_WARNING, ha,
  567. "%s: Written MSwin (0x%x) != Read MSwin (0x%x)\n",
  568. __func__, window, win_read);
  569. }
  570. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_QDR_NET;
  571. } else {
  572. /*
  573. * peg gdb frequently accesses memory that doesn't exist,
  574. * this limits the chit chat so debugging isn't slowed down.
  575. */
  576. if ((qla82xx_pci_set_window_warning_count++ < 8) ||
  577. (qla82xx_pci_set_window_warning_count%64 == 0)) {
  578. qla_printk(KERN_WARNING, ha,
  579. "%s: Warning:%s Unknown address range!\n", __func__,
  580. QLA2XXX_DRIVER_NAME);
  581. }
  582. addr = -1UL;
  583. }
  584. return addr;
  585. }
  586. /* check if address is in the same windows as the previous access */
  587. static int qla82xx_pci_is_same_window(struct qla_hw_data *ha,
  588. unsigned long long addr)
  589. {
  590. int window;
  591. unsigned long long qdr_max;
  592. qdr_max = QLA82XX_P3_ADDR_QDR_NET_MAX;
  593. /* DDR network side */
  594. if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  595. QLA82XX_ADDR_DDR_NET_MAX))
  596. BUG();
  597. else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0,
  598. QLA82XX_ADDR_OCM0_MAX))
  599. return 1;
  600. else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM1,
  601. QLA82XX_ADDR_OCM1_MAX))
  602. return 1;
  603. else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET, qdr_max)) {
  604. /* QDR network side */
  605. window = ((addr - QLA82XX_ADDR_QDR_NET) >> 22) & 0x3f;
  606. if (ha->qdr_sn_window == window)
  607. return 1;
  608. }
  609. return 0;
  610. }
  611. static int qla82xx_pci_mem_read_direct(struct qla_hw_data *ha,
  612. u64 off, void *data, int size)
  613. {
  614. unsigned long flags;
  615. void *addr = NULL;
  616. int ret = 0;
  617. u64 start;
  618. uint8_t *mem_ptr = NULL;
  619. unsigned long mem_base;
  620. unsigned long mem_page;
  621. write_lock_irqsave(&ha->hw_lock, flags);
  622. /*
  623. * If attempting to access unknown address or straddle hw windows,
  624. * do not access.
  625. */
  626. start = qla82xx_pci_set_window(ha, off);
  627. if ((start == -1UL) ||
  628. (qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
  629. write_unlock_irqrestore(&ha->hw_lock, flags);
  630. qla_printk(KERN_ERR, ha,
  631. "%s out of bound pci memory access. "
  632. "offset is 0x%llx\n", QLA2XXX_DRIVER_NAME, off);
  633. return -1;
  634. }
  635. write_unlock_irqrestore(&ha->hw_lock, flags);
  636. mem_base = pci_resource_start(ha->pdev, 0);
  637. mem_page = start & PAGE_MASK;
  638. /* Map two pages whenever user tries to access addresses in two
  639. * consecutive pages.
  640. */
  641. if (mem_page != ((start + size - 1) & PAGE_MASK))
  642. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  643. else
  644. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  645. if (mem_ptr == 0UL) {
  646. *(u8 *)data = 0;
  647. return -1;
  648. }
  649. addr = mem_ptr;
  650. addr += start & (PAGE_SIZE - 1);
  651. write_lock_irqsave(&ha->hw_lock, flags);
  652. switch (size) {
  653. case 1:
  654. *(u8 *)data = readb(addr);
  655. break;
  656. case 2:
  657. *(u16 *)data = readw(addr);
  658. break;
  659. case 4:
  660. *(u32 *)data = readl(addr);
  661. break;
  662. case 8:
  663. *(u64 *)data = readq(addr);
  664. break;
  665. default:
  666. ret = -1;
  667. break;
  668. }
  669. write_unlock_irqrestore(&ha->hw_lock, flags);
  670. if (mem_ptr)
  671. iounmap(mem_ptr);
  672. return ret;
  673. }
  674. static int
  675. qla82xx_pci_mem_write_direct(struct qla_hw_data *ha,
  676. u64 off, void *data, int size)
  677. {
  678. unsigned long flags;
  679. void *addr = NULL;
  680. int ret = 0;
  681. u64 start;
  682. uint8_t *mem_ptr = NULL;
  683. unsigned long mem_base;
  684. unsigned long mem_page;
  685. write_lock_irqsave(&ha->hw_lock, flags);
  686. /*
  687. * If attempting to access unknown address or straddle hw windows,
  688. * do not access.
  689. */
  690. start = qla82xx_pci_set_window(ha, off);
  691. if ((start == -1UL) ||
  692. (qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
  693. write_unlock_irqrestore(&ha->hw_lock, flags);
  694. qla_printk(KERN_ERR, ha,
  695. "%s out of bound pci memory access. "
  696. "offset is 0x%llx\n", QLA2XXX_DRIVER_NAME, off);
  697. return -1;
  698. }
  699. write_unlock_irqrestore(&ha->hw_lock, flags);
  700. mem_base = pci_resource_start(ha->pdev, 0);
  701. mem_page = start & PAGE_MASK;
  702. /* Map two pages whenever user tries to access addresses in two
  703. * consecutive pages.
  704. */
  705. if (mem_page != ((start + size - 1) & PAGE_MASK))
  706. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
  707. else
  708. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  709. if (mem_ptr == 0UL)
  710. return -1;
  711. addr = mem_ptr;
  712. addr += start & (PAGE_SIZE - 1);
  713. write_lock_irqsave(&ha->hw_lock, flags);
  714. switch (size) {
  715. case 1:
  716. writeb(*(u8 *)data, addr);
  717. break;
  718. case 2:
  719. writew(*(u16 *)data, addr);
  720. break;
  721. case 4:
  722. writel(*(u32 *)data, addr);
  723. break;
  724. case 8:
  725. writeq(*(u64 *)data, addr);
  726. break;
  727. default:
  728. ret = -1;
  729. break;
  730. }
  731. write_unlock_irqrestore(&ha->hw_lock, flags);
  732. if (mem_ptr)
  733. iounmap(mem_ptr);
  734. return ret;
  735. }
  736. #define MTU_FUDGE_FACTOR 100
  737. static unsigned long
  738. qla82xx_decode_crb_addr(unsigned long addr)
  739. {
  740. int i;
  741. unsigned long base_addr, offset, pci_base;
  742. if (!qla82xx_crb_table_initialized)
  743. qla82xx_crb_addr_transform_setup();
  744. pci_base = ADDR_ERROR;
  745. base_addr = addr & 0xfff00000;
  746. offset = addr & 0x000fffff;
  747. for (i = 0; i < MAX_CRB_XFORM; i++) {
  748. if (crb_addr_xform[i] == base_addr) {
  749. pci_base = i << 20;
  750. break;
  751. }
  752. }
  753. if (pci_base == ADDR_ERROR)
  754. return pci_base;
  755. return pci_base + offset;
  756. }
  757. static long rom_max_timeout = 100;
  758. static long qla82xx_rom_lock_timeout = 100;
  759. static int
  760. qla82xx_rom_lock(struct qla_hw_data *ha)
  761. {
  762. int done = 0, timeout = 0;
  763. while (!done) {
  764. /* acquire semaphore2 from PCI HW block */
  765. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_LOCK));
  766. if (done == 1)
  767. break;
  768. if (timeout >= qla82xx_rom_lock_timeout)
  769. return -1;
  770. timeout++;
  771. }
  772. qla82xx_wr_32(ha, QLA82XX_ROM_LOCK_ID, ROM_LOCK_DRIVER);
  773. return 0;
  774. }
  775. static int
  776. qla82xx_wait_rom_busy(struct qla_hw_data *ha)
  777. {
  778. long timeout = 0;
  779. long done = 0 ;
  780. while (done == 0) {
  781. done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
  782. done &= 4;
  783. timeout++;
  784. if (timeout >= rom_max_timeout) {
  785. DEBUG(qla_printk(KERN_INFO, ha,
  786. "%s: Timeout reached waiting for rom busy",
  787. QLA2XXX_DRIVER_NAME));
  788. return -1;
  789. }
  790. }
  791. return 0;
  792. }
  793. static int
  794. qla82xx_wait_rom_done(struct qla_hw_data *ha)
  795. {
  796. long timeout = 0;
  797. long done = 0 ;
  798. while (done == 0) {
  799. done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
  800. done &= 2;
  801. timeout++;
  802. if (timeout >= rom_max_timeout) {
  803. DEBUG(qla_printk(KERN_INFO, ha,
  804. "%s: Timeout reached waiting for rom done",
  805. QLA2XXX_DRIVER_NAME));
  806. return -1;
  807. }
  808. }
  809. return 0;
  810. }
  811. static int
  812. qla82xx_do_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp)
  813. {
  814. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr);
  815. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  816. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  817. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0xb);
  818. qla82xx_wait_rom_busy(ha);
  819. if (qla82xx_wait_rom_done(ha)) {
  820. qla_printk(KERN_WARNING, ha,
  821. "%s: Error waiting for rom done\n",
  822. QLA2XXX_DRIVER_NAME);
  823. return -1;
  824. }
  825. /* Reset abyte_cnt and dummy_byte_cnt */
  826. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  827. udelay(10);
  828. cond_resched();
  829. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  830. *valp = qla82xx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA);
  831. return 0;
  832. }
  833. static int
  834. qla82xx_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp)
  835. {
  836. int ret, loops = 0;
  837. while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) {
  838. udelay(100);
  839. schedule();
  840. loops++;
  841. }
  842. if (loops >= 50000) {
  843. qla_printk(KERN_INFO, ha,
  844. "%s: qla82xx_rom_lock failed\n",
  845. QLA2XXX_DRIVER_NAME);
  846. return -1;
  847. }
  848. ret = qla82xx_do_rom_fast_read(ha, addr, valp);
  849. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  850. return ret;
  851. }
  852. static int
  853. qla82xx_read_status_reg(struct qla_hw_data *ha, uint32_t *val)
  854. {
  855. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_RDSR);
  856. qla82xx_wait_rom_busy(ha);
  857. if (qla82xx_wait_rom_done(ha)) {
  858. qla_printk(KERN_WARNING, ha,
  859. "Error waiting for rom done\n");
  860. return -1;
  861. }
  862. *val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA);
  863. return 0;
  864. }
  865. static int
  866. qla82xx_flash_wait_write_finish(struct qla_hw_data *ha)
  867. {
  868. long timeout = 0;
  869. uint32_t done = 1 ;
  870. uint32_t val;
  871. int ret = 0;
  872. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  873. while ((done != 0) && (ret == 0)) {
  874. ret = qla82xx_read_status_reg(ha, &val);
  875. done = val & 1;
  876. timeout++;
  877. udelay(10);
  878. cond_resched();
  879. if (timeout >= 50000) {
  880. qla_printk(KERN_WARNING, ha,
  881. "Timeout reached waiting for write finish");
  882. return -1;
  883. }
  884. }
  885. return ret;
  886. }
  887. static int
  888. qla82xx_flash_set_write_enable(struct qla_hw_data *ha)
  889. {
  890. uint32_t val;
  891. qla82xx_wait_rom_busy(ha);
  892. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  893. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WREN);
  894. qla82xx_wait_rom_busy(ha);
  895. if (qla82xx_wait_rom_done(ha))
  896. return -1;
  897. if (qla82xx_read_status_reg(ha, &val) != 0)
  898. return -1;
  899. if ((val & 2) != 2)
  900. return -1;
  901. return 0;
  902. }
  903. static int
  904. qla82xx_write_status_reg(struct qla_hw_data *ha, uint32_t val)
  905. {
  906. if (qla82xx_flash_set_write_enable(ha))
  907. return -1;
  908. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, val);
  909. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0x1);
  910. if (qla82xx_wait_rom_done(ha)) {
  911. qla_printk(KERN_WARNING, ha,
  912. "Error waiting for rom done\n");
  913. return -1;
  914. }
  915. return qla82xx_flash_wait_write_finish(ha);
  916. }
  917. static int
  918. qla82xx_write_disable_flash(struct qla_hw_data *ha)
  919. {
  920. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WRDI);
  921. if (qla82xx_wait_rom_done(ha)) {
  922. qla_printk(KERN_WARNING, ha,
  923. "Error waiting for rom done\n");
  924. return -1;
  925. }
  926. return 0;
  927. }
  928. static int
  929. ql82xx_rom_lock_d(struct qla_hw_data *ha)
  930. {
  931. int loops = 0;
  932. while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) {
  933. udelay(100);
  934. cond_resched();
  935. loops++;
  936. }
  937. if (loops >= 50000) {
  938. qla_printk(KERN_WARNING, ha, "ROM lock failed\n");
  939. return -1;
  940. }
  941. return 0;;
  942. }
  943. static int
  944. qla82xx_write_flash_dword(struct qla_hw_data *ha, uint32_t flashaddr,
  945. uint32_t data)
  946. {
  947. int ret = 0;
  948. ret = ql82xx_rom_lock_d(ha);
  949. if (ret < 0) {
  950. qla_printk(KERN_WARNING, ha, "ROM Lock failed\n");
  951. return ret;
  952. }
  953. if (qla82xx_flash_set_write_enable(ha))
  954. goto done_write;
  955. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, data);
  956. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, flashaddr);
  957. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  958. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_PP);
  959. qla82xx_wait_rom_busy(ha);
  960. if (qla82xx_wait_rom_done(ha)) {
  961. qla_printk(KERN_WARNING, ha,
  962. "Error waiting for rom done\n");
  963. ret = -1;
  964. goto done_write;
  965. }
  966. ret = qla82xx_flash_wait_write_finish(ha);
  967. done_write:
  968. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  969. return ret;
  970. }
  971. /* This routine does CRB initialize sequence
  972. * to put the ISP into operational state
  973. */
  974. static int
  975. qla82xx_pinit_from_rom(scsi_qla_host_t *vha)
  976. {
  977. int addr, val;
  978. int i ;
  979. struct crb_addr_pair *buf;
  980. unsigned long off;
  981. unsigned offset, n;
  982. struct qla_hw_data *ha = vha->hw;
  983. struct crb_addr_pair {
  984. long addr;
  985. long data;
  986. };
  987. /* Halt all the indiviual PEGs and other blocks of the ISP */
  988. qla82xx_rom_lock(ha);
  989. if (test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))
  990. /* don't reset CAM block on reset */
  991. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xfeffffff);
  992. else
  993. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xffffffff);
  994. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  995. /* Read the signature value from the flash.
  996. * Offset 0: Contain signature (0xcafecafe)
  997. * Offset 4: Offset and number of addr/value pairs
  998. * that present in CRB initialize sequence
  999. */
  1000. if (qla82xx_rom_fast_read(ha, 0, &n) != 0 || n != 0xcafecafeUL ||
  1001. qla82xx_rom_fast_read(ha, 4, &n) != 0) {
  1002. qla_printk(KERN_WARNING, ha,
  1003. "[ERROR] Reading crb_init area: n: %08x\n", n);
  1004. return -1;
  1005. }
  1006. /* Offset in flash = lower 16 bits
  1007. * Number of enteries = upper 16 bits
  1008. */
  1009. offset = n & 0xffffU;
  1010. n = (n >> 16) & 0xffffU;
  1011. /* number of addr/value pair should not exceed 1024 enteries */
  1012. if (n >= 1024) {
  1013. qla_printk(KERN_WARNING, ha,
  1014. "%s: %s:n=0x%x [ERROR] Card flash not initialized.\n",
  1015. QLA2XXX_DRIVER_NAME, __func__, n);
  1016. return -1;
  1017. }
  1018. qla_printk(KERN_INFO, ha,
  1019. "%s: %d CRB init values found in ROM.\n", QLA2XXX_DRIVER_NAME, n);
  1020. buf = kmalloc(n * sizeof(struct crb_addr_pair), GFP_KERNEL);
  1021. if (buf == NULL) {
  1022. qla_printk(KERN_WARNING, ha,
  1023. "%s: [ERROR] Unable to malloc memory.\n",
  1024. QLA2XXX_DRIVER_NAME);
  1025. return -1;
  1026. }
  1027. for (i = 0; i < n; i++) {
  1028. if (qla82xx_rom_fast_read(ha, 8*i + 4*offset, &val) != 0 ||
  1029. qla82xx_rom_fast_read(ha, 8*i + 4*offset + 4, &addr) != 0) {
  1030. kfree(buf);
  1031. return -1;
  1032. }
  1033. buf[i].addr = addr;
  1034. buf[i].data = val;
  1035. }
  1036. for (i = 0; i < n; i++) {
  1037. /* Translate internal CRB initialization
  1038. * address to PCI bus address
  1039. */
  1040. off = qla82xx_decode_crb_addr((unsigned long)buf[i].addr) +
  1041. QLA82XX_PCI_CRBSPACE;
  1042. /* Not all CRB addr/value pair to be written,
  1043. * some of them are skipped
  1044. */
  1045. /* skipping cold reboot MAGIC */
  1046. if (off == QLA82XX_CAM_RAM(0x1fc))
  1047. continue;
  1048. /* do not reset PCI */
  1049. if (off == (ROMUSB_GLB + 0xbc))
  1050. continue;
  1051. /* skip core clock, so that firmware can increase the clock */
  1052. if (off == (ROMUSB_GLB + 0xc8))
  1053. continue;
  1054. /* skip the function enable register */
  1055. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION))
  1056. continue;
  1057. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION2))
  1058. continue;
  1059. if ((off & 0x0ff00000) == QLA82XX_CRB_SMB)
  1060. continue;
  1061. if ((off & 0x0ff00000) == QLA82XX_CRB_DDR_NET)
  1062. continue;
  1063. if (off == ADDR_ERROR) {
  1064. qla_printk(KERN_WARNING, ha,
  1065. "%s: [ERROR] Unknown addr: 0x%08lx\n",
  1066. QLA2XXX_DRIVER_NAME, buf[i].addr);
  1067. continue;
  1068. }
  1069. qla82xx_wr_32(ha, off, buf[i].data);
  1070. /* ISP requires much bigger delay to settle down,
  1071. * else crb_window returns 0xffffffff
  1072. */
  1073. if (off == QLA82XX_ROMUSB_GLB_SW_RESET)
  1074. msleep(1000);
  1075. /* ISP requires millisec delay between
  1076. * successive CRB register updation
  1077. */
  1078. msleep(1);
  1079. }
  1080. kfree(buf);
  1081. /* Resetting the data and instruction cache */
  1082. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0xec, 0x1e);
  1083. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0x4c, 8);
  1084. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_I+0x4c, 8);
  1085. /* Clear all protocol processing engines */
  1086. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0x8, 0);
  1087. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0xc, 0);
  1088. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0x8, 0);
  1089. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0xc, 0);
  1090. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0x8, 0);
  1091. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0xc, 0);
  1092. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0x8, 0);
  1093. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0xc, 0);
  1094. return 0;
  1095. }
  1096. static int
  1097. qla82xx_check_for_bad_spd(struct qla_hw_data *ha)
  1098. {
  1099. u32 val = 0;
  1100. val = qla82xx_rd_32(ha, BOOT_LOADER_DIMM_STATUS);
  1101. val &= QLA82XX_BOOT_LOADER_MN_ISSUE;
  1102. if (val & QLA82XX_PEG_TUNE_MN_SPD_ZEROED) {
  1103. qla_printk(KERN_INFO, ha,
  1104. "Memory DIMM SPD not programmed. "
  1105. " Assumed valid.\n");
  1106. return 1;
  1107. } else if (val) {
  1108. qla_printk(KERN_INFO, ha,
  1109. "Memory DIMM type incorrect.Info:%08X.\n", val);
  1110. return 2;
  1111. }
  1112. return 0;
  1113. }
  1114. static int
  1115. qla82xx_pci_mem_write_2M(struct qla_hw_data *ha,
  1116. u64 off, void *data, int size)
  1117. {
  1118. int i, j, ret = 0, loop, sz[2], off0;
  1119. int scale, shift_amount, startword;
  1120. uint32_t temp;
  1121. uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
  1122. /*
  1123. * If not MN, go check for MS or invalid.
  1124. */
  1125. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1126. mem_crb = QLA82XX_CRB_QDR_NET;
  1127. else {
  1128. mem_crb = QLA82XX_CRB_DDR_NET;
  1129. if (qla82xx_pci_mem_bound_check(ha, off, size) == 0)
  1130. return qla82xx_pci_mem_write_direct(ha,
  1131. off, data, size);
  1132. }
  1133. off0 = off & 0x7;
  1134. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1135. sz[1] = size - sz[0];
  1136. off8 = off & 0xfffffff0;
  1137. loop = (((off & 0xf) + size - 1) >> 4) + 1;
  1138. shift_amount = 4;
  1139. scale = 2;
  1140. startword = (off & 0xf)/8;
  1141. for (i = 0; i < loop; i++) {
  1142. if (qla82xx_pci_mem_read_2M(ha, off8 +
  1143. (i << shift_amount), &word[i * scale], 8))
  1144. return -1;
  1145. }
  1146. switch (size) {
  1147. case 1:
  1148. tmpw = *((uint8_t *)data);
  1149. break;
  1150. case 2:
  1151. tmpw = *((uint16_t *)data);
  1152. break;
  1153. case 4:
  1154. tmpw = *((uint32_t *)data);
  1155. break;
  1156. case 8:
  1157. default:
  1158. tmpw = *((uint64_t *)data);
  1159. break;
  1160. }
  1161. if (sz[0] == 8) {
  1162. word[startword] = tmpw;
  1163. } else {
  1164. word[startword] &=
  1165. ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1166. word[startword] |= tmpw << (off0 * 8);
  1167. }
  1168. if (sz[1] != 0) {
  1169. word[startword+1] &= ~(~0ULL << (sz[1] * 8));
  1170. word[startword+1] |= tmpw >> (sz[0] * 8);
  1171. }
  1172. /*
  1173. * don't lock here - write_wx gets the lock if each time
  1174. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1175. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1176. */
  1177. for (i = 0; i < loop; i++) {
  1178. temp = off8 + (i << shift_amount);
  1179. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
  1180. temp = 0;
  1181. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
  1182. temp = word[i * scale] & 0xffffffff;
  1183. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
  1184. temp = (word[i * scale] >> 32) & 0xffffffff;
  1185. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
  1186. temp = word[i*scale + 1] & 0xffffffff;
  1187. qla82xx_wr_32(ha, mem_crb +
  1188. MIU_TEST_AGT_WRDATA_UPPER_LO, temp);
  1189. temp = (word[i*scale + 1] >> 32) & 0xffffffff;
  1190. qla82xx_wr_32(ha, mem_crb +
  1191. MIU_TEST_AGT_WRDATA_UPPER_HI, temp);
  1192. temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1193. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1194. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1195. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1196. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1197. temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1198. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1199. break;
  1200. }
  1201. if (j >= MAX_CTL_CHECK) {
  1202. if (printk_ratelimit())
  1203. dev_err(&ha->pdev->dev,
  1204. "failed to write through agent\n");
  1205. ret = -1;
  1206. break;
  1207. }
  1208. }
  1209. return ret;
  1210. }
  1211. static int
  1212. qla82xx_fw_load_from_flash(struct qla_hw_data *ha)
  1213. {
  1214. int i;
  1215. long size = 0;
  1216. long flashaddr = ha->flt_region_bootload << 2;
  1217. long memaddr = BOOTLD_START;
  1218. u64 data;
  1219. u32 high, low;
  1220. size = (IMAGE_START - BOOTLD_START) / 8;
  1221. for (i = 0; i < size; i++) {
  1222. if ((qla82xx_rom_fast_read(ha, flashaddr, (int *)&low)) ||
  1223. (qla82xx_rom_fast_read(ha, flashaddr + 4, (int *)&high))) {
  1224. return -1;
  1225. }
  1226. data = ((u64)high << 32) | low ;
  1227. qla82xx_pci_mem_write_2M(ha, memaddr, &data, 8);
  1228. flashaddr += 8;
  1229. memaddr += 8;
  1230. if (i % 0x1000 == 0)
  1231. msleep(1);
  1232. }
  1233. udelay(100);
  1234. read_lock(&ha->hw_lock);
  1235. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
  1236. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
  1237. read_unlock(&ha->hw_lock);
  1238. return 0;
  1239. }
  1240. int
  1241. qla82xx_pci_mem_read_2M(struct qla_hw_data *ha,
  1242. u64 off, void *data, int size)
  1243. {
  1244. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1245. int shift_amount;
  1246. uint32_t temp;
  1247. uint64_t off8, val, mem_crb, word[2] = {0, 0};
  1248. /*
  1249. * If not MN, go check for MS or invalid.
  1250. */
  1251. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1252. mem_crb = QLA82XX_CRB_QDR_NET;
  1253. else {
  1254. mem_crb = QLA82XX_CRB_DDR_NET;
  1255. if (qla82xx_pci_mem_bound_check(ha, off, size) == 0)
  1256. return qla82xx_pci_mem_read_direct(ha,
  1257. off, data, size);
  1258. }
  1259. off8 = off & 0xfffffff0;
  1260. off0[0] = off & 0xf;
  1261. sz[0] = (size < (16 - off0[0])) ? size : (16 - off0[0]);
  1262. shift_amount = 4;
  1263. loop = ((off0[0] + size - 1) >> shift_amount) + 1;
  1264. off0[1] = 0;
  1265. sz[1] = size - sz[0];
  1266. /*
  1267. * don't lock here - write_wx gets the lock if each time
  1268. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1269. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1270. */
  1271. for (i = 0; i < loop; i++) {
  1272. temp = off8 + (i << shift_amount);
  1273. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
  1274. temp = 0;
  1275. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
  1276. temp = MIU_TA_CTL_ENABLE;
  1277. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1278. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  1279. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1280. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1281. temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1282. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1283. break;
  1284. }
  1285. if (j >= MAX_CTL_CHECK) {
  1286. if (printk_ratelimit())
  1287. dev_err(&ha->pdev->dev,
  1288. "failed to read through agent\n");
  1289. break;
  1290. }
  1291. start = off0[i] >> 2;
  1292. end = (off0[i] + sz[i] - 1) >> 2;
  1293. for (k = start; k <= end; k++) {
  1294. temp = qla82xx_rd_32(ha,
  1295. mem_crb + MIU_TEST_AGT_RDDATA(k));
  1296. word[i] |= ((uint64_t)temp << (32 * (k & 1)));
  1297. }
  1298. }
  1299. /*
  1300. * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1301. * write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1302. */
  1303. if (j >= MAX_CTL_CHECK)
  1304. return -1;
  1305. if ((off0[0] & 7) == 0) {
  1306. val = word[0];
  1307. } else {
  1308. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1309. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1310. }
  1311. switch (size) {
  1312. case 1:
  1313. *(uint8_t *)data = val;
  1314. break;
  1315. case 2:
  1316. *(uint16_t *)data = val;
  1317. break;
  1318. case 4:
  1319. *(uint32_t *)data = val;
  1320. break;
  1321. case 8:
  1322. *(uint64_t *)data = val;
  1323. break;
  1324. }
  1325. return 0;
  1326. }
  1327. static struct qla82xx_uri_table_desc *
  1328. qla82xx_get_table_desc(const u8 *unirom, int section)
  1329. {
  1330. uint32_t i;
  1331. struct qla82xx_uri_table_desc *directory =
  1332. (struct qla82xx_uri_table_desc *)&unirom[0];
  1333. __le32 offset;
  1334. __le32 tab_type;
  1335. __le32 entries = cpu_to_le32(directory->num_entries);
  1336. for (i = 0; i < entries; i++) {
  1337. offset = cpu_to_le32(directory->findex) +
  1338. (i * cpu_to_le32(directory->entry_size));
  1339. tab_type = cpu_to_le32(*((u32 *)&unirom[offset] + 8));
  1340. if (tab_type == section)
  1341. return (struct qla82xx_uri_table_desc *)&unirom[offset];
  1342. }
  1343. return NULL;
  1344. }
  1345. static struct qla82xx_uri_data_desc *
  1346. qla82xx_get_data_desc(struct qla_hw_data *ha,
  1347. u32 section, u32 idx_offset)
  1348. {
  1349. const u8 *unirom = ha->hablob->fw->data;
  1350. int idx = cpu_to_le32(*((int *)&unirom[ha->file_prd_off] + idx_offset));
  1351. struct qla82xx_uri_table_desc *tab_desc = NULL;
  1352. __le32 offset;
  1353. tab_desc = qla82xx_get_table_desc(unirom, section);
  1354. if (!tab_desc)
  1355. return NULL;
  1356. offset = cpu_to_le32(tab_desc->findex) +
  1357. (cpu_to_le32(tab_desc->entry_size) * idx);
  1358. return (struct qla82xx_uri_data_desc *)&unirom[offset];
  1359. }
  1360. static u8 *
  1361. qla82xx_get_bootld_offset(struct qla_hw_data *ha)
  1362. {
  1363. u32 offset = BOOTLD_START;
  1364. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1365. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1366. uri_desc = qla82xx_get_data_desc(ha,
  1367. QLA82XX_URI_DIR_SECT_BOOTLD, QLA82XX_URI_BOOTLD_IDX_OFF);
  1368. if (uri_desc)
  1369. offset = cpu_to_le32(uri_desc->findex);
  1370. }
  1371. return (u8 *)&ha->hablob->fw->data[offset];
  1372. }
  1373. static __le32
  1374. qla82xx_get_fw_size(struct qla_hw_data *ha)
  1375. {
  1376. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1377. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1378. uri_desc = qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW,
  1379. QLA82XX_URI_FIRMWARE_IDX_OFF);
  1380. if (uri_desc)
  1381. return cpu_to_le32(uri_desc->size);
  1382. }
  1383. return cpu_to_le32(*(u32 *)&ha->hablob->fw->data[FW_SIZE_OFFSET]);
  1384. }
  1385. static u8 *
  1386. qla82xx_get_fw_offs(struct qla_hw_data *ha)
  1387. {
  1388. u32 offset = IMAGE_START;
  1389. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1390. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1391. uri_desc = qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW,
  1392. QLA82XX_URI_FIRMWARE_IDX_OFF);
  1393. if (uri_desc)
  1394. offset = cpu_to_le32(uri_desc->findex);
  1395. }
  1396. return (u8 *)&ha->hablob->fw->data[offset];
  1397. }
  1398. /* PCI related functions */
  1399. char *
  1400. qla82xx_pci_info_str(struct scsi_qla_host *vha, char *str)
  1401. {
  1402. int pcie_reg;
  1403. struct qla_hw_data *ha = vha->hw;
  1404. char lwstr[6];
  1405. uint16_t lnk;
  1406. pcie_reg = pci_find_capability(ha->pdev, PCI_CAP_ID_EXP);
  1407. pci_read_config_word(ha->pdev, pcie_reg + PCI_EXP_LNKSTA, &lnk);
  1408. ha->link_width = (lnk >> 4) & 0x3f;
  1409. strcpy(str, "PCIe (");
  1410. strcat(str, "2.5Gb/s ");
  1411. snprintf(lwstr, sizeof(lwstr), "x%d)", ha->link_width);
  1412. strcat(str, lwstr);
  1413. return str;
  1414. }
  1415. int qla82xx_pci_region_offset(struct pci_dev *pdev, int region)
  1416. {
  1417. unsigned long val = 0;
  1418. u32 control;
  1419. switch (region) {
  1420. case 0:
  1421. val = 0;
  1422. break;
  1423. case 1:
  1424. pci_read_config_dword(pdev, QLA82XX_PCI_REG_MSIX_TBL, &control);
  1425. val = control + QLA82XX_MSIX_TBL_SPACE;
  1426. break;
  1427. }
  1428. return val;
  1429. }
  1430. int
  1431. qla82xx_iospace_config(struct qla_hw_data *ha)
  1432. {
  1433. uint32_t len = 0;
  1434. if (pci_request_regions(ha->pdev, QLA2XXX_DRIVER_NAME)) {
  1435. qla_printk(KERN_WARNING, ha,
  1436. "Failed to reserve selected regions (%s)\n",
  1437. pci_name(ha->pdev));
  1438. goto iospace_error_exit;
  1439. }
  1440. /* Use MMIO operations for all accesses. */
  1441. if (!(pci_resource_flags(ha->pdev, 0) & IORESOURCE_MEM)) {
  1442. qla_printk(KERN_ERR, ha,
  1443. "region #0 not an MMIO resource (%s), aborting\n",
  1444. pci_name(ha->pdev));
  1445. goto iospace_error_exit;
  1446. }
  1447. len = pci_resource_len(ha->pdev, 0);
  1448. ha->nx_pcibase =
  1449. (unsigned long)ioremap(pci_resource_start(ha->pdev, 0), len);
  1450. if (!ha->nx_pcibase) {
  1451. qla_printk(KERN_ERR, ha,
  1452. "cannot remap pcibase MMIO (%s), aborting\n",
  1453. pci_name(ha->pdev));
  1454. pci_release_regions(ha->pdev);
  1455. goto iospace_error_exit;
  1456. }
  1457. /* Mapping of IO base pointer */
  1458. ha->iobase = (device_reg_t __iomem *)((uint8_t *)ha->nx_pcibase +
  1459. 0xbc000 + (ha->pdev->devfn << 11));
  1460. if (!ql2xdbwr) {
  1461. ha->nxdb_wr_ptr =
  1462. (unsigned long)ioremap((pci_resource_start(ha->pdev, 4) +
  1463. (ha->pdev->devfn << 12)), 4);
  1464. if (!ha->nxdb_wr_ptr) {
  1465. qla_printk(KERN_ERR, ha,
  1466. "cannot remap MMIO (%s), aborting\n",
  1467. pci_name(ha->pdev));
  1468. pci_release_regions(ha->pdev);
  1469. goto iospace_error_exit;
  1470. }
  1471. /* Mapping of IO base pointer,
  1472. * door bell read and write pointer
  1473. */
  1474. ha->nxdb_rd_ptr = (uint8_t *) ha->nx_pcibase + (512 * 1024) +
  1475. (ha->pdev->devfn * 8);
  1476. } else {
  1477. ha->nxdb_wr_ptr = (ha->pdev->devfn == 6 ?
  1478. QLA82XX_CAMRAM_DB1 :
  1479. QLA82XX_CAMRAM_DB2);
  1480. }
  1481. ha->max_req_queues = ha->max_rsp_queues = 1;
  1482. ha->msix_count = ha->max_rsp_queues + 1;
  1483. return 0;
  1484. iospace_error_exit:
  1485. return -ENOMEM;
  1486. }
  1487. /* GS related functions */
  1488. /* Initialization related functions */
  1489. /**
  1490. * qla82xx_pci_config() - Setup ISP82xx PCI configuration registers.
  1491. * @ha: HA context
  1492. *
  1493. * Returns 0 on success.
  1494. */
  1495. int
  1496. qla82xx_pci_config(scsi_qla_host_t *vha)
  1497. {
  1498. struct qla_hw_data *ha = vha->hw;
  1499. int ret;
  1500. pci_set_master(ha->pdev);
  1501. ret = pci_set_mwi(ha->pdev);
  1502. ha->chip_revision = ha->pdev->revision;
  1503. return 0;
  1504. }
  1505. /**
  1506. * qla82xx_reset_chip() - Setup ISP82xx PCI configuration registers.
  1507. * @ha: HA context
  1508. *
  1509. * Returns 0 on success.
  1510. */
  1511. void
  1512. qla82xx_reset_chip(scsi_qla_host_t *vha)
  1513. {
  1514. struct qla_hw_data *ha = vha->hw;
  1515. ha->isp_ops->disable_intrs(ha);
  1516. }
  1517. void qla82xx_config_rings(struct scsi_qla_host *vha)
  1518. {
  1519. struct qla_hw_data *ha = vha->hw;
  1520. struct device_reg_82xx __iomem *reg = &ha->iobase->isp82;
  1521. struct init_cb_81xx *icb;
  1522. struct req_que *req = ha->req_q_map[0];
  1523. struct rsp_que *rsp = ha->rsp_q_map[0];
  1524. /* Setup ring parameters in initialization control block. */
  1525. icb = (struct init_cb_81xx *)ha->init_cb;
  1526. icb->request_q_outpointer = __constant_cpu_to_le16(0);
  1527. icb->response_q_inpointer = __constant_cpu_to_le16(0);
  1528. icb->request_q_length = cpu_to_le16(req->length);
  1529. icb->response_q_length = cpu_to_le16(rsp->length);
  1530. icb->request_q_address[0] = cpu_to_le32(LSD(req->dma));
  1531. icb->request_q_address[1] = cpu_to_le32(MSD(req->dma));
  1532. icb->response_q_address[0] = cpu_to_le32(LSD(rsp->dma));
  1533. icb->response_q_address[1] = cpu_to_le32(MSD(rsp->dma));
  1534. WRT_REG_DWORD((unsigned long __iomem *)&reg->req_q_out[0], 0);
  1535. WRT_REG_DWORD((unsigned long __iomem *)&reg->rsp_q_in[0], 0);
  1536. WRT_REG_DWORD((unsigned long __iomem *)&reg->rsp_q_out[0], 0);
  1537. }
  1538. void qla82xx_reset_adapter(struct scsi_qla_host *vha)
  1539. {
  1540. struct qla_hw_data *ha = vha->hw;
  1541. vha->flags.online = 0;
  1542. qla2x00_try_to_stop_firmware(vha);
  1543. ha->isp_ops->disable_intrs(ha);
  1544. }
  1545. static int
  1546. qla82xx_fw_load_from_blob(struct qla_hw_data *ha)
  1547. {
  1548. u64 *ptr64;
  1549. u32 i, flashaddr, size;
  1550. __le64 data;
  1551. size = (IMAGE_START - BOOTLD_START) / 8;
  1552. ptr64 = (u64 *)qla82xx_get_bootld_offset(ha);
  1553. flashaddr = BOOTLD_START;
  1554. for (i = 0; i < size; i++) {
  1555. data = cpu_to_le64(ptr64[i]);
  1556. if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8))
  1557. return -EIO;
  1558. flashaddr += 8;
  1559. }
  1560. flashaddr = FLASH_ADDR_START;
  1561. size = (__force u32)qla82xx_get_fw_size(ha) / 8;
  1562. ptr64 = (u64 *)qla82xx_get_fw_offs(ha);
  1563. for (i = 0; i < size; i++) {
  1564. data = cpu_to_le64(ptr64[i]);
  1565. if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8))
  1566. return -EIO;
  1567. flashaddr += 8;
  1568. }
  1569. udelay(100);
  1570. /* Write a magic value to CAMRAM register
  1571. * at a specified offset to indicate
  1572. * that all data is written and
  1573. * ready for firmware to initialize.
  1574. */
  1575. qla82xx_wr_32(ha, QLA82XX_CAM_RAM(0x1fc), QLA82XX_BDINFO_MAGIC);
  1576. read_lock(&ha->hw_lock);
  1577. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
  1578. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
  1579. read_unlock(&ha->hw_lock);
  1580. return 0;
  1581. }
  1582. static int
  1583. qla82xx_set_product_offset(struct qla_hw_data *ha)
  1584. {
  1585. struct qla82xx_uri_table_desc *ptab_desc = NULL;
  1586. const uint8_t *unirom = ha->hablob->fw->data;
  1587. uint32_t i;
  1588. __le32 entries;
  1589. __le32 flags, file_chiprev, offset;
  1590. uint8_t chiprev = ha->chip_revision;
  1591. /* Hardcoding mn_present flag for P3P */
  1592. int mn_present = 0;
  1593. uint32_t flagbit;
  1594. ptab_desc = qla82xx_get_table_desc(unirom,
  1595. QLA82XX_URI_DIR_SECT_PRODUCT_TBL);
  1596. if (!ptab_desc)
  1597. return -1;
  1598. entries = cpu_to_le32(ptab_desc->num_entries);
  1599. for (i = 0; i < entries; i++) {
  1600. offset = cpu_to_le32(ptab_desc->findex) +
  1601. (i * cpu_to_le32(ptab_desc->entry_size));
  1602. flags = cpu_to_le32(*((int *)&unirom[offset] +
  1603. QLA82XX_URI_FLAGS_OFF));
  1604. file_chiprev = cpu_to_le32(*((int *)&unirom[offset] +
  1605. QLA82XX_URI_CHIP_REV_OFF));
  1606. flagbit = mn_present ? 1 : 2;
  1607. if ((chiprev == file_chiprev) && ((1ULL << flagbit) & flags)) {
  1608. ha->file_prd_off = offset;
  1609. return 0;
  1610. }
  1611. }
  1612. return -1;
  1613. }
  1614. int
  1615. qla82xx_validate_firmware_blob(scsi_qla_host_t *vha, uint8_t fw_type)
  1616. {
  1617. __le32 val;
  1618. uint32_t min_size;
  1619. struct qla_hw_data *ha = vha->hw;
  1620. const struct firmware *fw = ha->hablob->fw;
  1621. ha->fw_type = fw_type;
  1622. if (fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1623. if (qla82xx_set_product_offset(ha))
  1624. return -EINVAL;
  1625. min_size = QLA82XX_URI_FW_MIN_SIZE;
  1626. } else {
  1627. val = cpu_to_le32(*(u32 *)&fw->data[QLA82XX_FW_MAGIC_OFFSET]);
  1628. if ((__force u32)val != QLA82XX_BDINFO_MAGIC)
  1629. return -EINVAL;
  1630. min_size = QLA82XX_FW_MIN_SIZE;
  1631. }
  1632. if (fw->size < min_size)
  1633. return -EINVAL;
  1634. return 0;
  1635. }
  1636. static int
  1637. qla82xx_check_cmdpeg_state(struct qla_hw_data *ha)
  1638. {
  1639. u32 val = 0;
  1640. int retries = 60;
  1641. do {
  1642. read_lock(&ha->hw_lock);
  1643. val = qla82xx_rd_32(ha, CRB_CMDPEG_STATE);
  1644. read_unlock(&ha->hw_lock);
  1645. switch (val) {
  1646. case PHAN_INITIALIZE_COMPLETE:
  1647. case PHAN_INITIALIZE_ACK:
  1648. return QLA_SUCCESS;
  1649. case PHAN_INITIALIZE_FAILED:
  1650. break;
  1651. default:
  1652. break;
  1653. }
  1654. qla_printk(KERN_WARNING, ha,
  1655. "CRB_CMDPEG_STATE: 0x%x and retries: 0x%x\n",
  1656. val, retries);
  1657. msleep(500);
  1658. } while (--retries);
  1659. qla_printk(KERN_INFO, ha,
  1660. "Cmd Peg initialization failed: 0x%x.\n", val);
  1661. qla82xx_check_for_bad_spd(ha);
  1662. val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_PEGTUNE_DONE);
  1663. read_lock(&ha->hw_lock);
  1664. qla82xx_wr_32(ha, CRB_CMDPEG_STATE, PHAN_INITIALIZE_FAILED);
  1665. read_unlock(&ha->hw_lock);
  1666. return QLA_FUNCTION_FAILED;
  1667. }
  1668. static int
  1669. qla82xx_check_rcvpeg_state(struct qla_hw_data *ha)
  1670. {
  1671. u32 val = 0;
  1672. int retries = 60;
  1673. do {
  1674. read_lock(&ha->hw_lock);
  1675. val = qla82xx_rd_32(ha, CRB_RCVPEG_STATE);
  1676. read_unlock(&ha->hw_lock);
  1677. switch (val) {
  1678. case PHAN_INITIALIZE_COMPLETE:
  1679. case PHAN_INITIALIZE_ACK:
  1680. return QLA_SUCCESS;
  1681. case PHAN_INITIALIZE_FAILED:
  1682. break;
  1683. default:
  1684. break;
  1685. }
  1686. qla_printk(KERN_WARNING, ha,
  1687. "CRB_RCVPEG_STATE: 0x%x and retries: 0x%x\n",
  1688. val, retries);
  1689. msleep(500);
  1690. } while (--retries);
  1691. qla_printk(KERN_INFO, ha,
  1692. "Rcv Peg initialization failed: 0x%x.\n", val);
  1693. read_lock(&ha->hw_lock);
  1694. qla82xx_wr_32(ha, CRB_RCVPEG_STATE, PHAN_INITIALIZE_FAILED);
  1695. read_unlock(&ha->hw_lock);
  1696. return QLA_FUNCTION_FAILED;
  1697. }
  1698. /* ISR related functions */
  1699. uint32_t qla82xx_isr_int_target_mask_enable[8] = {
  1700. ISR_INT_TARGET_MASK, ISR_INT_TARGET_MASK_F1,
  1701. ISR_INT_TARGET_MASK_F2, ISR_INT_TARGET_MASK_F3,
  1702. ISR_INT_TARGET_MASK_F4, ISR_INT_TARGET_MASK_F5,
  1703. ISR_INT_TARGET_MASK_F7, ISR_INT_TARGET_MASK_F7
  1704. };
  1705. uint32_t qla82xx_isr_int_target_status[8] = {
  1706. ISR_INT_TARGET_STATUS, ISR_INT_TARGET_STATUS_F1,
  1707. ISR_INT_TARGET_STATUS_F2, ISR_INT_TARGET_STATUS_F3,
  1708. ISR_INT_TARGET_STATUS_F4, ISR_INT_TARGET_STATUS_F5,
  1709. ISR_INT_TARGET_STATUS_F7, ISR_INT_TARGET_STATUS_F7
  1710. };
  1711. static struct qla82xx_legacy_intr_set legacy_intr[] = \
  1712. QLA82XX_LEGACY_INTR_CONFIG;
  1713. /*
  1714. * qla82xx_mbx_completion() - Process mailbox command completions.
  1715. * @ha: SCSI driver HA context
  1716. * @mb0: Mailbox0 register
  1717. */
  1718. static void
  1719. qla82xx_mbx_completion(scsi_qla_host_t *vha, uint16_t mb0)
  1720. {
  1721. uint16_t cnt;
  1722. uint16_t __iomem *wptr;
  1723. struct qla_hw_data *ha = vha->hw;
  1724. struct device_reg_82xx __iomem *reg = &ha->iobase->isp82;
  1725. wptr = (uint16_t __iomem *)&reg->mailbox_out[1];
  1726. /* Load return mailbox registers. */
  1727. ha->flags.mbox_int = 1;
  1728. ha->mailbox_out[0] = mb0;
  1729. for (cnt = 1; cnt < ha->mbx_count; cnt++) {
  1730. ha->mailbox_out[cnt] = RD_REG_WORD(wptr);
  1731. wptr++;
  1732. }
  1733. if (ha->mcp) {
  1734. DEBUG3_11(printk(KERN_INFO "%s(%ld): "
  1735. "Got mailbox completion. cmd=%x.\n",
  1736. __func__, vha->host_no, ha->mcp->mb[0]));
  1737. } else {
  1738. qla_printk(KERN_INFO, ha,
  1739. "%s(%ld): MBX pointer ERROR!\n",
  1740. __func__, vha->host_no);
  1741. }
  1742. }
  1743. /*
  1744. * qla82xx_intr_handler() - Process interrupts for the ISP23xx and ISP63xx.
  1745. * @irq:
  1746. * @dev_id: SCSI driver HA context
  1747. * @regs:
  1748. *
  1749. * Called by system whenever the host adapter generates an interrupt.
  1750. *
  1751. * Returns handled flag.
  1752. */
  1753. irqreturn_t
  1754. qla82xx_intr_handler(int irq, void *dev_id)
  1755. {
  1756. scsi_qla_host_t *vha;
  1757. struct qla_hw_data *ha;
  1758. struct rsp_que *rsp;
  1759. struct device_reg_82xx __iomem *reg;
  1760. int status = 0, status1 = 0;
  1761. unsigned long flags;
  1762. unsigned long iter;
  1763. uint32_t stat;
  1764. uint16_t mb[4];
  1765. rsp = (struct rsp_que *) dev_id;
  1766. if (!rsp) {
  1767. printk(KERN_INFO
  1768. "%s(): NULL response queue pointer\n", __func__);
  1769. return IRQ_NONE;
  1770. }
  1771. ha = rsp->hw;
  1772. if (!ha->flags.msi_enabled) {
  1773. status = qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1774. if (!(status & ha->nx_legacy_intr.int_vec_bit))
  1775. return IRQ_NONE;
  1776. status1 = qla82xx_rd_32(ha, ISR_INT_STATE_REG);
  1777. if (!ISR_IS_LEGACY_INTR_TRIGGERED(status1))
  1778. return IRQ_NONE;
  1779. }
  1780. /* clear the interrupt */
  1781. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_status_reg, 0xffffffff);
  1782. /* read twice to ensure write is flushed */
  1783. qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1784. qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1785. reg = &ha->iobase->isp82;
  1786. spin_lock_irqsave(&ha->hardware_lock, flags);
  1787. vha = pci_get_drvdata(ha->pdev);
  1788. for (iter = 1; iter--; ) {
  1789. if (RD_REG_DWORD(&reg->host_int)) {
  1790. stat = RD_REG_DWORD(&reg->host_status);
  1791. switch (stat & 0xff) {
  1792. case 0x1:
  1793. case 0x2:
  1794. case 0x10:
  1795. case 0x11:
  1796. qla82xx_mbx_completion(vha, MSW(stat));
  1797. status |= MBX_INTERRUPT;
  1798. break;
  1799. case 0x12:
  1800. mb[0] = MSW(stat);
  1801. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1802. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1803. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1804. qla2x00_async_event(vha, rsp, mb);
  1805. break;
  1806. case 0x13:
  1807. qla24xx_process_response_queue(vha, rsp);
  1808. break;
  1809. default:
  1810. DEBUG2(printk("scsi(%ld): "
  1811. " Unrecognized interrupt type (%d).\n",
  1812. vha->host_no, stat & 0xff));
  1813. break;
  1814. }
  1815. }
  1816. WRT_REG_DWORD(&reg->host_int, 0);
  1817. }
  1818. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1819. if (!ha->flags.msi_enabled)
  1820. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
  1821. #ifdef QL_DEBUG_LEVEL_17
  1822. if (!irq && ha->flags.eeh_busy)
  1823. qla_printk(KERN_WARNING, ha,
  1824. "isr: status %x, cmd_flags %lx, mbox_int %x, stat %x\n",
  1825. status, ha->mbx_cmd_flags, ha->flags.mbox_int, stat);
  1826. #endif
  1827. if (test_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags) &&
  1828. (status & MBX_INTERRUPT) && ha->flags.mbox_int) {
  1829. set_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  1830. complete(&ha->mbx_intr_comp);
  1831. }
  1832. return IRQ_HANDLED;
  1833. }
  1834. irqreturn_t
  1835. qla82xx_msix_default(int irq, void *dev_id)
  1836. {
  1837. scsi_qla_host_t *vha;
  1838. struct qla_hw_data *ha;
  1839. struct rsp_que *rsp;
  1840. struct device_reg_82xx __iomem *reg;
  1841. int status = 0;
  1842. unsigned long flags;
  1843. uint32_t stat;
  1844. uint16_t mb[4];
  1845. rsp = (struct rsp_que *) dev_id;
  1846. if (!rsp) {
  1847. printk(KERN_INFO
  1848. "%s(): NULL response queue pointer\n", __func__);
  1849. return IRQ_NONE;
  1850. }
  1851. ha = rsp->hw;
  1852. reg = &ha->iobase->isp82;
  1853. spin_lock_irqsave(&ha->hardware_lock, flags);
  1854. vha = pci_get_drvdata(ha->pdev);
  1855. do {
  1856. if (RD_REG_DWORD(&reg->host_int)) {
  1857. stat = RD_REG_DWORD(&reg->host_status);
  1858. switch (stat & 0xff) {
  1859. case 0x1:
  1860. case 0x2:
  1861. case 0x10:
  1862. case 0x11:
  1863. qla82xx_mbx_completion(vha, MSW(stat));
  1864. status |= MBX_INTERRUPT;
  1865. break;
  1866. case 0x12:
  1867. mb[0] = MSW(stat);
  1868. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1869. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1870. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1871. qla2x00_async_event(vha, rsp, mb);
  1872. break;
  1873. case 0x13:
  1874. qla24xx_process_response_queue(vha, rsp);
  1875. break;
  1876. default:
  1877. DEBUG2(printk("scsi(%ld): "
  1878. " Unrecognized interrupt type (%d).\n",
  1879. vha->host_no, stat & 0xff));
  1880. break;
  1881. }
  1882. }
  1883. WRT_REG_DWORD(&reg->host_int, 0);
  1884. } while (0);
  1885. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1886. #ifdef QL_DEBUG_LEVEL_17
  1887. if (!irq && ha->flags.eeh_busy)
  1888. qla_printk(KERN_WARNING, ha,
  1889. "isr: status %x, cmd_flags %lx, mbox_int %x, stat %x\n",
  1890. status, ha->mbx_cmd_flags, ha->flags.mbox_int, stat);
  1891. #endif
  1892. if (test_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags) &&
  1893. (status & MBX_INTERRUPT) && ha->flags.mbox_int) {
  1894. set_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  1895. complete(&ha->mbx_intr_comp);
  1896. }
  1897. return IRQ_HANDLED;
  1898. }
  1899. irqreturn_t
  1900. qla82xx_msix_rsp_q(int irq, void *dev_id)
  1901. {
  1902. scsi_qla_host_t *vha;
  1903. struct qla_hw_data *ha;
  1904. struct rsp_que *rsp;
  1905. struct device_reg_82xx __iomem *reg;
  1906. rsp = (struct rsp_que *) dev_id;
  1907. if (!rsp) {
  1908. printk(KERN_INFO
  1909. "%s(): NULL response queue pointer\n", __func__);
  1910. return IRQ_NONE;
  1911. }
  1912. ha = rsp->hw;
  1913. reg = &ha->iobase->isp82;
  1914. spin_lock_irq(&ha->hardware_lock);
  1915. vha = pci_get_drvdata(ha->pdev);
  1916. qla24xx_process_response_queue(vha, rsp);
  1917. WRT_REG_DWORD(&reg->host_int, 0);
  1918. spin_unlock_irq(&ha->hardware_lock);
  1919. return IRQ_HANDLED;
  1920. }
  1921. void
  1922. qla82xx_poll(int irq, void *dev_id)
  1923. {
  1924. scsi_qla_host_t *vha;
  1925. struct qla_hw_data *ha;
  1926. struct rsp_que *rsp;
  1927. struct device_reg_82xx __iomem *reg;
  1928. int status = 0;
  1929. uint32_t stat;
  1930. uint16_t mb[4];
  1931. unsigned long flags;
  1932. rsp = (struct rsp_que *) dev_id;
  1933. if (!rsp) {
  1934. printk(KERN_INFO
  1935. "%s(): NULL response queue pointer\n", __func__);
  1936. return;
  1937. }
  1938. ha = rsp->hw;
  1939. reg = &ha->iobase->isp82;
  1940. spin_lock_irqsave(&ha->hardware_lock, flags);
  1941. vha = pci_get_drvdata(ha->pdev);
  1942. if (RD_REG_DWORD(&reg->host_int)) {
  1943. stat = RD_REG_DWORD(&reg->host_status);
  1944. switch (stat & 0xff) {
  1945. case 0x1:
  1946. case 0x2:
  1947. case 0x10:
  1948. case 0x11:
  1949. qla82xx_mbx_completion(vha, MSW(stat));
  1950. status |= MBX_INTERRUPT;
  1951. break;
  1952. case 0x12:
  1953. mb[0] = MSW(stat);
  1954. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1955. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1956. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1957. qla2x00_async_event(vha, rsp, mb);
  1958. break;
  1959. case 0x13:
  1960. qla24xx_process_response_queue(vha, rsp);
  1961. break;
  1962. default:
  1963. DEBUG2(printk("scsi(%ld): Unrecognized interrupt type "
  1964. "(%d).\n",
  1965. vha->host_no, stat & 0xff));
  1966. break;
  1967. }
  1968. }
  1969. WRT_REG_DWORD(&reg->host_int, 0);
  1970. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1971. }
  1972. void
  1973. qla82xx_enable_intrs(struct qla_hw_data *ha)
  1974. {
  1975. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  1976. qla82xx_mbx_intr_enable(vha);
  1977. spin_lock_irq(&ha->hardware_lock);
  1978. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
  1979. spin_unlock_irq(&ha->hardware_lock);
  1980. ha->interrupts_on = 1;
  1981. }
  1982. void
  1983. qla82xx_disable_intrs(struct qla_hw_data *ha)
  1984. {
  1985. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  1986. qla82xx_mbx_intr_disable(vha);
  1987. spin_lock_irq(&ha->hardware_lock);
  1988. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0x0400);
  1989. spin_unlock_irq(&ha->hardware_lock);
  1990. ha->interrupts_on = 0;
  1991. }
  1992. void qla82xx_init_flags(struct qla_hw_data *ha)
  1993. {
  1994. struct qla82xx_legacy_intr_set *nx_legacy_intr;
  1995. /* ISP 8021 initializations */
  1996. rwlock_init(&ha->hw_lock);
  1997. ha->qdr_sn_window = -1;
  1998. ha->ddr_mn_window = -1;
  1999. ha->curr_window = 255;
  2000. ha->portnum = PCI_FUNC(ha->pdev->devfn);
  2001. nx_legacy_intr = &legacy_intr[ha->portnum];
  2002. ha->nx_legacy_intr.int_vec_bit = nx_legacy_intr->int_vec_bit;
  2003. ha->nx_legacy_intr.tgt_status_reg = nx_legacy_intr->tgt_status_reg;
  2004. ha->nx_legacy_intr.tgt_mask_reg = nx_legacy_intr->tgt_mask_reg;
  2005. ha->nx_legacy_intr.pci_int_reg = nx_legacy_intr->pci_int_reg;
  2006. }
  2007. inline void
  2008. qla82xx_set_drv_active(scsi_qla_host_t *vha)
  2009. {
  2010. uint32_t drv_active;
  2011. struct qla_hw_data *ha = vha->hw;
  2012. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2013. /* If reset value is all FF's, initialize DRV_ACTIVE */
  2014. if (drv_active == 0xffffffff) {
  2015. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE,
  2016. QLA82XX_DRV_NOT_ACTIVE);
  2017. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2018. }
  2019. drv_active |= (QLA82XX_DRV_ACTIVE << (ha->portnum * 4));
  2020. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  2021. }
  2022. inline void
  2023. qla82xx_clear_drv_active(struct qla_hw_data *ha)
  2024. {
  2025. uint32_t drv_active;
  2026. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2027. drv_active &= ~(QLA82XX_DRV_ACTIVE << (ha->portnum * 4));
  2028. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  2029. }
  2030. static inline int
  2031. qla82xx_need_reset(struct qla_hw_data *ha)
  2032. {
  2033. uint32_t drv_state;
  2034. int rval;
  2035. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2036. rval = drv_state & (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2037. return rval;
  2038. }
  2039. static inline void
  2040. qla82xx_set_rst_ready(struct qla_hw_data *ha)
  2041. {
  2042. uint32_t drv_state;
  2043. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2044. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2045. /* If reset value is all FF's, initialize DRV_STATE */
  2046. if (drv_state == 0xffffffff) {
  2047. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, QLA82XX_DRVST_NOT_RDY);
  2048. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2049. }
  2050. drv_state |= (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2051. qla_printk(KERN_INFO, ha,
  2052. "%s(%ld):drv_state = 0x%x\n",
  2053. __func__, vha->host_no, drv_state);
  2054. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  2055. }
  2056. static inline void
  2057. qla82xx_clear_rst_ready(struct qla_hw_data *ha)
  2058. {
  2059. uint32_t drv_state;
  2060. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2061. drv_state &= ~(QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2062. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  2063. }
  2064. static inline void
  2065. qla82xx_set_qsnt_ready(struct qla_hw_data *ha)
  2066. {
  2067. uint32_t qsnt_state;
  2068. qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2069. qsnt_state |= (QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4));
  2070. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state);
  2071. }
  2072. void
  2073. qla82xx_clear_qsnt_ready(scsi_qla_host_t *vha)
  2074. {
  2075. struct qla_hw_data *ha = vha->hw;
  2076. uint32_t qsnt_state;
  2077. qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2078. qsnt_state &= ~(QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4));
  2079. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state);
  2080. }
  2081. static int
  2082. qla82xx_load_fw(scsi_qla_host_t *vha)
  2083. {
  2084. int rst;
  2085. struct fw_blob *blob;
  2086. struct qla_hw_data *ha = vha->hw;
  2087. if (qla82xx_pinit_from_rom(vha) != QLA_SUCCESS) {
  2088. qla_printk(KERN_ERR, ha,
  2089. "%s: Error during CRB Initialization\n", __func__);
  2090. return QLA_FUNCTION_FAILED;
  2091. }
  2092. udelay(500);
  2093. /* Bring QM and CAMRAM out of reset */
  2094. rst = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET);
  2095. rst &= ~((1 << 28) | (1 << 24));
  2096. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, rst);
  2097. /*
  2098. * FW Load priority:
  2099. * 1) Operational firmware residing in flash.
  2100. * 2) Firmware via request-firmware interface (.bin file).
  2101. */
  2102. if (ql2xfwloadbin == 2)
  2103. goto try_blob_fw;
  2104. qla_printk(KERN_INFO, ha,
  2105. "Attempting to load firmware from flash\n");
  2106. if (qla82xx_fw_load_from_flash(ha) == QLA_SUCCESS) {
  2107. qla_printk(KERN_ERR, ha,
  2108. "Firmware loaded successfully from flash\n");
  2109. return QLA_SUCCESS;
  2110. }
  2111. try_blob_fw:
  2112. qla_printk(KERN_INFO, ha,
  2113. "Attempting to load firmware from blob\n");
  2114. /* Load firmware blob. */
  2115. blob = ha->hablob = qla2x00_request_firmware(vha);
  2116. if (!blob) {
  2117. qla_printk(KERN_ERR, ha,
  2118. "Firmware image not present.\n");
  2119. goto fw_load_failed;
  2120. }
  2121. /* Validating firmware blob */
  2122. if (qla82xx_validate_firmware_blob(vha,
  2123. QLA82XX_FLASH_ROMIMAGE)) {
  2124. /* Fallback to URI format */
  2125. if (qla82xx_validate_firmware_blob(vha,
  2126. QLA82XX_UNIFIED_ROMIMAGE)) {
  2127. qla_printk(KERN_ERR, ha,
  2128. "No valid firmware image found!!!");
  2129. return QLA_FUNCTION_FAILED;
  2130. }
  2131. }
  2132. if (qla82xx_fw_load_from_blob(ha) == QLA_SUCCESS) {
  2133. qla_printk(KERN_ERR, ha,
  2134. "%s: Firmware loaded successfully "
  2135. " from binary blob\n", __func__);
  2136. return QLA_SUCCESS;
  2137. } else {
  2138. qla_printk(KERN_ERR, ha,
  2139. "Firmware load failed from binary blob\n");
  2140. blob->fw = NULL;
  2141. blob = NULL;
  2142. goto fw_load_failed;
  2143. }
  2144. return QLA_SUCCESS;
  2145. fw_load_failed:
  2146. return QLA_FUNCTION_FAILED;
  2147. }
  2148. int
  2149. qla82xx_start_firmware(scsi_qla_host_t *vha)
  2150. {
  2151. int pcie_cap;
  2152. uint16_t lnk;
  2153. struct qla_hw_data *ha = vha->hw;
  2154. /* scrub dma mask expansion register */
  2155. qla82xx_wr_32(ha, CRB_DMA_SHIFT, QLA82XX_DMA_SHIFT_VALUE);
  2156. /* Put both the PEG CMD and RCV PEG to default state
  2157. * of 0 before resetting the hardware
  2158. */
  2159. qla82xx_wr_32(ha, CRB_CMDPEG_STATE, 0);
  2160. qla82xx_wr_32(ha, CRB_RCVPEG_STATE, 0);
  2161. /* Overwrite stale initialization register values */
  2162. qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS1, 0);
  2163. qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS2, 0);
  2164. if (qla82xx_load_fw(vha) != QLA_SUCCESS) {
  2165. qla_printk(KERN_INFO, ha,
  2166. "%s: Error trying to start fw!\n", __func__);
  2167. return QLA_FUNCTION_FAILED;
  2168. }
  2169. /* Handshake with the card before we register the devices. */
  2170. if (qla82xx_check_cmdpeg_state(ha) != QLA_SUCCESS) {
  2171. qla_printk(KERN_INFO, ha,
  2172. "%s: Error during card handshake!\n", __func__);
  2173. return QLA_FUNCTION_FAILED;
  2174. }
  2175. /* Negotiated Link width */
  2176. pcie_cap = pci_find_capability(ha->pdev, PCI_CAP_ID_EXP);
  2177. pci_read_config_word(ha->pdev, pcie_cap + PCI_EXP_LNKSTA, &lnk);
  2178. ha->link_width = (lnk >> 4) & 0x3f;
  2179. /* Synchronize with Receive peg */
  2180. return qla82xx_check_rcvpeg_state(ha);
  2181. }
  2182. static inline int
  2183. qla2xx_build_scsi_type_6_iocbs(srb_t *sp, struct cmd_type_6 *cmd_pkt,
  2184. uint16_t tot_dsds)
  2185. {
  2186. uint32_t *cur_dsd = NULL;
  2187. scsi_qla_host_t *vha;
  2188. struct qla_hw_data *ha;
  2189. struct scsi_cmnd *cmd;
  2190. struct scatterlist *cur_seg;
  2191. uint32_t *dsd_seg;
  2192. void *next_dsd;
  2193. uint8_t avail_dsds;
  2194. uint8_t first_iocb = 1;
  2195. uint32_t dsd_list_len;
  2196. struct dsd_dma *dsd_ptr;
  2197. struct ct6_dsd *ctx;
  2198. cmd = sp->cmd;
  2199. /* Update entry type to indicate Command Type 3 IOCB */
  2200. *((uint32_t *)(&cmd_pkt->entry_type)) =
  2201. __constant_cpu_to_le32(COMMAND_TYPE_6);
  2202. /* No data transfer */
  2203. if (!scsi_bufflen(cmd) || cmd->sc_data_direction == DMA_NONE) {
  2204. cmd_pkt->byte_count = __constant_cpu_to_le32(0);
  2205. return 0;
  2206. }
  2207. vha = sp->fcport->vha;
  2208. ha = vha->hw;
  2209. /* Set transfer direction */
  2210. if (cmd->sc_data_direction == DMA_TO_DEVICE) {
  2211. cmd_pkt->control_flags =
  2212. __constant_cpu_to_le16(CF_WRITE_DATA);
  2213. ha->qla_stats.output_bytes += scsi_bufflen(cmd);
  2214. } else if (cmd->sc_data_direction == DMA_FROM_DEVICE) {
  2215. cmd_pkt->control_flags =
  2216. __constant_cpu_to_le16(CF_READ_DATA);
  2217. ha->qla_stats.input_bytes += scsi_bufflen(cmd);
  2218. }
  2219. cur_seg = scsi_sglist(cmd);
  2220. ctx = sp->ctx;
  2221. while (tot_dsds) {
  2222. avail_dsds = (tot_dsds > QLA_DSDS_PER_IOCB) ?
  2223. QLA_DSDS_PER_IOCB : tot_dsds;
  2224. tot_dsds -= avail_dsds;
  2225. dsd_list_len = (avail_dsds + 1) * QLA_DSD_SIZE;
  2226. dsd_ptr = list_first_entry(&ha->gbl_dsd_list,
  2227. struct dsd_dma, list);
  2228. next_dsd = dsd_ptr->dsd_addr;
  2229. list_del(&dsd_ptr->list);
  2230. ha->gbl_dsd_avail--;
  2231. list_add_tail(&dsd_ptr->list, &ctx->dsd_list);
  2232. ctx->dsd_use_cnt++;
  2233. ha->gbl_dsd_inuse++;
  2234. if (first_iocb) {
  2235. first_iocb = 0;
  2236. dsd_seg = (uint32_t *)&cmd_pkt->fcp_data_dseg_address;
  2237. *dsd_seg++ = cpu_to_le32(LSD(dsd_ptr->dsd_list_dma));
  2238. *dsd_seg++ = cpu_to_le32(MSD(dsd_ptr->dsd_list_dma));
  2239. *dsd_seg++ = dsd_list_len;
  2240. } else {
  2241. *cur_dsd++ = cpu_to_le32(LSD(dsd_ptr->dsd_list_dma));
  2242. *cur_dsd++ = cpu_to_le32(MSD(dsd_ptr->dsd_list_dma));
  2243. *cur_dsd++ = dsd_list_len;
  2244. }
  2245. cur_dsd = (uint32_t *)next_dsd;
  2246. while (avail_dsds) {
  2247. dma_addr_t sle_dma;
  2248. sle_dma = sg_dma_address(cur_seg);
  2249. *cur_dsd++ = cpu_to_le32(LSD(sle_dma));
  2250. *cur_dsd++ = cpu_to_le32(MSD(sle_dma));
  2251. *cur_dsd++ = cpu_to_le32(sg_dma_len(cur_seg));
  2252. cur_seg++;
  2253. avail_dsds--;
  2254. }
  2255. }
  2256. /* Null termination */
  2257. *cur_dsd++ = 0;
  2258. *cur_dsd++ = 0;
  2259. *cur_dsd++ = 0;
  2260. cmd_pkt->control_flags |= CF_DATA_SEG_DESCR_ENABLE;
  2261. return 0;
  2262. }
  2263. /*
  2264. * qla82xx_calc_dsd_lists() - Determine number of DSD list required
  2265. * for Command Type 6.
  2266. *
  2267. * @dsds: number of data segment decriptors needed
  2268. *
  2269. * Returns the number of dsd list needed to store @dsds.
  2270. */
  2271. inline uint16_t
  2272. qla82xx_calc_dsd_lists(uint16_t dsds)
  2273. {
  2274. uint16_t dsd_lists = 0;
  2275. dsd_lists = (dsds/QLA_DSDS_PER_IOCB);
  2276. if (dsds % QLA_DSDS_PER_IOCB)
  2277. dsd_lists++;
  2278. return dsd_lists;
  2279. }
  2280. /*
  2281. * qla82xx_start_scsi() - Send a SCSI command to the ISP
  2282. * @sp: command to send to the ISP
  2283. *
  2284. * Returns non-zero if a failure occured, else zero.
  2285. */
  2286. int
  2287. qla82xx_start_scsi(srb_t *sp)
  2288. {
  2289. int ret, nseg;
  2290. unsigned long flags;
  2291. struct scsi_cmnd *cmd;
  2292. uint32_t *clr_ptr;
  2293. uint32_t index;
  2294. uint32_t handle;
  2295. uint16_t cnt;
  2296. uint16_t req_cnt;
  2297. uint16_t tot_dsds;
  2298. struct device_reg_82xx __iomem *reg;
  2299. uint32_t dbval;
  2300. uint32_t *fcp_dl;
  2301. uint8_t additional_cdb_len;
  2302. struct ct6_dsd *ctx;
  2303. struct scsi_qla_host *vha = sp->fcport->vha;
  2304. struct qla_hw_data *ha = vha->hw;
  2305. struct req_que *req = NULL;
  2306. struct rsp_que *rsp = NULL;
  2307. /* Setup device pointers. */
  2308. ret = 0;
  2309. reg = &ha->iobase->isp82;
  2310. cmd = sp->cmd;
  2311. req = vha->req;
  2312. rsp = ha->rsp_q_map[0];
  2313. /* So we know we haven't pci_map'ed anything yet */
  2314. tot_dsds = 0;
  2315. dbval = 0x04 | (ha->portnum << 5);
  2316. /* Send marker if required */
  2317. if (vha->marker_needed != 0) {
  2318. if (qla2x00_marker(vha, req,
  2319. rsp, 0, 0, MK_SYNC_ALL) != QLA_SUCCESS)
  2320. return QLA_FUNCTION_FAILED;
  2321. vha->marker_needed = 0;
  2322. }
  2323. /* Acquire ring specific lock */
  2324. spin_lock_irqsave(&ha->hardware_lock, flags);
  2325. /* Check for room in outstanding command list. */
  2326. handle = req->current_outstanding_cmd;
  2327. for (index = 1; index < MAX_OUTSTANDING_COMMANDS; index++) {
  2328. handle++;
  2329. if (handle == MAX_OUTSTANDING_COMMANDS)
  2330. handle = 1;
  2331. if (!req->outstanding_cmds[handle])
  2332. break;
  2333. }
  2334. if (index == MAX_OUTSTANDING_COMMANDS)
  2335. goto queuing_error;
  2336. /* Map the sg table so we have an accurate count of sg entries needed */
  2337. if (scsi_sg_count(cmd)) {
  2338. nseg = dma_map_sg(&ha->pdev->dev, scsi_sglist(cmd),
  2339. scsi_sg_count(cmd), cmd->sc_data_direction);
  2340. if (unlikely(!nseg))
  2341. goto queuing_error;
  2342. } else
  2343. nseg = 0;
  2344. tot_dsds = nseg;
  2345. if (tot_dsds > ql2xshiftctondsd) {
  2346. struct cmd_type_6 *cmd_pkt;
  2347. uint16_t more_dsd_lists = 0;
  2348. struct dsd_dma *dsd_ptr;
  2349. uint16_t i;
  2350. more_dsd_lists = qla82xx_calc_dsd_lists(tot_dsds);
  2351. if ((more_dsd_lists + ha->gbl_dsd_inuse) >= NUM_DSD_CHAIN)
  2352. goto queuing_error;
  2353. if (more_dsd_lists <= ha->gbl_dsd_avail)
  2354. goto sufficient_dsds;
  2355. else
  2356. more_dsd_lists -= ha->gbl_dsd_avail;
  2357. for (i = 0; i < more_dsd_lists; i++) {
  2358. dsd_ptr = kzalloc(sizeof(struct dsd_dma), GFP_ATOMIC);
  2359. if (!dsd_ptr)
  2360. goto queuing_error;
  2361. dsd_ptr->dsd_addr = dma_pool_alloc(ha->dl_dma_pool,
  2362. GFP_ATOMIC, &dsd_ptr->dsd_list_dma);
  2363. if (!dsd_ptr->dsd_addr) {
  2364. kfree(dsd_ptr);
  2365. goto queuing_error;
  2366. }
  2367. list_add_tail(&dsd_ptr->list, &ha->gbl_dsd_list);
  2368. ha->gbl_dsd_avail++;
  2369. }
  2370. sufficient_dsds:
  2371. req_cnt = 1;
  2372. if (req->cnt < (req_cnt + 2)) {
  2373. cnt = (uint16_t)RD_REG_DWORD_RELAXED(
  2374. &reg->req_q_out[0]);
  2375. if (req->ring_index < cnt)
  2376. req->cnt = cnt - req->ring_index;
  2377. else
  2378. req->cnt = req->length -
  2379. (req->ring_index - cnt);
  2380. }
  2381. if (req->cnt < (req_cnt + 2))
  2382. goto queuing_error;
  2383. ctx = sp->ctx = mempool_alloc(ha->ctx_mempool, GFP_ATOMIC);
  2384. if (!sp->ctx) {
  2385. DEBUG(printk(KERN_INFO
  2386. "%s(%ld): failed to allocate"
  2387. " ctx.\n", __func__, vha->host_no));
  2388. goto queuing_error;
  2389. }
  2390. memset(ctx, 0, sizeof(struct ct6_dsd));
  2391. ctx->fcp_cmnd = dma_pool_alloc(ha->fcp_cmnd_dma_pool,
  2392. GFP_ATOMIC, &ctx->fcp_cmnd_dma);
  2393. if (!ctx->fcp_cmnd) {
  2394. DEBUG2_3(printk("%s(%ld): failed to allocate"
  2395. " fcp_cmnd.\n", __func__, vha->host_no));
  2396. goto queuing_error_fcp_cmnd;
  2397. }
  2398. /* Initialize the DSD list and dma handle */
  2399. INIT_LIST_HEAD(&ctx->dsd_list);
  2400. ctx->dsd_use_cnt = 0;
  2401. if (cmd->cmd_len > 16) {
  2402. additional_cdb_len = cmd->cmd_len - 16;
  2403. if ((cmd->cmd_len % 4) != 0) {
  2404. /* SCSI command bigger than 16 bytes must be
  2405. * multiple of 4
  2406. */
  2407. goto queuing_error_fcp_cmnd;
  2408. }
  2409. ctx->fcp_cmnd_len = 12 + cmd->cmd_len + 4;
  2410. } else {
  2411. additional_cdb_len = 0;
  2412. ctx->fcp_cmnd_len = 12 + 16 + 4;
  2413. }
  2414. cmd_pkt = (struct cmd_type_6 *)req->ring_ptr;
  2415. cmd_pkt->handle = MAKE_HANDLE(req->id, handle);
  2416. /* Zero out remaining portion of packet. */
  2417. /* tagged queuing modifier -- default is TSK_SIMPLE (0). */
  2418. clr_ptr = (uint32_t *)cmd_pkt + 2;
  2419. memset(clr_ptr, 0, REQUEST_ENTRY_SIZE - 8);
  2420. cmd_pkt->dseg_count = cpu_to_le16(tot_dsds);
  2421. /* Set NPORT-ID and LUN number*/
  2422. cmd_pkt->nport_handle = cpu_to_le16(sp->fcport->loop_id);
  2423. cmd_pkt->port_id[0] = sp->fcport->d_id.b.al_pa;
  2424. cmd_pkt->port_id[1] = sp->fcport->d_id.b.area;
  2425. cmd_pkt->port_id[2] = sp->fcport->d_id.b.domain;
  2426. cmd_pkt->vp_index = sp->fcport->vp_idx;
  2427. /* Build IOCB segments */
  2428. if (qla2xx_build_scsi_type_6_iocbs(sp, cmd_pkt, tot_dsds))
  2429. goto queuing_error_fcp_cmnd;
  2430. int_to_scsilun(sp->cmd->device->lun, &cmd_pkt->lun);
  2431. host_to_fcp_swap((uint8_t *)&cmd_pkt->lun, sizeof(cmd_pkt->lun));
  2432. /* build FCP_CMND IU */
  2433. memset(ctx->fcp_cmnd, 0, sizeof(struct fcp_cmnd));
  2434. int_to_scsilun(sp->cmd->device->lun, &ctx->fcp_cmnd->lun);
  2435. ctx->fcp_cmnd->additional_cdb_len = additional_cdb_len;
  2436. if (cmd->sc_data_direction == DMA_TO_DEVICE)
  2437. ctx->fcp_cmnd->additional_cdb_len |= 1;
  2438. else if (cmd->sc_data_direction == DMA_FROM_DEVICE)
  2439. ctx->fcp_cmnd->additional_cdb_len |= 2;
  2440. memcpy(ctx->fcp_cmnd->cdb, cmd->cmnd, cmd->cmd_len);
  2441. fcp_dl = (uint32_t *)(ctx->fcp_cmnd->cdb + 16 +
  2442. additional_cdb_len);
  2443. *fcp_dl = htonl((uint32_t)scsi_bufflen(cmd));
  2444. cmd_pkt->fcp_cmnd_dseg_len = cpu_to_le16(ctx->fcp_cmnd_len);
  2445. cmd_pkt->fcp_cmnd_dseg_address[0] =
  2446. cpu_to_le32(LSD(ctx->fcp_cmnd_dma));
  2447. cmd_pkt->fcp_cmnd_dseg_address[1] =
  2448. cpu_to_le32(MSD(ctx->fcp_cmnd_dma));
  2449. sp->flags |= SRB_FCP_CMND_DMA_VALID;
  2450. cmd_pkt->byte_count = cpu_to_le32((uint32_t)scsi_bufflen(cmd));
  2451. /* Set total data segment count. */
  2452. cmd_pkt->entry_count = (uint8_t)req_cnt;
  2453. /* Specify response queue number where
  2454. * completion should happen
  2455. */
  2456. cmd_pkt->entry_status = (uint8_t) rsp->id;
  2457. } else {
  2458. struct cmd_type_7 *cmd_pkt;
  2459. req_cnt = qla24xx_calc_iocbs(tot_dsds);
  2460. if (req->cnt < (req_cnt + 2)) {
  2461. cnt = (uint16_t)RD_REG_DWORD_RELAXED(
  2462. &reg->req_q_out[0]);
  2463. if (req->ring_index < cnt)
  2464. req->cnt = cnt - req->ring_index;
  2465. else
  2466. req->cnt = req->length -
  2467. (req->ring_index - cnt);
  2468. }
  2469. if (req->cnt < (req_cnt + 2))
  2470. goto queuing_error;
  2471. cmd_pkt = (struct cmd_type_7 *)req->ring_ptr;
  2472. cmd_pkt->handle = MAKE_HANDLE(req->id, handle);
  2473. /* Zero out remaining portion of packet. */
  2474. /* tagged queuing modifier -- default is TSK_SIMPLE (0).*/
  2475. clr_ptr = (uint32_t *)cmd_pkt + 2;
  2476. memset(clr_ptr, 0, REQUEST_ENTRY_SIZE - 8);
  2477. cmd_pkt->dseg_count = cpu_to_le16(tot_dsds);
  2478. /* Set NPORT-ID and LUN number*/
  2479. cmd_pkt->nport_handle = cpu_to_le16(sp->fcport->loop_id);
  2480. cmd_pkt->port_id[0] = sp->fcport->d_id.b.al_pa;
  2481. cmd_pkt->port_id[1] = sp->fcport->d_id.b.area;
  2482. cmd_pkt->port_id[2] = sp->fcport->d_id.b.domain;
  2483. cmd_pkt->vp_index = sp->fcport->vp_idx;
  2484. int_to_scsilun(sp->cmd->device->lun, &cmd_pkt->lun);
  2485. host_to_fcp_swap((uint8_t *)&cmd_pkt->lun,
  2486. sizeof(cmd_pkt->lun));
  2487. /* Load SCSI command packet. */
  2488. memcpy(cmd_pkt->fcp_cdb, cmd->cmnd, cmd->cmd_len);
  2489. host_to_fcp_swap(cmd_pkt->fcp_cdb, sizeof(cmd_pkt->fcp_cdb));
  2490. cmd_pkt->byte_count = cpu_to_le32((uint32_t)scsi_bufflen(cmd));
  2491. /* Build IOCB segments */
  2492. qla24xx_build_scsi_iocbs(sp, cmd_pkt, tot_dsds);
  2493. /* Set total data segment count. */
  2494. cmd_pkt->entry_count = (uint8_t)req_cnt;
  2495. /* Specify response queue number where
  2496. * completion should happen.
  2497. */
  2498. cmd_pkt->entry_status = (uint8_t) rsp->id;
  2499. }
  2500. /* Build command packet. */
  2501. req->current_outstanding_cmd = handle;
  2502. req->outstanding_cmds[handle] = sp;
  2503. sp->handle = handle;
  2504. sp->cmd->host_scribble = (unsigned char *)(unsigned long)handle;
  2505. req->cnt -= req_cnt;
  2506. wmb();
  2507. /* Adjust ring index. */
  2508. req->ring_index++;
  2509. if (req->ring_index == req->length) {
  2510. req->ring_index = 0;
  2511. req->ring_ptr = req->ring;
  2512. } else
  2513. req->ring_ptr++;
  2514. sp->flags |= SRB_DMA_VALID;
  2515. /* Set chip new ring index. */
  2516. /* write, read and verify logic */
  2517. dbval = dbval | (req->id << 8) | (req->ring_index << 16);
  2518. if (ql2xdbwr)
  2519. qla82xx_wr_32(ha, ha->nxdb_wr_ptr, dbval);
  2520. else {
  2521. WRT_REG_DWORD(
  2522. (unsigned long __iomem *)ha->nxdb_wr_ptr,
  2523. dbval);
  2524. wmb();
  2525. while (RD_REG_DWORD(ha->nxdb_rd_ptr) != dbval) {
  2526. WRT_REG_DWORD(
  2527. (unsigned long __iomem *)ha->nxdb_wr_ptr,
  2528. dbval);
  2529. wmb();
  2530. }
  2531. }
  2532. /* Manage unprocessed RIO/ZIO commands in response queue. */
  2533. if (vha->flags.process_response_queue &&
  2534. rsp->ring_ptr->signature != RESPONSE_PROCESSED)
  2535. qla24xx_process_response_queue(vha, rsp);
  2536. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2537. return QLA_SUCCESS;
  2538. queuing_error_fcp_cmnd:
  2539. dma_pool_free(ha->fcp_cmnd_dma_pool, ctx->fcp_cmnd, ctx->fcp_cmnd_dma);
  2540. queuing_error:
  2541. if (tot_dsds)
  2542. scsi_dma_unmap(cmd);
  2543. if (sp->ctx) {
  2544. mempool_free(sp->ctx, ha->ctx_mempool);
  2545. sp->ctx = NULL;
  2546. }
  2547. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2548. return QLA_FUNCTION_FAILED;
  2549. }
  2550. static uint32_t *
  2551. qla82xx_read_flash_data(scsi_qla_host_t *vha, uint32_t *dwptr, uint32_t faddr,
  2552. uint32_t length)
  2553. {
  2554. uint32_t i;
  2555. uint32_t val;
  2556. struct qla_hw_data *ha = vha->hw;
  2557. /* Dword reads to flash. */
  2558. for (i = 0; i < length/4; i++, faddr += 4) {
  2559. if (qla82xx_rom_fast_read(ha, faddr, &val)) {
  2560. qla_printk(KERN_WARNING, ha,
  2561. "Do ROM fast read failed\n");
  2562. goto done_read;
  2563. }
  2564. dwptr[i] = __constant_cpu_to_le32(val);
  2565. }
  2566. done_read:
  2567. return dwptr;
  2568. }
  2569. static int
  2570. qla82xx_unprotect_flash(struct qla_hw_data *ha)
  2571. {
  2572. int ret;
  2573. uint32_t val;
  2574. ret = ql82xx_rom_lock_d(ha);
  2575. if (ret < 0) {
  2576. qla_printk(KERN_WARNING, ha, "ROM Lock failed\n");
  2577. return ret;
  2578. }
  2579. ret = qla82xx_read_status_reg(ha, &val);
  2580. if (ret < 0)
  2581. goto done_unprotect;
  2582. val &= ~(BLOCK_PROTECT_BITS << 2);
  2583. ret = qla82xx_write_status_reg(ha, val);
  2584. if (ret < 0) {
  2585. val |= (BLOCK_PROTECT_BITS << 2);
  2586. qla82xx_write_status_reg(ha, val);
  2587. }
  2588. if (qla82xx_write_disable_flash(ha) != 0)
  2589. qla_printk(KERN_WARNING, ha, "Write disable failed\n");
  2590. done_unprotect:
  2591. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  2592. return ret;
  2593. }
  2594. static int
  2595. qla82xx_protect_flash(struct qla_hw_data *ha)
  2596. {
  2597. int ret;
  2598. uint32_t val;
  2599. ret = ql82xx_rom_lock_d(ha);
  2600. if (ret < 0) {
  2601. qla_printk(KERN_WARNING, ha, "ROM Lock failed\n");
  2602. return ret;
  2603. }
  2604. ret = qla82xx_read_status_reg(ha, &val);
  2605. if (ret < 0)
  2606. goto done_protect;
  2607. val |= (BLOCK_PROTECT_BITS << 2);
  2608. /* LOCK all sectors */
  2609. ret = qla82xx_write_status_reg(ha, val);
  2610. if (ret < 0)
  2611. qla_printk(KERN_WARNING, ha, "Write status register failed\n");
  2612. if (qla82xx_write_disable_flash(ha) != 0)
  2613. qla_printk(KERN_WARNING, ha, "Write disable failed\n");
  2614. done_protect:
  2615. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  2616. return ret;
  2617. }
  2618. static int
  2619. qla82xx_erase_sector(struct qla_hw_data *ha, int addr)
  2620. {
  2621. int ret = 0;
  2622. ret = ql82xx_rom_lock_d(ha);
  2623. if (ret < 0) {
  2624. qla_printk(KERN_WARNING, ha, "ROM Lock failed\n");
  2625. return ret;
  2626. }
  2627. qla82xx_flash_set_write_enable(ha);
  2628. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr);
  2629. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  2630. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_SE);
  2631. if (qla82xx_wait_rom_done(ha)) {
  2632. qla_printk(KERN_WARNING, ha,
  2633. "Error waiting for rom done\n");
  2634. ret = -1;
  2635. goto done;
  2636. }
  2637. ret = qla82xx_flash_wait_write_finish(ha);
  2638. done:
  2639. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  2640. return ret;
  2641. }
  2642. /*
  2643. * Address and length are byte address
  2644. */
  2645. uint8_t *
  2646. qla82xx_read_optrom_data(struct scsi_qla_host *vha, uint8_t *buf,
  2647. uint32_t offset, uint32_t length)
  2648. {
  2649. scsi_block_requests(vha->host);
  2650. qla82xx_read_flash_data(vha, (uint32_t *)buf, offset, length);
  2651. scsi_unblock_requests(vha->host);
  2652. return buf;
  2653. }
  2654. static int
  2655. qla82xx_write_flash_data(struct scsi_qla_host *vha, uint32_t *dwptr,
  2656. uint32_t faddr, uint32_t dwords)
  2657. {
  2658. int ret;
  2659. uint32_t liter;
  2660. uint32_t sec_mask, rest_addr;
  2661. dma_addr_t optrom_dma;
  2662. void *optrom = NULL;
  2663. int page_mode = 0;
  2664. struct qla_hw_data *ha = vha->hw;
  2665. ret = -1;
  2666. /* Prepare burst-capable write on supported ISPs. */
  2667. if (page_mode && !(faddr & 0xfff) &&
  2668. dwords > OPTROM_BURST_DWORDS) {
  2669. optrom = dma_alloc_coherent(&ha->pdev->dev, OPTROM_BURST_SIZE,
  2670. &optrom_dma, GFP_KERNEL);
  2671. if (!optrom) {
  2672. qla_printk(KERN_DEBUG, ha,
  2673. "Unable to allocate memory for optrom "
  2674. "burst write (%x KB).\n",
  2675. OPTROM_BURST_SIZE / 1024);
  2676. }
  2677. }
  2678. rest_addr = ha->fdt_block_size - 1;
  2679. sec_mask = ~rest_addr;
  2680. ret = qla82xx_unprotect_flash(ha);
  2681. if (ret) {
  2682. qla_printk(KERN_WARNING, ha,
  2683. "Unable to unprotect flash for update.\n");
  2684. goto write_done;
  2685. }
  2686. for (liter = 0; liter < dwords; liter++, faddr += 4, dwptr++) {
  2687. /* Are we at the beginning of a sector? */
  2688. if ((faddr & rest_addr) == 0) {
  2689. ret = qla82xx_erase_sector(ha, faddr);
  2690. if (ret) {
  2691. DEBUG9(qla_printk(KERN_ERR, ha,
  2692. "Unable to erase sector: "
  2693. "address=%x.\n", faddr));
  2694. break;
  2695. }
  2696. }
  2697. /* Go with burst-write. */
  2698. if (optrom && (liter + OPTROM_BURST_DWORDS) <= dwords) {
  2699. /* Copy data to DMA'ble buffer. */
  2700. memcpy(optrom, dwptr, OPTROM_BURST_SIZE);
  2701. ret = qla2x00_load_ram(vha, optrom_dma,
  2702. (ha->flash_data_off | faddr),
  2703. OPTROM_BURST_DWORDS);
  2704. if (ret != QLA_SUCCESS) {
  2705. qla_printk(KERN_WARNING, ha,
  2706. "Unable to burst-write optrom segment "
  2707. "(%x/%x/%llx).\n", ret,
  2708. (ha->flash_data_off | faddr),
  2709. (unsigned long long)optrom_dma);
  2710. qla_printk(KERN_WARNING, ha,
  2711. "Reverting to slow-write.\n");
  2712. dma_free_coherent(&ha->pdev->dev,
  2713. OPTROM_BURST_SIZE, optrom, optrom_dma);
  2714. optrom = NULL;
  2715. } else {
  2716. liter += OPTROM_BURST_DWORDS - 1;
  2717. faddr += OPTROM_BURST_DWORDS - 1;
  2718. dwptr += OPTROM_BURST_DWORDS - 1;
  2719. continue;
  2720. }
  2721. }
  2722. ret = qla82xx_write_flash_dword(ha, faddr,
  2723. cpu_to_le32(*dwptr));
  2724. if (ret) {
  2725. DEBUG9(printk(KERN_DEBUG "%s(%ld) Unable to program"
  2726. "flash address=%x data=%x.\n", __func__,
  2727. ha->host_no, faddr, *dwptr));
  2728. break;
  2729. }
  2730. }
  2731. ret = qla82xx_protect_flash(ha);
  2732. if (ret)
  2733. qla_printk(KERN_WARNING, ha,
  2734. "Unable to protect flash after update.\n");
  2735. write_done:
  2736. if (optrom)
  2737. dma_free_coherent(&ha->pdev->dev,
  2738. OPTROM_BURST_SIZE, optrom, optrom_dma);
  2739. return ret;
  2740. }
  2741. int
  2742. qla82xx_write_optrom_data(struct scsi_qla_host *vha, uint8_t *buf,
  2743. uint32_t offset, uint32_t length)
  2744. {
  2745. int rval;
  2746. /* Suspend HBA. */
  2747. scsi_block_requests(vha->host);
  2748. rval = qla82xx_write_flash_data(vha, (uint32_t *)buf, offset,
  2749. length >> 2);
  2750. scsi_unblock_requests(vha->host);
  2751. /* Convert return ISP82xx to generic */
  2752. if (rval)
  2753. rval = QLA_FUNCTION_FAILED;
  2754. else
  2755. rval = QLA_SUCCESS;
  2756. return rval;
  2757. }
  2758. void
  2759. qla82xx_start_iocbs(srb_t *sp)
  2760. {
  2761. struct qla_hw_data *ha = sp->fcport->vha->hw;
  2762. struct req_que *req = ha->req_q_map[0];
  2763. struct device_reg_82xx __iomem *reg;
  2764. uint32_t dbval;
  2765. /* Adjust ring index. */
  2766. req->ring_index++;
  2767. if (req->ring_index == req->length) {
  2768. req->ring_index = 0;
  2769. req->ring_ptr = req->ring;
  2770. } else
  2771. req->ring_ptr++;
  2772. reg = &ha->iobase->isp82;
  2773. dbval = 0x04 | (ha->portnum << 5);
  2774. dbval = dbval | (req->id << 8) | (req->ring_index << 16);
  2775. if (ql2xdbwr)
  2776. qla82xx_wr_32(ha, ha->nxdb_wr_ptr, dbval);
  2777. else {
  2778. WRT_REG_DWORD((unsigned long __iomem *)ha->nxdb_wr_ptr, dbval);
  2779. wmb();
  2780. while (RD_REG_DWORD(ha->nxdb_rd_ptr) != dbval) {
  2781. WRT_REG_DWORD((unsigned long __iomem *)ha->nxdb_wr_ptr,
  2782. dbval);
  2783. wmb();
  2784. }
  2785. }
  2786. }
  2787. void qla82xx_rom_lock_recovery(struct qla_hw_data *ha)
  2788. {
  2789. if (qla82xx_rom_lock(ha))
  2790. /* Someone else is holding the lock. */
  2791. qla_printk(KERN_INFO, ha, "Resetting rom_lock\n");
  2792. /*
  2793. * Either we got the lock, or someone
  2794. * else died while holding it.
  2795. * In either case, unlock.
  2796. */
  2797. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  2798. }
  2799. /*
  2800. * qla82xx_device_bootstrap
  2801. * Initialize device, set DEV_READY, start fw
  2802. *
  2803. * Note:
  2804. * IDC lock must be held upon entry
  2805. *
  2806. * Return:
  2807. * Success : 0
  2808. * Failed : 1
  2809. */
  2810. static int
  2811. qla82xx_device_bootstrap(scsi_qla_host_t *vha)
  2812. {
  2813. int rval = QLA_SUCCESS;
  2814. int i, timeout;
  2815. uint32_t old_count, count;
  2816. struct qla_hw_data *ha = vha->hw;
  2817. int need_reset = 0, peg_stuck = 1;
  2818. need_reset = qla82xx_need_reset(ha);
  2819. old_count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  2820. for (i = 0; i < 10; i++) {
  2821. timeout = msleep_interruptible(200);
  2822. if (timeout) {
  2823. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  2824. QLA82XX_DEV_FAILED);
  2825. return QLA_FUNCTION_FAILED;
  2826. }
  2827. count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  2828. if (count != old_count)
  2829. peg_stuck = 0;
  2830. }
  2831. if (need_reset) {
  2832. /* We are trying to perform a recovery here. */
  2833. if (peg_stuck)
  2834. qla82xx_rom_lock_recovery(ha);
  2835. goto dev_initialize;
  2836. } else {
  2837. /* Start of day for this ha context. */
  2838. if (peg_stuck) {
  2839. /* Either we are the first or recovery in progress. */
  2840. qla82xx_rom_lock_recovery(ha);
  2841. goto dev_initialize;
  2842. } else
  2843. /* Firmware already running. */
  2844. goto dev_ready;
  2845. }
  2846. return rval;
  2847. dev_initialize:
  2848. /* set to DEV_INITIALIZING */
  2849. qla_printk(KERN_INFO, ha, "HW State: INITIALIZING\n");
  2850. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_INITIALIZING);
  2851. /* Driver that sets device state to initializating sets IDC version */
  2852. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_IDC_VERSION, QLA82XX_IDC_VERSION);
  2853. qla82xx_idc_unlock(ha);
  2854. rval = qla82xx_start_firmware(vha);
  2855. qla82xx_idc_lock(ha);
  2856. if (rval != QLA_SUCCESS) {
  2857. qla_printk(KERN_INFO, ha, "HW State: FAILED\n");
  2858. qla82xx_clear_drv_active(ha);
  2859. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_FAILED);
  2860. return rval;
  2861. }
  2862. dev_ready:
  2863. qla_printk(KERN_INFO, ha, "HW State: READY\n");
  2864. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_READY);
  2865. return QLA_SUCCESS;
  2866. }
  2867. /*
  2868. * qla82xx_need_qsnt_handler
  2869. * Code to start quiescence sequence
  2870. *
  2871. * Note:
  2872. * IDC lock must be held upon entry
  2873. *
  2874. * Return: void
  2875. */
  2876. static void
  2877. qla82xx_need_qsnt_handler(scsi_qla_host_t *vha)
  2878. {
  2879. struct qla_hw_data *ha = vha->hw;
  2880. uint32_t dev_state, drv_state, drv_active;
  2881. unsigned long reset_timeout;
  2882. if (vha->flags.online) {
  2883. /*Block any further I/O and wait for pending cmnds to complete*/
  2884. qla82xx_quiescent_state_cleanup(vha);
  2885. }
  2886. /* Set the quiescence ready bit */
  2887. qla82xx_set_qsnt_ready(ha);
  2888. /*wait for 30 secs for other functions to ack */
  2889. reset_timeout = jiffies + (30 * HZ);
  2890. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2891. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2892. /* Its 2 that is written when qsnt is acked, moving one bit */
  2893. drv_active = drv_active << 0x01;
  2894. while (drv_state != drv_active) {
  2895. if (time_after_eq(jiffies, reset_timeout)) {
  2896. /* quiescence timeout, other functions didn't ack
  2897. * changing the state to DEV_READY
  2898. */
  2899. qla_printk(KERN_INFO, ha,
  2900. "%s: QUIESCENT TIMEOUT\n", QLA2XXX_DRIVER_NAME);
  2901. qla_printk(KERN_INFO, ha,
  2902. "DRV_ACTIVE:%d DRV_STATE:%d\n", drv_active,
  2903. drv_state);
  2904. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  2905. QLA82XX_DEV_READY);
  2906. qla_printk(KERN_INFO, ha,
  2907. "HW State: DEV_READY\n");
  2908. qla82xx_idc_unlock(ha);
  2909. qla2x00_perform_loop_resync(vha);
  2910. qla82xx_idc_lock(ha);
  2911. qla82xx_clear_qsnt_ready(vha);
  2912. return;
  2913. }
  2914. qla82xx_idc_unlock(ha);
  2915. msleep(1000);
  2916. qla82xx_idc_lock(ha);
  2917. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2918. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2919. drv_active = drv_active << 0x01;
  2920. }
  2921. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2922. /* everyone acked so set the state to DEV_QUIESCENCE */
  2923. if (dev_state == QLA82XX_DEV_NEED_QUIESCENT) {
  2924. qla_printk(KERN_INFO, ha, "HW State: DEV_QUIESCENT\n");
  2925. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_QUIESCENT);
  2926. }
  2927. }
  2928. /*
  2929. * qla82xx_wait_for_state_change
  2930. * Wait for device state to change from given current state
  2931. *
  2932. * Note:
  2933. * IDC lock must not be held upon entry
  2934. *
  2935. * Return:
  2936. * Changed device state.
  2937. */
  2938. uint32_t
  2939. qla82xx_wait_for_state_change(scsi_qla_host_t *vha, uint32_t curr_state)
  2940. {
  2941. struct qla_hw_data *ha = vha->hw;
  2942. uint32_t dev_state;
  2943. do {
  2944. msleep(1000);
  2945. qla82xx_idc_lock(ha);
  2946. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2947. qla82xx_idc_unlock(ha);
  2948. } while (dev_state == curr_state);
  2949. return dev_state;
  2950. }
  2951. static void
  2952. qla82xx_dev_failed_handler(scsi_qla_host_t *vha)
  2953. {
  2954. struct qla_hw_data *ha = vha->hw;
  2955. /* Disable the board */
  2956. qla_printk(KERN_INFO, ha, "Disabling the board\n");
  2957. qla82xx_idc_lock(ha);
  2958. qla82xx_clear_drv_active(ha);
  2959. qla82xx_idc_unlock(ha);
  2960. /* Set DEV_FAILED flag to disable timer */
  2961. vha->device_flags |= DFLG_DEV_FAILED;
  2962. qla2x00_abort_all_cmds(vha, DID_NO_CONNECT << 16);
  2963. qla2x00_mark_all_devices_lost(vha, 0);
  2964. vha->flags.online = 0;
  2965. vha->flags.init_done = 0;
  2966. }
  2967. /*
  2968. * qla82xx_need_reset_handler
  2969. * Code to start reset sequence
  2970. *
  2971. * Note:
  2972. * IDC lock must be held upon entry
  2973. *
  2974. * Return:
  2975. * Success : 0
  2976. * Failed : 1
  2977. */
  2978. static void
  2979. qla82xx_need_reset_handler(scsi_qla_host_t *vha)
  2980. {
  2981. uint32_t dev_state, drv_state, drv_active;
  2982. unsigned long reset_timeout;
  2983. struct qla_hw_data *ha = vha->hw;
  2984. struct req_que *req = ha->req_q_map[0];
  2985. if (vha->flags.online) {
  2986. qla82xx_idc_unlock(ha);
  2987. qla2x00_abort_isp_cleanup(vha);
  2988. ha->isp_ops->get_flash_version(vha, req->ring);
  2989. ha->isp_ops->nvram_config(vha);
  2990. qla82xx_idc_lock(ha);
  2991. }
  2992. qla82xx_set_rst_ready(ha);
  2993. /* wait for 10 seconds for reset ack from all functions */
  2994. reset_timeout = jiffies + (ha->nx_reset_timeout * HZ);
  2995. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2996. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2997. while (drv_state != drv_active) {
  2998. if (time_after_eq(jiffies, reset_timeout)) {
  2999. qla_printk(KERN_INFO, ha,
  3000. "%s: RESET TIMEOUT!\n", QLA2XXX_DRIVER_NAME);
  3001. break;
  3002. }
  3003. qla82xx_idc_unlock(ha);
  3004. msleep(1000);
  3005. qla82xx_idc_lock(ha);
  3006. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  3007. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  3008. }
  3009. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3010. qla_printk(KERN_INFO, ha, "3:Device state is 0x%x = %s\n", dev_state,
  3011. dev_state < MAX_STATES ? qdev_state[dev_state] : "Unknown");
  3012. /* Force to DEV_COLD unless someone else is starting a reset */
  3013. if (dev_state != QLA82XX_DEV_INITIALIZING) {
  3014. qla_printk(KERN_INFO, ha, "HW State: COLD/RE-INIT\n");
  3015. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_COLD);
  3016. }
  3017. }
  3018. static void
  3019. qla82xx_check_fw_alive(scsi_qla_host_t *vha)
  3020. {
  3021. uint32_t fw_heartbeat_counter, halt_status;
  3022. struct qla_hw_data *ha = vha->hw;
  3023. fw_heartbeat_counter = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  3024. /* all 0xff, assume AER/EEH in progress, ignore */
  3025. if (fw_heartbeat_counter == 0xffffffff)
  3026. return;
  3027. if (vha->fw_heartbeat_counter == fw_heartbeat_counter) {
  3028. vha->seconds_since_last_heartbeat++;
  3029. /* FW not alive after 2 seconds */
  3030. if (vha->seconds_since_last_heartbeat == 2) {
  3031. vha->seconds_since_last_heartbeat = 0;
  3032. halt_status = qla82xx_rd_32(ha,
  3033. QLA82XX_PEG_HALT_STATUS1);
  3034. if (halt_status & HALT_STATUS_UNRECOVERABLE) {
  3035. set_bit(ISP_UNRECOVERABLE, &vha->dpc_flags);
  3036. } else {
  3037. qla_printk(KERN_INFO, ha,
  3038. "scsi(%ld): %s - detect abort needed\n",
  3039. vha->host_no, __func__);
  3040. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  3041. }
  3042. qla2xxx_wake_dpc(vha);
  3043. ha->flags.fw_hung = 1;
  3044. if (ha->flags.mbox_busy) {
  3045. ha->flags.mbox_int = 1;
  3046. DEBUG2(qla_printk(KERN_ERR, ha,
  3047. "Due to fw hung, doing premature "
  3048. "completion of mbx command\n"));
  3049. if (test_bit(MBX_INTR_WAIT,
  3050. &ha->mbx_cmd_flags))
  3051. complete(&ha->mbx_intr_comp);
  3052. }
  3053. }
  3054. } else
  3055. vha->seconds_since_last_heartbeat = 0;
  3056. vha->fw_heartbeat_counter = fw_heartbeat_counter;
  3057. }
  3058. /*
  3059. * qla82xx_device_state_handler
  3060. * Main state handler
  3061. *
  3062. * Note:
  3063. * IDC lock must be held upon entry
  3064. *
  3065. * Return:
  3066. * Success : 0
  3067. * Failed : 1
  3068. */
  3069. int
  3070. qla82xx_device_state_handler(scsi_qla_host_t *vha)
  3071. {
  3072. uint32_t dev_state;
  3073. int rval = QLA_SUCCESS;
  3074. unsigned long dev_init_timeout;
  3075. struct qla_hw_data *ha = vha->hw;
  3076. qla82xx_idc_lock(ha);
  3077. if (!vha->flags.init_done)
  3078. qla82xx_set_drv_active(vha);
  3079. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3080. qla_printk(KERN_INFO, ha, "1:Device state is 0x%x = %s\n", dev_state,
  3081. dev_state < MAX_STATES ? qdev_state[dev_state] : "Unknown");
  3082. /* wait for 30 seconds for device to go ready */
  3083. dev_init_timeout = jiffies + (ha->nx_dev_init_timeout * HZ);
  3084. while (1) {
  3085. if (time_after_eq(jiffies, dev_init_timeout)) {
  3086. DEBUG(qla_printk(KERN_INFO, ha,
  3087. "%s: device init failed!\n",
  3088. QLA2XXX_DRIVER_NAME));
  3089. rval = QLA_FUNCTION_FAILED;
  3090. break;
  3091. }
  3092. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3093. qla_printk(KERN_INFO, ha,
  3094. "2:Device state is 0x%x = %s\n", dev_state,
  3095. dev_state < MAX_STATES ?
  3096. qdev_state[dev_state] : "Unknown");
  3097. switch (dev_state) {
  3098. case QLA82XX_DEV_READY:
  3099. goto exit;
  3100. case QLA82XX_DEV_COLD:
  3101. rval = qla82xx_device_bootstrap(vha);
  3102. goto exit;
  3103. case QLA82XX_DEV_INITIALIZING:
  3104. qla82xx_idc_unlock(ha);
  3105. msleep(1000);
  3106. qla82xx_idc_lock(ha);
  3107. break;
  3108. case QLA82XX_DEV_NEED_RESET:
  3109. if (!ql2xdontresethba)
  3110. qla82xx_need_reset_handler(vha);
  3111. break;
  3112. case QLA82XX_DEV_NEED_QUIESCENT:
  3113. qla82xx_need_qsnt_handler(vha);
  3114. /* Reset timeout value after quiescence handler */
  3115. dev_init_timeout = jiffies + (ha->nx_dev_init_timeout\
  3116. * HZ);
  3117. break;
  3118. case QLA82XX_DEV_QUIESCENT:
  3119. /* Owner will exit and other will wait for the state
  3120. * to get changed
  3121. */
  3122. if (ha->flags.quiesce_owner)
  3123. goto exit;
  3124. qla82xx_idc_unlock(ha);
  3125. msleep(1000);
  3126. qla82xx_idc_lock(ha);
  3127. /* Reset timeout value after quiescence handler */
  3128. dev_init_timeout = jiffies + (ha->nx_dev_init_timeout\
  3129. * HZ);
  3130. break;
  3131. case QLA82XX_DEV_FAILED:
  3132. qla82xx_dev_failed_handler(vha);
  3133. rval = QLA_FUNCTION_FAILED;
  3134. goto exit;
  3135. default:
  3136. qla82xx_idc_unlock(ha);
  3137. msleep(1000);
  3138. qla82xx_idc_lock(ha);
  3139. }
  3140. }
  3141. exit:
  3142. qla82xx_idc_unlock(ha);
  3143. return rval;
  3144. }
  3145. void qla82xx_watchdog(scsi_qla_host_t *vha)
  3146. {
  3147. uint32_t dev_state;
  3148. struct qla_hw_data *ha = vha->hw;
  3149. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3150. /* don't poll if reset is going on */
  3151. if (!(test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) ||
  3152. test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) ||
  3153. test_bit(ISP_ABORT_RETRY, &vha->dpc_flags))) {
  3154. if (dev_state == QLA82XX_DEV_NEED_RESET) {
  3155. qla_printk(KERN_WARNING, ha,
  3156. "%s(): Adapter reset needed!\n", __func__);
  3157. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  3158. qla2xxx_wake_dpc(vha);
  3159. ha->flags.fw_hung = 1;
  3160. if (ha->flags.mbox_busy) {
  3161. ha->flags.mbox_int = 1;
  3162. DEBUG2(qla_printk(KERN_ERR, ha,
  3163. "Need reset, doing premature "
  3164. "completion of mbx command\n"));
  3165. if (test_bit(MBX_INTR_WAIT,
  3166. &ha->mbx_cmd_flags))
  3167. complete(&ha->mbx_intr_comp);
  3168. }
  3169. } else if (dev_state == QLA82XX_DEV_NEED_QUIESCENT &&
  3170. !test_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags)) {
  3171. DEBUG(qla_printk(KERN_INFO, ha,
  3172. "scsi(%ld) %s - detected quiescence needed\n",
  3173. vha->host_no, __func__));
  3174. set_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags);
  3175. qla2xxx_wake_dpc(vha);
  3176. } else {
  3177. qla82xx_check_fw_alive(vha);
  3178. }
  3179. }
  3180. }
  3181. int qla82xx_load_risc(scsi_qla_host_t *vha, uint32_t *srisc_addr)
  3182. {
  3183. int rval;
  3184. rval = qla82xx_device_state_handler(vha);
  3185. return rval;
  3186. }
  3187. /*
  3188. * qla82xx_abort_isp
  3189. * Resets ISP and aborts all outstanding commands.
  3190. *
  3191. * Input:
  3192. * ha = adapter block pointer.
  3193. *
  3194. * Returns:
  3195. * 0 = success
  3196. */
  3197. int
  3198. qla82xx_abort_isp(scsi_qla_host_t *vha)
  3199. {
  3200. int rval;
  3201. struct qla_hw_data *ha = vha->hw;
  3202. uint32_t dev_state;
  3203. if (vha->device_flags & DFLG_DEV_FAILED) {
  3204. qla_printk(KERN_WARNING, ha,
  3205. "%s(%ld): Device in failed state, "
  3206. "Exiting.\n", __func__, vha->host_no);
  3207. return QLA_SUCCESS;
  3208. }
  3209. qla82xx_idc_lock(ha);
  3210. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3211. if (dev_state == QLA82XX_DEV_READY) {
  3212. qla_printk(KERN_INFO, ha, "HW State: NEED RESET\n");
  3213. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  3214. QLA82XX_DEV_NEED_RESET);
  3215. } else
  3216. qla_printk(KERN_INFO, ha, "HW State: %s\n",
  3217. dev_state < MAX_STATES ?
  3218. qdev_state[dev_state] : "Unknown");
  3219. qla82xx_idc_unlock(ha);
  3220. rval = qla82xx_device_state_handler(vha);
  3221. qla82xx_idc_lock(ha);
  3222. qla82xx_clear_rst_ready(ha);
  3223. qla82xx_idc_unlock(ha);
  3224. if (rval == QLA_SUCCESS) {
  3225. ha->flags.fw_hung = 0;
  3226. qla82xx_restart_isp(vha);
  3227. }
  3228. if (rval) {
  3229. vha->flags.online = 1;
  3230. if (test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  3231. if (ha->isp_abort_cnt == 0) {
  3232. qla_printk(KERN_WARNING, ha,
  3233. "ISP error recovery failed - "
  3234. "board disabled\n");
  3235. /*
  3236. * The next call disables the board
  3237. * completely.
  3238. */
  3239. ha->isp_ops->reset_adapter(vha);
  3240. vha->flags.online = 0;
  3241. clear_bit(ISP_ABORT_RETRY,
  3242. &vha->dpc_flags);
  3243. rval = QLA_SUCCESS;
  3244. } else { /* schedule another ISP abort */
  3245. ha->isp_abort_cnt--;
  3246. DEBUG(qla_printk(KERN_INFO, ha,
  3247. "qla%ld: ISP abort - retry remaining %d\n",
  3248. vha->host_no, ha->isp_abort_cnt));
  3249. rval = QLA_FUNCTION_FAILED;
  3250. }
  3251. } else {
  3252. ha->isp_abort_cnt = MAX_RETRIES_OF_ISP_ABORT;
  3253. DEBUG(qla_printk(KERN_INFO, ha,
  3254. "(%ld): ISP error recovery - retrying (%d) "
  3255. "more times\n", vha->host_no, ha->isp_abort_cnt));
  3256. set_bit(ISP_ABORT_RETRY, &vha->dpc_flags);
  3257. rval = QLA_FUNCTION_FAILED;
  3258. }
  3259. }
  3260. return rval;
  3261. }
  3262. /*
  3263. * qla82xx_fcoe_ctx_reset
  3264. * Perform a quick reset and aborts all outstanding commands.
  3265. * This will only perform an FCoE context reset and avoids a full blown
  3266. * chip reset.
  3267. *
  3268. * Input:
  3269. * ha = adapter block pointer.
  3270. * is_reset_path = flag for identifying the reset path.
  3271. *
  3272. * Returns:
  3273. * 0 = success
  3274. */
  3275. int qla82xx_fcoe_ctx_reset(scsi_qla_host_t *vha)
  3276. {
  3277. int rval = QLA_FUNCTION_FAILED;
  3278. if (vha->flags.online) {
  3279. /* Abort all outstanding commands, so as to be requeued later */
  3280. qla2x00_abort_isp_cleanup(vha);
  3281. }
  3282. /* Stop currently executing firmware.
  3283. * This will destroy existing FCoE context at the F/W end.
  3284. */
  3285. qla2x00_try_to_stop_firmware(vha);
  3286. /* Restart. Creates a new FCoE context on INIT_FIRMWARE. */
  3287. rval = qla82xx_restart_isp(vha);
  3288. return rval;
  3289. }
  3290. /*
  3291. * qla2x00_wait_for_fcoe_ctx_reset
  3292. * Wait till the FCoE context is reset.
  3293. *
  3294. * Note:
  3295. * Does context switching here.
  3296. * Release SPIN_LOCK (if any) before calling this routine.
  3297. *
  3298. * Return:
  3299. * Success (fcoe_ctx reset is done) : 0
  3300. * Failed (fcoe_ctx reset not completed within max loop timout ) : 1
  3301. */
  3302. int qla2x00_wait_for_fcoe_ctx_reset(scsi_qla_host_t *vha)
  3303. {
  3304. int status = QLA_FUNCTION_FAILED;
  3305. unsigned long wait_reset;
  3306. wait_reset = jiffies + (MAX_LOOP_TIMEOUT * HZ);
  3307. while ((test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) ||
  3308. test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))
  3309. && time_before(jiffies, wait_reset)) {
  3310. set_current_state(TASK_UNINTERRUPTIBLE);
  3311. schedule_timeout(HZ);
  3312. if (!test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) &&
  3313. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags)) {
  3314. status = QLA_SUCCESS;
  3315. break;
  3316. }
  3317. }
  3318. DEBUG2(printk(KERN_INFO
  3319. "%s status=%d\n", __func__, status));
  3320. return status;
  3321. }