mx3_camera.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296
  1. /*
  2. * V4L2 Driver for i.MX3x camera host
  3. *
  4. * Copyright (C) 2008
  5. * Guennadi Liakhovetski, DENX Software Engineering, <lg@denx.de>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/init.h>
  12. #include <linux/module.h>
  13. #include <linux/videodev2.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/clk.h>
  16. #include <linux/vmalloc.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/sched.h>
  19. #include <media/v4l2-common.h>
  20. #include <media/v4l2-dev.h>
  21. #include <media/videobuf2-dma-contig.h>
  22. #include <media/soc_camera.h>
  23. #include <media/soc_mediabus.h>
  24. #include <mach/ipu.h>
  25. #include <mach/mx3_camera.h>
  26. #include <mach/dma.h>
  27. #define MX3_CAM_DRV_NAME "mx3-camera"
  28. /* CMOS Sensor Interface Registers */
  29. #define CSI_REG_START 0x60
  30. #define CSI_SENS_CONF (0x60 - CSI_REG_START)
  31. #define CSI_SENS_FRM_SIZE (0x64 - CSI_REG_START)
  32. #define CSI_ACT_FRM_SIZE (0x68 - CSI_REG_START)
  33. #define CSI_OUT_FRM_CTRL (0x6C - CSI_REG_START)
  34. #define CSI_TST_CTRL (0x70 - CSI_REG_START)
  35. #define CSI_CCIR_CODE_1 (0x74 - CSI_REG_START)
  36. #define CSI_CCIR_CODE_2 (0x78 - CSI_REG_START)
  37. #define CSI_CCIR_CODE_3 (0x7C - CSI_REG_START)
  38. #define CSI_FLASH_STROBE_1 (0x80 - CSI_REG_START)
  39. #define CSI_FLASH_STROBE_2 (0x84 - CSI_REG_START)
  40. #define CSI_SENS_CONF_VSYNC_POL_SHIFT 0
  41. #define CSI_SENS_CONF_HSYNC_POL_SHIFT 1
  42. #define CSI_SENS_CONF_DATA_POL_SHIFT 2
  43. #define CSI_SENS_CONF_PIX_CLK_POL_SHIFT 3
  44. #define CSI_SENS_CONF_SENS_PRTCL_SHIFT 4
  45. #define CSI_SENS_CONF_SENS_CLKSRC_SHIFT 7
  46. #define CSI_SENS_CONF_DATA_FMT_SHIFT 8
  47. #define CSI_SENS_CONF_DATA_WIDTH_SHIFT 10
  48. #define CSI_SENS_CONF_EXT_VSYNC_SHIFT 15
  49. #define CSI_SENS_CONF_DIVRATIO_SHIFT 16
  50. #define CSI_SENS_CONF_DATA_FMT_RGB_YUV444 (0UL << CSI_SENS_CONF_DATA_FMT_SHIFT)
  51. #define CSI_SENS_CONF_DATA_FMT_YUV422 (2UL << CSI_SENS_CONF_DATA_FMT_SHIFT)
  52. #define CSI_SENS_CONF_DATA_FMT_BAYER (3UL << CSI_SENS_CONF_DATA_FMT_SHIFT)
  53. #define MAX_VIDEO_MEM 16
  54. enum csi_buffer_state {
  55. CSI_BUF_NEEDS_INIT,
  56. CSI_BUF_PREPARED,
  57. };
  58. struct mx3_camera_buffer {
  59. /* common v4l buffer stuff -- must be first */
  60. struct vb2_buffer vb;
  61. enum csi_buffer_state state;
  62. struct list_head queue;
  63. /* One descriptot per scatterlist (per frame) */
  64. struct dma_async_tx_descriptor *txd;
  65. /* We have to "build" a scatterlist ourselves - one element per frame */
  66. struct scatterlist sg;
  67. };
  68. /**
  69. * struct mx3_camera_dev - i.MX3x camera (CSI) object
  70. * @dev: camera device, to which the coherent buffer is attached
  71. * @icd: currently attached camera sensor
  72. * @clk: pointer to clock
  73. * @base: remapped register base address
  74. * @pdata: platform data
  75. * @platform_flags: platform flags
  76. * @mclk: master clock frequency in Hz
  77. * @capture: list of capture videobuffers
  78. * @lock: protects video buffer lists
  79. * @active: active video buffer
  80. * @idmac_channel: array of pointers to IPU DMAC DMA channels
  81. * @soc_host: embedded soc_host object
  82. */
  83. struct mx3_camera_dev {
  84. /*
  85. * i.MX3x is only supposed to handle one camera on its Camera Sensor
  86. * Interface. If anyone ever builds hardware to enable more than one
  87. * camera _simultaneously_, they will have to modify this driver too
  88. */
  89. struct soc_camera_device *icd;
  90. struct clk *clk;
  91. void __iomem *base;
  92. struct mx3_camera_pdata *pdata;
  93. unsigned long platform_flags;
  94. unsigned long mclk;
  95. u16 width_flags; /* max 15 bits */
  96. struct list_head capture;
  97. spinlock_t lock; /* Protects video buffer lists */
  98. struct mx3_camera_buffer *active;
  99. struct vb2_alloc_ctx *alloc_ctx;
  100. enum v4l2_field field;
  101. int sequence;
  102. /* IDMAC / dmaengine interface */
  103. struct idmac_channel *idmac_channel[1]; /* We need one channel */
  104. struct soc_camera_host soc_host;
  105. };
  106. struct dma_chan_request {
  107. struct mx3_camera_dev *mx3_cam;
  108. enum ipu_channel id;
  109. };
  110. static u32 csi_reg_read(struct mx3_camera_dev *mx3, off_t reg)
  111. {
  112. return __raw_readl(mx3->base + reg);
  113. }
  114. static void csi_reg_write(struct mx3_camera_dev *mx3, u32 value, off_t reg)
  115. {
  116. __raw_writel(value, mx3->base + reg);
  117. }
  118. static struct mx3_camera_buffer *to_mx3_vb(struct vb2_buffer *vb)
  119. {
  120. return container_of(vb, struct mx3_camera_buffer, vb);
  121. }
  122. /* Called from the IPU IDMAC ISR */
  123. static void mx3_cam_dma_done(void *arg)
  124. {
  125. struct idmac_tx_desc *desc = to_tx_desc(arg);
  126. struct dma_chan *chan = desc->txd.chan;
  127. struct idmac_channel *ichannel = to_idmac_chan(chan);
  128. struct mx3_camera_dev *mx3_cam = ichannel->client;
  129. dev_dbg(chan->device->dev, "callback cookie %d, active DMA 0x%08x\n",
  130. desc->txd.cookie, mx3_cam->active ? sg_dma_address(&mx3_cam->active->sg) : 0);
  131. spin_lock(&mx3_cam->lock);
  132. if (mx3_cam->active) {
  133. struct vb2_buffer *vb = &mx3_cam->active->vb;
  134. struct mx3_camera_buffer *buf = to_mx3_vb(vb);
  135. list_del_init(&buf->queue);
  136. do_gettimeofday(&vb->v4l2_buf.timestamp);
  137. vb->v4l2_buf.field = mx3_cam->field;
  138. vb->v4l2_buf.sequence = mx3_cam->sequence++;
  139. vb2_buffer_done(vb, VB2_BUF_STATE_DONE);
  140. }
  141. if (list_empty(&mx3_cam->capture)) {
  142. mx3_cam->active = NULL;
  143. spin_unlock(&mx3_cam->lock);
  144. /*
  145. * stop capture - without further buffers IPU_CHA_BUF0_RDY will
  146. * not get updated
  147. */
  148. return;
  149. }
  150. mx3_cam->active = list_entry(mx3_cam->capture.next,
  151. struct mx3_camera_buffer, queue);
  152. spin_unlock(&mx3_cam->lock);
  153. }
  154. /*
  155. * Videobuf operations
  156. */
  157. /*
  158. * Calculate the __buffer__ (not data) size and number of buffers.
  159. */
  160. static int mx3_videobuf_setup(struct vb2_queue *vq,
  161. unsigned int *count, unsigned int *num_planes,
  162. unsigned int sizes[], void *alloc_ctxs[])
  163. {
  164. struct soc_camera_device *icd = soc_camera_from_vb2q(vq);
  165. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  166. struct mx3_camera_dev *mx3_cam = ici->priv;
  167. int bytes_per_line = soc_mbus_bytes_per_line(icd->user_width,
  168. icd->current_fmt->host_fmt);
  169. if (bytes_per_line < 0)
  170. return bytes_per_line;
  171. if (!mx3_cam->idmac_channel[0])
  172. return -EINVAL;
  173. *num_planes = 1;
  174. mx3_cam->sequence = 0;
  175. sizes[0] = bytes_per_line * icd->user_height;
  176. alloc_ctxs[0] = mx3_cam->alloc_ctx;
  177. if (!*count)
  178. *count = 32;
  179. if (sizes[0] * *count > MAX_VIDEO_MEM * 1024 * 1024)
  180. *count = MAX_VIDEO_MEM * 1024 * 1024 / sizes[0];
  181. return 0;
  182. }
  183. static int mx3_videobuf_prepare(struct vb2_buffer *vb)
  184. {
  185. struct soc_camera_device *icd = soc_camera_from_vb2q(vb->vb2_queue);
  186. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  187. struct mx3_camera_dev *mx3_cam = ici->priv;
  188. struct idmac_channel *ichan = mx3_cam->idmac_channel[0];
  189. struct scatterlist *sg;
  190. struct mx3_camera_buffer *buf;
  191. size_t new_size;
  192. int bytes_per_line = soc_mbus_bytes_per_line(icd->user_width,
  193. icd->current_fmt->host_fmt);
  194. if (bytes_per_line < 0)
  195. return bytes_per_line;
  196. buf = to_mx3_vb(vb);
  197. sg = &buf->sg;
  198. new_size = bytes_per_line * icd->user_height;
  199. if (vb2_plane_size(vb, 0) < new_size) {
  200. dev_err(icd->parent, "Buffer too small (%lu < %zu)\n",
  201. vb2_plane_size(vb, 0), new_size);
  202. return -ENOBUFS;
  203. }
  204. if (buf->state == CSI_BUF_NEEDS_INIT) {
  205. sg_dma_address(sg) = vb2_dma_contig_plane_dma_addr(vb, 0);
  206. sg_dma_len(sg) = new_size;
  207. buf->txd = ichan->dma_chan.device->device_prep_slave_sg(
  208. &ichan->dma_chan, sg, 1, DMA_FROM_DEVICE,
  209. DMA_PREP_INTERRUPT);
  210. if (!buf->txd)
  211. return -EIO;
  212. buf->txd->callback_param = buf->txd;
  213. buf->txd->callback = mx3_cam_dma_done;
  214. buf->state = CSI_BUF_PREPARED;
  215. }
  216. vb2_set_plane_payload(vb, 0, new_size);
  217. return 0;
  218. }
  219. static enum pixel_fmt fourcc_to_ipu_pix(__u32 fourcc)
  220. {
  221. /* Add more formats as need arises and test possibilities appear... */
  222. switch (fourcc) {
  223. case V4L2_PIX_FMT_RGB24:
  224. return IPU_PIX_FMT_RGB24;
  225. case V4L2_PIX_FMT_UYVY:
  226. case V4L2_PIX_FMT_RGB565:
  227. default:
  228. return IPU_PIX_FMT_GENERIC;
  229. }
  230. }
  231. static void mx3_videobuf_queue(struct vb2_buffer *vb)
  232. {
  233. struct soc_camera_device *icd = soc_camera_from_vb2q(vb->vb2_queue);
  234. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  235. struct mx3_camera_dev *mx3_cam = ici->priv;
  236. struct mx3_camera_buffer *buf = to_mx3_vb(vb);
  237. struct dma_async_tx_descriptor *txd = buf->txd;
  238. struct idmac_channel *ichan = to_idmac_chan(txd->chan);
  239. struct idmac_video_param *video = &ichan->params.video;
  240. dma_cookie_t cookie;
  241. u32 fourcc = icd->current_fmt->host_fmt->fourcc;
  242. unsigned long flags;
  243. /* This is the configuration of one sg-element */
  244. video->out_pixel_fmt = fourcc_to_ipu_pix(fourcc);
  245. if (video->out_pixel_fmt == IPU_PIX_FMT_GENERIC) {
  246. /*
  247. * If the IPU DMA channel is configured to transport
  248. * generic 8-bit data, we have to set up correctly the
  249. * geometry parameters upon the current pixel format.
  250. * So, since the DMA horizontal parameters are expressed
  251. * in bytes not pixels, convert these in the right unit.
  252. */
  253. int bytes_per_line = soc_mbus_bytes_per_line(icd->user_width,
  254. icd->current_fmt->host_fmt);
  255. BUG_ON(bytes_per_line <= 0);
  256. video->out_width = bytes_per_line;
  257. video->out_height = icd->user_height;
  258. video->out_stride = bytes_per_line;
  259. } else {
  260. /*
  261. * For IPU known formats the pixel unit will be managed
  262. * successfully by the IPU code
  263. */
  264. video->out_width = icd->user_width;
  265. video->out_height = icd->user_height;
  266. video->out_stride = icd->user_width;
  267. }
  268. #ifdef DEBUG
  269. /* helps to see what DMA actually has written */
  270. if (vb2_plane_vaddr(vb, 0))
  271. memset(vb2_plane_vaddr(vb, 0), 0xaa, vb2_get_plane_payload(vb, 0));
  272. #endif
  273. spin_lock_irqsave(&mx3_cam->lock, flags);
  274. list_add_tail(&buf->queue, &mx3_cam->capture);
  275. if (!mx3_cam->active)
  276. mx3_cam->active = buf;
  277. spin_unlock_irq(&mx3_cam->lock);
  278. cookie = txd->tx_submit(txd);
  279. dev_dbg(icd->parent, "Submitted cookie %d DMA 0x%08x\n",
  280. cookie, sg_dma_address(&buf->sg));
  281. if (cookie >= 0)
  282. return;
  283. spin_lock_irq(&mx3_cam->lock);
  284. /* Submit error */
  285. list_del_init(&buf->queue);
  286. if (mx3_cam->active == buf)
  287. mx3_cam->active = NULL;
  288. spin_unlock_irqrestore(&mx3_cam->lock, flags);
  289. vb2_buffer_done(vb, VB2_BUF_STATE_ERROR);
  290. }
  291. static void mx3_videobuf_release(struct vb2_buffer *vb)
  292. {
  293. struct soc_camera_device *icd = soc_camera_from_vb2q(vb->vb2_queue);
  294. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  295. struct mx3_camera_dev *mx3_cam = ici->priv;
  296. struct mx3_camera_buffer *buf = to_mx3_vb(vb);
  297. struct dma_async_tx_descriptor *txd = buf->txd;
  298. unsigned long flags;
  299. dev_dbg(icd->parent,
  300. "Release%s DMA 0x%08x, queue %sempty\n",
  301. mx3_cam->active == buf ? " active" : "", sg_dma_address(&buf->sg),
  302. list_empty(&buf->queue) ? "" : "not ");
  303. spin_lock_irqsave(&mx3_cam->lock, flags);
  304. if (mx3_cam->active == buf)
  305. mx3_cam->active = NULL;
  306. /* Doesn't hurt also if the list is empty */
  307. list_del_init(&buf->queue);
  308. buf->state = CSI_BUF_NEEDS_INIT;
  309. if (txd) {
  310. buf->txd = NULL;
  311. if (mx3_cam->idmac_channel[0])
  312. async_tx_ack(txd);
  313. }
  314. spin_unlock_irqrestore(&mx3_cam->lock, flags);
  315. }
  316. static int mx3_videobuf_init(struct vb2_buffer *vb)
  317. {
  318. struct mx3_camera_buffer *buf = to_mx3_vb(vb);
  319. /* This is for locking debugging only */
  320. INIT_LIST_HEAD(&buf->queue);
  321. sg_init_table(&buf->sg, 1);
  322. buf->state = CSI_BUF_NEEDS_INIT;
  323. buf->txd = NULL;
  324. return 0;
  325. }
  326. static int mx3_stop_streaming(struct vb2_queue *q)
  327. {
  328. struct soc_camera_device *icd = soc_camera_from_vb2q(q);
  329. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  330. struct mx3_camera_dev *mx3_cam = ici->priv;
  331. struct idmac_channel *ichan = mx3_cam->idmac_channel[0];
  332. struct dma_chan *chan;
  333. struct mx3_camera_buffer *buf, *tmp;
  334. unsigned long flags;
  335. if (ichan) {
  336. chan = &ichan->dma_chan;
  337. chan->device->device_control(chan, DMA_TERMINATE_ALL, 0);
  338. }
  339. spin_lock_irqsave(&mx3_cam->lock, flags);
  340. mx3_cam->active = NULL;
  341. list_for_each_entry_safe(buf, tmp, &mx3_cam->capture, queue) {
  342. buf->state = CSI_BUF_NEEDS_INIT;
  343. list_del_init(&buf->queue);
  344. }
  345. spin_unlock_irqrestore(&mx3_cam->lock, flags);
  346. return 0;
  347. }
  348. static struct vb2_ops mx3_videobuf_ops = {
  349. .queue_setup = mx3_videobuf_setup,
  350. .buf_prepare = mx3_videobuf_prepare,
  351. .buf_queue = mx3_videobuf_queue,
  352. .buf_cleanup = mx3_videobuf_release,
  353. .buf_init = mx3_videobuf_init,
  354. .wait_prepare = soc_camera_unlock,
  355. .wait_finish = soc_camera_lock,
  356. .stop_streaming = mx3_stop_streaming,
  357. };
  358. static int mx3_camera_init_videobuf(struct vb2_queue *q,
  359. struct soc_camera_device *icd)
  360. {
  361. q->type = V4L2_BUF_TYPE_VIDEO_CAPTURE;
  362. q->io_modes = VB2_MMAP | VB2_USERPTR;
  363. q->drv_priv = icd;
  364. q->ops = &mx3_videobuf_ops;
  365. q->mem_ops = &vb2_dma_contig_memops;
  366. q->buf_struct_size = sizeof(struct mx3_camera_buffer);
  367. return vb2_queue_init(q);
  368. }
  369. /* First part of ipu_csi_init_interface() */
  370. static void mx3_camera_activate(struct mx3_camera_dev *mx3_cam,
  371. struct soc_camera_device *icd)
  372. {
  373. u32 conf;
  374. long rate;
  375. /* Set default size: ipu_csi_set_window_size() */
  376. csi_reg_write(mx3_cam, (640 - 1) | ((480 - 1) << 16), CSI_ACT_FRM_SIZE);
  377. /* ...and position to 0:0: ipu_csi_set_window_pos() */
  378. conf = csi_reg_read(mx3_cam, CSI_OUT_FRM_CTRL) & 0xffff0000;
  379. csi_reg_write(mx3_cam, conf, CSI_OUT_FRM_CTRL);
  380. /* We use only gated clock synchronisation mode so far */
  381. conf = 0 << CSI_SENS_CONF_SENS_PRTCL_SHIFT;
  382. /* Set generic data, platform-biggest bus-width */
  383. conf |= CSI_SENS_CONF_DATA_FMT_BAYER;
  384. if (mx3_cam->platform_flags & MX3_CAMERA_DATAWIDTH_15)
  385. conf |= 3 << CSI_SENS_CONF_DATA_WIDTH_SHIFT;
  386. else if (mx3_cam->platform_flags & MX3_CAMERA_DATAWIDTH_10)
  387. conf |= 2 << CSI_SENS_CONF_DATA_WIDTH_SHIFT;
  388. else if (mx3_cam->platform_flags & MX3_CAMERA_DATAWIDTH_8)
  389. conf |= 1 << CSI_SENS_CONF_DATA_WIDTH_SHIFT;
  390. else/* if (mx3_cam->platform_flags & MX3_CAMERA_DATAWIDTH_4)*/
  391. conf |= 0 << CSI_SENS_CONF_DATA_WIDTH_SHIFT;
  392. if (mx3_cam->platform_flags & MX3_CAMERA_CLK_SRC)
  393. conf |= 1 << CSI_SENS_CONF_SENS_CLKSRC_SHIFT;
  394. if (mx3_cam->platform_flags & MX3_CAMERA_EXT_VSYNC)
  395. conf |= 1 << CSI_SENS_CONF_EXT_VSYNC_SHIFT;
  396. if (mx3_cam->platform_flags & MX3_CAMERA_DP)
  397. conf |= 1 << CSI_SENS_CONF_DATA_POL_SHIFT;
  398. if (mx3_cam->platform_flags & MX3_CAMERA_PCP)
  399. conf |= 1 << CSI_SENS_CONF_PIX_CLK_POL_SHIFT;
  400. if (mx3_cam->platform_flags & MX3_CAMERA_HSP)
  401. conf |= 1 << CSI_SENS_CONF_HSYNC_POL_SHIFT;
  402. if (mx3_cam->platform_flags & MX3_CAMERA_VSP)
  403. conf |= 1 << CSI_SENS_CONF_VSYNC_POL_SHIFT;
  404. /* ipu_csi_init_interface() */
  405. csi_reg_write(mx3_cam, conf, CSI_SENS_CONF);
  406. clk_enable(mx3_cam->clk);
  407. rate = clk_round_rate(mx3_cam->clk, mx3_cam->mclk);
  408. dev_dbg(icd->parent, "Set SENS_CONF to %x, rate %ld\n", conf, rate);
  409. if (rate)
  410. clk_set_rate(mx3_cam->clk, rate);
  411. }
  412. /* Called with .video_lock held */
  413. static int mx3_camera_add_device(struct soc_camera_device *icd)
  414. {
  415. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  416. struct mx3_camera_dev *mx3_cam = ici->priv;
  417. if (mx3_cam->icd)
  418. return -EBUSY;
  419. mx3_camera_activate(mx3_cam, icd);
  420. mx3_cam->icd = icd;
  421. dev_info(icd->parent, "MX3 Camera driver attached to camera %d\n",
  422. icd->devnum);
  423. return 0;
  424. }
  425. /* Called with .video_lock held */
  426. static void mx3_camera_remove_device(struct soc_camera_device *icd)
  427. {
  428. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  429. struct mx3_camera_dev *mx3_cam = ici->priv;
  430. struct idmac_channel **ichan = &mx3_cam->idmac_channel[0];
  431. BUG_ON(icd != mx3_cam->icd);
  432. if (*ichan) {
  433. dma_release_channel(&(*ichan)->dma_chan);
  434. *ichan = NULL;
  435. }
  436. clk_disable(mx3_cam->clk);
  437. mx3_cam->icd = NULL;
  438. dev_info(icd->parent, "MX3 Camera driver detached from camera %d\n",
  439. icd->devnum);
  440. }
  441. static int test_platform_param(struct mx3_camera_dev *mx3_cam,
  442. unsigned char buswidth, unsigned long *flags)
  443. {
  444. /*
  445. * If requested data width is supported by the platform, use it or any
  446. * possible lower value - i.MX31 is smart enough to shift bits
  447. */
  448. if (buswidth > fls(mx3_cam->width_flags))
  449. return -EINVAL;
  450. /*
  451. * Platform specified synchronization and pixel clock polarities are
  452. * only a recommendation and are only used during probing. MX3x
  453. * camera interface only works in master mode, i.e., uses HSYNC and
  454. * VSYNC signals from the sensor
  455. */
  456. *flags = V4L2_MBUS_MASTER |
  457. V4L2_MBUS_HSYNC_ACTIVE_HIGH |
  458. V4L2_MBUS_HSYNC_ACTIVE_LOW |
  459. V4L2_MBUS_VSYNC_ACTIVE_HIGH |
  460. V4L2_MBUS_VSYNC_ACTIVE_LOW |
  461. V4L2_MBUS_PCLK_SAMPLE_RISING |
  462. V4L2_MBUS_PCLK_SAMPLE_FALLING |
  463. V4L2_MBUS_DATA_ACTIVE_HIGH |
  464. V4L2_MBUS_DATA_ACTIVE_LOW;
  465. return 0;
  466. }
  467. static int mx3_camera_try_bus_param(struct soc_camera_device *icd,
  468. const unsigned int depth)
  469. {
  470. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  471. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  472. struct mx3_camera_dev *mx3_cam = ici->priv;
  473. struct v4l2_mbus_config cfg = {.type = V4L2_MBUS_PARALLEL,};
  474. unsigned long bus_flags, common_flags;
  475. int ret = test_platform_param(mx3_cam, depth, &bus_flags);
  476. dev_dbg(icd->parent, "request bus width %d bit: %d\n", depth, ret);
  477. if (ret < 0)
  478. return ret;
  479. ret = v4l2_subdev_call(sd, video, g_mbus_config, &cfg);
  480. if (!ret) {
  481. common_flags = soc_mbus_config_compatible(&cfg,
  482. bus_flags);
  483. if (!common_flags) {
  484. dev_warn(icd->parent,
  485. "Flags incompatible: camera 0x%x, host 0x%lx\n",
  486. cfg.flags, bus_flags);
  487. return -EINVAL;
  488. }
  489. } else if (ret != -ENOIOCTLCMD) {
  490. return ret;
  491. }
  492. return 0;
  493. }
  494. static bool chan_filter(struct dma_chan *chan, void *arg)
  495. {
  496. struct dma_chan_request *rq = arg;
  497. struct mx3_camera_pdata *pdata;
  498. if (!imx_dma_is_ipu(chan))
  499. return false;
  500. if (!rq)
  501. return false;
  502. pdata = rq->mx3_cam->soc_host.v4l2_dev.dev->platform_data;
  503. return rq->id == chan->chan_id &&
  504. pdata->dma_dev == chan->device->dev;
  505. }
  506. static const struct soc_mbus_pixelfmt mx3_camera_formats[] = {
  507. {
  508. .fourcc = V4L2_PIX_FMT_SBGGR8,
  509. .name = "Bayer BGGR (sRGB) 8 bit",
  510. .bits_per_sample = 8,
  511. .packing = SOC_MBUS_PACKING_NONE,
  512. .order = SOC_MBUS_ORDER_LE,
  513. }, {
  514. .fourcc = V4L2_PIX_FMT_GREY,
  515. .name = "Monochrome 8 bit",
  516. .bits_per_sample = 8,
  517. .packing = SOC_MBUS_PACKING_NONE,
  518. .order = SOC_MBUS_ORDER_LE,
  519. },
  520. };
  521. /* This will be corrected as we get more formats */
  522. static bool mx3_camera_packing_supported(const struct soc_mbus_pixelfmt *fmt)
  523. {
  524. return fmt->packing == SOC_MBUS_PACKING_NONE ||
  525. (fmt->bits_per_sample == 8 &&
  526. fmt->packing == SOC_MBUS_PACKING_2X8_PADHI) ||
  527. (fmt->bits_per_sample > 8 &&
  528. fmt->packing == SOC_MBUS_PACKING_EXTEND16);
  529. }
  530. static int mx3_camera_get_formats(struct soc_camera_device *icd, unsigned int idx,
  531. struct soc_camera_format_xlate *xlate)
  532. {
  533. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  534. struct device *dev = icd->parent;
  535. int formats = 0, ret;
  536. enum v4l2_mbus_pixelcode code;
  537. const struct soc_mbus_pixelfmt *fmt;
  538. ret = v4l2_subdev_call(sd, video, enum_mbus_fmt, idx, &code);
  539. if (ret < 0)
  540. /* No more formats */
  541. return 0;
  542. fmt = soc_mbus_get_fmtdesc(code);
  543. if (!fmt) {
  544. dev_warn(icd->parent,
  545. "Unsupported format code #%u: %d\n", idx, code);
  546. return 0;
  547. }
  548. /* This also checks support for the requested bits-per-sample */
  549. ret = mx3_camera_try_bus_param(icd, fmt->bits_per_sample);
  550. if (ret < 0)
  551. return 0;
  552. switch (code) {
  553. case V4L2_MBUS_FMT_SBGGR10_1X10:
  554. formats++;
  555. if (xlate) {
  556. xlate->host_fmt = &mx3_camera_formats[0];
  557. xlate->code = code;
  558. xlate++;
  559. dev_dbg(dev, "Providing format %s using code %d\n",
  560. mx3_camera_formats[0].name, code);
  561. }
  562. break;
  563. case V4L2_MBUS_FMT_Y10_1X10:
  564. formats++;
  565. if (xlate) {
  566. xlate->host_fmt = &mx3_camera_formats[1];
  567. xlate->code = code;
  568. xlate++;
  569. dev_dbg(dev, "Providing format %s using code %d\n",
  570. mx3_camera_formats[1].name, code);
  571. }
  572. break;
  573. default:
  574. if (!mx3_camera_packing_supported(fmt))
  575. return 0;
  576. }
  577. /* Generic pass-through */
  578. formats++;
  579. if (xlate) {
  580. xlate->host_fmt = fmt;
  581. xlate->code = code;
  582. dev_dbg(dev, "Providing format %c%c%c%c in pass-through mode\n",
  583. (fmt->fourcc >> (0*8)) & 0xFF,
  584. (fmt->fourcc >> (1*8)) & 0xFF,
  585. (fmt->fourcc >> (2*8)) & 0xFF,
  586. (fmt->fourcc >> (3*8)) & 0xFF);
  587. xlate++;
  588. }
  589. return formats;
  590. }
  591. static void configure_geometry(struct mx3_camera_dev *mx3_cam,
  592. unsigned int width, unsigned int height,
  593. const struct soc_mbus_pixelfmt *fmt)
  594. {
  595. u32 ctrl, width_field, height_field;
  596. if (fourcc_to_ipu_pix(fmt->fourcc) == IPU_PIX_FMT_GENERIC) {
  597. /*
  598. * As the CSI will be configured to output BAYER, here
  599. * the width parameter count the number of samples to
  600. * capture to complete the whole image width.
  601. */
  602. unsigned int num, den;
  603. int ret = soc_mbus_samples_per_pixel(fmt, &num, &den);
  604. BUG_ON(ret < 0);
  605. width = width * num / den;
  606. }
  607. /* Setup frame size - this cannot be changed on-the-fly... */
  608. width_field = width - 1;
  609. height_field = height - 1;
  610. csi_reg_write(mx3_cam, width_field | (height_field << 16), CSI_SENS_FRM_SIZE);
  611. csi_reg_write(mx3_cam, width_field << 16, CSI_FLASH_STROBE_1);
  612. csi_reg_write(mx3_cam, (height_field << 16) | 0x22, CSI_FLASH_STROBE_2);
  613. csi_reg_write(mx3_cam, width_field | (height_field << 16), CSI_ACT_FRM_SIZE);
  614. /* ...and position */
  615. ctrl = csi_reg_read(mx3_cam, CSI_OUT_FRM_CTRL) & 0xffff0000;
  616. /* Sensor does the cropping */
  617. csi_reg_write(mx3_cam, ctrl | 0 | (0 << 8), CSI_OUT_FRM_CTRL);
  618. }
  619. static int acquire_dma_channel(struct mx3_camera_dev *mx3_cam)
  620. {
  621. dma_cap_mask_t mask;
  622. struct dma_chan *chan;
  623. struct idmac_channel **ichan = &mx3_cam->idmac_channel[0];
  624. /* We have to use IDMAC_IC_7 for Bayer / generic data */
  625. struct dma_chan_request rq = {.mx3_cam = mx3_cam,
  626. .id = IDMAC_IC_7};
  627. dma_cap_zero(mask);
  628. dma_cap_set(DMA_SLAVE, mask);
  629. dma_cap_set(DMA_PRIVATE, mask);
  630. chan = dma_request_channel(mask, chan_filter, &rq);
  631. if (!chan)
  632. return -EBUSY;
  633. *ichan = to_idmac_chan(chan);
  634. (*ichan)->client = mx3_cam;
  635. return 0;
  636. }
  637. /*
  638. * FIXME: learn to use stride != width, then we can keep stride properly aligned
  639. * and support arbitrary (even) widths.
  640. */
  641. static inline void stride_align(__u32 *width)
  642. {
  643. if (ALIGN(*width, 8) < 4096)
  644. *width = ALIGN(*width, 8);
  645. else
  646. *width = *width & ~7;
  647. }
  648. /*
  649. * As long as we don't implement host-side cropping and scaling, we can use
  650. * default g_crop and cropcap from soc_camera.c
  651. */
  652. static int mx3_camera_set_crop(struct soc_camera_device *icd,
  653. struct v4l2_crop *a)
  654. {
  655. struct v4l2_rect *rect = &a->c;
  656. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  657. struct mx3_camera_dev *mx3_cam = ici->priv;
  658. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  659. struct v4l2_mbus_framefmt mf;
  660. int ret;
  661. soc_camera_limit_side(&rect->left, &rect->width, 0, 2, 4096);
  662. soc_camera_limit_side(&rect->top, &rect->height, 0, 2, 4096);
  663. ret = v4l2_subdev_call(sd, video, s_crop, a);
  664. if (ret < 0)
  665. return ret;
  666. /* The capture device might have changed its output sizes */
  667. ret = v4l2_subdev_call(sd, video, g_mbus_fmt, &mf);
  668. if (ret < 0)
  669. return ret;
  670. if (mf.code != icd->current_fmt->code)
  671. return -EINVAL;
  672. if (mf.width & 7) {
  673. /* Ouch! We can only handle 8-byte aligned width... */
  674. stride_align(&mf.width);
  675. ret = v4l2_subdev_call(sd, video, s_mbus_fmt, &mf);
  676. if (ret < 0)
  677. return ret;
  678. }
  679. if (mf.width != icd->user_width || mf.height != icd->user_height)
  680. configure_geometry(mx3_cam, mf.width, mf.height,
  681. icd->current_fmt->host_fmt);
  682. dev_dbg(icd->parent, "Sensor cropped %dx%d\n",
  683. mf.width, mf.height);
  684. icd->user_width = mf.width;
  685. icd->user_height = mf.height;
  686. return ret;
  687. }
  688. static int mx3_camera_set_fmt(struct soc_camera_device *icd,
  689. struct v4l2_format *f)
  690. {
  691. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  692. struct mx3_camera_dev *mx3_cam = ici->priv;
  693. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  694. const struct soc_camera_format_xlate *xlate;
  695. struct v4l2_pix_format *pix = &f->fmt.pix;
  696. struct v4l2_mbus_framefmt mf;
  697. int ret;
  698. xlate = soc_camera_xlate_by_fourcc(icd, pix->pixelformat);
  699. if (!xlate) {
  700. dev_warn(icd->parent, "Format %x not found\n",
  701. pix->pixelformat);
  702. return -EINVAL;
  703. }
  704. stride_align(&pix->width);
  705. dev_dbg(icd->parent, "Set format %dx%d\n", pix->width, pix->height);
  706. /*
  707. * Might have to perform a complete interface initialisation like in
  708. * ipu_csi_init_interface() in mxc_v4l2_s_param(). Also consider
  709. * mxc_v4l2_s_fmt()
  710. */
  711. configure_geometry(mx3_cam, pix->width, pix->height, xlate->host_fmt);
  712. mf.width = pix->width;
  713. mf.height = pix->height;
  714. mf.field = pix->field;
  715. mf.colorspace = pix->colorspace;
  716. mf.code = xlate->code;
  717. ret = v4l2_subdev_call(sd, video, s_mbus_fmt, &mf);
  718. if (ret < 0)
  719. return ret;
  720. if (mf.code != xlate->code)
  721. return -EINVAL;
  722. if (!mx3_cam->idmac_channel[0]) {
  723. ret = acquire_dma_channel(mx3_cam);
  724. if (ret < 0)
  725. return ret;
  726. }
  727. pix->width = mf.width;
  728. pix->height = mf.height;
  729. pix->field = mf.field;
  730. mx3_cam->field = mf.field;
  731. pix->colorspace = mf.colorspace;
  732. icd->current_fmt = xlate;
  733. dev_dbg(icd->parent, "Sensor set %dx%d\n", pix->width, pix->height);
  734. return ret;
  735. }
  736. static int mx3_camera_try_fmt(struct soc_camera_device *icd,
  737. struct v4l2_format *f)
  738. {
  739. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  740. const struct soc_camera_format_xlate *xlate;
  741. struct v4l2_pix_format *pix = &f->fmt.pix;
  742. struct v4l2_mbus_framefmt mf;
  743. __u32 pixfmt = pix->pixelformat;
  744. int ret;
  745. xlate = soc_camera_xlate_by_fourcc(icd, pixfmt);
  746. if (pixfmt && !xlate) {
  747. dev_warn(icd->parent, "Format %x not found\n", pixfmt);
  748. return -EINVAL;
  749. }
  750. /* limit to MX3 hardware capabilities */
  751. if (pix->height > 4096)
  752. pix->height = 4096;
  753. if (pix->width > 4096)
  754. pix->width = 4096;
  755. /* limit to sensor capabilities */
  756. mf.width = pix->width;
  757. mf.height = pix->height;
  758. mf.field = pix->field;
  759. mf.colorspace = pix->colorspace;
  760. mf.code = xlate->code;
  761. ret = v4l2_subdev_call(sd, video, try_mbus_fmt, &mf);
  762. if (ret < 0)
  763. return ret;
  764. pix->width = mf.width;
  765. pix->height = mf.height;
  766. pix->colorspace = mf.colorspace;
  767. switch (mf.field) {
  768. case V4L2_FIELD_ANY:
  769. pix->field = V4L2_FIELD_NONE;
  770. break;
  771. case V4L2_FIELD_NONE:
  772. break;
  773. default:
  774. dev_err(icd->parent, "Field type %d unsupported.\n",
  775. mf.field);
  776. ret = -EINVAL;
  777. }
  778. return ret;
  779. }
  780. static int mx3_camera_reqbufs(struct soc_camera_device *icd,
  781. struct v4l2_requestbuffers *p)
  782. {
  783. return 0;
  784. }
  785. static unsigned int mx3_camera_poll(struct file *file, poll_table *pt)
  786. {
  787. struct soc_camera_device *icd = file->private_data;
  788. return vb2_poll(&icd->vb2_vidq, file, pt);
  789. }
  790. static int mx3_camera_querycap(struct soc_camera_host *ici,
  791. struct v4l2_capability *cap)
  792. {
  793. /* cap->name is set by the firendly caller:-> */
  794. strlcpy(cap->card, "i.MX3x Camera", sizeof(cap->card));
  795. cap->capabilities = V4L2_CAP_VIDEO_CAPTURE | V4L2_CAP_STREAMING;
  796. return 0;
  797. }
  798. static int mx3_camera_set_bus_param(struct soc_camera_device *icd, __u32 pixfmt)
  799. {
  800. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  801. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  802. struct mx3_camera_dev *mx3_cam = ici->priv;
  803. struct v4l2_mbus_config cfg = {.type = V4L2_MBUS_PARALLEL,};
  804. unsigned long bus_flags, common_flags;
  805. u32 dw, sens_conf;
  806. const struct soc_mbus_pixelfmt *fmt;
  807. int buswidth;
  808. int ret;
  809. const struct soc_camera_format_xlate *xlate;
  810. struct device *dev = icd->parent;
  811. fmt = soc_mbus_get_fmtdesc(icd->current_fmt->code);
  812. if (!fmt)
  813. return -EINVAL;
  814. xlate = soc_camera_xlate_by_fourcc(icd, pixfmt);
  815. if (!xlate) {
  816. dev_warn(dev, "Format %x not found\n", pixfmt);
  817. return -EINVAL;
  818. }
  819. buswidth = fmt->bits_per_sample;
  820. ret = test_platform_param(mx3_cam, buswidth, &bus_flags);
  821. dev_dbg(dev, "requested bus width %d bit: %d\n", buswidth, ret);
  822. if (ret < 0)
  823. return ret;
  824. ret = v4l2_subdev_call(sd, video, g_mbus_config, &cfg);
  825. if (!ret) {
  826. common_flags = soc_mbus_config_compatible(&cfg,
  827. bus_flags);
  828. if (!common_flags) {
  829. dev_warn(icd->parent,
  830. "Flags incompatible: camera 0x%x, host 0x%lx\n",
  831. cfg.flags, bus_flags);
  832. return -EINVAL;
  833. }
  834. } else if (ret != -ENOIOCTLCMD) {
  835. return ret;
  836. } else {
  837. common_flags = bus_flags;
  838. }
  839. dev_dbg(dev, "Flags cam: 0x%x host: 0x%lx common: 0x%lx\n",
  840. cfg.flags, bus_flags, common_flags);
  841. /* Make choices, based on platform preferences */
  842. if ((common_flags & V4L2_MBUS_HSYNC_ACTIVE_HIGH) &&
  843. (common_flags & V4L2_MBUS_HSYNC_ACTIVE_LOW)) {
  844. if (mx3_cam->platform_flags & MX3_CAMERA_HSP)
  845. common_flags &= ~V4L2_MBUS_HSYNC_ACTIVE_HIGH;
  846. else
  847. common_flags &= ~V4L2_MBUS_HSYNC_ACTIVE_LOW;
  848. }
  849. if ((common_flags & V4L2_MBUS_VSYNC_ACTIVE_HIGH) &&
  850. (common_flags & V4L2_MBUS_VSYNC_ACTIVE_LOW)) {
  851. if (mx3_cam->platform_flags & MX3_CAMERA_VSP)
  852. common_flags &= ~V4L2_MBUS_VSYNC_ACTIVE_HIGH;
  853. else
  854. common_flags &= ~V4L2_MBUS_VSYNC_ACTIVE_LOW;
  855. }
  856. if ((common_flags & V4L2_MBUS_DATA_ACTIVE_HIGH) &&
  857. (common_flags & V4L2_MBUS_DATA_ACTIVE_LOW)) {
  858. if (mx3_cam->platform_flags & MX3_CAMERA_DP)
  859. common_flags &= ~V4L2_MBUS_DATA_ACTIVE_HIGH;
  860. else
  861. common_flags &= ~V4L2_MBUS_DATA_ACTIVE_LOW;
  862. }
  863. if ((common_flags & V4L2_MBUS_PCLK_SAMPLE_RISING) &&
  864. (common_flags & V4L2_MBUS_PCLK_SAMPLE_FALLING)) {
  865. if (mx3_cam->platform_flags & MX3_CAMERA_PCP)
  866. common_flags &= ~V4L2_MBUS_PCLK_SAMPLE_RISING;
  867. else
  868. common_flags &= ~V4L2_MBUS_PCLK_SAMPLE_FALLING;
  869. }
  870. cfg.flags = common_flags;
  871. ret = v4l2_subdev_call(sd, video, s_mbus_config, &cfg);
  872. if (ret < 0 && ret != -ENOIOCTLCMD) {
  873. dev_dbg(dev, "camera s_mbus_config(0x%lx) returned %d\n",
  874. common_flags, ret);
  875. return ret;
  876. }
  877. /*
  878. * So far only gated clock mode is supported. Add a line
  879. * (3 << CSI_SENS_CONF_SENS_PRTCL_SHIFT) |
  880. * below and select the required mode when supporting other
  881. * synchronisation protocols.
  882. */
  883. sens_conf = csi_reg_read(mx3_cam, CSI_SENS_CONF) &
  884. ~((1 << CSI_SENS_CONF_VSYNC_POL_SHIFT) |
  885. (1 << CSI_SENS_CONF_HSYNC_POL_SHIFT) |
  886. (1 << CSI_SENS_CONF_DATA_POL_SHIFT) |
  887. (1 << CSI_SENS_CONF_PIX_CLK_POL_SHIFT) |
  888. (3 << CSI_SENS_CONF_DATA_FMT_SHIFT) |
  889. (3 << CSI_SENS_CONF_DATA_WIDTH_SHIFT));
  890. /* TODO: Support RGB and YUV formats */
  891. /* This has been set in mx3_camera_activate(), but we clear it above */
  892. sens_conf |= CSI_SENS_CONF_DATA_FMT_BAYER;
  893. if (common_flags & V4L2_MBUS_PCLK_SAMPLE_FALLING)
  894. sens_conf |= 1 << CSI_SENS_CONF_PIX_CLK_POL_SHIFT;
  895. if (common_flags & V4L2_MBUS_HSYNC_ACTIVE_LOW)
  896. sens_conf |= 1 << CSI_SENS_CONF_HSYNC_POL_SHIFT;
  897. if (common_flags & V4L2_MBUS_VSYNC_ACTIVE_LOW)
  898. sens_conf |= 1 << CSI_SENS_CONF_VSYNC_POL_SHIFT;
  899. if (common_flags & V4L2_MBUS_DATA_ACTIVE_LOW)
  900. sens_conf |= 1 << CSI_SENS_CONF_DATA_POL_SHIFT;
  901. /* Just do what we're asked to do */
  902. switch (xlate->host_fmt->bits_per_sample) {
  903. case 4:
  904. dw = 0 << CSI_SENS_CONF_DATA_WIDTH_SHIFT;
  905. break;
  906. case 8:
  907. dw = 1 << CSI_SENS_CONF_DATA_WIDTH_SHIFT;
  908. break;
  909. case 10:
  910. dw = 2 << CSI_SENS_CONF_DATA_WIDTH_SHIFT;
  911. break;
  912. default:
  913. /*
  914. * Actually it can only be 15 now, default is just to silence
  915. * compiler warnings
  916. */
  917. case 15:
  918. dw = 3 << CSI_SENS_CONF_DATA_WIDTH_SHIFT;
  919. }
  920. csi_reg_write(mx3_cam, sens_conf | dw, CSI_SENS_CONF);
  921. dev_dbg(dev, "Set SENS_CONF to %x\n", sens_conf | dw);
  922. return 0;
  923. }
  924. static struct soc_camera_host_ops mx3_soc_camera_host_ops = {
  925. .owner = THIS_MODULE,
  926. .add = mx3_camera_add_device,
  927. .remove = mx3_camera_remove_device,
  928. .set_crop = mx3_camera_set_crop,
  929. .set_fmt = mx3_camera_set_fmt,
  930. .try_fmt = mx3_camera_try_fmt,
  931. .get_formats = mx3_camera_get_formats,
  932. .init_videobuf2 = mx3_camera_init_videobuf,
  933. .reqbufs = mx3_camera_reqbufs,
  934. .poll = mx3_camera_poll,
  935. .querycap = mx3_camera_querycap,
  936. .set_bus_param = mx3_camera_set_bus_param,
  937. };
  938. static int __devinit mx3_camera_probe(struct platform_device *pdev)
  939. {
  940. struct mx3_camera_dev *mx3_cam;
  941. struct resource *res;
  942. void __iomem *base;
  943. int err = 0;
  944. struct soc_camera_host *soc_host;
  945. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  946. if (!res) {
  947. err = -ENODEV;
  948. goto egetres;
  949. }
  950. mx3_cam = vzalloc(sizeof(*mx3_cam));
  951. if (!mx3_cam) {
  952. dev_err(&pdev->dev, "Could not allocate mx3 camera object\n");
  953. err = -ENOMEM;
  954. goto ealloc;
  955. }
  956. mx3_cam->clk = clk_get(&pdev->dev, NULL);
  957. if (IS_ERR(mx3_cam->clk)) {
  958. err = PTR_ERR(mx3_cam->clk);
  959. goto eclkget;
  960. }
  961. mx3_cam->pdata = pdev->dev.platform_data;
  962. mx3_cam->platform_flags = mx3_cam->pdata->flags;
  963. if (!(mx3_cam->platform_flags & (MX3_CAMERA_DATAWIDTH_4 |
  964. MX3_CAMERA_DATAWIDTH_8 | MX3_CAMERA_DATAWIDTH_10 |
  965. MX3_CAMERA_DATAWIDTH_15))) {
  966. /*
  967. * Platform hasn't set available data widths. This is bad.
  968. * Warn and use a default.
  969. */
  970. dev_warn(&pdev->dev, "WARNING! Platform hasn't set available "
  971. "data widths, using default 8 bit\n");
  972. mx3_cam->platform_flags |= MX3_CAMERA_DATAWIDTH_8;
  973. }
  974. if (mx3_cam->platform_flags & MX3_CAMERA_DATAWIDTH_4)
  975. mx3_cam->width_flags = 1 << 3;
  976. if (mx3_cam->platform_flags & MX3_CAMERA_DATAWIDTH_8)
  977. mx3_cam->width_flags |= 1 << 7;
  978. if (mx3_cam->platform_flags & MX3_CAMERA_DATAWIDTH_10)
  979. mx3_cam->width_flags |= 1 << 9;
  980. if (mx3_cam->platform_flags & MX3_CAMERA_DATAWIDTH_15)
  981. mx3_cam->width_flags |= 1 << 14;
  982. mx3_cam->mclk = mx3_cam->pdata->mclk_10khz * 10000;
  983. if (!mx3_cam->mclk) {
  984. dev_warn(&pdev->dev,
  985. "mclk_10khz == 0! Please, fix your platform data. "
  986. "Using default 20MHz\n");
  987. mx3_cam->mclk = 20000000;
  988. }
  989. /* list of video-buffers */
  990. INIT_LIST_HEAD(&mx3_cam->capture);
  991. spin_lock_init(&mx3_cam->lock);
  992. base = ioremap(res->start, resource_size(res));
  993. if (!base) {
  994. pr_err("Couldn't map %x@%x\n", resource_size(res), res->start);
  995. err = -ENOMEM;
  996. goto eioremap;
  997. }
  998. mx3_cam->base = base;
  999. soc_host = &mx3_cam->soc_host;
  1000. soc_host->drv_name = MX3_CAM_DRV_NAME;
  1001. soc_host->ops = &mx3_soc_camera_host_ops;
  1002. soc_host->priv = mx3_cam;
  1003. soc_host->v4l2_dev.dev = &pdev->dev;
  1004. soc_host->nr = pdev->id;
  1005. mx3_cam->alloc_ctx = vb2_dma_contig_init_ctx(&pdev->dev);
  1006. if (IS_ERR(mx3_cam->alloc_ctx)) {
  1007. err = PTR_ERR(mx3_cam->alloc_ctx);
  1008. goto eallocctx;
  1009. }
  1010. err = soc_camera_host_register(soc_host);
  1011. if (err)
  1012. goto ecamhostreg;
  1013. /* IDMAC interface */
  1014. dmaengine_get();
  1015. return 0;
  1016. ecamhostreg:
  1017. vb2_dma_contig_cleanup_ctx(mx3_cam->alloc_ctx);
  1018. eallocctx:
  1019. iounmap(base);
  1020. eioremap:
  1021. clk_put(mx3_cam->clk);
  1022. eclkget:
  1023. vfree(mx3_cam);
  1024. ealloc:
  1025. egetres:
  1026. return err;
  1027. }
  1028. static int __devexit mx3_camera_remove(struct platform_device *pdev)
  1029. {
  1030. struct soc_camera_host *soc_host = to_soc_camera_host(&pdev->dev);
  1031. struct mx3_camera_dev *mx3_cam = container_of(soc_host,
  1032. struct mx3_camera_dev, soc_host);
  1033. clk_put(mx3_cam->clk);
  1034. soc_camera_host_unregister(soc_host);
  1035. iounmap(mx3_cam->base);
  1036. /*
  1037. * The channel has either not been allocated,
  1038. * or should have been released
  1039. */
  1040. if (WARN_ON(mx3_cam->idmac_channel[0]))
  1041. dma_release_channel(&mx3_cam->idmac_channel[0]->dma_chan);
  1042. vb2_dma_contig_cleanup_ctx(mx3_cam->alloc_ctx);
  1043. vfree(mx3_cam);
  1044. dmaengine_put();
  1045. dev_info(&pdev->dev, "i.MX3x Camera driver unloaded\n");
  1046. return 0;
  1047. }
  1048. static struct platform_driver mx3_camera_driver = {
  1049. .driver = {
  1050. .name = MX3_CAM_DRV_NAME,
  1051. },
  1052. .probe = mx3_camera_probe,
  1053. .remove = __devexit_p(mx3_camera_remove),
  1054. };
  1055. static int __init mx3_camera_init(void)
  1056. {
  1057. return platform_driver_register(&mx3_camera_driver);
  1058. }
  1059. static void __exit mx3_camera_exit(void)
  1060. {
  1061. platform_driver_unregister(&mx3_camera_driver);
  1062. }
  1063. module_init(mx3_camera_init);
  1064. module_exit(mx3_camera_exit);
  1065. MODULE_DESCRIPTION("i.MX3x SoC Camera Host driver");
  1066. MODULE_AUTHOR("Guennadi Liakhovetski <lg@denx.de>");
  1067. MODULE_LICENSE("GPL v2");
  1068. MODULE_VERSION("0.2.3");
  1069. MODULE_ALIAS("platform:" MX3_CAM_DRV_NAME);